clock-sh7722.c 5.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201
  1. /*
  2. * arch/sh/kernel/cpu/sh4a/clock-sh7722.c
  3. *
  4. * SH7722 clock framework support
  5. *
  6. * Copyright (C) 2009 Magnus Damm
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License as published by
  10. * the Free Software Foundation; either version 2 of the License
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License
  18. * along with this program; if not, write to the Free Software
  19. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  20. */
  21. #include <linux/init.h>
  22. #include <linux/kernel.h>
  23. #include <linux/io.h>
  24. #include <asm/clock.h>
  25. #include <asm/hwblk.h>
  26. #include <cpu/sh7722.h>
  27. /* SH7722 registers */
  28. #define FRQCR 0xa4150000
  29. #define VCLKCR 0xa4150004
  30. #define SCLKACR 0xa4150008
  31. #define SCLKBCR 0xa415000c
  32. #define IRDACLKCR 0xa4150018
  33. #define PLLCR 0xa4150024
  34. #define MSTPCR0 0xa4150030
  35. #define MSTPCR1 0xa4150034
  36. #define MSTPCR2 0xa4150038
  37. #define DLLFRQ 0xa4150050
  38. /* Fixed 32 KHz root clock for RTC and Power Management purposes */
  39. static struct clk r_clk = {
  40. .name = "rclk",
  41. .id = -1,
  42. .rate = 32768,
  43. };
  44. /*
  45. * Default rate for the root input clock, reset this with clk_set_rate()
  46. * from the platform code.
  47. */
  48. struct clk extal_clk = {
  49. .name = "extal",
  50. .id = -1,
  51. .rate = 33333333,
  52. };
  53. /* The dll block multiplies the 32khz r_clk, may be used instead of extal */
  54. static unsigned long dll_recalc(struct clk *clk)
  55. {
  56. unsigned long mult;
  57. if (__raw_readl(PLLCR) & 0x1000)
  58. mult = __raw_readl(DLLFRQ);
  59. else
  60. mult = 0;
  61. return clk->parent->rate * mult;
  62. }
  63. static struct clk_ops dll_clk_ops = {
  64. .recalc = dll_recalc,
  65. };
  66. static struct clk dll_clk = {
  67. .name = "dll_clk",
  68. .id = -1,
  69. .ops = &dll_clk_ops,
  70. .parent = &r_clk,
  71. .flags = CLK_ENABLE_ON_INIT,
  72. };
  73. static unsigned long pll_recalc(struct clk *clk)
  74. {
  75. unsigned long mult = 1;
  76. unsigned long div = 1;
  77. if (__raw_readl(PLLCR) & 0x4000)
  78. mult = (((__raw_readl(FRQCR) >> 24) & 0x1f) + 1);
  79. else
  80. div = 2;
  81. return (clk->parent->rate * mult) / div;
  82. }
  83. static struct clk_ops pll_clk_ops = {
  84. .recalc = pll_recalc,
  85. };
  86. static struct clk pll_clk = {
  87. .name = "pll_clk",
  88. .id = -1,
  89. .ops = &pll_clk_ops,
  90. .flags = CLK_ENABLE_ON_INIT,
  91. };
  92. struct clk *main_clks[] = {
  93. &r_clk,
  94. &extal_clk,
  95. &dll_clk,
  96. &pll_clk,
  97. };
  98. static int multipliers[] = { 1, 2, 1, 2, 1, 1, 1, 1, 1, 1, 1, 1, 1 };
  99. static int divisors[] = { 1, 3, 2, 5, 3, 4, 5, 6, 8, 10, 12, 16, 20 };
  100. static struct clk_div_mult_table div4_table = {
  101. .divisors = divisors,
  102. .nr_divisors = ARRAY_SIZE(divisors),
  103. .multipliers = multipliers,
  104. .nr_multipliers = ARRAY_SIZE(multipliers),
  105. };
  106. enum { DIV4_I, DIV4_U, DIV4_SH, DIV4_B, DIV4_B3, DIV4_P,
  107. DIV4_SIUA, DIV4_SIUB, DIV4_IRDA, DIV4_NR };
  108. #define DIV4(_str, _reg, _bit, _mask, _flags) \
  109. SH_CLK_DIV4(_str, &pll_clk, _reg, _bit, _mask, _flags)
  110. struct clk div4_clks[DIV4_NR] = {
  111. [DIV4_I] = DIV4("cpu_clk", FRQCR, 20, 0x1fef, CLK_ENABLE_ON_INIT),
  112. [DIV4_U] = DIV4("umem_clk", FRQCR, 16, 0x1fff, CLK_ENABLE_ON_INIT),
  113. [DIV4_SH] = DIV4("shyway_clk", FRQCR, 12, 0x1fff, CLK_ENABLE_ON_INIT),
  114. [DIV4_B] = DIV4("bus_clk", FRQCR, 8, 0x1fff, CLK_ENABLE_ON_INIT),
  115. [DIV4_B3] = DIV4("b3_clk", FRQCR, 4, 0x1fff, CLK_ENABLE_ON_INIT),
  116. [DIV4_P] = DIV4("peripheral_clk", FRQCR, 0, 0x1fff, 0),
  117. [DIV4_SIUA] = DIV4("siua_clk", SCLKACR, 0, 0x1fff, 0),
  118. [DIV4_SIUB] = DIV4("siub_clk", SCLKBCR, 0, 0x1fff, 0),
  119. [DIV4_IRDA] = DIV4("irda_clk", IRDACLKCR, 0, 0x1fff, 0),
  120. };
  121. struct clk div6_clks[] = {
  122. SH_CLK_DIV6("video_clk", &pll_clk, VCLKCR, 0),
  123. };
  124. #define R_CLK &r_clk
  125. #define P_CLK &div4_clks[DIV4_P]
  126. #define B_CLK &div4_clks[DIV4_B]
  127. #define U_CLK &div4_clks[DIV4_U]
  128. static struct clk mstp_clks[] = {
  129. SH_HWBLK_CLK("uram0", -1, U_CLK, HWBLK_URAM, CLK_ENABLE_ON_INIT),
  130. SH_HWBLK_CLK("xymem0", -1, B_CLK, HWBLK_XYMEM, CLK_ENABLE_ON_INIT),
  131. SH_HWBLK_CLK("tmu0", -1, P_CLK, HWBLK_TMU, 0),
  132. SH_HWBLK_CLK("cmt0", -1, R_CLK, HWBLK_CMT, 0),
  133. SH_HWBLK_CLK("rwdt0", -1, R_CLK, HWBLK_RWDT, 0),
  134. SH_HWBLK_CLK("flctl0", -1, P_CLK, HWBLK_FLCTL, 0),
  135. SH_HWBLK_CLK("scif0", -1, P_CLK, HWBLK_SCIF0, 0),
  136. SH_HWBLK_CLK("scif1", -1, P_CLK, HWBLK_SCIF1, 0),
  137. SH_HWBLK_CLK("scif2", -1, P_CLK, HWBLK_SCIF2, 0),
  138. SH_HWBLK_CLK("i2c0", -1, P_CLK, HWBLK_IIC, 0),
  139. SH_HWBLK_CLK("rtc0", -1, R_CLK, HWBLK_RTC, 0),
  140. SH_HWBLK_CLK("sdhi0", -1, P_CLK, HWBLK_SDHI, 0),
  141. SH_HWBLK_CLK("keysc0", -1, R_CLK, HWBLK_KEYSC, 0),
  142. SH_HWBLK_CLK("usbf0", -1, P_CLK, HWBLK_USBF, 0),
  143. SH_HWBLK_CLK("2dg0", -1, B_CLK, HWBLK_2DG, 0),
  144. SH_HWBLK_CLK("siu0", -1, B_CLK, HWBLK_SIU, 0),
  145. SH_HWBLK_CLK("vou0", -1, B_CLK, HWBLK_VOU, 0),
  146. SH_HWBLK_CLK("jpu0", -1, B_CLK, HWBLK_JPU, CLK_ENABLE_ON_INIT),
  147. SH_HWBLK_CLK("beu0", -1, B_CLK, HWBLK_BEU, 0),
  148. SH_HWBLK_CLK("ceu0", -1, B_CLK, HWBLK_CEU, 0),
  149. SH_HWBLK_CLK("veu0", -1, B_CLK, HWBLK_VEU, CLK_ENABLE_ON_INIT),
  150. SH_HWBLK_CLK("vpu0", -1, B_CLK, HWBLK_VPU, CLK_ENABLE_ON_INIT),
  151. SH_HWBLK_CLK("lcdc0", -1, P_CLK, HWBLK_LCDC, 0),
  152. };
  153. int __init arch_clk_init(void)
  154. {
  155. int k, ret = 0;
  156. /* autodetect extal or dll configuration */
  157. if (__raw_readl(PLLCR) & 0x1000)
  158. pll_clk.parent = &dll_clk;
  159. else
  160. pll_clk.parent = &extal_clk;
  161. for (k = 0; !ret && (k < ARRAY_SIZE(main_clks)); k++)
  162. ret = clk_register(main_clks[k]);
  163. if (!ret)
  164. ret = sh_clk_div4_register(div4_clks, DIV4_NR, &div4_table);
  165. if (!ret)
  166. ret = sh_clk_div6_register(div6_clks, ARRAY_SIZE(div6_clks));
  167. if (!ret)
  168. ret = sh_hwblk_clk_register(mstp_clks, ARRAY_SIZE(mstp_clks));
  169. return ret;
  170. }