sata_vsc.c 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463
  1. /*
  2. * sata_vsc.c - Vitesse VSC7174 4 port DPA SATA
  3. *
  4. * Maintained by: Jeremy Higdon @ SGI
  5. * Please ALWAYS copy linux-ide@vger.kernel.org
  6. * on emails.
  7. *
  8. * Copyright 2004 SGI
  9. *
  10. * Bits from Jeff Garzik, Copyright RedHat, Inc.
  11. *
  12. *
  13. * This program is free software; you can redistribute it and/or modify
  14. * it under the terms of the GNU General Public License as published by
  15. * the Free Software Foundation; either version 2, or (at your option)
  16. * any later version.
  17. *
  18. * This program is distributed in the hope that it will be useful,
  19. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  20. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  21. * GNU General Public License for more details.
  22. *
  23. * You should have received a copy of the GNU General Public License
  24. * along with this program; see the file COPYING. If not, write to
  25. * the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA.
  26. *
  27. *
  28. * libata documentation is available via 'make {ps|pdf}docs',
  29. * as Documentation/DocBook/libata.*
  30. *
  31. * Vitesse hardware documentation presumably available under NDA.
  32. * Intel 31244 (same hardware interface) documentation presumably
  33. * available from http://developer.intel.com/
  34. *
  35. */
  36. #include <linux/kernel.h>
  37. #include <linux/module.h>
  38. #include <linux/pci.h>
  39. #include <linux/init.h>
  40. #include <linux/blkdev.h>
  41. #include <linux/delay.h>
  42. #include <linux/interrupt.h>
  43. #include <linux/dma-mapping.h>
  44. #include <linux/device.h>
  45. #include <scsi/scsi_host.h>
  46. #include <linux/libata.h>
  47. #define DRV_NAME "sata_vsc"
  48. #define DRV_VERSION "1.1"
  49. /* Interrupt register offsets (from chip base address) */
  50. #define VSC_SATA_INT_STAT_OFFSET 0x00
  51. #define VSC_SATA_INT_MASK_OFFSET 0x04
  52. /* Taskfile registers offsets */
  53. #define VSC_SATA_TF_CMD_OFFSET 0x00
  54. #define VSC_SATA_TF_DATA_OFFSET 0x00
  55. #define VSC_SATA_TF_ERROR_OFFSET 0x04
  56. #define VSC_SATA_TF_FEATURE_OFFSET 0x06
  57. #define VSC_SATA_TF_NSECT_OFFSET 0x08
  58. #define VSC_SATA_TF_LBAL_OFFSET 0x0c
  59. #define VSC_SATA_TF_LBAM_OFFSET 0x10
  60. #define VSC_SATA_TF_LBAH_OFFSET 0x14
  61. #define VSC_SATA_TF_DEVICE_OFFSET 0x18
  62. #define VSC_SATA_TF_STATUS_OFFSET 0x1c
  63. #define VSC_SATA_TF_COMMAND_OFFSET 0x1d
  64. #define VSC_SATA_TF_ALTSTATUS_OFFSET 0x28
  65. #define VSC_SATA_TF_CTL_OFFSET 0x29
  66. /* DMA base */
  67. #define VSC_SATA_UP_DESCRIPTOR_OFFSET 0x64
  68. #define VSC_SATA_UP_DATA_BUFFER_OFFSET 0x6C
  69. #define VSC_SATA_DMA_CMD_OFFSET 0x70
  70. /* SCRs base */
  71. #define VSC_SATA_SCR_STATUS_OFFSET 0x100
  72. #define VSC_SATA_SCR_ERROR_OFFSET 0x104
  73. #define VSC_SATA_SCR_CONTROL_OFFSET 0x108
  74. /* Port stride */
  75. #define VSC_SATA_PORT_OFFSET 0x200
  76. /* Error interrupt status bit offsets */
  77. #define VSC_SATA_INT_ERROR_E_OFFSET 2
  78. #define VSC_SATA_INT_ERROR_P_OFFSET 4
  79. #define VSC_SATA_INT_ERROR_T_OFFSET 5
  80. #define VSC_SATA_INT_ERROR_M_OFFSET 1
  81. #define is_vsc_sata_int_err(port_idx, int_status) \
  82. (int_status & ((1 << (VSC_SATA_INT_ERROR_E_OFFSET + (8 * port_idx))) | \
  83. (1 << (VSC_SATA_INT_ERROR_P_OFFSET + (8 * port_idx))) | \
  84. (1 << (VSC_SATA_INT_ERROR_T_OFFSET + (8 * port_idx))) | \
  85. (1 << (VSC_SATA_INT_ERROR_M_OFFSET + (8 * port_idx))) \
  86. )\
  87. )
  88. static u32 vsc_sata_scr_read (struct ata_port *ap, unsigned int sc_reg)
  89. {
  90. if (sc_reg > SCR_CONTROL)
  91. return 0xffffffffU;
  92. return readl((void __iomem *) ap->ioaddr.scr_addr + (sc_reg * 4));
  93. }
  94. static void vsc_sata_scr_write (struct ata_port *ap, unsigned int sc_reg,
  95. u32 val)
  96. {
  97. if (sc_reg > SCR_CONTROL)
  98. return;
  99. writel(val, (void __iomem *) ap->ioaddr.scr_addr + (sc_reg * 4));
  100. }
  101. static void vsc_intr_mask_update(struct ata_port *ap, u8 ctl)
  102. {
  103. void __iomem *mask_addr;
  104. u8 mask;
  105. mask_addr = ap->host_set->mmio_base +
  106. VSC_SATA_INT_MASK_OFFSET + ap->port_no;
  107. mask = readb(mask_addr);
  108. if (ctl & ATA_NIEN)
  109. mask |= 0x80;
  110. else
  111. mask &= 0x7F;
  112. writeb(mask, mask_addr);
  113. }
  114. static void vsc_sata_tf_load(struct ata_port *ap, const struct ata_taskfile *tf)
  115. {
  116. struct ata_ioports *ioaddr = &ap->ioaddr;
  117. unsigned int is_addr = tf->flags & ATA_TFLAG_ISADDR;
  118. /*
  119. * The only thing the ctl register is used for is SRST.
  120. * That is not enabled or disabled via tf_load.
  121. * However, if ATA_NIEN is changed, then we need to change the interrupt register.
  122. */
  123. if ((tf->ctl & ATA_NIEN) != (ap->last_ctl & ATA_NIEN)) {
  124. ap->last_ctl = tf->ctl;
  125. vsc_intr_mask_update(ap, tf->ctl & ATA_NIEN);
  126. }
  127. if (is_addr && (tf->flags & ATA_TFLAG_LBA48)) {
  128. writew(tf->feature | (((u16)tf->hob_feature) << 8), ioaddr->feature_addr);
  129. writew(tf->nsect | (((u16)tf->hob_nsect) << 8), ioaddr->nsect_addr);
  130. writew(tf->lbal | (((u16)tf->hob_lbal) << 8), ioaddr->lbal_addr);
  131. writew(tf->lbam | (((u16)tf->hob_lbam) << 8), ioaddr->lbam_addr);
  132. writew(tf->lbah | (((u16)tf->hob_lbah) << 8), ioaddr->lbah_addr);
  133. } else if (is_addr) {
  134. writew(tf->feature, ioaddr->feature_addr);
  135. writew(tf->nsect, ioaddr->nsect_addr);
  136. writew(tf->lbal, ioaddr->lbal_addr);
  137. writew(tf->lbam, ioaddr->lbam_addr);
  138. writew(tf->lbah, ioaddr->lbah_addr);
  139. }
  140. if (tf->flags & ATA_TFLAG_DEVICE)
  141. writeb(tf->device, ioaddr->device_addr);
  142. ata_wait_idle(ap);
  143. }
  144. static void vsc_sata_tf_read(struct ata_port *ap, struct ata_taskfile *tf)
  145. {
  146. struct ata_ioports *ioaddr = &ap->ioaddr;
  147. u16 nsect, lbal, lbam, lbah, feature;
  148. tf->command = ata_check_status(ap);
  149. tf->device = readw(ioaddr->device_addr);
  150. feature = readw(ioaddr->error_addr);
  151. nsect = readw(ioaddr->nsect_addr);
  152. lbal = readw(ioaddr->lbal_addr);
  153. lbam = readw(ioaddr->lbam_addr);
  154. lbah = readw(ioaddr->lbah_addr);
  155. tf->feature = feature;
  156. tf->nsect = nsect;
  157. tf->lbal = lbal;
  158. tf->lbam = lbam;
  159. tf->lbah = lbah;
  160. if (tf->flags & ATA_TFLAG_LBA48) {
  161. tf->hob_feature = feature >> 8;
  162. tf->hob_nsect = nsect >> 8;
  163. tf->hob_lbal = lbal >> 8;
  164. tf->hob_lbam = lbam >> 8;
  165. tf->hob_lbah = lbah >> 8;
  166. }
  167. }
  168. /*
  169. * vsc_sata_interrupt
  170. *
  171. * Read the interrupt register and process for the devices that have them pending.
  172. */
  173. static irqreturn_t vsc_sata_interrupt (int irq, void *dev_instance,
  174. struct pt_regs *regs)
  175. {
  176. struct ata_host_set *host_set = dev_instance;
  177. unsigned int i;
  178. unsigned int handled = 0;
  179. u32 int_status;
  180. spin_lock(&host_set->lock);
  181. int_status = readl(host_set->mmio_base + VSC_SATA_INT_STAT_OFFSET);
  182. for (i = 0; i < host_set->n_ports; i++) {
  183. if (int_status & ((u32) 0xFF << (8 * i))) {
  184. struct ata_port *ap;
  185. ap = host_set->ports[i];
  186. if (is_vsc_sata_int_err(i, int_status)) {
  187. u32 err_status;
  188. printk(KERN_DEBUG "%s: ignoring interrupt(s)\n", __FUNCTION__);
  189. err_status = ap ? vsc_sata_scr_read(ap, SCR_ERROR) : 0;
  190. vsc_sata_scr_write(ap, SCR_ERROR, err_status);
  191. handled++;
  192. }
  193. if (ap && !(ap->flags & ATA_FLAG_PORT_DISABLED)) {
  194. struct ata_queued_cmd *qc;
  195. qc = ata_qc_from_tag(ap, ap->active_tag);
  196. if (qc && (!(qc->tf.flags & ATA_TFLAG_POLLING)))
  197. handled += ata_host_intr(ap, qc);
  198. else {
  199. printk(KERN_DEBUG "%s: ignoring interrupt(s)\n", __FUNCTION__);
  200. ata_chk_status(ap);
  201. handled++;
  202. }
  203. }
  204. }
  205. }
  206. spin_unlock(&host_set->lock);
  207. return IRQ_RETVAL(handled);
  208. }
  209. static struct scsi_host_template vsc_sata_sht = {
  210. .module = THIS_MODULE,
  211. .name = DRV_NAME,
  212. .ioctl = ata_scsi_ioctl,
  213. .queuecommand = ata_scsi_queuecmd,
  214. .eh_timed_out = ata_scsi_timed_out,
  215. .eh_strategy_handler = ata_scsi_error,
  216. .can_queue = ATA_DEF_QUEUE,
  217. .this_id = ATA_SHT_THIS_ID,
  218. .sg_tablesize = LIBATA_MAX_PRD,
  219. .cmd_per_lun = ATA_SHT_CMD_PER_LUN,
  220. .emulated = ATA_SHT_EMULATED,
  221. .use_clustering = ATA_SHT_USE_CLUSTERING,
  222. .proc_name = DRV_NAME,
  223. .dma_boundary = ATA_DMA_BOUNDARY,
  224. .slave_configure = ata_scsi_slave_config,
  225. .bios_param = ata_std_bios_param,
  226. };
  227. static const struct ata_port_operations vsc_sata_ops = {
  228. .port_disable = ata_port_disable,
  229. .tf_load = vsc_sata_tf_load,
  230. .tf_read = vsc_sata_tf_read,
  231. .exec_command = ata_exec_command,
  232. .check_status = ata_check_status,
  233. .dev_select = ata_std_dev_select,
  234. .phy_reset = sata_phy_reset,
  235. .bmdma_setup = ata_bmdma_setup,
  236. .bmdma_start = ata_bmdma_start,
  237. .bmdma_stop = ata_bmdma_stop,
  238. .bmdma_status = ata_bmdma_status,
  239. .qc_prep = ata_qc_prep,
  240. .qc_issue = ata_qc_issue_prot,
  241. .eng_timeout = ata_eng_timeout,
  242. .irq_handler = vsc_sata_interrupt,
  243. .irq_clear = ata_bmdma_irq_clear,
  244. .scr_read = vsc_sata_scr_read,
  245. .scr_write = vsc_sata_scr_write,
  246. .port_start = ata_port_start,
  247. .port_stop = ata_port_stop,
  248. .host_stop = ata_pci_host_stop,
  249. };
  250. static void __devinit vsc_sata_setup_port(struct ata_ioports *port, unsigned long base)
  251. {
  252. port->cmd_addr = base + VSC_SATA_TF_CMD_OFFSET;
  253. port->data_addr = base + VSC_SATA_TF_DATA_OFFSET;
  254. port->error_addr = base + VSC_SATA_TF_ERROR_OFFSET;
  255. port->feature_addr = base + VSC_SATA_TF_FEATURE_OFFSET;
  256. port->nsect_addr = base + VSC_SATA_TF_NSECT_OFFSET;
  257. port->lbal_addr = base + VSC_SATA_TF_LBAL_OFFSET;
  258. port->lbam_addr = base + VSC_SATA_TF_LBAM_OFFSET;
  259. port->lbah_addr = base + VSC_SATA_TF_LBAH_OFFSET;
  260. port->device_addr = base + VSC_SATA_TF_DEVICE_OFFSET;
  261. port->status_addr = base + VSC_SATA_TF_STATUS_OFFSET;
  262. port->command_addr = base + VSC_SATA_TF_COMMAND_OFFSET;
  263. port->altstatus_addr = base + VSC_SATA_TF_ALTSTATUS_OFFSET;
  264. port->ctl_addr = base + VSC_SATA_TF_CTL_OFFSET;
  265. port->bmdma_addr = base + VSC_SATA_DMA_CMD_OFFSET;
  266. port->scr_addr = base + VSC_SATA_SCR_STATUS_OFFSET;
  267. writel(0, base + VSC_SATA_UP_DESCRIPTOR_OFFSET);
  268. writel(0, base + VSC_SATA_UP_DATA_BUFFER_OFFSET);
  269. }
  270. static int __devinit vsc_sata_init_one (struct pci_dev *pdev, const struct pci_device_id *ent)
  271. {
  272. static int printed_version;
  273. struct ata_probe_ent *probe_ent = NULL;
  274. unsigned long base;
  275. int pci_dev_busy = 0;
  276. void __iomem *mmio_base;
  277. int rc;
  278. if (!printed_version++)
  279. dev_printk(KERN_DEBUG, &pdev->dev, "version " DRV_VERSION "\n");
  280. rc = pci_enable_device(pdev);
  281. if (rc)
  282. return rc;
  283. /*
  284. * Check if we have needed resource mapped.
  285. */
  286. if (pci_resource_len(pdev, 0) == 0) {
  287. rc = -ENODEV;
  288. goto err_out;
  289. }
  290. rc = pci_request_regions(pdev, DRV_NAME);
  291. if (rc) {
  292. pci_dev_busy = 1;
  293. goto err_out;
  294. }
  295. /*
  296. * Use 32 bit DMA mask, because 64 bit address support is poor.
  297. */
  298. rc = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
  299. if (rc)
  300. goto err_out_regions;
  301. rc = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK);
  302. if (rc)
  303. goto err_out_regions;
  304. probe_ent = kmalloc(sizeof(*probe_ent), GFP_KERNEL);
  305. if (probe_ent == NULL) {
  306. rc = -ENOMEM;
  307. goto err_out_regions;
  308. }
  309. memset(probe_ent, 0, sizeof(*probe_ent));
  310. probe_ent->dev = pci_dev_to_dev(pdev);
  311. INIT_LIST_HEAD(&probe_ent->node);
  312. mmio_base = pci_iomap(pdev, 0, 0);
  313. if (mmio_base == NULL) {
  314. rc = -ENOMEM;
  315. goto err_out_free_ent;
  316. }
  317. base = (unsigned long) mmio_base;
  318. /*
  319. * Due to a bug in the chip, the default cache line size can't be used
  320. */
  321. pci_write_config_byte(pdev, PCI_CACHE_LINE_SIZE, 0x80);
  322. probe_ent->sht = &vsc_sata_sht;
  323. probe_ent->host_flags = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
  324. ATA_FLAG_MMIO | ATA_FLAG_SATA_RESET;
  325. probe_ent->port_ops = &vsc_sata_ops;
  326. probe_ent->n_ports = 4;
  327. probe_ent->irq = pdev->irq;
  328. probe_ent->irq_flags = SA_SHIRQ;
  329. probe_ent->mmio_base = mmio_base;
  330. /* We don't care much about the PIO/UDMA masks, but the core won't like us
  331. * if we don't fill these
  332. */
  333. probe_ent->pio_mask = 0x1f;
  334. probe_ent->mwdma_mask = 0x07;
  335. probe_ent->udma_mask = 0x7f;
  336. /* We have 4 ports per PCI function */
  337. vsc_sata_setup_port(&probe_ent->port[0], base + 1 * VSC_SATA_PORT_OFFSET);
  338. vsc_sata_setup_port(&probe_ent->port[1], base + 2 * VSC_SATA_PORT_OFFSET);
  339. vsc_sata_setup_port(&probe_ent->port[2], base + 3 * VSC_SATA_PORT_OFFSET);
  340. vsc_sata_setup_port(&probe_ent->port[3], base + 4 * VSC_SATA_PORT_OFFSET);
  341. pci_set_master(pdev);
  342. /*
  343. * Config offset 0x98 is "Extended Control and Status Register 0"
  344. * Default value is (1 << 28). All bits except bit 28 are reserved in
  345. * DPA mode. If bit 28 is set, LED 0 reflects all ports' activity.
  346. * If bit 28 is clear, each port has its own LED.
  347. */
  348. pci_write_config_dword(pdev, 0x98, 0);
  349. /* FIXME: check ata_device_add return value */
  350. ata_device_add(probe_ent);
  351. kfree(probe_ent);
  352. return 0;
  353. err_out_free_ent:
  354. kfree(probe_ent);
  355. err_out_regions:
  356. pci_release_regions(pdev);
  357. err_out:
  358. if (!pci_dev_busy)
  359. pci_disable_device(pdev);
  360. return rc;
  361. }
  362. /*
  363. * 0x1725/0x7174 is the Vitesse VSC-7174
  364. * 0x8086/0x3200 is the Intel 31244, which is supposed to be identical
  365. * compatibility is untested as of yet
  366. */
  367. static const struct pci_device_id vsc_sata_pci_tbl[] = {
  368. { 0x1725, 0x7174, PCI_ANY_ID, PCI_ANY_ID, 0x10600, 0xFFFFFF, 0 },
  369. { 0x8086, 0x3200, PCI_ANY_ID, PCI_ANY_ID, 0x10600, 0xFFFFFF, 0 },
  370. { }
  371. };
  372. static struct pci_driver vsc_sata_pci_driver = {
  373. .name = DRV_NAME,
  374. .id_table = vsc_sata_pci_tbl,
  375. .probe = vsc_sata_init_one,
  376. .remove = ata_pci_remove_one,
  377. };
  378. static int __init vsc_sata_init(void)
  379. {
  380. return pci_module_init(&vsc_sata_pci_driver);
  381. }
  382. static void __exit vsc_sata_exit(void)
  383. {
  384. pci_unregister_driver(&vsc_sata_pci_driver);
  385. }
  386. MODULE_AUTHOR("Jeremy Higdon");
  387. MODULE_DESCRIPTION("low-level driver for Vitesse VSC7174 SATA controller");
  388. MODULE_LICENSE("GPL");
  389. MODULE_DEVICE_TABLE(pci, vsc_sata_pci_tbl);
  390. MODULE_VERSION(DRV_VERSION);
  391. module_init(vsc_sata_init);
  392. module_exit(vsc_sata_exit);