x86_emulate.c 57 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162
  1. /******************************************************************************
  2. * x86_emulate.c
  3. *
  4. * Generic x86 (32-bit and 64-bit) instruction decoder and emulator.
  5. *
  6. * Copyright (c) 2005 Keir Fraser
  7. *
  8. * Linux coding style, mod r/m decoder, segment base fixes, real-mode
  9. * privileged instructions:
  10. *
  11. * Copyright (C) 2006 Qumranet
  12. *
  13. * Avi Kivity <avi@qumranet.com>
  14. * Yaniv Kamay <yaniv@qumranet.com>
  15. *
  16. * This work is licensed under the terms of the GNU GPL, version 2. See
  17. * the COPYING file in the top-level directory.
  18. *
  19. * From: xen-unstable 10676:af9809f51f81a3c43f276f00c81a52ef558afda4
  20. */
  21. #ifndef __KERNEL__
  22. #include <stdio.h>
  23. #include <stdint.h>
  24. #include <public/xen.h>
  25. #define DPRINTF(_f, _a ...) printf(_f , ## _a)
  26. #else
  27. #include <linux/kvm_host.h>
  28. #include "kvm_cache_regs.h"
  29. #define DPRINTF(x...) do {} while (0)
  30. #endif
  31. #include <linux/module.h>
  32. #include <asm/kvm_x86_emulate.h>
  33. /*
  34. * Opcode effective-address decode tables.
  35. * Note that we only emulate instructions that have at least one memory
  36. * operand (excluding implicit stack references). We assume that stack
  37. * references and instruction fetches will never occur in special memory
  38. * areas that require emulation. So, for example, 'mov <imm>,<reg>' need
  39. * not be handled.
  40. */
  41. /* Operand sizes: 8-bit operands or specified/overridden size. */
  42. #define ByteOp (1<<0) /* 8-bit operands. */
  43. /* Destination operand type. */
  44. #define ImplicitOps (1<<1) /* Implicit in opcode. No generic decode. */
  45. #define DstReg (2<<1) /* Register operand. */
  46. #define DstMem (3<<1) /* Memory operand. */
  47. #define DstAcc (4<<1) /* Destination Accumulator */
  48. #define DstMask (7<<1)
  49. /* Source operand type. */
  50. #define SrcNone (0<<4) /* No source operand. */
  51. #define SrcImplicit (0<<4) /* Source operand is implicit in the opcode. */
  52. #define SrcReg (1<<4) /* Register operand. */
  53. #define SrcMem (2<<4) /* Memory operand. */
  54. #define SrcMem16 (3<<4) /* Memory operand (16-bit). */
  55. #define SrcMem32 (4<<4) /* Memory operand (32-bit). */
  56. #define SrcImm (5<<4) /* Immediate operand. */
  57. #define SrcImmByte (6<<4) /* 8-bit sign-extended immediate operand. */
  58. #define SrcOne (7<<4) /* Implied '1' */
  59. #define SrcMask (7<<4)
  60. /* Generic ModRM decode. */
  61. #define ModRM (1<<7)
  62. /* Destination is only written; never read. */
  63. #define Mov (1<<8)
  64. #define BitOp (1<<9)
  65. #define MemAbs (1<<10) /* Memory operand is absolute displacement */
  66. #define String (1<<12) /* String instruction (rep capable) */
  67. #define Stack (1<<13) /* Stack instruction (push/pop) */
  68. #define Group (1<<14) /* Bits 3:5 of modrm byte extend opcode */
  69. #define GroupDual (1<<15) /* Alternate decoding of mod == 3 */
  70. #define GroupMask 0xff /* Group number stored in bits 0:7 */
  71. /* Source 2 operand type */
  72. #define Src2None (0<<29)
  73. #define Src2CL (1<<29)
  74. #define Src2ImmByte (2<<29)
  75. #define Src2One (3<<29)
  76. #define Src2Imm16 (4<<29)
  77. #define Src2Mask (7<<29)
  78. enum {
  79. Group1_80, Group1_81, Group1_82, Group1_83,
  80. Group1A, Group3_Byte, Group3, Group4, Group5, Group7,
  81. };
  82. static u32 opcode_table[256] = {
  83. /* 0x00 - 0x07 */
  84. ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM,
  85. ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
  86. ByteOp | DstAcc | SrcImm, DstAcc | SrcImm, 0, 0,
  87. /* 0x08 - 0x0F */
  88. ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM,
  89. ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
  90. 0, 0, 0, 0,
  91. /* 0x10 - 0x17 */
  92. ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM,
  93. ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
  94. 0, 0, 0, 0,
  95. /* 0x18 - 0x1F */
  96. ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM,
  97. ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
  98. 0, 0, 0, 0,
  99. /* 0x20 - 0x27 */
  100. ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM,
  101. ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
  102. DstAcc | SrcImmByte, DstAcc | SrcImm, 0, 0,
  103. /* 0x28 - 0x2F */
  104. ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM,
  105. ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
  106. 0, 0, 0, 0,
  107. /* 0x30 - 0x37 */
  108. ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM,
  109. ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
  110. 0, 0, 0, 0,
  111. /* 0x38 - 0x3F */
  112. ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM,
  113. ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
  114. ByteOp | DstAcc | SrcImm, DstAcc | SrcImm,
  115. 0, 0,
  116. /* 0x40 - 0x47 */
  117. DstReg, DstReg, DstReg, DstReg, DstReg, DstReg, DstReg, DstReg,
  118. /* 0x48 - 0x4F */
  119. DstReg, DstReg, DstReg, DstReg, DstReg, DstReg, DstReg, DstReg,
  120. /* 0x50 - 0x57 */
  121. SrcReg | Stack, SrcReg | Stack, SrcReg | Stack, SrcReg | Stack,
  122. SrcReg | Stack, SrcReg | Stack, SrcReg | Stack, SrcReg | Stack,
  123. /* 0x58 - 0x5F */
  124. DstReg | Stack, DstReg | Stack, DstReg | Stack, DstReg | Stack,
  125. DstReg | Stack, DstReg | Stack, DstReg | Stack, DstReg | Stack,
  126. /* 0x60 - 0x67 */
  127. 0, 0, 0, DstReg | SrcMem32 | ModRM | Mov /* movsxd (x86/64) */ ,
  128. 0, 0, 0, 0,
  129. /* 0x68 - 0x6F */
  130. SrcImm | Mov | Stack, 0, SrcImmByte | Mov | Stack, 0,
  131. SrcNone | ByteOp | ImplicitOps, SrcNone | ImplicitOps, /* insb, insw/insd */
  132. SrcNone | ByteOp | ImplicitOps, SrcNone | ImplicitOps, /* outsb, outsw/outsd */
  133. /* 0x70 - 0x77 */
  134. ImplicitOps, ImplicitOps, ImplicitOps, ImplicitOps,
  135. ImplicitOps, ImplicitOps, ImplicitOps, ImplicitOps,
  136. /* 0x78 - 0x7F */
  137. ImplicitOps, ImplicitOps, ImplicitOps, ImplicitOps,
  138. ImplicitOps, ImplicitOps, ImplicitOps, ImplicitOps,
  139. /* 0x80 - 0x87 */
  140. Group | Group1_80, Group | Group1_81,
  141. Group | Group1_82, Group | Group1_83,
  142. ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM,
  143. ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM,
  144. /* 0x88 - 0x8F */
  145. ByteOp | DstMem | SrcReg | ModRM | Mov, DstMem | SrcReg | ModRM | Mov,
  146. ByteOp | DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
  147. DstMem | SrcReg | ModRM | Mov, ModRM | DstReg,
  148. DstReg | SrcMem | ModRM | Mov, Group | Group1A,
  149. /* 0x90 - 0x97 */
  150. DstReg, DstReg, DstReg, DstReg, DstReg, DstReg, DstReg, DstReg,
  151. /* 0x98 - 0x9F */
  152. 0, 0, 0, 0, ImplicitOps | Stack, ImplicitOps | Stack, 0, 0,
  153. /* 0xA0 - 0xA7 */
  154. ByteOp | DstReg | SrcMem | Mov | MemAbs, DstReg | SrcMem | Mov | MemAbs,
  155. ByteOp | DstMem | SrcReg | Mov | MemAbs, DstMem | SrcReg | Mov | MemAbs,
  156. ByteOp | ImplicitOps | Mov | String, ImplicitOps | Mov | String,
  157. ByteOp | ImplicitOps | String, ImplicitOps | String,
  158. /* 0xA8 - 0xAF */
  159. 0, 0, ByteOp | ImplicitOps | Mov | String, ImplicitOps | Mov | String,
  160. ByteOp | ImplicitOps | Mov | String, ImplicitOps | Mov | String,
  161. ByteOp | ImplicitOps | String, ImplicitOps | String,
  162. /* 0xB0 - 0xB7 */
  163. ByteOp | DstReg | SrcImm | Mov, ByteOp | DstReg | SrcImm | Mov,
  164. ByteOp | DstReg | SrcImm | Mov, ByteOp | DstReg | SrcImm | Mov,
  165. ByteOp | DstReg | SrcImm | Mov, ByteOp | DstReg | SrcImm | Mov,
  166. ByteOp | DstReg | SrcImm | Mov, ByteOp | DstReg | SrcImm | Mov,
  167. /* 0xB8 - 0xBF */
  168. DstReg | SrcImm | Mov, DstReg | SrcImm | Mov,
  169. DstReg | SrcImm | Mov, DstReg | SrcImm | Mov,
  170. DstReg | SrcImm | Mov, DstReg | SrcImm | Mov,
  171. DstReg | SrcImm | Mov, DstReg | SrcImm | Mov,
  172. /* 0xC0 - 0xC7 */
  173. ByteOp | DstMem | SrcImm | ModRM, DstMem | SrcImmByte | ModRM,
  174. 0, ImplicitOps | Stack, 0, 0,
  175. ByteOp | DstMem | SrcImm | ModRM | Mov, DstMem | SrcImm | ModRM | Mov,
  176. /* 0xC8 - 0xCF */
  177. 0, 0, 0, ImplicitOps | Stack, 0, 0, 0, 0,
  178. /* 0xD0 - 0xD7 */
  179. ByteOp | DstMem | SrcImplicit | ModRM, DstMem | SrcImplicit | ModRM,
  180. ByteOp | DstMem | SrcImplicit | ModRM, DstMem | SrcImplicit | ModRM,
  181. 0, 0, 0, 0,
  182. /* 0xD8 - 0xDF */
  183. 0, 0, 0, 0, 0, 0, 0, 0,
  184. /* 0xE0 - 0xE7 */
  185. 0, 0, 0, 0,
  186. SrcNone | ByteOp | ImplicitOps, SrcNone | ImplicitOps,
  187. SrcNone | ByteOp | ImplicitOps, SrcNone | ImplicitOps,
  188. /* 0xE8 - 0xEF */
  189. ImplicitOps | Stack, SrcImm | ImplicitOps,
  190. ImplicitOps, SrcImmByte | ImplicitOps,
  191. SrcNone | ByteOp | ImplicitOps, SrcNone | ImplicitOps,
  192. SrcNone | ByteOp | ImplicitOps, SrcNone | ImplicitOps,
  193. /* 0xF0 - 0xF7 */
  194. 0, 0, 0, 0,
  195. ImplicitOps, ImplicitOps, Group | Group3_Byte, Group | Group3,
  196. /* 0xF8 - 0xFF */
  197. ImplicitOps, 0, ImplicitOps, ImplicitOps,
  198. ImplicitOps, ImplicitOps, Group | Group4, Group | Group5,
  199. };
  200. static u32 twobyte_table[256] = {
  201. /* 0x00 - 0x0F */
  202. 0, Group | GroupDual | Group7, 0, 0, 0, 0, ImplicitOps, 0,
  203. ImplicitOps, ImplicitOps, 0, 0, 0, ImplicitOps | ModRM, 0, 0,
  204. /* 0x10 - 0x1F */
  205. 0, 0, 0, 0, 0, 0, 0, 0, ImplicitOps | ModRM, 0, 0, 0, 0, 0, 0, 0,
  206. /* 0x20 - 0x2F */
  207. ModRM | ImplicitOps, ModRM, ModRM | ImplicitOps, ModRM, 0, 0, 0, 0,
  208. 0, 0, 0, 0, 0, 0, 0, 0,
  209. /* 0x30 - 0x3F */
  210. ImplicitOps, 0, ImplicitOps, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  211. /* 0x40 - 0x47 */
  212. DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
  213. DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
  214. DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
  215. DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
  216. /* 0x48 - 0x4F */
  217. DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
  218. DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
  219. DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
  220. DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
  221. /* 0x50 - 0x5F */
  222. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  223. /* 0x60 - 0x6F */
  224. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  225. /* 0x70 - 0x7F */
  226. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  227. /* 0x80 - 0x8F */
  228. ImplicitOps, ImplicitOps, ImplicitOps, ImplicitOps,
  229. ImplicitOps, ImplicitOps, ImplicitOps, ImplicitOps,
  230. ImplicitOps, ImplicitOps, ImplicitOps, ImplicitOps,
  231. ImplicitOps, ImplicitOps, ImplicitOps, ImplicitOps,
  232. /* 0x90 - 0x9F */
  233. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  234. /* 0xA0 - 0xA7 */
  235. 0, 0, 0, DstMem | SrcReg | ModRM | BitOp,
  236. DstMem | SrcReg | Src2ImmByte | ModRM,
  237. DstMem | SrcReg | Src2CL | ModRM, 0, 0,
  238. /* 0xA8 - 0xAF */
  239. 0, 0, 0, DstMem | SrcReg | ModRM | BitOp,
  240. DstMem | SrcReg | Src2ImmByte | ModRM,
  241. DstMem | SrcReg | Src2CL | ModRM,
  242. ModRM, 0,
  243. /* 0xB0 - 0xB7 */
  244. ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM, 0,
  245. DstMem | SrcReg | ModRM | BitOp,
  246. 0, 0, ByteOp | DstReg | SrcMem | ModRM | Mov,
  247. DstReg | SrcMem16 | ModRM | Mov,
  248. /* 0xB8 - 0xBF */
  249. 0, 0, DstMem | SrcImmByte | ModRM, DstMem | SrcReg | ModRM | BitOp,
  250. 0, 0, ByteOp | DstReg | SrcMem | ModRM | Mov,
  251. DstReg | SrcMem16 | ModRM | Mov,
  252. /* 0xC0 - 0xCF */
  253. 0, 0, 0, DstMem | SrcReg | ModRM | Mov, 0, 0, 0, ImplicitOps | ModRM,
  254. 0, 0, 0, 0, 0, 0, 0, 0,
  255. /* 0xD0 - 0xDF */
  256. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  257. /* 0xE0 - 0xEF */
  258. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  259. /* 0xF0 - 0xFF */
  260. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0
  261. };
  262. static u32 group_table[] = {
  263. [Group1_80*8] =
  264. ByteOp | DstMem | SrcImm | ModRM, ByteOp | DstMem | SrcImm | ModRM,
  265. ByteOp | DstMem | SrcImm | ModRM, ByteOp | DstMem | SrcImm | ModRM,
  266. ByteOp | DstMem | SrcImm | ModRM, ByteOp | DstMem | SrcImm | ModRM,
  267. ByteOp | DstMem | SrcImm | ModRM, ByteOp | DstMem | SrcImm | ModRM,
  268. [Group1_81*8] =
  269. DstMem | SrcImm | ModRM, DstMem | SrcImm | ModRM,
  270. DstMem | SrcImm | ModRM, DstMem | SrcImm | ModRM,
  271. DstMem | SrcImm | ModRM, DstMem | SrcImm | ModRM,
  272. DstMem | SrcImm | ModRM, DstMem | SrcImm | ModRM,
  273. [Group1_82*8] =
  274. ByteOp | DstMem | SrcImm | ModRM, ByteOp | DstMem | SrcImm | ModRM,
  275. ByteOp | DstMem | SrcImm | ModRM, ByteOp | DstMem | SrcImm | ModRM,
  276. ByteOp | DstMem | SrcImm | ModRM, ByteOp | DstMem | SrcImm | ModRM,
  277. ByteOp | DstMem | SrcImm | ModRM, ByteOp | DstMem | SrcImm | ModRM,
  278. [Group1_83*8] =
  279. DstMem | SrcImmByte | ModRM, DstMem | SrcImmByte | ModRM,
  280. DstMem | SrcImmByte | ModRM, DstMem | SrcImmByte | ModRM,
  281. DstMem | SrcImmByte | ModRM, DstMem | SrcImmByte | ModRM,
  282. DstMem | SrcImmByte | ModRM, DstMem | SrcImmByte | ModRM,
  283. [Group1A*8] =
  284. DstMem | SrcNone | ModRM | Mov | Stack, 0, 0, 0, 0, 0, 0, 0,
  285. [Group3_Byte*8] =
  286. ByteOp | SrcImm | DstMem | ModRM, 0,
  287. ByteOp | DstMem | SrcNone | ModRM, ByteOp | DstMem | SrcNone | ModRM,
  288. 0, 0, 0, 0,
  289. [Group3*8] =
  290. DstMem | SrcImm | ModRM, 0,
  291. DstMem | SrcNone | ModRM, DstMem | SrcNone | ModRM,
  292. 0, 0, 0, 0,
  293. [Group4*8] =
  294. ByteOp | DstMem | SrcNone | ModRM, ByteOp | DstMem | SrcNone | ModRM,
  295. 0, 0, 0, 0, 0, 0,
  296. [Group5*8] =
  297. DstMem | SrcNone | ModRM, DstMem | SrcNone | ModRM,
  298. SrcMem | ModRM | Stack, 0,
  299. SrcMem | ModRM | Stack, 0, SrcMem | ModRM | Stack, 0,
  300. [Group7*8] =
  301. 0, 0, ModRM | SrcMem, ModRM | SrcMem,
  302. SrcNone | ModRM | DstMem | Mov, 0,
  303. SrcMem16 | ModRM | Mov, SrcMem | ModRM | ByteOp,
  304. };
  305. static u32 group2_table[] = {
  306. [Group7*8] =
  307. SrcNone | ModRM, 0, 0, SrcNone | ModRM,
  308. SrcNone | ModRM | DstMem | Mov, 0,
  309. SrcMem16 | ModRM | Mov, 0,
  310. };
  311. /* EFLAGS bit definitions. */
  312. #define EFLG_OF (1<<11)
  313. #define EFLG_DF (1<<10)
  314. #define EFLG_SF (1<<7)
  315. #define EFLG_ZF (1<<6)
  316. #define EFLG_AF (1<<4)
  317. #define EFLG_PF (1<<2)
  318. #define EFLG_CF (1<<0)
  319. /*
  320. * Instruction emulation:
  321. * Most instructions are emulated directly via a fragment of inline assembly
  322. * code. This allows us to save/restore EFLAGS and thus very easily pick up
  323. * any modified flags.
  324. */
  325. #if defined(CONFIG_X86_64)
  326. #define _LO32 "k" /* force 32-bit operand */
  327. #define _STK "%%rsp" /* stack pointer */
  328. #elif defined(__i386__)
  329. #define _LO32 "" /* force 32-bit operand */
  330. #define _STK "%%esp" /* stack pointer */
  331. #endif
  332. /*
  333. * These EFLAGS bits are restored from saved value during emulation, and
  334. * any changes are written back to the saved value after emulation.
  335. */
  336. #define EFLAGS_MASK (EFLG_OF|EFLG_SF|EFLG_ZF|EFLG_AF|EFLG_PF|EFLG_CF)
  337. /* Before executing instruction: restore necessary bits in EFLAGS. */
  338. #define _PRE_EFLAGS(_sav, _msk, _tmp) \
  339. /* EFLAGS = (_sav & _msk) | (EFLAGS & ~_msk); _sav &= ~_msk; */ \
  340. "movl %"_sav",%"_LO32 _tmp"; " \
  341. "push %"_tmp"; " \
  342. "push %"_tmp"; " \
  343. "movl %"_msk",%"_LO32 _tmp"; " \
  344. "andl %"_LO32 _tmp",("_STK"); " \
  345. "pushf; " \
  346. "notl %"_LO32 _tmp"; " \
  347. "andl %"_LO32 _tmp",("_STK"); " \
  348. "andl %"_LO32 _tmp","__stringify(BITS_PER_LONG/4)"("_STK"); " \
  349. "pop %"_tmp"; " \
  350. "orl %"_LO32 _tmp",("_STK"); " \
  351. "popf; " \
  352. "pop %"_sav"; "
  353. /* After executing instruction: write-back necessary bits in EFLAGS. */
  354. #define _POST_EFLAGS(_sav, _msk, _tmp) \
  355. /* _sav |= EFLAGS & _msk; */ \
  356. "pushf; " \
  357. "pop %"_tmp"; " \
  358. "andl %"_msk",%"_LO32 _tmp"; " \
  359. "orl %"_LO32 _tmp",%"_sav"; "
  360. #ifdef CONFIG_X86_64
  361. #define ON64(x) x
  362. #else
  363. #define ON64(x)
  364. #endif
  365. #define ____emulate_2op(_op, _src, _dst, _eflags, _x, _y, _suffix) \
  366. do { \
  367. __asm__ __volatile__ ( \
  368. _PRE_EFLAGS("0", "4", "2") \
  369. _op _suffix " %"_x"3,%1; " \
  370. _POST_EFLAGS("0", "4", "2") \
  371. : "=m" (_eflags), "=m" ((_dst).val), \
  372. "=&r" (_tmp) \
  373. : _y ((_src).val), "i" (EFLAGS_MASK)); \
  374. } while (0)
  375. /* Raw emulation: instruction has two explicit operands. */
  376. #define __emulate_2op_nobyte(_op,_src,_dst,_eflags,_wx,_wy,_lx,_ly,_qx,_qy) \
  377. do { \
  378. unsigned long _tmp; \
  379. \
  380. switch ((_dst).bytes) { \
  381. case 2: \
  382. ____emulate_2op(_op,_src,_dst,_eflags,_wx,_wy,"w"); \
  383. break; \
  384. case 4: \
  385. ____emulate_2op(_op,_src,_dst,_eflags,_lx,_ly,"l"); \
  386. break; \
  387. case 8: \
  388. ON64(____emulate_2op(_op,_src,_dst,_eflags,_qx,_qy,"q")); \
  389. break; \
  390. } \
  391. } while (0)
  392. #define __emulate_2op(_op,_src,_dst,_eflags,_bx,_by,_wx,_wy,_lx,_ly,_qx,_qy) \
  393. do { \
  394. unsigned long _tmp; \
  395. switch ((_dst).bytes) { \
  396. case 1: \
  397. ____emulate_2op(_op,_src,_dst,_eflags,_bx,_by,"b"); \
  398. break; \
  399. default: \
  400. __emulate_2op_nobyte(_op, _src, _dst, _eflags, \
  401. _wx, _wy, _lx, _ly, _qx, _qy); \
  402. break; \
  403. } \
  404. } while (0)
  405. /* Source operand is byte-sized and may be restricted to just %cl. */
  406. #define emulate_2op_SrcB(_op, _src, _dst, _eflags) \
  407. __emulate_2op(_op, _src, _dst, _eflags, \
  408. "b", "c", "b", "c", "b", "c", "b", "c")
  409. /* Source operand is byte, word, long or quad sized. */
  410. #define emulate_2op_SrcV(_op, _src, _dst, _eflags) \
  411. __emulate_2op(_op, _src, _dst, _eflags, \
  412. "b", "q", "w", "r", _LO32, "r", "", "r")
  413. /* Source operand is word, long or quad sized. */
  414. #define emulate_2op_SrcV_nobyte(_op, _src, _dst, _eflags) \
  415. __emulate_2op_nobyte(_op, _src, _dst, _eflags, \
  416. "w", "r", _LO32, "r", "", "r")
  417. /* Instruction has three operands and one operand is stored in ECX register */
  418. #define __emulate_2op_cl(_op, _cl, _src, _dst, _eflags, _suffix, _type) \
  419. do { \
  420. unsigned long _tmp; \
  421. _type _clv = (_cl).val; \
  422. _type _srcv = (_src).val; \
  423. _type _dstv = (_dst).val; \
  424. \
  425. __asm__ __volatile__ ( \
  426. _PRE_EFLAGS("0", "5", "2") \
  427. _op _suffix " %4,%1 \n" \
  428. _POST_EFLAGS("0", "5", "2") \
  429. : "=m" (_eflags), "+r" (_dstv), "=&r" (_tmp) \
  430. : "c" (_clv) , "r" (_srcv), "i" (EFLAGS_MASK) \
  431. ); \
  432. \
  433. (_cl).val = (unsigned long) _clv; \
  434. (_src).val = (unsigned long) _srcv; \
  435. (_dst).val = (unsigned long) _dstv; \
  436. } while (0)
  437. #define emulate_2op_cl(_op, _cl, _src, _dst, _eflags) \
  438. do { \
  439. switch ((_dst).bytes) { \
  440. case 2: \
  441. __emulate_2op_cl(_op, _cl, _src, _dst, _eflags, \
  442. "w", unsigned short); \
  443. break; \
  444. case 4: \
  445. __emulate_2op_cl(_op, _cl, _src, _dst, _eflags, \
  446. "l", unsigned int); \
  447. break; \
  448. case 8: \
  449. ON64(__emulate_2op_cl(_op, _cl, _src, _dst, _eflags, \
  450. "q", unsigned long)); \
  451. break; \
  452. } \
  453. } while (0)
  454. #define __emulate_1op(_op, _dst, _eflags, _suffix) \
  455. do { \
  456. unsigned long _tmp; \
  457. \
  458. __asm__ __volatile__ ( \
  459. _PRE_EFLAGS("0", "3", "2") \
  460. _op _suffix " %1; " \
  461. _POST_EFLAGS("0", "3", "2") \
  462. : "=m" (_eflags), "+m" ((_dst).val), \
  463. "=&r" (_tmp) \
  464. : "i" (EFLAGS_MASK)); \
  465. } while (0)
  466. /* Instruction has only one explicit operand (no source operand). */
  467. #define emulate_1op(_op, _dst, _eflags) \
  468. do { \
  469. switch ((_dst).bytes) { \
  470. case 1: __emulate_1op(_op, _dst, _eflags, "b"); break; \
  471. case 2: __emulate_1op(_op, _dst, _eflags, "w"); break; \
  472. case 4: __emulate_1op(_op, _dst, _eflags, "l"); break; \
  473. case 8: ON64(__emulate_1op(_op, _dst, _eflags, "q")); break; \
  474. } \
  475. } while (0)
  476. /* Fetch next part of the instruction being emulated. */
  477. #define insn_fetch(_type, _size, _eip) \
  478. ({ unsigned long _x; \
  479. rc = do_insn_fetch(ctxt, ops, (_eip), &_x, (_size)); \
  480. if (rc != 0) \
  481. goto done; \
  482. (_eip) += (_size); \
  483. (_type)_x; \
  484. })
  485. static inline unsigned long ad_mask(struct decode_cache *c)
  486. {
  487. return (1UL << (c->ad_bytes << 3)) - 1;
  488. }
  489. /* Access/update address held in a register, based on addressing mode. */
  490. static inline unsigned long
  491. address_mask(struct decode_cache *c, unsigned long reg)
  492. {
  493. if (c->ad_bytes == sizeof(unsigned long))
  494. return reg;
  495. else
  496. return reg & ad_mask(c);
  497. }
  498. static inline unsigned long
  499. register_address(struct decode_cache *c, unsigned long base, unsigned long reg)
  500. {
  501. return base + address_mask(c, reg);
  502. }
  503. static inline void
  504. register_address_increment(struct decode_cache *c, unsigned long *reg, int inc)
  505. {
  506. if (c->ad_bytes == sizeof(unsigned long))
  507. *reg += inc;
  508. else
  509. *reg = (*reg & ~ad_mask(c)) | ((*reg + inc) & ad_mask(c));
  510. }
  511. static inline void jmp_rel(struct decode_cache *c, int rel)
  512. {
  513. register_address_increment(c, &c->eip, rel);
  514. }
  515. static void set_seg_override(struct decode_cache *c, int seg)
  516. {
  517. c->has_seg_override = true;
  518. c->seg_override = seg;
  519. }
  520. static unsigned long seg_base(struct x86_emulate_ctxt *ctxt, int seg)
  521. {
  522. if (ctxt->mode == X86EMUL_MODE_PROT64 && seg < VCPU_SREG_FS)
  523. return 0;
  524. return kvm_x86_ops->get_segment_base(ctxt->vcpu, seg);
  525. }
  526. static unsigned long seg_override_base(struct x86_emulate_ctxt *ctxt,
  527. struct decode_cache *c)
  528. {
  529. if (!c->has_seg_override)
  530. return 0;
  531. return seg_base(ctxt, c->seg_override);
  532. }
  533. static unsigned long es_base(struct x86_emulate_ctxt *ctxt)
  534. {
  535. return seg_base(ctxt, VCPU_SREG_ES);
  536. }
  537. static unsigned long ss_base(struct x86_emulate_ctxt *ctxt)
  538. {
  539. return seg_base(ctxt, VCPU_SREG_SS);
  540. }
  541. static int do_fetch_insn_byte(struct x86_emulate_ctxt *ctxt,
  542. struct x86_emulate_ops *ops,
  543. unsigned long linear, u8 *dest)
  544. {
  545. struct fetch_cache *fc = &ctxt->decode.fetch;
  546. int rc;
  547. int size;
  548. if (linear < fc->start || linear >= fc->end) {
  549. size = min(15UL, PAGE_SIZE - offset_in_page(linear));
  550. rc = ops->read_std(linear, fc->data, size, ctxt->vcpu);
  551. if (rc)
  552. return rc;
  553. fc->start = linear;
  554. fc->end = linear + size;
  555. }
  556. *dest = fc->data[linear - fc->start];
  557. return 0;
  558. }
  559. static int do_insn_fetch(struct x86_emulate_ctxt *ctxt,
  560. struct x86_emulate_ops *ops,
  561. unsigned long eip, void *dest, unsigned size)
  562. {
  563. int rc = 0;
  564. eip += ctxt->cs_base;
  565. while (size--) {
  566. rc = do_fetch_insn_byte(ctxt, ops, eip++, dest++);
  567. if (rc)
  568. return rc;
  569. }
  570. return 0;
  571. }
  572. /*
  573. * Given the 'reg' portion of a ModRM byte, and a register block, return a
  574. * pointer into the block that addresses the relevant register.
  575. * @highbyte_regs specifies whether to decode AH,CH,DH,BH.
  576. */
  577. static void *decode_register(u8 modrm_reg, unsigned long *regs,
  578. int highbyte_regs)
  579. {
  580. void *p;
  581. p = &regs[modrm_reg];
  582. if (highbyte_regs && modrm_reg >= 4 && modrm_reg < 8)
  583. p = (unsigned char *)&regs[modrm_reg & 3] + 1;
  584. return p;
  585. }
  586. static int read_descriptor(struct x86_emulate_ctxt *ctxt,
  587. struct x86_emulate_ops *ops,
  588. void *ptr,
  589. u16 *size, unsigned long *address, int op_bytes)
  590. {
  591. int rc;
  592. if (op_bytes == 2)
  593. op_bytes = 3;
  594. *address = 0;
  595. rc = ops->read_std((unsigned long)ptr, (unsigned long *)size, 2,
  596. ctxt->vcpu);
  597. if (rc)
  598. return rc;
  599. rc = ops->read_std((unsigned long)ptr + 2, address, op_bytes,
  600. ctxt->vcpu);
  601. return rc;
  602. }
  603. static int test_cc(unsigned int condition, unsigned int flags)
  604. {
  605. int rc = 0;
  606. switch ((condition & 15) >> 1) {
  607. case 0: /* o */
  608. rc |= (flags & EFLG_OF);
  609. break;
  610. case 1: /* b/c/nae */
  611. rc |= (flags & EFLG_CF);
  612. break;
  613. case 2: /* z/e */
  614. rc |= (flags & EFLG_ZF);
  615. break;
  616. case 3: /* be/na */
  617. rc |= (flags & (EFLG_CF|EFLG_ZF));
  618. break;
  619. case 4: /* s */
  620. rc |= (flags & EFLG_SF);
  621. break;
  622. case 5: /* p/pe */
  623. rc |= (flags & EFLG_PF);
  624. break;
  625. case 7: /* le/ng */
  626. rc |= (flags & EFLG_ZF);
  627. /* fall through */
  628. case 6: /* l/nge */
  629. rc |= (!(flags & EFLG_SF) != !(flags & EFLG_OF));
  630. break;
  631. }
  632. /* Odd condition identifiers (lsb == 1) have inverted sense. */
  633. return (!!rc ^ (condition & 1));
  634. }
  635. static void decode_register_operand(struct operand *op,
  636. struct decode_cache *c,
  637. int inhibit_bytereg)
  638. {
  639. unsigned reg = c->modrm_reg;
  640. int highbyte_regs = c->rex_prefix == 0;
  641. if (!(c->d & ModRM))
  642. reg = (c->b & 7) | ((c->rex_prefix & 1) << 3);
  643. op->type = OP_REG;
  644. if ((c->d & ByteOp) && !inhibit_bytereg) {
  645. op->ptr = decode_register(reg, c->regs, highbyte_regs);
  646. op->val = *(u8 *)op->ptr;
  647. op->bytes = 1;
  648. } else {
  649. op->ptr = decode_register(reg, c->regs, 0);
  650. op->bytes = c->op_bytes;
  651. switch (op->bytes) {
  652. case 2:
  653. op->val = *(u16 *)op->ptr;
  654. break;
  655. case 4:
  656. op->val = *(u32 *)op->ptr;
  657. break;
  658. case 8:
  659. op->val = *(u64 *) op->ptr;
  660. break;
  661. }
  662. }
  663. op->orig_val = op->val;
  664. }
  665. static int decode_modrm(struct x86_emulate_ctxt *ctxt,
  666. struct x86_emulate_ops *ops)
  667. {
  668. struct decode_cache *c = &ctxt->decode;
  669. u8 sib;
  670. int index_reg = 0, base_reg = 0, scale;
  671. int rc = 0;
  672. if (c->rex_prefix) {
  673. c->modrm_reg = (c->rex_prefix & 4) << 1; /* REX.R */
  674. index_reg = (c->rex_prefix & 2) << 2; /* REX.X */
  675. c->modrm_rm = base_reg = (c->rex_prefix & 1) << 3; /* REG.B */
  676. }
  677. c->modrm = insn_fetch(u8, 1, c->eip);
  678. c->modrm_mod |= (c->modrm & 0xc0) >> 6;
  679. c->modrm_reg |= (c->modrm & 0x38) >> 3;
  680. c->modrm_rm |= (c->modrm & 0x07);
  681. c->modrm_ea = 0;
  682. c->use_modrm_ea = 1;
  683. if (c->modrm_mod == 3) {
  684. c->modrm_ptr = decode_register(c->modrm_rm,
  685. c->regs, c->d & ByteOp);
  686. c->modrm_val = *(unsigned long *)c->modrm_ptr;
  687. return rc;
  688. }
  689. if (c->ad_bytes == 2) {
  690. unsigned bx = c->regs[VCPU_REGS_RBX];
  691. unsigned bp = c->regs[VCPU_REGS_RBP];
  692. unsigned si = c->regs[VCPU_REGS_RSI];
  693. unsigned di = c->regs[VCPU_REGS_RDI];
  694. /* 16-bit ModR/M decode. */
  695. switch (c->modrm_mod) {
  696. case 0:
  697. if (c->modrm_rm == 6)
  698. c->modrm_ea += insn_fetch(u16, 2, c->eip);
  699. break;
  700. case 1:
  701. c->modrm_ea += insn_fetch(s8, 1, c->eip);
  702. break;
  703. case 2:
  704. c->modrm_ea += insn_fetch(u16, 2, c->eip);
  705. break;
  706. }
  707. switch (c->modrm_rm) {
  708. case 0:
  709. c->modrm_ea += bx + si;
  710. break;
  711. case 1:
  712. c->modrm_ea += bx + di;
  713. break;
  714. case 2:
  715. c->modrm_ea += bp + si;
  716. break;
  717. case 3:
  718. c->modrm_ea += bp + di;
  719. break;
  720. case 4:
  721. c->modrm_ea += si;
  722. break;
  723. case 5:
  724. c->modrm_ea += di;
  725. break;
  726. case 6:
  727. if (c->modrm_mod != 0)
  728. c->modrm_ea += bp;
  729. break;
  730. case 7:
  731. c->modrm_ea += bx;
  732. break;
  733. }
  734. if (c->modrm_rm == 2 || c->modrm_rm == 3 ||
  735. (c->modrm_rm == 6 && c->modrm_mod != 0))
  736. if (!c->has_seg_override)
  737. set_seg_override(c, VCPU_SREG_SS);
  738. c->modrm_ea = (u16)c->modrm_ea;
  739. } else {
  740. /* 32/64-bit ModR/M decode. */
  741. if ((c->modrm_rm & 7) == 4) {
  742. sib = insn_fetch(u8, 1, c->eip);
  743. index_reg |= (sib >> 3) & 7;
  744. base_reg |= sib & 7;
  745. scale = sib >> 6;
  746. if ((base_reg & 7) == 5 && c->modrm_mod == 0)
  747. c->modrm_ea += insn_fetch(s32, 4, c->eip);
  748. else
  749. c->modrm_ea += c->regs[base_reg];
  750. if (index_reg != 4)
  751. c->modrm_ea += c->regs[index_reg] << scale;
  752. } else if ((c->modrm_rm & 7) == 5 && c->modrm_mod == 0) {
  753. if (ctxt->mode == X86EMUL_MODE_PROT64)
  754. c->rip_relative = 1;
  755. } else
  756. c->modrm_ea += c->regs[c->modrm_rm];
  757. switch (c->modrm_mod) {
  758. case 0:
  759. if (c->modrm_rm == 5)
  760. c->modrm_ea += insn_fetch(s32, 4, c->eip);
  761. break;
  762. case 1:
  763. c->modrm_ea += insn_fetch(s8, 1, c->eip);
  764. break;
  765. case 2:
  766. c->modrm_ea += insn_fetch(s32, 4, c->eip);
  767. break;
  768. }
  769. }
  770. done:
  771. return rc;
  772. }
  773. static int decode_abs(struct x86_emulate_ctxt *ctxt,
  774. struct x86_emulate_ops *ops)
  775. {
  776. struct decode_cache *c = &ctxt->decode;
  777. int rc = 0;
  778. switch (c->ad_bytes) {
  779. case 2:
  780. c->modrm_ea = insn_fetch(u16, 2, c->eip);
  781. break;
  782. case 4:
  783. c->modrm_ea = insn_fetch(u32, 4, c->eip);
  784. break;
  785. case 8:
  786. c->modrm_ea = insn_fetch(u64, 8, c->eip);
  787. break;
  788. }
  789. done:
  790. return rc;
  791. }
  792. int
  793. x86_decode_insn(struct x86_emulate_ctxt *ctxt, struct x86_emulate_ops *ops)
  794. {
  795. struct decode_cache *c = &ctxt->decode;
  796. int rc = 0;
  797. int mode = ctxt->mode;
  798. int def_op_bytes, def_ad_bytes, group;
  799. /* Shadow copy of register state. Committed on successful emulation. */
  800. memset(c, 0, sizeof(struct decode_cache));
  801. c->eip = kvm_rip_read(ctxt->vcpu);
  802. ctxt->cs_base = seg_base(ctxt, VCPU_SREG_CS);
  803. memcpy(c->regs, ctxt->vcpu->arch.regs, sizeof c->regs);
  804. switch (mode) {
  805. case X86EMUL_MODE_REAL:
  806. case X86EMUL_MODE_PROT16:
  807. def_op_bytes = def_ad_bytes = 2;
  808. break;
  809. case X86EMUL_MODE_PROT32:
  810. def_op_bytes = def_ad_bytes = 4;
  811. break;
  812. #ifdef CONFIG_X86_64
  813. case X86EMUL_MODE_PROT64:
  814. def_op_bytes = 4;
  815. def_ad_bytes = 8;
  816. break;
  817. #endif
  818. default:
  819. return -1;
  820. }
  821. c->op_bytes = def_op_bytes;
  822. c->ad_bytes = def_ad_bytes;
  823. /* Legacy prefixes. */
  824. for (;;) {
  825. switch (c->b = insn_fetch(u8, 1, c->eip)) {
  826. case 0x66: /* operand-size override */
  827. /* switch between 2/4 bytes */
  828. c->op_bytes = def_op_bytes ^ 6;
  829. break;
  830. case 0x67: /* address-size override */
  831. if (mode == X86EMUL_MODE_PROT64)
  832. /* switch between 4/8 bytes */
  833. c->ad_bytes = def_ad_bytes ^ 12;
  834. else
  835. /* switch between 2/4 bytes */
  836. c->ad_bytes = def_ad_bytes ^ 6;
  837. break;
  838. case 0x26: /* ES override */
  839. case 0x2e: /* CS override */
  840. case 0x36: /* SS override */
  841. case 0x3e: /* DS override */
  842. set_seg_override(c, (c->b >> 3) & 3);
  843. break;
  844. case 0x64: /* FS override */
  845. case 0x65: /* GS override */
  846. set_seg_override(c, c->b & 7);
  847. break;
  848. case 0x40 ... 0x4f: /* REX */
  849. if (mode != X86EMUL_MODE_PROT64)
  850. goto done_prefixes;
  851. c->rex_prefix = c->b;
  852. continue;
  853. case 0xf0: /* LOCK */
  854. c->lock_prefix = 1;
  855. break;
  856. case 0xf2: /* REPNE/REPNZ */
  857. c->rep_prefix = REPNE_PREFIX;
  858. break;
  859. case 0xf3: /* REP/REPE/REPZ */
  860. c->rep_prefix = REPE_PREFIX;
  861. break;
  862. default:
  863. goto done_prefixes;
  864. }
  865. /* Any legacy prefix after a REX prefix nullifies its effect. */
  866. c->rex_prefix = 0;
  867. }
  868. done_prefixes:
  869. /* REX prefix. */
  870. if (c->rex_prefix)
  871. if (c->rex_prefix & 8)
  872. c->op_bytes = 8; /* REX.W */
  873. /* Opcode byte(s). */
  874. c->d = opcode_table[c->b];
  875. if (c->d == 0) {
  876. /* Two-byte opcode? */
  877. if (c->b == 0x0f) {
  878. c->twobyte = 1;
  879. c->b = insn_fetch(u8, 1, c->eip);
  880. c->d = twobyte_table[c->b];
  881. }
  882. }
  883. if (c->d & Group) {
  884. group = c->d & GroupMask;
  885. c->modrm = insn_fetch(u8, 1, c->eip);
  886. --c->eip;
  887. group = (group << 3) + ((c->modrm >> 3) & 7);
  888. if ((c->d & GroupDual) && (c->modrm >> 6) == 3)
  889. c->d = group2_table[group];
  890. else
  891. c->d = group_table[group];
  892. }
  893. /* Unrecognised? */
  894. if (c->d == 0) {
  895. DPRINTF("Cannot emulate %02x\n", c->b);
  896. return -1;
  897. }
  898. if (mode == X86EMUL_MODE_PROT64 && (c->d & Stack))
  899. c->op_bytes = 8;
  900. /* ModRM and SIB bytes. */
  901. if (c->d & ModRM)
  902. rc = decode_modrm(ctxt, ops);
  903. else if (c->d & MemAbs)
  904. rc = decode_abs(ctxt, ops);
  905. if (rc)
  906. goto done;
  907. if (!c->has_seg_override)
  908. set_seg_override(c, VCPU_SREG_DS);
  909. if (!(!c->twobyte && c->b == 0x8d))
  910. c->modrm_ea += seg_override_base(ctxt, c);
  911. if (c->ad_bytes != 8)
  912. c->modrm_ea = (u32)c->modrm_ea;
  913. /*
  914. * Decode and fetch the source operand: register, memory
  915. * or immediate.
  916. */
  917. switch (c->d & SrcMask) {
  918. case SrcNone:
  919. break;
  920. case SrcReg:
  921. decode_register_operand(&c->src, c, 0);
  922. break;
  923. case SrcMem16:
  924. c->src.bytes = 2;
  925. goto srcmem_common;
  926. case SrcMem32:
  927. c->src.bytes = 4;
  928. goto srcmem_common;
  929. case SrcMem:
  930. c->src.bytes = (c->d & ByteOp) ? 1 :
  931. c->op_bytes;
  932. /* Don't fetch the address for invlpg: it could be unmapped. */
  933. if (c->twobyte && c->b == 0x01 && c->modrm_reg == 7)
  934. break;
  935. srcmem_common:
  936. /*
  937. * For instructions with a ModR/M byte, switch to register
  938. * access if Mod = 3.
  939. */
  940. if ((c->d & ModRM) && c->modrm_mod == 3) {
  941. c->src.type = OP_REG;
  942. c->src.val = c->modrm_val;
  943. c->src.ptr = c->modrm_ptr;
  944. break;
  945. }
  946. c->src.type = OP_MEM;
  947. break;
  948. case SrcImm:
  949. c->src.type = OP_IMM;
  950. c->src.ptr = (unsigned long *)c->eip;
  951. c->src.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  952. if (c->src.bytes == 8)
  953. c->src.bytes = 4;
  954. /* NB. Immediates are sign-extended as necessary. */
  955. switch (c->src.bytes) {
  956. case 1:
  957. c->src.val = insn_fetch(s8, 1, c->eip);
  958. break;
  959. case 2:
  960. c->src.val = insn_fetch(s16, 2, c->eip);
  961. break;
  962. case 4:
  963. c->src.val = insn_fetch(s32, 4, c->eip);
  964. break;
  965. }
  966. break;
  967. case SrcImmByte:
  968. c->src.type = OP_IMM;
  969. c->src.ptr = (unsigned long *)c->eip;
  970. c->src.bytes = 1;
  971. c->src.val = insn_fetch(s8, 1, c->eip);
  972. break;
  973. case SrcOne:
  974. c->src.bytes = 1;
  975. c->src.val = 1;
  976. break;
  977. }
  978. /*
  979. * Decode and fetch the second source operand: register, memory
  980. * or immediate.
  981. */
  982. switch (c->d & Src2Mask) {
  983. case Src2None:
  984. break;
  985. case Src2CL:
  986. c->src2.bytes = 1;
  987. c->src2.val = c->regs[VCPU_REGS_RCX] & 0x8;
  988. break;
  989. case Src2ImmByte:
  990. c->src2.type = OP_IMM;
  991. c->src2.ptr = (unsigned long *)c->eip;
  992. c->src2.bytes = 1;
  993. c->src2.val = insn_fetch(u8, 1, c->eip);
  994. break;
  995. case Src2Imm16:
  996. c->src2.type = OP_IMM;
  997. c->src2.ptr = (unsigned long *)c->eip;
  998. c->src2.bytes = 2;
  999. c->src2.val = insn_fetch(u16, 2, c->eip);
  1000. break;
  1001. case Src2One:
  1002. c->src2.bytes = 1;
  1003. c->src2.val = 1;
  1004. break;
  1005. }
  1006. /* Decode and fetch the destination operand: register or memory. */
  1007. switch (c->d & DstMask) {
  1008. case ImplicitOps:
  1009. /* Special instructions do their own operand decoding. */
  1010. return 0;
  1011. case DstReg:
  1012. decode_register_operand(&c->dst, c,
  1013. c->twobyte && (c->b == 0xb6 || c->b == 0xb7));
  1014. break;
  1015. case DstMem:
  1016. if ((c->d & ModRM) && c->modrm_mod == 3) {
  1017. c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  1018. c->dst.type = OP_REG;
  1019. c->dst.val = c->dst.orig_val = c->modrm_val;
  1020. c->dst.ptr = c->modrm_ptr;
  1021. break;
  1022. }
  1023. c->dst.type = OP_MEM;
  1024. break;
  1025. case DstAcc:
  1026. c->dst.type = OP_REG;
  1027. c->dst.bytes = c->op_bytes;
  1028. c->dst.ptr = &c->regs[VCPU_REGS_RAX];
  1029. switch (c->op_bytes) {
  1030. case 1:
  1031. c->dst.val = *(u8 *)c->dst.ptr;
  1032. break;
  1033. case 2:
  1034. c->dst.val = *(u16 *)c->dst.ptr;
  1035. break;
  1036. case 4:
  1037. c->dst.val = *(u32 *)c->dst.ptr;
  1038. break;
  1039. }
  1040. c->dst.orig_val = c->dst.val;
  1041. break;
  1042. }
  1043. if (c->rip_relative)
  1044. c->modrm_ea += c->eip;
  1045. done:
  1046. return (rc == X86EMUL_UNHANDLEABLE) ? -1 : 0;
  1047. }
  1048. static inline void emulate_push(struct x86_emulate_ctxt *ctxt)
  1049. {
  1050. struct decode_cache *c = &ctxt->decode;
  1051. c->dst.type = OP_MEM;
  1052. c->dst.bytes = c->op_bytes;
  1053. c->dst.val = c->src.val;
  1054. register_address_increment(c, &c->regs[VCPU_REGS_RSP], -c->op_bytes);
  1055. c->dst.ptr = (void *) register_address(c, ss_base(ctxt),
  1056. c->regs[VCPU_REGS_RSP]);
  1057. }
  1058. static int emulate_pop(struct x86_emulate_ctxt *ctxt,
  1059. struct x86_emulate_ops *ops,
  1060. void *dest, int len)
  1061. {
  1062. struct decode_cache *c = &ctxt->decode;
  1063. int rc;
  1064. rc = ops->read_emulated(register_address(c, ss_base(ctxt),
  1065. c->regs[VCPU_REGS_RSP]),
  1066. dest, len, ctxt->vcpu);
  1067. if (rc != 0)
  1068. return rc;
  1069. register_address_increment(c, &c->regs[VCPU_REGS_RSP], len);
  1070. return rc;
  1071. }
  1072. static inline int emulate_grp1a(struct x86_emulate_ctxt *ctxt,
  1073. struct x86_emulate_ops *ops)
  1074. {
  1075. struct decode_cache *c = &ctxt->decode;
  1076. int rc;
  1077. rc = emulate_pop(ctxt, ops, &c->dst.val, c->dst.bytes);
  1078. if (rc != 0)
  1079. return rc;
  1080. return 0;
  1081. }
  1082. static inline void emulate_grp2(struct x86_emulate_ctxt *ctxt)
  1083. {
  1084. struct decode_cache *c = &ctxt->decode;
  1085. switch (c->modrm_reg) {
  1086. case 0: /* rol */
  1087. emulate_2op_SrcB("rol", c->src, c->dst, ctxt->eflags);
  1088. break;
  1089. case 1: /* ror */
  1090. emulate_2op_SrcB("ror", c->src, c->dst, ctxt->eflags);
  1091. break;
  1092. case 2: /* rcl */
  1093. emulate_2op_SrcB("rcl", c->src, c->dst, ctxt->eflags);
  1094. break;
  1095. case 3: /* rcr */
  1096. emulate_2op_SrcB("rcr", c->src, c->dst, ctxt->eflags);
  1097. break;
  1098. case 4: /* sal/shl */
  1099. case 6: /* sal/shl */
  1100. emulate_2op_SrcB("sal", c->src, c->dst, ctxt->eflags);
  1101. break;
  1102. case 5: /* shr */
  1103. emulate_2op_SrcB("shr", c->src, c->dst, ctxt->eflags);
  1104. break;
  1105. case 7: /* sar */
  1106. emulate_2op_SrcB("sar", c->src, c->dst, ctxt->eflags);
  1107. break;
  1108. }
  1109. }
  1110. static inline int emulate_grp3(struct x86_emulate_ctxt *ctxt,
  1111. struct x86_emulate_ops *ops)
  1112. {
  1113. struct decode_cache *c = &ctxt->decode;
  1114. int rc = 0;
  1115. switch (c->modrm_reg) {
  1116. case 0 ... 1: /* test */
  1117. emulate_2op_SrcV("test", c->src, c->dst, ctxt->eflags);
  1118. break;
  1119. case 2: /* not */
  1120. c->dst.val = ~c->dst.val;
  1121. break;
  1122. case 3: /* neg */
  1123. emulate_1op("neg", c->dst, ctxt->eflags);
  1124. break;
  1125. default:
  1126. DPRINTF("Cannot emulate %02x\n", c->b);
  1127. rc = X86EMUL_UNHANDLEABLE;
  1128. break;
  1129. }
  1130. return rc;
  1131. }
  1132. static inline int emulate_grp45(struct x86_emulate_ctxt *ctxt,
  1133. struct x86_emulate_ops *ops)
  1134. {
  1135. struct decode_cache *c = &ctxt->decode;
  1136. switch (c->modrm_reg) {
  1137. case 0: /* inc */
  1138. emulate_1op("inc", c->dst, ctxt->eflags);
  1139. break;
  1140. case 1: /* dec */
  1141. emulate_1op("dec", c->dst, ctxt->eflags);
  1142. break;
  1143. case 2: /* call near abs */ {
  1144. long int old_eip;
  1145. old_eip = c->eip;
  1146. c->eip = c->src.val;
  1147. c->src.val = old_eip;
  1148. emulate_push(ctxt);
  1149. break;
  1150. }
  1151. case 4: /* jmp abs */
  1152. c->eip = c->src.val;
  1153. break;
  1154. case 6: /* push */
  1155. emulate_push(ctxt);
  1156. break;
  1157. }
  1158. return 0;
  1159. }
  1160. static inline int emulate_grp9(struct x86_emulate_ctxt *ctxt,
  1161. struct x86_emulate_ops *ops,
  1162. unsigned long memop)
  1163. {
  1164. struct decode_cache *c = &ctxt->decode;
  1165. u64 old, new;
  1166. int rc;
  1167. rc = ops->read_emulated(memop, &old, 8, ctxt->vcpu);
  1168. if (rc != 0)
  1169. return rc;
  1170. if (((u32) (old >> 0) != (u32) c->regs[VCPU_REGS_RAX]) ||
  1171. ((u32) (old >> 32) != (u32) c->regs[VCPU_REGS_RDX])) {
  1172. c->regs[VCPU_REGS_RAX] = (u32) (old >> 0);
  1173. c->regs[VCPU_REGS_RDX] = (u32) (old >> 32);
  1174. ctxt->eflags &= ~EFLG_ZF;
  1175. } else {
  1176. new = ((u64)c->regs[VCPU_REGS_RCX] << 32) |
  1177. (u32) c->regs[VCPU_REGS_RBX];
  1178. rc = ops->cmpxchg_emulated(memop, &old, &new, 8, ctxt->vcpu);
  1179. if (rc != 0)
  1180. return rc;
  1181. ctxt->eflags |= EFLG_ZF;
  1182. }
  1183. return 0;
  1184. }
  1185. static int emulate_ret_far(struct x86_emulate_ctxt *ctxt,
  1186. struct x86_emulate_ops *ops)
  1187. {
  1188. struct decode_cache *c = &ctxt->decode;
  1189. int rc;
  1190. unsigned long cs;
  1191. rc = emulate_pop(ctxt, ops, &c->eip, c->op_bytes);
  1192. if (rc)
  1193. return rc;
  1194. if (c->op_bytes == 4)
  1195. c->eip = (u32)c->eip;
  1196. rc = emulate_pop(ctxt, ops, &cs, c->op_bytes);
  1197. if (rc)
  1198. return rc;
  1199. rc = kvm_load_segment_descriptor(ctxt->vcpu, (u16)cs, 1, VCPU_SREG_CS);
  1200. return rc;
  1201. }
  1202. static inline int writeback(struct x86_emulate_ctxt *ctxt,
  1203. struct x86_emulate_ops *ops)
  1204. {
  1205. int rc;
  1206. struct decode_cache *c = &ctxt->decode;
  1207. switch (c->dst.type) {
  1208. case OP_REG:
  1209. /* The 4-byte case *is* correct:
  1210. * in 64-bit mode we zero-extend.
  1211. */
  1212. switch (c->dst.bytes) {
  1213. case 1:
  1214. *(u8 *)c->dst.ptr = (u8)c->dst.val;
  1215. break;
  1216. case 2:
  1217. *(u16 *)c->dst.ptr = (u16)c->dst.val;
  1218. break;
  1219. case 4:
  1220. *c->dst.ptr = (u32)c->dst.val;
  1221. break; /* 64b: zero-ext */
  1222. case 8:
  1223. *c->dst.ptr = c->dst.val;
  1224. break;
  1225. }
  1226. break;
  1227. case OP_MEM:
  1228. if (c->lock_prefix)
  1229. rc = ops->cmpxchg_emulated(
  1230. (unsigned long)c->dst.ptr,
  1231. &c->dst.orig_val,
  1232. &c->dst.val,
  1233. c->dst.bytes,
  1234. ctxt->vcpu);
  1235. else
  1236. rc = ops->write_emulated(
  1237. (unsigned long)c->dst.ptr,
  1238. &c->dst.val,
  1239. c->dst.bytes,
  1240. ctxt->vcpu);
  1241. if (rc != 0)
  1242. return rc;
  1243. break;
  1244. case OP_NONE:
  1245. /* no writeback */
  1246. break;
  1247. default:
  1248. break;
  1249. }
  1250. return 0;
  1251. }
  1252. int
  1253. x86_emulate_insn(struct x86_emulate_ctxt *ctxt, struct x86_emulate_ops *ops)
  1254. {
  1255. unsigned long memop = 0;
  1256. u64 msr_data;
  1257. unsigned long saved_eip = 0;
  1258. struct decode_cache *c = &ctxt->decode;
  1259. unsigned int port;
  1260. int io_dir_in;
  1261. int rc = 0;
  1262. /* Shadow copy of register state. Committed on successful emulation.
  1263. * NOTE: we can copy them from vcpu as x86_decode_insn() doesn't
  1264. * modify them.
  1265. */
  1266. memcpy(c->regs, ctxt->vcpu->arch.regs, sizeof c->regs);
  1267. saved_eip = c->eip;
  1268. if (((c->d & ModRM) && (c->modrm_mod != 3)) || (c->d & MemAbs))
  1269. memop = c->modrm_ea;
  1270. if (c->rep_prefix && (c->d & String)) {
  1271. /* All REP prefixes have the same first termination condition */
  1272. if (c->regs[VCPU_REGS_RCX] == 0) {
  1273. kvm_rip_write(ctxt->vcpu, c->eip);
  1274. goto done;
  1275. }
  1276. /* The second termination condition only applies for REPE
  1277. * and REPNE. Test if the repeat string operation prefix is
  1278. * REPE/REPZ or REPNE/REPNZ and if it's the case it tests the
  1279. * corresponding termination condition according to:
  1280. * - if REPE/REPZ and ZF = 0 then done
  1281. * - if REPNE/REPNZ and ZF = 1 then done
  1282. */
  1283. if ((c->b == 0xa6) || (c->b == 0xa7) ||
  1284. (c->b == 0xae) || (c->b == 0xaf)) {
  1285. if ((c->rep_prefix == REPE_PREFIX) &&
  1286. ((ctxt->eflags & EFLG_ZF) == 0)) {
  1287. kvm_rip_write(ctxt->vcpu, c->eip);
  1288. goto done;
  1289. }
  1290. if ((c->rep_prefix == REPNE_PREFIX) &&
  1291. ((ctxt->eflags & EFLG_ZF) == EFLG_ZF)) {
  1292. kvm_rip_write(ctxt->vcpu, c->eip);
  1293. goto done;
  1294. }
  1295. }
  1296. c->regs[VCPU_REGS_RCX]--;
  1297. c->eip = kvm_rip_read(ctxt->vcpu);
  1298. }
  1299. if (c->src.type == OP_MEM) {
  1300. c->src.ptr = (unsigned long *)memop;
  1301. c->src.val = 0;
  1302. rc = ops->read_emulated((unsigned long)c->src.ptr,
  1303. &c->src.val,
  1304. c->src.bytes,
  1305. ctxt->vcpu);
  1306. if (rc != 0)
  1307. goto done;
  1308. c->src.orig_val = c->src.val;
  1309. }
  1310. if ((c->d & DstMask) == ImplicitOps)
  1311. goto special_insn;
  1312. if (c->dst.type == OP_MEM) {
  1313. c->dst.ptr = (unsigned long *)memop;
  1314. c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  1315. c->dst.val = 0;
  1316. if (c->d & BitOp) {
  1317. unsigned long mask = ~(c->dst.bytes * 8 - 1);
  1318. c->dst.ptr = (void *)c->dst.ptr +
  1319. (c->src.val & mask) / 8;
  1320. }
  1321. if (!(c->d & Mov) &&
  1322. /* optimisation - avoid slow emulated read */
  1323. ((rc = ops->read_emulated((unsigned long)c->dst.ptr,
  1324. &c->dst.val,
  1325. c->dst.bytes, ctxt->vcpu)) != 0))
  1326. goto done;
  1327. }
  1328. c->dst.orig_val = c->dst.val;
  1329. special_insn:
  1330. if (c->twobyte)
  1331. goto twobyte_insn;
  1332. switch (c->b) {
  1333. case 0x00 ... 0x05:
  1334. add: /* add */
  1335. emulate_2op_SrcV("add", c->src, c->dst, ctxt->eflags);
  1336. break;
  1337. case 0x08 ... 0x0d:
  1338. or: /* or */
  1339. emulate_2op_SrcV("or", c->src, c->dst, ctxt->eflags);
  1340. break;
  1341. case 0x10 ... 0x15:
  1342. adc: /* adc */
  1343. emulate_2op_SrcV("adc", c->src, c->dst, ctxt->eflags);
  1344. break;
  1345. case 0x18 ... 0x1d:
  1346. sbb: /* sbb */
  1347. emulate_2op_SrcV("sbb", c->src, c->dst, ctxt->eflags);
  1348. break;
  1349. case 0x20 ... 0x25:
  1350. and: /* and */
  1351. emulate_2op_SrcV("and", c->src, c->dst, ctxt->eflags);
  1352. break;
  1353. case 0x28 ... 0x2d:
  1354. sub: /* sub */
  1355. emulate_2op_SrcV("sub", c->src, c->dst, ctxt->eflags);
  1356. break;
  1357. case 0x30 ... 0x35:
  1358. xor: /* xor */
  1359. emulate_2op_SrcV("xor", c->src, c->dst, ctxt->eflags);
  1360. break;
  1361. case 0x38 ... 0x3d:
  1362. cmp: /* cmp */
  1363. emulate_2op_SrcV("cmp", c->src, c->dst, ctxt->eflags);
  1364. break;
  1365. case 0x40 ... 0x47: /* inc r16/r32 */
  1366. emulate_1op("inc", c->dst, ctxt->eflags);
  1367. break;
  1368. case 0x48 ... 0x4f: /* dec r16/r32 */
  1369. emulate_1op("dec", c->dst, ctxt->eflags);
  1370. break;
  1371. case 0x50 ... 0x57: /* push reg */
  1372. emulate_push(ctxt);
  1373. break;
  1374. case 0x58 ... 0x5f: /* pop reg */
  1375. pop_instruction:
  1376. rc = emulate_pop(ctxt, ops, &c->dst.val, c->op_bytes);
  1377. if (rc != 0)
  1378. goto done;
  1379. break;
  1380. case 0x63: /* movsxd */
  1381. if (ctxt->mode != X86EMUL_MODE_PROT64)
  1382. goto cannot_emulate;
  1383. c->dst.val = (s32) c->src.val;
  1384. break;
  1385. case 0x68: /* push imm */
  1386. case 0x6a: /* push imm8 */
  1387. emulate_push(ctxt);
  1388. break;
  1389. case 0x6c: /* insb */
  1390. case 0x6d: /* insw/insd */
  1391. if (kvm_emulate_pio_string(ctxt->vcpu, NULL,
  1392. 1,
  1393. (c->d & ByteOp) ? 1 : c->op_bytes,
  1394. c->rep_prefix ?
  1395. address_mask(c, c->regs[VCPU_REGS_RCX]) : 1,
  1396. (ctxt->eflags & EFLG_DF),
  1397. register_address(c, es_base(ctxt),
  1398. c->regs[VCPU_REGS_RDI]),
  1399. c->rep_prefix,
  1400. c->regs[VCPU_REGS_RDX]) == 0) {
  1401. c->eip = saved_eip;
  1402. return -1;
  1403. }
  1404. return 0;
  1405. case 0x6e: /* outsb */
  1406. case 0x6f: /* outsw/outsd */
  1407. if (kvm_emulate_pio_string(ctxt->vcpu, NULL,
  1408. 0,
  1409. (c->d & ByteOp) ? 1 : c->op_bytes,
  1410. c->rep_prefix ?
  1411. address_mask(c, c->regs[VCPU_REGS_RCX]) : 1,
  1412. (ctxt->eflags & EFLG_DF),
  1413. register_address(c,
  1414. seg_override_base(ctxt, c),
  1415. c->regs[VCPU_REGS_RSI]),
  1416. c->rep_prefix,
  1417. c->regs[VCPU_REGS_RDX]) == 0) {
  1418. c->eip = saved_eip;
  1419. return -1;
  1420. }
  1421. return 0;
  1422. case 0x70 ... 0x7f: /* jcc (short) */ {
  1423. int rel = insn_fetch(s8, 1, c->eip);
  1424. if (test_cc(c->b, ctxt->eflags))
  1425. jmp_rel(c, rel);
  1426. break;
  1427. }
  1428. case 0x80 ... 0x83: /* Grp1 */
  1429. switch (c->modrm_reg) {
  1430. case 0:
  1431. goto add;
  1432. case 1:
  1433. goto or;
  1434. case 2:
  1435. goto adc;
  1436. case 3:
  1437. goto sbb;
  1438. case 4:
  1439. goto and;
  1440. case 5:
  1441. goto sub;
  1442. case 6:
  1443. goto xor;
  1444. case 7:
  1445. goto cmp;
  1446. }
  1447. break;
  1448. case 0x84 ... 0x85:
  1449. emulate_2op_SrcV("test", c->src, c->dst, ctxt->eflags);
  1450. break;
  1451. case 0x86 ... 0x87: /* xchg */
  1452. xchg:
  1453. /* Write back the register source. */
  1454. switch (c->dst.bytes) {
  1455. case 1:
  1456. *(u8 *) c->src.ptr = (u8) c->dst.val;
  1457. break;
  1458. case 2:
  1459. *(u16 *) c->src.ptr = (u16) c->dst.val;
  1460. break;
  1461. case 4:
  1462. *c->src.ptr = (u32) c->dst.val;
  1463. break; /* 64b reg: zero-extend */
  1464. case 8:
  1465. *c->src.ptr = c->dst.val;
  1466. break;
  1467. }
  1468. /*
  1469. * Write back the memory destination with implicit LOCK
  1470. * prefix.
  1471. */
  1472. c->dst.val = c->src.val;
  1473. c->lock_prefix = 1;
  1474. break;
  1475. case 0x88 ... 0x8b: /* mov */
  1476. goto mov;
  1477. case 0x8c: { /* mov r/m, sreg */
  1478. struct kvm_segment segreg;
  1479. if (c->modrm_reg <= 5)
  1480. kvm_get_segment(ctxt->vcpu, &segreg, c->modrm_reg);
  1481. else {
  1482. printk(KERN_INFO "0x8c: Invalid segreg in modrm byte 0x%02x\n",
  1483. c->modrm);
  1484. goto cannot_emulate;
  1485. }
  1486. c->dst.val = segreg.selector;
  1487. break;
  1488. }
  1489. case 0x8d: /* lea r16/r32, m */
  1490. c->dst.val = c->modrm_ea;
  1491. break;
  1492. case 0x8e: { /* mov seg, r/m16 */
  1493. uint16_t sel;
  1494. int type_bits;
  1495. int err;
  1496. sel = c->src.val;
  1497. if (c->modrm_reg <= 5) {
  1498. type_bits = (c->modrm_reg == 1) ? 9 : 1;
  1499. err = kvm_load_segment_descriptor(ctxt->vcpu, sel,
  1500. type_bits, c->modrm_reg);
  1501. } else {
  1502. printk(KERN_INFO "Invalid segreg in modrm byte 0x%02x\n",
  1503. c->modrm);
  1504. goto cannot_emulate;
  1505. }
  1506. if (err < 0)
  1507. goto cannot_emulate;
  1508. c->dst.type = OP_NONE; /* Disable writeback. */
  1509. break;
  1510. }
  1511. case 0x8f: /* pop (sole member of Grp1a) */
  1512. rc = emulate_grp1a(ctxt, ops);
  1513. if (rc != 0)
  1514. goto done;
  1515. break;
  1516. case 0x90: /* nop / xchg r8,rax */
  1517. if (!(c->rex_prefix & 1)) { /* nop */
  1518. c->dst.type = OP_NONE;
  1519. break;
  1520. }
  1521. case 0x91 ... 0x97: /* xchg reg,rax */
  1522. c->src.type = c->dst.type = OP_REG;
  1523. c->src.bytes = c->dst.bytes = c->op_bytes;
  1524. c->src.ptr = (unsigned long *) &c->regs[VCPU_REGS_RAX];
  1525. c->src.val = *(c->src.ptr);
  1526. goto xchg;
  1527. case 0x9c: /* pushf */
  1528. c->src.val = (unsigned long) ctxt->eflags;
  1529. emulate_push(ctxt);
  1530. break;
  1531. case 0x9d: /* popf */
  1532. c->dst.type = OP_REG;
  1533. c->dst.ptr = (unsigned long *) &ctxt->eflags;
  1534. c->dst.bytes = c->op_bytes;
  1535. goto pop_instruction;
  1536. case 0xa0 ... 0xa1: /* mov */
  1537. c->dst.ptr = (unsigned long *)&c->regs[VCPU_REGS_RAX];
  1538. c->dst.val = c->src.val;
  1539. break;
  1540. case 0xa2 ... 0xa3: /* mov */
  1541. c->dst.val = (unsigned long)c->regs[VCPU_REGS_RAX];
  1542. break;
  1543. case 0xa4 ... 0xa5: /* movs */
  1544. c->dst.type = OP_MEM;
  1545. c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  1546. c->dst.ptr = (unsigned long *)register_address(c,
  1547. es_base(ctxt),
  1548. c->regs[VCPU_REGS_RDI]);
  1549. if ((rc = ops->read_emulated(register_address(c,
  1550. seg_override_base(ctxt, c),
  1551. c->regs[VCPU_REGS_RSI]),
  1552. &c->dst.val,
  1553. c->dst.bytes, ctxt->vcpu)) != 0)
  1554. goto done;
  1555. register_address_increment(c, &c->regs[VCPU_REGS_RSI],
  1556. (ctxt->eflags & EFLG_DF) ? -c->dst.bytes
  1557. : c->dst.bytes);
  1558. register_address_increment(c, &c->regs[VCPU_REGS_RDI],
  1559. (ctxt->eflags & EFLG_DF) ? -c->dst.bytes
  1560. : c->dst.bytes);
  1561. break;
  1562. case 0xa6 ... 0xa7: /* cmps */
  1563. c->src.type = OP_NONE; /* Disable writeback. */
  1564. c->src.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  1565. c->src.ptr = (unsigned long *)register_address(c,
  1566. seg_override_base(ctxt, c),
  1567. c->regs[VCPU_REGS_RSI]);
  1568. if ((rc = ops->read_emulated((unsigned long)c->src.ptr,
  1569. &c->src.val,
  1570. c->src.bytes,
  1571. ctxt->vcpu)) != 0)
  1572. goto done;
  1573. c->dst.type = OP_NONE; /* Disable writeback. */
  1574. c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  1575. c->dst.ptr = (unsigned long *)register_address(c,
  1576. es_base(ctxt),
  1577. c->regs[VCPU_REGS_RDI]);
  1578. if ((rc = ops->read_emulated((unsigned long)c->dst.ptr,
  1579. &c->dst.val,
  1580. c->dst.bytes,
  1581. ctxt->vcpu)) != 0)
  1582. goto done;
  1583. DPRINTF("cmps: mem1=0x%p mem2=0x%p\n", c->src.ptr, c->dst.ptr);
  1584. emulate_2op_SrcV("cmp", c->src, c->dst, ctxt->eflags);
  1585. register_address_increment(c, &c->regs[VCPU_REGS_RSI],
  1586. (ctxt->eflags & EFLG_DF) ? -c->src.bytes
  1587. : c->src.bytes);
  1588. register_address_increment(c, &c->regs[VCPU_REGS_RDI],
  1589. (ctxt->eflags & EFLG_DF) ? -c->dst.bytes
  1590. : c->dst.bytes);
  1591. break;
  1592. case 0xaa ... 0xab: /* stos */
  1593. c->dst.type = OP_MEM;
  1594. c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  1595. c->dst.ptr = (unsigned long *)register_address(c,
  1596. es_base(ctxt),
  1597. c->regs[VCPU_REGS_RDI]);
  1598. c->dst.val = c->regs[VCPU_REGS_RAX];
  1599. register_address_increment(c, &c->regs[VCPU_REGS_RDI],
  1600. (ctxt->eflags & EFLG_DF) ? -c->dst.bytes
  1601. : c->dst.bytes);
  1602. break;
  1603. case 0xac ... 0xad: /* lods */
  1604. c->dst.type = OP_REG;
  1605. c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  1606. c->dst.ptr = (unsigned long *)&c->regs[VCPU_REGS_RAX];
  1607. if ((rc = ops->read_emulated(register_address(c,
  1608. seg_override_base(ctxt, c),
  1609. c->regs[VCPU_REGS_RSI]),
  1610. &c->dst.val,
  1611. c->dst.bytes,
  1612. ctxt->vcpu)) != 0)
  1613. goto done;
  1614. register_address_increment(c, &c->regs[VCPU_REGS_RSI],
  1615. (ctxt->eflags & EFLG_DF) ? -c->dst.bytes
  1616. : c->dst.bytes);
  1617. break;
  1618. case 0xae ... 0xaf: /* scas */
  1619. DPRINTF("Urk! I don't handle SCAS.\n");
  1620. goto cannot_emulate;
  1621. case 0xb0 ... 0xbf: /* mov r, imm */
  1622. goto mov;
  1623. case 0xc0 ... 0xc1:
  1624. emulate_grp2(ctxt);
  1625. break;
  1626. case 0xc3: /* ret */
  1627. c->dst.type = OP_REG;
  1628. c->dst.ptr = &c->eip;
  1629. c->dst.bytes = c->op_bytes;
  1630. goto pop_instruction;
  1631. case 0xc6 ... 0xc7: /* mov (sole member of Grp11) */
  1632. mov:
  1633. c->dst.val = c->src.val;
  1634. break;
  1635. case 0xcb: /* ret far */
  1636. rc = emulate_ret_far(ctxt, ops);
  1637. if (rc)
  1638. goto done;
  1639. break;
  1640. case 0xd0 ... 0xd1: /* Grp2 */
  1641. c->src.val = 1;
  1642. emulate_grp2(ctxt);
  1643. break;
  1644. case 0xd2 ... 0xd3: /* Grp2 */
  1645. c->src.val = c->regs[VCPU_REGS_RCX];
  1646. emulate_grp2(ctxt);
  1647. break;
  1648. case 0xe4: /* inb */
  1649. case 0xe5: /* in */
  1650. port = insn_fetch(u8, 1, c->eip);
  1651. io_dir_in = 1;
  1652. goto do_io;
  1653. case 0xe6: /* outb */
  1654. case 0xe7: /* out */
  1655. port = insn_fetch(u8, 1, c->eip);
  1656. io_dir_in = 0;
  1657. goto do_io;
  1658. case 0xe8: /* call (near) */ {
  1659. long int rel;
  1660. switch (c->op_bytes) {
  1661. case 2:
  1662. rel = insn_fetch(s16, 2, c->eip);
  1663. break;
  1664. case 4:
  1665. rel = insn_fetch(s32, 4, c->eip);
  1666. break;
  1667. default:
  1668. DPRINTF("Call: Invalid op_bytes\n");
  1669. goto cannot_emulate;
  1670. }
  1671. c->src.val = (unsigned long) c->eip;
  1672. jmp_rel(c, rel);
  1673. emulate_push(ctxt);
  1674. break;
  1675. }
  1676. case 0xe9: /* jmp rel */
  1677. goto jmp;
  1678. case 0xea: /* jmp far */ {
  1679. uint32_t eip;
  1680. uint16_t sel;
  1681. switch (c->op_bytes) {
  1682. case 2:
  1683. eip = insn_fetch(u16, 2, c->eip);
  1684. break;
  1685. case 4:
  1686. eip = insn_fetch(u32, 4, c->eip);
  1687. break;
  1688. default:
  1689. DPRINTF("jmp far: Invalid op_bytes\n");
  1690. goto cannot_emulate;
  1691. }
  1692. sel = insn_fetch(u16, 2, c->eip);
  1693. if (kvm_load_segment_descriptor(ctxt->vcpu, sel, 9, VCPU_SREG_CS) < 0) {
  1694. DPRINTF("jmp far: Failed to load CS descriptor\n");
  1695. goto cannot_emulate;
  1696. }
  1697. c->eip = eip;
  1698. break;
  1699. }
  1700. case 0xeb:
  1701. jmp: /* jmp rel short */
  1702. jmp_rel(c, c->src.val);
  1703. c->dst.type = OP_NONE; /* Disable writeback. */
  1704. break;
  1705. case 0xec: /* in al,dx */
  1706. case 0xed: /* in (e/r)ax,dx */
  1707. port = c->regs[VCPU_REGS_RDX];
  1708. io_dir_in = 1;
  1709. goto do_io;
  1710. case 0xee: /* out al,dx */
  1711. case 0xef: /* out (e/r)ax,dx */
  1712. port = c->regs[VCPU_REGS_RDX];
  1713. io_dir_in = 0;
  1714. do_io: if (kvm_emulate_pio(ctxt->vcpu, NULL, io_dir_in,
  1715. (c->d & ByteOp) ? 1 : c->op_bytes,
  1716. port) != 0) {
  1717. c->eip = saved_eip;
  1718. goto cannot_emulate;
  1719. }
  1720. break;
  1721. case 0xf4: /* hlt */
  1722. ctxt->vcpu->arch.halt_request = 1;
  1723. break;
  1724. case 0xf5: /* cmc */
  1725. /* complement carry flag from eflags reg */
  1726. ctxt->eflags ^= EFLG_CF;
  1727. c->dst.type = OP_NONE; /* Disable writeback. */
  1728. break;
  1729. case 0xf6 ... 0xf7: /* Grp3 */
  1730. rc = emulate_grp3(ctxt, ops);
  1731. if (rc != 0)
  1732. goto done;
  1733. break;
  1734. case 0xf8: /* clc */
  1735. ctxt->eflags &= ~EFLG_CF;
  1736. c->dst.type = OP_NONE; /* Disable writeback. */
  1737. break;
  1738. case 0xfa: /* cli */
  1739. ctxt->eflags &= ~X86_EFLAGS_IF;
  1740. c->dst.type = OP_NONE; /* Disable writeback. */
  1741. break;
  1742. case 0xfb: /* sti */
  1743. ctxt->eflags |= X86_EFLAGS_IF;
  1744. c->dst.type = OP_NONE; /* Disable writeback. */
  1745. break;
  1746. case 0xfc: /* cld */
  1747. ctxt->eflags &= ~EFLG_DF;
  1748. c->dst.type = OP_NONE; /* Disable writeback. */
  1749. break;
  1750. case 0xfd: /* std */
  1751. ctxt->eflags |= EFLG_DF;
  1752. c->dst.type = OP_NONE; /* Disable writeback. */
  1753. break;
  1754. case 0xfe ... 0xff: /* Grp4/Grp5 */
  1755. rc = emulate_grp45(ctxt, ops);
  1756. if (rc != 0)
  1757. goto done;
  1758. break;
  1759. }
  1760. writeback:
  1761. rc = writeback(ctxt, ops);
  1762. if (rc != 0)
  1763. goto done;
  1764. /* Commit shadow register state. */
  1765. memcpy(ctxt->vcpu->arch.regs, c->regs, sizeof c->regs);
  1766. kvm_rip_write(ctxt->vcpu, c->eip);
  1767. done:
  1768. if (rc == X86EMUL_UNHANDLEABLE) {
  1769. c->eip = saved_eip;
  1770. return -1;
  1771. }
  1772. return 0;
  1773. twobyte_insn:
  1774. switch (c->b) {
  1775. case 0x01: /* lgdt, lidt, lmsw */
  1776. switch (c->modrm_reg) {
  1777. u16 size;
  1778. unsigned long address;
  1779. case 0: /* vmcall */
  1780. if (c->modrm_mod != 3 || c->modrm_rm != 1)
  1781. goto cannot_emulate;
  1782. rc = kvm_fix_hypercall(ctxt->vcpu);
  1783. if (rc)
  1784. goto done;
  1785. /* Let the processor re-execute the fixed hypercall */
  1786. c->eip = kvm_rip_read(ctxt->vcpu);
  1787. /* Disable writeback. */
  1788. c->dst.type = OP_NONE;
  1789. break;
  1790. case 2: /* lgdt */
  1791. rc = read_descriptor(ctxt, ops, c->src.ptr,
  1792. &size, &address, c->op_bytes);
  1793. if (rc)
  1794. goto done;
  1795. realmode_lgdt(ctxt->vcpu, size, address);
  1796. /* Disable writeback. */
  1797. c->dst.type = OP_NONE;
  1798. break;
  1799. case 3: /* lidt/vmmcall */
  1800. if (c->modrm_mod == 3) {
  1801. switch (c->modrm_rm) {
  1802. case 1:
  1803. rc = kvm_fix_hypercall(ctxt->vcpu);
  1804. if (rc)
  1805. goto done;
  1806. break;
  1807. default:
  1808. goto cannot_emulate;
  1809. }
  1810. } else {
  1811. rc = read_descriptor(ctxt, ops, c->src.ptr,
  1812. &size, &address,
  1813. c->op_bytes);
  1814. if (rc)
  1815. goto done;
  1816. realmode_lidt(ctxt->vcpu, size, address);
  1817. }
  1818. /* Disable writeback. */
  1819. c->dst.type = OP_NONE;
  1820. break;
  1821. case 4: /* smsw */
  1822. c->dst.bytes = 2;
  1823. c->dst.val = realmode_get_cr(ctxt->vcpu, 0);
  1824. break;
  1825. case 6: /* lmsw */
  1826. realmode_lmsw(ctxt->vcpu, (u16)c->src.val,
  1827. &ctxt->eflags);
  1828. c->dst.type = OP_NONE;
  1829. break;
  1830. case 7: /* invlpg*/
  1831. emulate_invlpg(ctxt->vcpu, memop);
  1832. /* Disable writeback. */
  1833. c->dst.type = OP_NONE;
  1834. break;
  1835. default:
  1836. goto cannot_emulate;
  1837. }
  1838. break;
  1839. case 0x06:
  1840. emulate_clts(ctxt->vcpu);
  1841. c->dst.type = OP_NONE;
  1842. break;
  1843. case 0x08: /* invd */
  1844. case 0x09: /* wbinvd */
  1845. case 0x0d: /* GrpP (prefetch) */
  1846. case 0x18: /* Grp16 (prefetch/nop) */
  1847. c->dst.type = OP_NONE;
  1848. break;
  1849. case 0x20: /* mov cr, reg */
  1850. if (c->modrm_mod != 3)
  1851. goto cannot_emulate;
  1852. c->regs[c->modrm_rm] =
  1853. realmode_get_cr(ctxt->vcpu, c->modrm_reg);
  1854. c->dst.type = OP_NONE; /* no writeback */
  1855. break;
  1856. case 0x21: /* mov from dr to reg */
  1857. if (c->modrm_mod != 3)
  1858. goto cannot_emulate;
  1859. rc = emulator_get_dr(ctxt, c->modrm_reg, &c->regs[c->modrm_rm]);
  1860. if (rc)
  1861. goto cannot_emulate;
  1862. c->dst.type = OP_NONE; /* no writeback */
  1863. break;
  1864. case 0x22: /* mov reg, cr */
  1865. if (c->modrm_mod != 3)
  1866. goto cannot_emulate;
  1867. realmode_set_cr(ctxt->vcpu,
  1868. c->modrm_reg, c->modrm_val, &ctxt->eflags);
  1869. c->dst.type = OP_NONE;
  1870. break;
  1871. case 0x23: /* mov from reg to dr */
  1872. if (c->modrm_mod != 3)
  1873. goto cannot_emulate;
  1874. rc = emulator_set_dr(ctxt, c->modrm_reg,
  1875. c->regs[c->modrm_rm]);
  1876. if (rc)
  1877. goto cannot_emulate;
  1878. c->dst.type = OP_NONE; /* no writeback */
  1879. break;
  1880. case 0x30:
  1881. /* wrmsr */
  1882. msr_data = (u32)c->regs[VCPU_REGS_RAX]
  1883. | ((u64)c->regs[VCPU_REGS_RDX] << 32);
  1884. rc = kvm_set_msr(ctxt->vcpu, c->regs[VCPU_REGS_RCX], msr_data);
  1885. if (rc) {
  1886. kvm_inject_gp(ctxt->vcpu, 0);
  1887. c->eip = kvm_rip_read(ctxt->vcpu);
  1888. }
  1889. rc = X86EMUL_CONTINUE;
  1890. c->dst.type = OP_NONE;
  1891. break;
  1892. case 0x32:
  1893. /* rdmsr */
  1894. rc = kvm_get_msr(ctxt->vcpu, c->regs[VCPU_REGS_RCX], &msr_data);
  1895. if (rc) {
  1896. kvm_inject_gp(ctxt->vcpu, 0);
  1897. c->eip = kvm_rip_read(ctxt->vcpu);
  1898. } else {
  1899. c->regs[VCPU_REGS_RAX] = (u32)msr_data;
  1900. c->regs[VCPU_REGS_RDX] = msr_data >> 32;
  1901. }
  1902. rc = X86EMUL_CONTINUE;
  1903. c->dst.type = OP_NONE;
  1904. break;
  1905. case 0x40 ... 0x4f: /* cmov */
  1906. c->dst.val = c->dst.orig_val = c->src.val;
  1907. if (!test_cc(c->b, ctxt->eflags))
  1908. c->dst.type = OP_NONE; /* no writeback */
  1909. break;
  1910. case 0x80 ... 0x8f: /* jnz rel, etc*/ {
  1911. long int rel;
  1912. switch (c->op_bytes) {
  1913. case 2:
  1914. rel = insn_fetch(s16, 2, c->eip);
  1915. break;
  1916. case 4:
  1917. rel = insn_fetch(s32, 4, c->eip);
  1918. break;
  1919. case 8:
  1920. rel = insn_fetch(s64, 8, c->eip);
  1921. break;
  1922. default:
  1923. DPRINTF("jnz: Invalid op_bytes\n");
  1924. goto cannot_emulate;
  1925. }
  1926. if (test_cc(c->b, ctxt->eflags))
  1927. jmp_rel(c, rel);
  1928. c->dst.type = OP_NONE;
  1929. break;
  1930. }
  1931. case 0xa3:
  1932. bt: /* bt */
  1933. c->dst.type = OP_NONE;
  1934. /* only subword offset */
  1935. c->src.val &= (c->dst.bytes << 3) - 1;
  1936. emulate_2op_SrcV_nobyte("bt", c->src, c->dst, ctxt->eflags);
  1937. break;
  1938. case 0xa4: /* shld imm8, r, r/m */
  1939. case 0xa5: /* shld cl, r, r/m */
  1940. emulate_2op_cl("shld", c->src2, c->src, c->dst, ctxt->eflags);
  1941. break;
  1942. case 0xab:
  1943. bts: /* bts */
  1944. /* only subword offset */
  1945. c->src.val &= (c->dst.bytes << 3) - 1;
  1946. emulate_2op_SrcV_nobyte("bts", c->src, c->dst, ctxt->eflags);
  1947. break;
  1948. case 0xac: /* shrd imm8, r, r/m */
  1949. case 0xad: /* shrd cl, r, r/m */
  1950. emulate_2op_cl("shrd", c->src2, c->src, c->dst, ctxt->eflags);
  1951. break;
  1952. case 0xae: /* clflush */
  1953. break;
  1954. case 0xb0 ... 0xb1: /* cmpxchg */
  1955. /*
  1956. * Save real source value, then compare EAX against
  1957. * destination.
  1958. */
  1959. c->src.orig_val = c->src.val;
  1960. c->src.val = c->regs[VCPU_REGS_RAX];
  1961. emulate_2op_SrcV("cmp", c->src, c->dst, ctxt->eflags);
  1962. if (ctxt->eflags & EFLG_ZF) {
  1963. /* Success: write back to memory. */
  1964. c->dst.val = c->src.orig_val;
  1965. } else {
  1966. /* Failure: write the value we saw to EAX. */
  1967. c->dst.type = OP_REG;
  1968. c->dst.ptr = (unsigned long *)&c->regs[VCPU_REGS_RAX];
  1969. }
  1970. break;
  1971. case 0xb3:
  1972. btr: /* btr */
  1973. /* only subword offset */
  1974. c->src.val &= (c->dst.bytes << 3) - 1;
  1975. emulate_2op_SrcV_nobyte("btr", c->src, c->dst, ctxt->eflags);
  1976. break;
  1977. case 0xb6 ... 0xb7: /* movzx */
  1978. c->dst.bytes = c->op_bytes;
  1979. c->dst.val = (c->d & ByteOp) ? (u8) c->src.val
  1980. : (u16) c->src.val;
  1981. break;
  1982. case 0xba: /* Grp8 */
  1983. switch (c->modrm_reg & 3) {
  1984. case 0:
  1985. goto bt;
  1986. case 1:
  1987. goto bts;
  1988. case 2:
  1989. goto btr;
  1990. case 3:
  1991. goto btc;
  1992. }
  1993. break;
  1994. case 0xbb:
  1995. btc: /* btc */
  1996. /* only subword offset */
  1997. c->src.val &= (c->dst.bytes << 3) - 1;
  1998. emulate_2op_SrcV_nobyte("btc", c->src, c->dst, ctxt->eflags);
  1999. break;
  2000. case 0xbe ... 0xbf: /* movsx */
  2001. c->dst.bytes = c->op_bytes;
  2002. c->dst.val = (c->d & ByteOp) ? (s8) c->src.val :
  2003. (s16) c->src.val;
  2004. break;
  2005. case 0xc3: /* movnti */
  2006. c->dst.bytes = c->op_bytes;
  2007. c->dst.val = (c->op_bytes == 4) ? (u32) c->src.val :
  2008. (u64) c->src.val;
  2009. break;
  2010. case 0xc7: /* Grp9 (cmpxchg8b) */
  2011. rc = emulate_grp9(ctxt, ops, memop);
  2012. if (rc != 0)
  2013. goto done;
  2014. c->dst.type = OP_NONE;
  2015. break;
  2016. }
  2017. goto writeback;
  2018. cannot_emulate:
  2019. DPRINTF("Cannot emulate %02x\n", c->b);
  2020. c->eip = saved_eip;
  2021. return -1;
  2022. }