main.c 41 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456
  1. /*
  2. * This file is part of wl1271
  3. *
  4. * Copyright (C) 2008-2010 Nokia Corporation
  5. *
  6. * This program is free software; you can redistribute it and/or
  7. * modify it under the terms of the GNU General Public License
  8. * version 2 as published by the Free Software Foundation.
  9. *
  10. * This program is distributed in the hope that it will be useful, but
  11. * WITHOUT ANY WARRANTY; without even the implied warranty of
  12. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  13. * General Public License for more details.
  14. *
  15. * You should have received a copy of the GNU General Public License
  16. * along with this program; if not, write to the Free Software
  17. * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA
  18. * 02110-1301 USA
  19. *
  20. */
  21. #include <linux/module.h>
  22. #include <linux/platform_device.h>
  23. #include <linux/err.h>
  24. #include <linux/wl12xx.h>
  25. #include "../wlcore/wlcore.h"
  26. #include "../wlcore/debug.h"
  27. #include "../wlcore/io.h"
  28. #include "../wlcore/acx.h"
  29. #include "../wlcore/tx.h"
  30. #include "../wlcore/rx.h"
  31. #include "../wlcore/io.h"
  32. #include "../wlcore/boot.h"
  33. #include "wl12xx.h"
  34. #include "reg.h"
  35. #include "cmd.h"
  36. #include "acx.h"
  37. static char *fref_param;
  38. static char *tcxo_param;
  39. static struct wlcore_conf wl12xx_conf = {
  40. .sg = {
  41. .params = {
  42. [CONF_SG_ACL_BT_MASTER_MIN_BR] = 10,
  43. [CONF_SG_ACL_BT_MASTER_MAX_BR] = 180,
  44. [CONF_SG_ACL_BT_SLAVE_MIN_BR] = 10,
  45. [CONF_SG_ACL_BT_SLAVE_MAX_BR] = 180,
  46. [CONF_SG_ACL_BT_MASTER_MIN_EDR] = 10,
  47. [CONF_SG_ACL_BT_MASTER_MAX_EDR] = 80,
  48. [CONF_SG_ACL_BT_SLAVE_MIN_EDR] = 10,
  49. [CONF_SG_ACL_BT_SLAVE_MAX_EDR] = 80,
  50. [CONF_SG_ACL_WLAN_PS_MASTER_BR] = 8,
  51. [CONF_SG_ACL_WLAN_PS_SLAVE_BR] = 8,
  52. [CONF_SG_ACL_WLAN_PS_MASTER_EDR] = 20,
  53. [CONF_SG_ACL_WLAN_PS_SLAVE_EDR] = 20,
  54. [CONF_SG_ACL_WLAN_ACTIVE_MASTER_MIN_BR] = 20,
  55. [CONF_SG_ACL_WLAN_ACTIVE_MASTER_MAX_BR] = 35,
  56. [CONF_SG_ACL_WLAN_ACTIVE_SLAVE_MIN_BR] = 16,
  57. [CONF_SG_ACL_WLAN_ACTIVE_SLAVE_MAX_BR] = 35,
  58. [CONF_SG_ACL_WLAN_ACTIVE_MASTER_MIN_EDR] = 32,
  59. [CONF_SG_ACL_WLAN_ACTIVE_MASTER_MAX_EDR] = 50,
  60. [CONF_SG_ACL_WLAN_ACTIVE_SLAVE_MIN_EDR] = 28,
  61. [CONF_SG_ACL_WLAN_ACTIVE_SLAVE_MAX_EDR] = 50,
  62. [CONF_SG_ACL_ACTIVE_SCAN_WLAN_BR] = 10,
  63. [CONF_SG_ACL_ACTIVE_SCAN_WLAN_EDR] = 20,
  64. [CONF_SG_ACL_PASSIVE_SCAN_BT_BR] = 75,
  65. [CONF_SG_ACL_PASSIVE_SCAN_WLAN_BR] = 15,
  66. [CONF_SG_ACL_PASSIVE_SCAN_BT_EDR] = 27,
  67. [CONF_SG_ACL_PASSIVE_SCAN_WLAN_EDR] = 17,
  68. /* active scan params */
  69. [CONF_SG_AUTO_SCAN_PROBE_REQ] = 170,
  70. [CONF_SG_ACTIVE_SCAN_DURATION_FACTOR_HV3] = 50,
  71. [CONF_SG_ACTIVE_SCAN_DURATION_FACTOR_A2DP] = 100,
  72. /* passive scan params */
  73. [CONF_SG_PASSIVE_SCAN_DURATION_FACTOR_A2DP_BR] = 800,
  74. [CONF_SG_PASSIVE_SCAN_DURATION_FACTOR_A2DP_EDR] = 200,
  75. [CONF_SG_PASSIVE_SCAN_DURATION_FACTOR_HV3] = 200,
  76. /* passive scan in dual antenna params */
  77. [CONF_SG_CONSECUTIVE_HV3_IN_PASSIVE_SCAN] = 0,
  78. [CONF_SG_BCN_HV3_COLLISION_THRESH_IN_PASSIVE_SCAN] = 0,
  79. [CONF_SG_TX_RX_PROTECTION_BWIDTH_IN_PASSIVE_SCAN] = 0,
  80. /* general params */
  81. [CONF_SG_STA_FORCE_PS_IN_BT_SCO] = 1,
  82. [CONF_SG_ANTENNA_CONFIGURATION] = 0,
  83. [CONF_SG_BEACON_MISS_PERCENT] = 60,
  84. [CONF_SG_DHCP_TIME] = 5000,
  85. [CONF_SG_RXT] = 1200,
  86. [CONF_SG_TXT] = 1000,
  87. [CONF_SG_ADAPTIVE_RXT_TXT] = 1,
  88. [CONF_SG_GENERAL_USAGE_BIT_MAP] = 3,
  89. [CONF_SG_HV3_MAX_SERVED] = 6,
  90. [CONF_SG_PS_POLL_TIMEOUT] = 10,
  91. [CONF_SG_UPSD_TIMEOUT] = 10,
  92. [CONF_SG_CONSECUTIVE_CTS_THRESHOLD] = 2,
  93. [CONF_SG_STA_RX_WINDOW_AFTER_DTIM] = 5,
  94. [CONF_SG_STA_CONNECTION_PROTECTION_TIME] = 30,
  95. /* AP params */
  96. [CONF_AP_BEACON_MISS_TX] = 3,
  97. [CONF_AP_RX_WINDOW_AFTER_BEACON] = 10,
  98. [CONF_AP_BEACON_WINDOW_INTERVAL] = 2,
  99. [CONF_AP_CONNECTION_PROTECTION_TIME] = 0,
  100. [CONF_AP_BT_ACL_VAL_BT_SERVE_TIME] = 25,
  101. [CONF_AP_BT_ACL_VAL_WL_SERVE_TIME] = 25,
  102. /* CTS Diluting params */
  103. [CONF_SG_CTS_DILUTED_BAD_RX_PACKETS_TH] = 0,
  104. [CONF_SG_CTS_CHOP_IN_DUAL_ANT_SCO_MASTER] = 0,
  105. },
  106. .state = CONF_SG_PROTECTIVE,
  107. },
  108. .rx = {
  109. .rx_msdu_life_time = 512000,
  110. .packet_detection_threshold = 0,
  111. .ps_poll_timeout = 15,
  112. .upsd_timeout = 15,
  113. .rts_threshold = IEEE80211_MAX_RTS_THRESHOLD,
  114. .rx_cca_threshold = 0,
  115. .irq_blk_threshold = 0xFFFF,
  116. .irq_pkt_threshold = 0,
  117. .irq_timeout = 600,
  118. .queue_type = CONF_RX_QUEUE_TYPE_LOW_PRIORITY,
  119. },
  120. .tx = {
  121. .tx_energy_detection = 0,
  122. .sta_rc_conf = {
  123. .enabled_rates = 0,
  124. .short_retry_limit = 10,
  125. .long_retry_limit = 10,
  126. .aflags = 0,
  127. },
  128. .ac_conf_count = 4,
  129. .ac_conf = {
  130. [CONF_TX_AC_BE] = {
  131. .ac = CONF_TX_AC_BE,
  132. .cw_min = 15,
  133. .cw_max = 63,
  134. .aifsn = 3,
  135. .tx_op_limit = 0,
  136. },
  137. [CONF_TX_AC_BK] = {
  138. .ac = CONF_TX_AC_BK,
  139. .cw_min = 15,
  140. .cw_max = 63,
  141. .aifsn = 7,
  142. .tx_op_limit = 0,
  143. },
  144. [CONF_TX_AC_VI] = {
  145. .ac = CONF_TX_AC_VI,
  146. .cw_min = 15,
  147. .cw_max = 63,
  148. .aifsn = CONF_TX_AIFS_PIFS,
  149. .tx_op_limit = 3008,
  150. },
  151. [CONF_TX_AC_VO] = {
  152. .ac = CONF_TX_AC_VO,
  153. .cw_min = 15,
  154. .cw_max = 63,
  155. .aifsn = CONF_TX_AIFS_PIFS,
  156. .tx_op_limit = 1504,
  157. },
  158. },
  159. .max_tx_retries = 100,
  160. .ap_aging_period = 300,
  161. .tid_conf_count = 4,
  162. .tid_conf = {
  163. [CONF_TX_AC_BE] = {
  164. .queue_id = CONF_TX_AC_BE,
  165. .channel_type = CONF_CHANNEL_TYPE_EDCF,
  166. .tsid = CONF_TX_AC_BE,
  167. .ps_scheme = CONF_PS_SCHEME_LEGACY,
  168. .ack_policy = CONF_ACK_POLICY_LEGACY,
  169. .apsd_conf = {0, 0},
  170. },
  171. [CONF_TX_AC_BK] = {
  172. .queue_id = CONF_TX_AC_BK,
  173. .channel_type = CONF_CHANNEL_TYPE_EDCF,
  174. .tsid = CONF_TX_AC_BK,
  175. .ps_scheme = CONF_PS_SCHEME_LEGACY,
  176. .ack_policy = CONF_ACK_POLICY_LEGACY,
  177. .apsd_conf = {0, 0},
  178. },
  179. [CONF_TX_AC_VI] = {
  180. .queue_id = CONF_TX_AC_VI,
  181. .channel_type = CONF_CHANNEL_TYPE_EDCF,
  182. .tsid = CONF_TX_AC_VI,
  183. .ps_scheme = CONF_PS_SCHEME_LEGACY,
  184. .ack_policy = CONF_ACK_POLICY_LEGACY,
  185. .apsd_conf = {0, 0},
  186. },
  187. [CONF_TX_AC_VO] = {
  188. .queue_id = CONF_TX_AC_VO,
  189. .channel_type = CONF_CHANNEL_TYPE_EDCF,
  190. .tsid = CONF_TX_AC_VO,
  191. .ps_scheme = CONF_PS_SCHEME_LEGACY,
  192. .ack_policy = CONF_ACK_POLICY_LEGACY,
  193. .apsd_conf = {0, 0},
  194. },
  195. },
  196. .frag_threshold = IEEE80211_MAX_FRAG_THRESHOLD,
  197. .tx_compl_timeout = 700,
  198. .tx_compl_threshold = 4,
  199. .basic_rate = CONF_HW_BIT_RATE_1MBPS,
  200. .basic_rate_5 = CONF_HW_BIT_RATE_6MBPS,
  201. .tmpl_short_retry_limit = 10,
  202. .tmpl_long_retry_limit = 10,
  203. .tx_watchdog_timeout = 5000,
  204. },
  205. .conn = {
  206. .wake_up_event = CONF_WAKE_UP_EVENT_DTIM,
  207. .listen_interval = 1,
  208. .suspend_wake_up_event = CONF_WAKE_UP_EVENT_N_DTIM,
  209. .suspend_listen_interval = 3,
  210. .bcn_filt_mode = CONF_BCN_FILT_MODE_ENABLED,
  211. .bcn_filt_ie_count = 2,
  212. .bcn_filt_ie = {
  213. [0] = {
  214. .ie = WLAN_EID_CHANNEL_SWITCH,
  215. .rule = CONF_BCN_RULE_PASS_ON_APPEARANCE,
  216. },
  217. [1] = {
  218. .ie = WLAN_EID_HT_OPERATION,
  219. .rule = CONF_BCN_RULE_PASS_ON_CHANGE,
  220. },
  221. },
  222. .synch_fail_thold = 10,
  223. .bss_lose_timeout = 100,
  224. .beacon_rx_timeout = 10000,
  225. .broadcast_timeout = 20000,
  226. .rx_broadcast_in_ps = 1,
  227. .ps_poll_threshold = 10,
  228. .bet_enable = CONF_BET_MODE_ENABLE,
  229. .bet_max_consecutive = 50,
  230. .psm_entry_retries = 8,
  231. .psm_exit_retries = 16,
  232. .psm_entry_nullfunc_retries = 3,
  233. .dynamic_ps_timeout = 40,
  234. .forced_ps = false,
  235. .keep_alive_interval = 55000,
  236. .max_listen_interval = 20,
  237. },
  238. .itrim = {
  239. .enable = false,
  240. .timeout = 50000,
  241. },
  242. .pm_config = {
  243. .host_clk_settling_time = 5000,
  244. .host_fast_wakeup_support = false
  245. },
  246. .roam_trigger = {
  247. .trigger_pacing = 1,
  248. .avg_weight_rssi_beacon = 20,
  249. .avg_weight_rssi_data = 10,
  250. .avg_weight_snr_beacon = 20,
  251. .avg_weight_snr_data = 10,
  252. },
  253. .scan = {
  254. .min_dwell_time_active = 7500,
  255. .max_dwell_time_active = 30000,
  256. .min_dwell_time_passive = 100000,
  257. .max_dwell_time_passive = 100000,
  258. .num_probe_reqs = 2,
  259. .split_scan_timeout = 50000,
  260. },
  261. .sched_scan = {
  262. /*
  263. * Values are in TU/1000 but since sched scan FW command
  264. * params are in TUs rounding up may occur.
  265. */
  266. .base_dwell_time = 7500,
  267. .max_dwell_time_delta = 22500,
  268. /* based on 250bits per probe @1Mbps */
  269. .dwell_time_delta_per_probe = 2000,
  270. /* based on 250bits per probe @6Mbps (plus a bit more) */
  271. .dwell_time_delta_per_probe_5 = 350,
  272. .dwell_time_passive = 100000,
  273. .dwell_time_dfs = 150000,
  274. .num_probe_reqs = 2,
  275. .rssi_threshold = -90,
  276. .snr_threshold = 0,
  277. },
  278. .ht = {
  279. .rx_ba_win_size = 8,
  280. .tx_ba_win_size = 64,
  281. .inactivity_timeout = 10000,
  282. .tx_ba_tid_bitmap = CONF_TX_BA_ENABLED_TID_BITMAP,
  283. },
  284. /*
  285. * Memory config for wl127x chips is given in the
  286. * wl12xx_default_priv_conf struct. The below configuration is
  287. * for wl128x chips.
  288. */
  289. .mem = {
  290. .num_stations = 1,
  291. .ssid_profiles = 1,
  292. .rx_block_num = 40,
  293. .tx_min_block_num = 40,
  294. .dynamic_memory = 1,
  295. .min_req_tx_blocks = 45,
  296. .min_req_rx_blocks = 22,
  297. .tx_min = 27,
  298. },
  299. .fm_coex = {
  300. .enable = true,
  301. .swallow_period = 5,
  302. .n_divider_fref_set_1 = 0xff, /* default */
  303. .n_divider_fref_set_2 = 12,
  304. .m_divider_fref_set_1 = 148,
  305. .m_divider_fref_set_2 = 0xffff, /* default */
  306. .coex_pll_stabilization_time = 0xffffffff, /* default */
  307. .ldo_stabilization_time = 0xffff, /* default */
  308. .fm_disturbed_band_margin = 0xff, /* default */
  309. .swallow_clk_diff = 0xff, /* default */
  310. },
  311. .rx_streaming = {
  312. .duration = 150,
  313. .queues = 0x1,
  314. .interval = 20,
  315. .always = 0,
  316. },
  317. .fwlog = {
  318. .mode = WL12XX_FWLOG_ON_DEMAND,
  319. .mem_blocks = 2,
  320. .severity = 0,
  321. .timestamp = WL12XX_FWLOG_TIMESTAMP_DISABLED,
  322. .output = WL12XX_FWLOG_OUTPUT_HOST,
  323. .threshold = 0,
  324. },
  325. .rate = {
  326. .rate_retry_score = 32000,
  327. .per_add = 8192,
  328. .per_th1 = 2048,
  329. .per_th2 = 4096,
  330. .max_per = 8100,
  331. .inverse_curiosity_factor = 5,
  332. .tx_fail_low_th = 4,
  333. .tx_fail_high_th = 10,
  334. .per_alpha_shift = 4,
  335. .per_add_shift = 13,
  336. .per_beta1_shift = 10,
  337. .per_beta2_shift = 8,
  338. .rate_check_up = 2,
  339. .rate_check_down = 12,
  340. .rate_retry_policy = {
  341. 0x00, 0x00, 0x00, 0x00, 0x00,
  342. 0x00, 0x00, 0x00, 0x00, 0x00,
  343. 0x00, 0x00, 0x00,
  344. },
  345. },
  346. .hangover = {
  347. .recover_time = 0,
  348. .hangover_period = 20,
  349. .dynamic_mode = 1,
  350. .early_termination_mode = 1,
  351. .max_period = 20,
  352. .min_period = 1,
  353. .increase_delta = 1,
  354. .decrease_delta = 2,
  355. .quiet_time = 4,
  356. .increase_time = 1,
  357. .window_size = 16,
  358. },
  359. };
  360. static struct wl12xx_priv_conf wl12xx_default_priv_conf = {
  361. .rf = {
  362. .tx_per_channel_power_compensation_2 = {
  363. 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00,
  364. },
  365. .tx_per_channel_power_compensation_5 = {
  366. 0x00, 0x00, 0x00, 0x00, 0x00, 0x00,
  367. 0x00, 0x00, 0x00, 0x00, 0x00, 0x00,
  368. 0x00, 0x00, 0x00, 0x00, 0x00, 0x00,
  369. },
  370. },
  371. .mem_wl127x = {
  372. .num_stations = 1,
  373. .ssid_profiles = 1,
  374. .rx_block_num = 70,
  375. .tx_min_block_num = 40,
  376. .dynamic_memory = 1,
  377. .min_req_tx_blocks = 100,
  378. .min_req_rx_blocks = 22,
  379. .tx_min = 27,
  380. },
  381. };
  382. #define WL12XX_TX_HW_BLOCK_SPARE_DEFAULT 1
  383. #define WL12XX_TX_HW_BLOCK_GEM_SPARE 2
  384. #define WL12XX_TX_HW_BLOCK_SIZE 252
  385. static const u8 wl12xx_rate_to_idx_2ghz[] = {
  386. /* MCS rates are used only with 11n */
  387. 7, /* WL12XX_CONF_HW_RXTX_RATE_MCS7_SGI */
  388. 7, /* WL12XX_CONF_HW_RXTX_RATE_MCS7 */
  389. 6, /* WL12XX_CONF_HW_RXTX_RATE_MCS6 */
  390. 5, /* WL12XX_CONF_HW_RXTX_RATE_MCS5 */
  391. 4, /* WL12XX_CONF_HW_RXTX_RATE_MCS4 */
  392. 3, /* WL12XX_CONF_HW_RXTX_RATE_MCS3 */
  393. 2, /* WL12XX_CONF_HW_RXTX_RATE_MCS2 */
  394. 1, /* WL12XX_CONF_HW_RXTX_RATE_MCS1 */
  395. 0, /* WL12XX_CONF_HW_RXTX_RATE_MCS0 */
  396. 11, /* WL12XX_CONF_HW_RXTX_RATE_54 */
  397. 10, /* WL12XX_CONF_HW_RXTX_RATE_48 */
  398. 9, /* WL12XX_CONF_HW_RXTX_RATE_36 */
  399. 8, /* WL12XX_CONF_HW_RXTX_RATE_24 */
  400. /* TI-specific rate */
  401. CONF_HW_RXTX_RATE_UNSUPPORTED, /* WL12XX_CONF_HW_RXTX_RATE_22 */
  402. 7, /* WL12XX_CONF_HW_RXTX_RATE_18 */
  403. 6, /* WL12XX_CONF_HW_RXTX_RATE_12 */
  404. 3, /* WL12XX_CONF_HW_RXTX_RATE_11 */
  405. 5, /* WL12XX_CONF_HW_RXTX_RATE_9 */
  406. 4, /* WL12XX_CONF_HW_RXTX_RATE_6 */
  407. 2, /* WL12XX_CONF_HW_RXTX_RATE_5_5 */
  408. 1, /* WL12XX_CONF_HW_RXTX_RATE_2 */
  409. 0 /* WL12XX_CONF_HW_RXTX_RATE_1 */
  410. };
  411. static const u8 wl12xx_rate_to_idx_5ghz[] = {
  412. /* MCS rates are used only with 11n */
  413. 7, /* WL12XX_CONF_HW_RXTX_RATE_MCS7_SGI */
  414. 7, /* WL12XX_CONF_HW_RXTX_RATE_MCS7 */
  415. 6, /* WL12XX_CONF_HW_RXTX_RATE_MCS6 */
  416. 5, /* WL12XX_CONF_HW_RXTX_RATE_MCS5 */
  417. 4, /* WL12XX_CONF_HW_RXTX_RATE_MCS4 */
  418. 3, /* WL12XX_CONF_HW_RXTX_RATE_MCS3 */
  419. 2, /* WL12XX_CONF_HW_RXTX_RATE_MCS2 */
  420. 1, /* WL12XX_CONF_HW_RXTX_RATE_MCS1 */
  421. 0, /* WL12XX_CONF_HW_RXTX_RATE_MCS0 */
  422. 7, /* WL12XX_CONF_HW_RXTX_RATE_54 */
  423. 6, /* WL12XX_CONF_HW_RXTX_RATE_48 */
  424. 5, /* WL12XX_CONF_HW_RXTX_RATE_36 */
  425. 4, /* WL12XX_CONF_HW_RXTX_RATE_24 */
  426. /* TI-specific rate */
  427. CONF_HW_RXTX_RATE_UNSUPPORTED, /* WL12XX_CONF_HW_RXTX_RATE_22 */
  428. 3, /* WL12XX_CONF_HW_RXTX_RATE_18 */
  429. 2, /* WL12XX_CONF_HW_RXTX_RATE_12 */
  430. CONF_HW_RXTX_RATE_UNSUPPORTED, /* WL12XX_CONF_HW_RXTX_RATE_11 */
  431. 1, /* WL12XX_CONF_HW_RXTX_RATE_9 */
  432. 0, /* WL12XX_CONF_HW_RXTX_RATE_6 */
  433. CONF_HW_RXTX_RATE_UNSUPPORTED, /* WL12XX_CONF_HW_RXTX_RATE_5_5 */
  434. CONF_HW_RXTX_RATE_UNSUPPORTED, /* WL12XX_CONF_HW_RXTX_RATE_2 */
  435. CONF_HW_RXTX_RATE_UNSUPPORTED /* WL12XX_CONF_HW_RXTX_RATE_1 */
  436. };
  437. static const u8 *wl12xx_band_rate_to_idx[] = {
  438. [IEEE80211_BAND_2GHZ] = wl12xx_rate_to_idx_2ghz,
  439. [IEEE80211_BAND_5GHZ] = wl12xx_rate_to_idx_5ghz
  440. };
  441. enum wl12xx_hw_rates {
  442. WL12XX_CONF_HW_RXTX_RATE_MCS7_SGI = 0,
  443. WL12XX_CONF_HW_RXTX_RATE_MCS7,
  444. WL12XX_CONF_HW_RXTX_RATE_MCS6,
  445. WL12XX_CONF_HW_RXTX_RATE_MCS5,
  446. WL12XX_CONF_HW_RXTX_RATE_MCS4,
  447. WL12XX_CONF_HW_RXTX_RATE_MCS3,
  448. WL12XX_CONF_HW_RXTX_RATE_MCS2,
  449. WL12XX_CONF_HW_RXTX_RATE_MCS1,
  450. WL12XX_CONF_HW_RXTX_RATE_MCS0,
  451. WL12XX_CONF_HW_RXTX_RATE_54,
  452. WL12XX_CONF_HW_RXTX_RATE_48,
  453. WL12XX_CONF_HW_RXTX_RATE_36,
  454. WL12XX_CONF_HW_RXTX_RATE_24,
  455. WL12XX_CONF_HW_RXTX_RATE_22,
  456. WL12XX_CONF_HW_RXTX_RATE_18,
  457. WL12XX_CONF_HW_RXTX_RATE_12,
  458. WL12XX_CONF_HW_RXTX_RATE_11,
  459. WL12XX_CONF_HW_RXTX_RATE_9,
  460. WL12XX_CONF_HW_RXTX_RATE_6,
  461. WL12XX_CONF_HW_RXTX_RATE_5_5,
  462. WL12XX_CONF_HW_RXTX_RATE_2,
  463. WL12XX_CONF_HW_RXTX_RATE_1,
  464. WL12XX_CONF_HW_RXTX_RATE_MAX,
  465. };
  466. static struct wlcore_partition_set wl12xx_ptable[PART_TABLE_LEN] = {
  467. [PART_DOWN] = {
  468. .mem = {
  469. .start = 0x00000000,
  470. .size = 0x000177c0
  471. },
  472. .reg = {
  473. .start = REGISTERS_BASE,
  474. .size = 0x00008800
  475. },
  476. .mem2 = {
  477. .start = 0x00000000,
  478. .size = 0x00000000
  479. },
  480. .mem3 = {
  481. .start = 0x00000000,
  482. .size = 0x00000000
  483. },
  484. },
  485. [PART_BOOT] = { /* in wl12xx we can use a mix of work and down
  486. * partition here */
  487. .mem = {
  488. .start = 0x00040000,
  489. .size = 0x00014fc0
  490. },
  491. .reg = {
  492. .start = REGISTERS_BASE,
  493. .size = 0x00008800
  494. },
  495. .mem2 = {
  496. .start = 0x00000000,
  497. .size = 0x00000000
  498. },
  499. .mem3 = {
  500. .start = 0x00000000,
  501. .size = 0x00000000
  502. },
  503. },
  504. [PART_WORK] = {
  505. .mem = {
  506. .start = 0x00040000,
  507. .size = 0x00014fc0
  508. },
  509. .reg = {
  510. .start = REGISTERS_BASE,
  511. .size = 0x0000a000
  512. },
  513. .mem2 = {
  514. .start = 0x003004f8,
  515. .size = 0x00000004
  516. },
  517. .mem3 = {
  518. .start = 0x00040404,
  519. .size = 0x00000000
  520. },
  521. },
  522. [PART_DRPW] = {
  523. .mem = {
  524. .start = 0x00040000,
  525. .size = 0x00014fc0
  526. },
  527. .reg = {
  528. .start = DRPW_BASE,
  529. .size = 0x00006000
  530. },
  531. .mem2 = {
  532. .start = 0x00000000,
  533. .size = 0x00000000
  534. },
  535. .mem3 = {
  536. .start = 0x00000000,
  537. .size = 0x00000000
  538. }
  539. }
  540. };
  541. static const int wl12xx_rtable[REG_TABLE_LEN] = {
  542. [REG_ECPU_CONTROL] = WL12XX_REG_ECPU_CONTROL,
  543. [REG_INTERRUPT_NO_CLEAR] = WL12XX_REG_INTERRUPT_NO_CLEAR,
  544. [REG_INTERRUPT_ACK] = WL12XX_REG_INTERRUPT_ACK,
  545. [REG_COMMAND_MAILBOX_PTR] = WL12XX_REG_COMMAND_MAILBOX_PTR,
  546. [REG_EVENT_MAILBOX_PTR] = WL12XX_REG_EVENT_MAILBOX_PTR,
  547. [REG_INTERRUPT_TRIG] = WL12XX_REG_INTERRUPT_TRIG,
  548. [REG_INTERRUPT_MASK] = WL12XX_REG_INTERRUPT_MASK,
  549. [REG_PC_ON_RECOVERY] = WL12XX_SCR_PAD4,
  550. [REG_CHIP_ID_B] = WL12XX_CHIP_ID_B,
  551. [REG_CMD_MBOX_ADDRESS] = WL12XX_CMD_MBOX_ADDRESS,
  552. /* data access memory addresses, used with partition translation */
  553. [REG_SLV_MEM_DATA] = WL1271_SLV_MEM_DATA,
  554. [REG_SLV_REG_DATA] = WL1271_SLV_REG_DATA,
  555. /* raw data access memory addresses */
  556. [REG_RAW_FW_STATUS_ADDR] = FW_STATUS_ADDR,
  557. };
  558. /* TODO: maybe move to a new header file? */
  559. #define WL127X_FW_NAME_MULTI "ti-connectivity/wl127x-fw-4-mr.bin"
  560. #define WL127X_FW_NAME_SINGLE "ti-connectivity/wl127x-fw-4-sr.bin"
  561. #define WL127X_PLT_FW_NAME "ti-connectivity/wl127x-fw-4-plt.bin"
  562. #define WL128X_FW_NAME_MULTI "ti-connectivity/wl128x-fw-4-mr.bin"
  563. #define WL128X_FW_NAME_SINGLE "ti-connectivity/wl128x-fw-4-sr.bin"
  564. #define WL128X_PLT_FW_NAME "ti-connectivity/wl128x-fw-4-plt.bin"
  565. static void wl127x_prepare_read(struct wl1271 *wl, u32 rx_desc, u32 len)
  566. {
  567. if (wl->chip.id != CHIP_ID_1283_PG20) {
  568. struct wl1271_acx_mem_map *wl_mem_map = wl->target_mem_map;
  569. struct wl1271_rx_mem_pool_addr rx_mem_addr;
  570. /*
  571. * Choose the block we want to read
  572. * For aggregated packets, only the first memory block
  573. * should be retrieved. The FW takes care of the rest.
  574. */
  575. u32 mem_block = rx_desc & RX_MEM_BLOCK_MASK;
  576. rx_mem_addr.addr = (mem_block << 8) +
  577. le32_to_cpu(wl_mem_map->packet_memory_pool_start);
  578. rx_mem_addr.addr_extra = rx_mem_addr.addr + 4;
  579. wl1271_write(wl, WL1271_SLV_REG_DATA,
  580. &rx_mem_addr, sizeof(rx_mem_addr), false);
  581. }
  582. }
  583. static int wl12xx_identify_chip(struct wl1271 *wl)
  584. {
  585. int ret = 0;
  586. switch (wl->chip.id) {
  587. case CHIP_ID_1271_PG10:
  588. wl1271_warning("chip id 0x%x (1271 PG10) support is obsolete",
  589. wl->chip.id);
  590. /* clear the alignment quirk, since we don't support it */
  591. wl->quirks &= ~WLCORE_QUIRK_TX_BLOCKSIZE_ALIGN;
  592. wl->quirks |= WLCORE_QUIRK_LEGACY_NVS;
  593. wl->sr_fw_name = WL127X_FW_NAME_SINGLE;
  594. wl->mr_fw_name = WL127X_FW_NAME_MULTI;
  595. memcpy(&wl->conf.mem, &wl12xx_default_priv_conf.mem_wl127x,
  596. sizeof(wl->conf.mem));
  597. /* read data preparation is only needed by wl127x */
  598. wl->ops->prepare_read = wl127x_prepare_read;
  599. break;
  600. case CHIP_ID_1271_PG20:
  601. wl1271_debug(DEBUG_BOOT, "chip id 0x%x (1271 PG20)",
  602. wl->chip.id);
  603. /* clear the alignment quirk, since we don't support it */
  604. wl->quirks &= ~WLCORE_QUIRK_TX_BLOCKSIZE_ALIGN;
  605. wl->quirks |= WLCORE_QUIRK_LEGACY_NVS;
  606. wl->plt_fw_name = WL127X_PLT_FW_NAME;
  607. wl->sr_fw_name = WL127X_FW_NAME_SINGLE;
  608. wl->mr_fw_name = WL127X_FW_NAME_MULTI;
  609. memcpy(&wl->conf.mem, &wl12xx_default_priv_conf.mem_wl127x,
  610. sizeof(wl->conf.mem));
  611. /* read data preparation is only needed by wl127x */
  612. wl->ops->prepare_read = wl127x_prepare_read;
  613. break;
  614. case CHIP_ID_1283_PG20:
  615. wl1271_debug(DEBUG_BOOT, "chip id 0x%x (1283 PG20)",
  616. wl->chip.id);
  617. wl->plt_fw_name = WL128X_PLT_FW_NAME;
  618. wl->sr_fw_name = WL128X_FW_NAME_SINGLE;
  619. wl->mr_fw_name = WL128X_FW_NAME_MULTI;
  620. break;
  621. case CHIP_ID_1283_PG10:
  622. default:
  623. wl1271_warning("unsupported chip id: 0x%x", wl->chip.id);
  624. ret = -ENODEV;
  625. goto out;
  626. }
  627. out:
  628. return ret;
  629. }
  630. static void wl12xx_top_reg_write(struct wl1271 *wl, int addr, u16 val)
  631. {
  632. /* write address >> 1 + 0x30000 to OCP_POR_CTR */
  633. addr = (addr >> 1) + 0x30000;
  634. wl1271_write32(wl, WL12XX_OCP_POR_CTR, addr);
  635. /* write value to OCP_POR_WDATA */
  636. wl1271_write32(wl, WL12XX_OCP_DATA_WRITE, val);
  637. /* write 1 to OCP_CMD */
  638. wl1271_write32(wl, WL12XX_OCP_CMD, OCP_CMD_WRITE);
  639. }
  640. static u16 wl12xx_top_reg_read(struct wl1271 *wl, int addr)
  641. {
  642. u32 val;
  643. int timeout = OCP_CMD_LOOP;
  644. /* write address >> 1 + 0x30000 to OCP_POR_CTR */
  645. addr = (addr >> 1) + 0x30000;
  646. wl1271_write32(wl, WL12XX_OCP_POR_CTR, addr);
  647. /* write 2 to OCP_CMD */
  648. wl1271_write32(wl, WL12XX_OCP_CMD, OCP_CMD_READ);
  649. /* poll for data ready */
  650. do {
  651. val = wl1271_read32(wl, WL12XX_OCP_DATA_READ);
  652. } while (!(val & OCP_READY_MASK) && --timeout);
  653. if (!timeout) {
  654. wl1271_warning("Top register access timed out.");
  655. return 0xffff;
  656. }
  657. /* check data status and return if OK */
  658. if ((val & OCP_STATUS_MASK) == OCP_STATUS_OK)
  659. return val & 0xffff;
  660. else {
  661. wl1271_warning("Top register access returned error.");
  662. return 0xffff;
  663. }
  664. }
  665. static int wl128x_switch_tcxo_to_fref(struct wl1271 *wl)
  666. {
  667. u16 spare_reg;
  668. /* Mask bits [2] & [8:4] in the sys_clk_cfg register */
  669. spare_reg = wl12xx_top_reg_read(wl, WL_SPARE_REG);
  670. if (spare_reg == 0xFFFF)
  671. return -EFAULT;
  672. spare_reg |= (BIT(3) | BIT(5) | BIT(6));
  673. wl12xx_top_reg_write(wl, WL_SPARE_REG, spare_reg);
  674. /* Enable FREF_CLK_REQ & mux MCS and coex PLLs to FREF */
  675. wl12xx_top_reg_write(wl, SYS_CLK_CFG_REG,
  676. WL_CLK_REQ_TYPE_PG2 | MCS_PLL_CLK_SEL_FREF);
  677. /* Delay execution for 15msec, to let the HW settle */
  678. mdelay(15);
  679. return 0;
  680. }
  681. static bool wl128x_is_tcxo_valid(struct wl1271 *wl)
  682. {
  683. u16 tcxo_detection;
  684. tcxo_detection = wl12xx_top_reg_read(wl, TCXO_CLK_DETECT_REG);
  685. if (tcxo_detection & TCXO_DET_FAILED)
  686. return false;
  687. return true;
  688. }
  689. static bool wl128x_is_fref_valid(struct wl1271 *wl)
  690. {
  691. u16 fref_detection;
  692. fref_detection = wl12xx_top_reg_read(wl, FREF_CLK_DETECT_REG);
  693. if (fref_detection & FREF_CLK_DETECT_FAIL)
  694. return false;
  695. return true;
  696. }
  697. static int wl128x_manually_configure_mcs_pll(struct wl1271 *wl)
  698. {
  699. wl12xx_top_reg_write(wl, MCS_PLL_M_REG, MCS_PLL_M_REG_VAL);
  700. wl12xx_top_reg_write(wl, MCS_PLL_N_REG, MCS_PLL_N_REG_VAL);
  701. wl12xx_top_reg_write(wl, MCS_PLL_CONFIG_REG, MCS_PLL_CONFIG_REG_VAL);
  702. return 0;
  703. }
  704. static int wl128x_configure_mcs_pll(struct wl1271 *wl, int clk)
  705. {
  706. u16 spare_reg;
  707. u16 pll_config;
  708. u8 input_freq;
  709. struct wl12xx_priv *priv = wl->priv;
  710. /* Mask bits [3:1] in the sys_clk_cfg register */
  711. spare_reg = wl12xx_top_reg_read(wl, WL_SPARE_REG);
  712. if (spare_reg == 0xFFFF)
  713. return -EFAULT;
  714. spare_reg |= BIT(2);
  715. wl12xx_top_reg_write(wl, WL_SPARE_REG, spare_reg);
  716. /* Handle special cases of the TCXO clock */
  717. if (priv->tcxo_clock == WL12XX_TCXOCLOCK_16_8 ||
  718. priv->tcxo_clock == WL12XX_TCXOCLOCK_33_6)
  719. return wl128x_manually_configure_mcs_pll(wl);
  720. /* Set the input frequency according to the selected clock source */
  721. input_freq = (clk & 1) + 1;
  722. pll_config = wl12xx_top_reg_read(wl, MCS_PLL_CONFIG_REG);
  723. if (pll_config == 0xFFFF)
  724. return -EFAULT;
  725. pll_config |= (input_freq << MCS_SEL_IN_FREQ_SHIFT);
  726. pll_config |= MCS_PLL_ENABLE_HP;
  727. wl12xx_top_reg_write(wl, MCS_PLL_CONFIG_REG, pll_config);
  728. return 0;
  729. }
  730. /*
  731. * WL128x has two clocks input - TCXO and FREF.
  732. * TCXO is the main clock of the device, while FREF is used to sync
  733. * between the GPS and the cellular modem.
  734. * In cases where TCXO is 32.736MHz or 16.368MHz, the FREF will be used
  735. * as the WLAN/BT main clock.
  736. */
  737. static int wl128x_boot_clk(struct wl1271 *wl, int *selected_clock)
  738. {
  739. struct wl12xx_priv *priv = wl->priv;
  740. u16 sys_clk_cfg;
  741. /* For XTAL-only modes, FREF will be used after switching from TCXO */
  742. if (priv->ref_clock == WL12XX_REFCLOCK_26_XTAL ||
  743. priv->ref_clock == WL12XX_REFCLOCK_38_XTAL) {
  744. if (!wl128x_switch_tcxo_to_fref(wl))
  745. return -EINVAL;
  746. goto fref_clk;
  747. }
  748. /* Query the HW, to determine which clock source we should use */
  749. sys_clk_cfg = wl12xx_top_reg_read(wl, SYS_CLK_CFG_REG);
  750. if (sys_clk_cfg == 0xFFFF)
  751. return -EINVAL;
  752. if (sys_clk_cfg & PRCM_CM_EN_MUX_WLAN_FREF)
  753. goto fref_clk;
  754. /* If TCXO is either 32.736MHz or 16.368MHz, switch to FREF */
  755. if (priv->tcxo_clock == WL12XX_TCXOCLOCK_16_368 ||
  756. priv->tcxo_clock == WL12XX_TCXOCLOCK_32_736) {
  757. if (!wl128x_switch_tcxo_to_fref(wl))
  758. return -EINVAL;
  759. goto fref_clk;
  760. }
  761. /* TCXO clock is selected */
  762. if (!wl128x_is_tcxo_valid(wl))
  763. return -EINVAL;
  764. *selected_clock = priv->tcxo_clock;
  765. goto config_mcs_pll;
  766. fref_clk:
  767. /* FREF clock is selected */
  768. if (!wl128x_is_fref_valid(wl))
  769. return -EINVAL;
  770. *selected_clock = priv->ref_clock;
  771. config_mcs_pll:
  772. return wl128x_configure_mcs_pll(wl, *selected_clock);
  773. }
  774. static int wl127x_boot_clk(struct wl1271 *wl)
  775. {
  776. struct wl12xx_priv *priv = wl->priv;
  777. u32 pause;
  778. u32 clk;
  779. if (WL127X_PG_GET_MAJOR(wl->hw_pg_ver) < 3)
  780. wl->quirks |= WLCORE_QUIRK_END_OF_TRANSACTION;
  781. if (priv->ref_clock == CONF_REF_CLK_19_2_E ||
  782. priv->ref_clock == CONF_REF_CLK_38_4_E ||
  783. priv->ref_clock == CONF_REF_CLK_38_4_M_XTAL)
  784. /* ref clk: 19.2/38.4/38.4-XTAL */
  785. clk = 0x3;
  786. else if (priv->ref_clock == CONF_REF_CLK_26_E ||
  787. priv->ref_clock == CONF_REF_CLK_52_E)
  788. /* ref clk: 26/52 */
  789. clk = 0x5;
  790. else
  791. return -EINVAL;
  792. if (priv->ref_clock != CONF_REF_CLK_19_2_E) {
  793. u16 val;
  794. /* Set clock type (open drain) */
  795. val = wl12xx_top_reg_read(wl, OCP_REG_CLK_TYPE);
  796. val &= FREF_CLK_TYPE_BITS;
  797. wl12xx_top_reg_write(wl, OCP_REG_CLK_TYPE, val);
  798. /* Set clock pull mode (no pull) */
  799. val = wl12xx_top_reg_read(wl, OCP_REG_CLK_PULL);
  800. val |= NO_PULL;
  801. wl12xx_top_reg_write(wl, OCP_REG_CLK_PULL, val);
  802. } else {
  803. u16 val;
  804. /* Set clock polarity */
  805. val = wl12xx_top_reg_read(wl, OCP_REG_CLK_POLARITY);
  806. val &= FREF_CLK_POLARITY_BITS;
  807. val |= CLK_REQ_OUTN_SEL;
  808. wl12xx_top_reg_write(wl, OCP_REG_CLK_POLARITY, val);
  809. }
  810. wl1271_write32(wl, WL12XX_PLL_PARAMETERS, clk);
  811. pause = wl1271_read32(wl, WL12XX_PLL_PARAMETERS);
  812. wl1271_debug(DEBUG_BOOT, "pause1 0x%x", pause);
  813. pause &= ~(WU_COUNTER_PAUSE_VAL);
  814. pause |= WU_COUNTER_PAUSE_VAL;
  815. wl1271_write32(wl, WL12XX_WU_COUNTER_PAUSE, pause);
  816. return 0;
  817. }
  818. static int wl1271_boot_soft_reset(struct wl1271 *wl)
  819. {
  820. unsigned long timeout;
  821. u32 boot_data;
  822. /* perform soft reset */
  823. wl1271_write32(wl, WL12XX_SLV_SOFT_RESET, ACX_SLV_SOFT_RESET_BIT);
  824. /* SOFT_RESET is self clearing */
  825. timeout = jiffies + usecs_to_jiffies(SOFT_RESET_MAX_TIME);
  826. while (1) {
  827. boot_data = wl1271_read32(wl, WL12XX_SLV_SOFT_RESET);
  828. wl1271_debug(DEBUG_BOOT, "soft reset bootdata 0x%x", boot_data);
  829. if ((boot_data & ACX_SLV_SOFT_RESET_BIT) == 0)
  830. break;
  831. if (time_after(jiffies, timeout)) {
  832. /* 1.2 check pWhalBus->uSelfClearTime if the
  833. * timeout was reached */
  834. wl1271_error("soft reset timeout");
  835. return -1;
  836. }
  837. udelay(SOFT_RESET_STALL_TIME);
  838. }
  839. /* disable Rx/Tx */
  840. wl1271_write32(wl, WL12XX_ENABLE, 0x0);
  841. /* disable auto calibration on start*/
  842. wl1271_write32(wl, WL12XX_SPARE_A2, 0xffff);
  843. return 0;
  844. }
  845. static int wl12xx_pre_boot(struct wl1271 *wl)
  846. {
  847. struct wl12xx_priv *priv = wl->priv;
  848. int ret = 0;
  849. u32 clk;
  850. int selected_clock = -1;
  851. if (wl->chip.id == CHIP_ID_1283_PG20) {
  852. ret = wl128x_boot_clk(wl, &selected_clock);
  853. if (ret < 0)
  854. goto out;
  855. } else {
  856. ret = wl127x_boot_clk(wl);
  857. if (ret < 0)
  858. goto out;
  859. }
  860. /* Continue the ELP wake up sequence */
  861. wl1271_write32(wl, WL12XX_WELP_ARM_COMMAND, WELP_ARM_COMMAND_VAL);
  862. udelay(500);
  863. wlcore_set_partition(wl, &wl->ptable[PART_DRPW]);
  864. /* Read-modify-write DRPW_SCRATCH_START register (see next state)
  865. to be used by DRPw FW. The RTRIM value will be added by the FW
  866. before taking DRPw out of reset */
  867. clk = wl1271_read32(wl, WL12XX_DRPW_SCRATCH_START);
  868. wl1271_debug(DEBUG_BOOT, "clk2 0x%x", clk);
  869. if (wl->chip.id == CHIP_ID_1283_PG20)
  870. clk |= ((selected_clock & 0x3) << 1) << 4;
  871. else
  872. clk |= (priv->ref_clock << 1) << 4;
  873. wl1271_write32(wl, WL12XX_DRPW_SCRATCH_START, clk);
  874. wlcore_set_partition(wl, &wl->ptable[PART_WORK]);
  875. /* Disable interrupts */
  876. wlcore_write_reg(wl, REG_INTERRUPT_MASK, WL1271_ACX_INTR_ALL);
  877. ret = wl1271_boot_soft_reset(wl);
  878. if (ret < 0)
  879. goto out;
  880. out:
  881. return ret;
  882. }
  883. static void wl12xx_pre_upload(struct wl1271 *wl)
  884. {
  885. u32 tmp;
  886. /* write firmware's last address (ie. it's length) to
  887. * ACX_EEPROMLESS_IND_REG */
  888. wl1271_debug(DEBUG_BOOT, "ACX_EEPROMLESS_IND_REG");
  889. wl1271_write32(wl, WL12XX_EEPROMLESS_IND, WL12XX_EEPROMLESS_IND);
  890. tmp = wlcore_read_reg(wl, REG_CHIP_ID_B);
  891. wl1271_debug(DEBUG_BOOT, "chip id 0x%x", tmp);
  892. /* 6. read the EEPROM parameters */
  893. tmp = wl1271_read32(wl, WL12XX_SCR_PAD2);
  894. /* WL1271: The reference driver skips steps 7 to 10 (jumps directly
  895. * to upload_fw) */
  896. if (wl->chip.id == CHIP_ID_1283_PG20)
  897. wl12xx_top_reg_write(wl, SDIO_IO_DS, HCI_IO_DS_6MA);
  898. }
  899. static void wl12xx_enable_interrupts(struct wl1271 *wl)
  900. {
  901. u32 polarity;
  902. polarity = wl12xx_top_reg_read(wl, OCP_REG_POLARITY);
  903. /* We use HIGH polarity, so unset the LOW bit */
  904. polarity &= ~POLARITY_LOW;
  905. wl12xx_top_reg_write(wl, OCP_REG_POLARITY, polarity);
  906. wlcore_write_reg(wl, REG_INTERRUPT_MASK, WL1271_ACX_ALL_EVENTS_VECTOR);
  907. wlcore_enable_interrupts(wl);
  908. wlcore_write_reg(wl, REG_INTERRUPT_MASK,
  909. WL1271_ACX_INTR_ALL & ~(WL1271_INTR_MASK));
  910. wl1271_write32(wl, WL12XX_HI_CFG, HI_CFG_DEF_VAL);
  911. }
  912. static int wl12xx_boot(struct wl1271 *wl)
  913. {
  914. int ret;
  915. ret = wl12xx_pre_boot(wl);
  916. if (ret < 0)
  917. goto out;
  918. ret = wlcore_boot_upload_nvs(wl);
  919. if (ret < 0)
  920. goto out;
  921. wl12xx_pre_upload(wl);
  922. ret = wlcore_boot_upload_firmware(wl);
  923. if (ret < 0)
  924. goto out;
  925. ret = wlcore_boot_run_firmware(wl);
  926. if (ret < 0)
  927. goto out;
  928. wl12xx_enable_interrupts(wl);
  929. out:
  930. return ret;
  931. }
  932. static void wl12xx_trigger_cmd(struct wl1271 *wl, int cmd_box_addr,
  933. void *buf, size_t len)
  934. {
  935. wl1271_write(wl, cmd_box_addr, buf, len, false);
  936. wlcore_write_reg(wl, REG_INTERRUPT_TRIG, WL12XX_INTR_TRIG_CMD);
  937. }
  938. static void wl12xx_ack_event(struct wl1271 *wl)
  939. {
  940. wlcore_write_reg(wl, REG_INTERRUPT_TRIG, WL12XX_INTR_TRIG_EVENT_ACK);
  941. }
  942. static u32 wl12xx_calc_tx_blocks(struct wl1271 *wl, u32 len, u32 spare_blks)
  943. {
  944. u32 blk_size = WL12XX_TX_HW_BLOCK_SIZE;
  945. u32 align_len = wlcore_calc_packet_alignment(wl, len);
  946. return (align_len + blk_size - 1) / blk_size + spare_blks;
  947. }
  948. static void
  949. wl12xx_set_tx_desc_blocks(struct wl1271 *wl, struct wl1271_tx_hw_descr *desc,
  950. u32 blks, u32 spare_blks)
  951. {
  952. if (wl->chip.id == CHIP_ID_1283_PG20) {
  953. desc->wl128x_mem.total_mem_blocks = blks;
  954. } else {
  955. desc->wl127x_mem.extra_blocks = spare_blks;
  956. desc->wl127x_mem.total_mem_blocks = blks;
  957. }
  958. }
  959. static void
  960. wl12xx_set_tx_desc_data_len(struct wl1271 *wl, struct wl1271_tx_hw_descr *desc,
  961. struct sk_buff *skb)
  962. {
  963. u32 aligned_len = wlcore_calc_packet_alignment(wl, skb->len);
  964. if (wl->chip.id == CHIP_ID_1283_PG20) {
  965. desc->wl128x_mem.extra_bytes = aligned_len - skb->len;
  966. desc->length = cpu_to_le16(aligned_len >> 2);
  967. wl1271_debug(DEBUG_TX,
  968. "tx_fill_hdr: hlid: %d len: %d life: %d mem: %d extra: %d",
  969. desc->hlid,
  970. le16_to_cpu(desc->length),
  971. le16_to_cpu(desc->life_time),
  972. desc->wl128x_mem.total_mem_blocks,
  973. desc->wl128x_mem.extra_bytes);
  974. } else {
  975. /* calculate number of padding bytes */
  976. int pad = aligned_len - skb->len;
  977. desc->tx_attr |=
  978. cpu_to_le16(pad << TX_HW_ATTR_OFST_LAST_WORD_PAD);
  979. /* Store the aligned length in terms of words */
  980. desc->length = cpu_to_le16(aligned_len >> 2);
  981. wl1271_debug(DEBUG_TX,
  982. "tx_fill_hdr: pad: %d hlid: %d len: %d life: %d mem: %d",
  983. pad, desc->hlid,
  984. le16_to_cpu(desc->length),
  985. le16_to_cpu(desc->life_time),
  986. desc->wl127x_mem.total_mem_blocks);
  987. }
  988. }
  989. static enum wl_rx_buf_align
  990. wl12xx_get_rx_buf_align(struct wl1271 *wl, u32 rx_desc)
  991. {
  992. if (rx_desc & RX_BUF_UNALIGNED_PAYLOAD)
  993. return WLCORE_RX_BUF_UNALIGNED;
  994. return WLCORE_RX_BUF_ALIGNED;
  995. }
  996. static u32 wl12xx_get_rx_packet_len(struct wl1271 *wl, void *rx_data,
  997. u32 data_len)
  998. {
  999. struct wl1271_rx_descriptor *desc = rx_data;
  1000. /* invalid packet */
  1001. if (data_len < sizeof(*desc) ||
  1002. data_len < sizeof(*desc) + desc->pad_len)
  1003. return 0;
  1004. return data_len - sizeof(*desc) - desc->pad_len;
  1005. }
  1006. static void wl12xx_tx_delayed_compl(struct wl1271 *wl)
  1007. {
  1008. if (wl->fw_status->tx_results_counter == (wl->tx_results_count & 0xff))
  1009. return;
  1010. wl1271_tx_complete(wl);
  1011. }
  1012. static int wl12xx_hw_init(struct wl1271 *wl)
  1013. {
  1014. int ret;
  1015. if (wl->chip.id == CHIP_ID_1283_PG20) {
  1016. u32 host_cfg_bitmap = HOST_IF_CFG_RX_FIFO_ENABLE;
  1017. ret = wl128x_cmd_general_parms(wl);
  1018. if (ret < 0)
  1019. goto out;
  1020. ret = wl128x_cmd_radio_parms(wl);
  1021. if (ret < 0)
  1022. goto out;
  1023. if (wl->quirks & WLCORE_QUIRK_TX_BLOCKSIZE_ALIGN)
  1024. /* Enable SDIO padding */
  1025. host_cfg_bitmap |= HOST_IF_CFG_TX_PAD_TO_SDIO_BLK;
  1026. /* Must be before wl1271_acx_init_mem_config() */
  1027. ret = wl1271_acx_host_if_cfg_bitmap(wl, host_cfg_bitmap);
  1028. if (ret < 0)
  1029. goto out;
  1030. } else {
  1031. ret = wl1271_cmd_general_parms(wl);
  1032. if (ret < 0)
  1033. goto out;
  1034. ret = wl1271_cmd_radio_parms(wl);
  1035. if (ret < 0)
  1036. goto out;
  1037. ret = wl1271_cmd_ext_radio_parms(wl);
  1038. if (ret < 0)
  1039. goto out;
  1040. }
  1041. out:
  1042. return ret;
  1043. }
  1044. static u32 wl12xx_sta_get_ap_rate_mask(struct wl1271 *wl,
  1045. struct wl12xx_vif *wlvif)
  1046. {
  1047. return wlvif->rate_set;
  1048. }
  1049. static int wl12xx_identify_fw(struct wl1271 *wl)
  1050. {
  1051. unsigned int *fw_ver = wl->chip.fw_ver;
  1052. /* Only new station firmwares support routing fw logs to the host */
  1053. if ((fw_ver[FW_VER_IF_TYPE] == FW_VER_IF_TYPE_STA) &&
  1054. (fw_ver[FW_VER_MINOR] < FW_VER_MINOR_FWLOG_STA_MIN))
  1055. wl->quirks |= WLCORE_QUIRK_FWLOG_NOT_IMPLEMENTED;
  1056. /* This feature is not yet supported for AP mode */
  1057. if (fw_ver[FW_VER_IF_TYPE] == FW_VER_IF_TYPE_AP)
  1058. wl->quirks |= WLCORE_QUIRK_FWLOG_NOT_IMPLEMENTED;
  1059. return 0;
  1060. }
  1061. static void wl12xx_conf_init(struct wl1271 *wl)
  1062. {
  1063. struct wl12xx_priv *priv = wl->priv;
  1064. /* apply driver default configuration */
  1065. memcpy(&wl->conf, &wl12xx_conf, sizeof(wl12xx_conf));
  1066. /* apply default private configuration */
  1067. memcpy(&priv->conf, &wl12xx_default_priv_conf, sizeof(priv->conf));
  1068. }
  1069. static bool wl12xx_mac_in_fuse(struct wl1271 *wl)
  1070. {
  1071. bool supported = false;
  1072. u8 major, minor;
  1073. if (wl->chip.id == CHIP_ID_1283_PG20) {
  1074. major = WL128X_PG_GET_MAJOR(wl->hw_pg_ver);
  1075. minor = WL128X_PG_GET_MINOR(wl->hw_pg_ver);
  1076. /* in wl128x we have the MAC address if the PG is >= (2, 1) */
  1077. if (major > 2 || (major == 2 && minor >= 1))
  1078. supported = true;
  1079. } else {
  1080. major = WL127X_PG_GET_MAJOR(wl->hw_pg_ver);
  1081. minor = WL127X_PG_GET_MINOR(wl->hw_pg_ver);
  1082. /* in wl127x we have the MAC address if the PG is >= (3, 1) */
  1083. if (major == 3 && minor >= 1)
  1084. supported = true;
  1085. }
  1086. wl1271_debug(DEBUG_PROBE,
  1087. "PG Ver major = %d minor = %d, MAC %s present",
  1088. major, minor, supported ? "is" : "is not");
  1089. return supported;
  1090. }
  1091. static void wl12xx_get_fuse_mac(struct wl1271 *wl)
  1092. {
  1093. u32 mac1, mac2;
  1094. wlcore_set_partition(wl, &wl->ptable[PART_DRPW]);
  1095. mac1 = wl1271_read32(wl, WL12XX_REG_FUSE_BD_ADDR_1);
  1096. mac2 = wl1271_read32(wl, WL12XX_REG_FUSE_BD_ADDR_2);
  1097. /* these are the two parts of the BD_ADDR */
  1098. wl->fuse_oui_addr = ((mac2 & 0xffff) << 8) +
  1099. ((mac1 & 0xff000000) >> 24);
  1100. wl->fuse_nic_addr = mac1 & 0xffffff;
  1101. wlcore_set_partition(wl, &wl->ptable[PART_DOWN]);
  1102. }
  1103. static s8 wl12xx_get_pg_ver(struct wl1271 *wl)
  1104. {
  1105. u32 die_info;
  1106. if (wl->chip.id == CHIP_ID_1283_PG20)
  1107. die_info = wl12xx_top_reg_read(wl, WL128X_REG_FUSE_DATA_2_1);
  1108. else
  1109. die_info = wl12xx_top_reg_read(wl, WL127X_REG_FUSE_DATA_2_1);
  1110. return (s8) (die_info & PG_VER_MASK) >> PG_VER_OFFSET;
  1111. }
  1112. static void wl12xx_get_mac(struct wl1271 *wl)
  1113. {
  1114. if (wl12xx_mac_in_fuse(wl))
  1115. wl12xx_get_fuse_mac(wl);
  1116. }
  1117. static void wl12xx_set_tx_desc_csum(struct wl1271 *wl,
  1118. struct wl1271_tx_hw_descr *desc,
  1119. struct sk_buff *skb)
  1120. {
  1121. desc->wl12xx_reserved = 0;
  1122. }
  1123. static struct wlcore_ops wl12xx_ops = {
  1124. .identify_chip = wl12xx_identify_chip,
  1125. .identify_fw = wl12xx_identify_fw,
  1126. .boot = wl12xx_boot,
  1127. .trigger_cmd = wl12xx_trigger_cmd,
  1128. .ack_event = wl12xx_ack_event,
  1129. .calc_tx_blocks = wl12xx_calc_tx_blocks,
  1130. .set_tx_desc_blocks = wl12xx_set_tx_desc_blocks,
  1131. .set_tx_desc_data_len = wl12xx_set_tx_desc_data_len,
  1132. .get_rx_buf_align = wl12xx_get_rx_buf_align,
  1133. .get_rx_packet_len = wl12xx_get_rx_packet_len,
  1134. .tx_immediate_compl = NULL,
  1135. .tx_delayed_compl = wl12xx_tx_delayed_compl,
  1136. .hw_init = wl12xx_hw_init,
  1137. .init_vif = NULL,
  1138. .sta_get_ap_rate_mask = wl12xx_sta_get_ap_rate_mask,
  1139. .get_pg_ver = wl12xx_get_pg_ver,
  1140. .get_mac = wl12xx_get_mac,
  1141. .set_tx_desc_csum = wl12xx_set_tx_desc_csum,
  1142. .set_rx_csum = NULL,
  1143. .ap_get_mimo_wide_rate_mask = NULL,
  1144. };
  1145. static struct ieee80211_sta_ht_cap wl12xx_ht_cap = {
  1146. .cap = IEEE80211_HT_CAP_GRN_FLD | IEEE80211_HT_CAP_SGI_20 |
  1147. (1 << IEEE80211_HT_CAP_RX_STBC_SHIFT),
  1148. .ht_supported = true,
  1149. .ampdu_factor = IEEE80211_HT_MAX_AMPDU_8K,
  1150. .ampdu_density = IEEE80211_HT_MPDU_DENSITY_8,
  1151. .mcs = {
  1152. .rx_mask = { 0xff, 0, 0, 0, 0, 0, 0, 0, 0, 0, },
  1153. .rx_highest = cpu_to_le16(72),
  1154. .tx_params = IEEE80211_HT_MCS_TX_DEFINED,
  1155. },
  1156. };
  1157. static int __devinit wl12xx_probe(struct platform_device *pdev)
  1158. {
  1159. struct wl12xx_platform_data *pdata = pdev->dev.platform_data;
  1160. struct wl1271 *wl;
  1161. struct ieee80211_hw *hw;
  1162. struct wl12xx_priv *priv;
  1163. hw = wlcore_alloc_hw(sizeof(*priv));
  1164. if (IS_ERR(hw)) {
  1165. wl1271_error("can't allocate hw");
  1166. return PTR_ERR(hw);
  1167. }
  1168. wl = hw->priv;
  1169. priv = wl->priv;
  1170. wl->ops = &wl12xx_ops;
  1171. wl->ptable = wl12xx_ptable;
  1172. wl->rtable = wl12xx_rtable;
  1173. wl->num_tx_desc = 16;
  1174. wl->normal_tx_spare = WL12XX_TX_HW_BLOCK_SPARE_DEFAULT;
  1175. wl->gem_tx_spare = WL12XX_TX_HW_BLOCK_GEM_SPARE;
  1176. wl->band_rate_to_idx = wl12xx_band_rate_to_idx;
  1177. wl->hw_tx_rate_tbl_size = WL12XX_CONF_HW_RXTX_RATE_MAX;
  1178. wl->hw_min_ht_rate = WL12XX_CONF_HW_RXTX_RATE_MCS0;
  1179. wl->fw_status_priv_len = 0;
  1180. memcpy(&wl->ht_cap, &wl12xx_ht_cap, sizeof(wl12xx_ht_cap));
  1181. wl12xx_conf_init(wl);
  1182. if (!fref_param) {
  1183. priv->ref_clock = pdata->board_ref_clock;
  1184. } else {
  1185. if (!strcmp(fref_param, "19.2"))
  1186. priv->ref_clock = WL12XX_REFCLOCK_19;
  1187. else if (!strcmp(fref_param, "26"))
  1188. priv->ref_clock = WL12XX_REFCLOCK_26;
  1189. else if (!strcmp(fref_param, "26x"))
  1190. priv->ref_clock = WL12XX_REFCLOCK_26_XTAL;
  1191. else if (!strcmp(fref_param, "38.4"))
  1192. priv->ref_clock = WL12XX_REFCLOCK_38;
  1193. else if (!strcmp(fref_param, "38.4x"))
  1194. priv->ref_clock = WL12XX_REFCLOCK_38_XTAL;
  1195. else if (!strcmp(fref_param, "52"))
  1196. priv->ref_clock = WL12XX_REFCLOCK_52;
  1197. else
  1198. wl1271_error("Invalid fref parameter %s", fref_param);
  1199. }
  1200. if (!tcxo_param) {
  1201. priv->tcxo_clock = pdata->board_tcxo_clock;
  1202. } else {
  1203. if (!strcmp(tcxo_param, "19.2"))
  1204. priv->tcxo_clock = WL12XX_TCXOCLOCK_19_2;
  1205. else if (!strcmp(tcxo_param, "26"))
  1206. priv->tcxo_clock = WL12XX_TCXOCLOCK_26;
  1207. else if (!strcmp(tcxo_param, "38.4"))
  1208. priv->tcxo_clock = WL12XX_TCXOCLOCK_38_4;
  1209. else if (!strcmp(tcxo_param, "52"))
  1210. priv->tcxo_clock = WL12XX_TCXOCLOCK_52;
  1211. else if (!strcmp(tcxo_param, "16.368"))
  1212. priv->tcxo_clock = WL12XX_TCXOCLOCK_16_368;
  1213. else if (!strcmp(tcxo_param, "32.736"))
  1214. priv->tcxo_clock = WL12XX_TCXOCLOCK_32_736;
  1215. else if (!strcmp(tcxo_param, "16.8"))
  1216. priv->tcxo_clock = WL12XX_TCXOCLOCK_16_8;
  1217. else if (!strcmp(tcxo_param, "33.6"))
  1218. priv->tcxo_clock = WL12XX_TCXOCLOCK_33_6;
  1219. else
  1220. wl1271_error("Invalid tcxo parameter %s", tcxo_param);
  1221. }
  1222. return wlcore_probe(wl, pdev);
  1223. }
  1224. static const struct platform_device_id wl12xx_id_table[] __devinitconst = {
  1225. { "wl12xx", 0 },
  1226. { } /* Terminating Entry */
  1227. };
  1228. MODULE_DEVICE_TABLE(platform, wl12xx_id_table);
  1229. static struct platform_driver wl12xx_driver = {
  1230. .probe = wl12xx_probe,
  1231. .remove = __devexit_p(wlcore_remove),
  1232. .id_table = wl12xx_id_table,
  1233. .driver = {
  1234. .name = "wl12xx_driver",
  1235. .owner = THIS_MODULE,
  1236. }
  1237. };
  1238. static int __init wl12xx_init(void)
  1239. {
  1240. return platform_driver_register(&wl12xx_driver);
  1241. }
  1242. module_init(wl12xx_init);
  1243. static void __exit wl12xx_exit(void)
  1244. {
  1245. platform_driver_unregister(&wl12xx_driver);
  1246. }
  1247. module_exit(wl12xx_exit);
  1248. module_param_named(fref, fref_param, charp, 0);
  1249. MODULE_PARM_DESC(fref, "FREF clock: 19.2, 26, 26x, 38.4, 38.4x, 52");
  1250. module_param_named(tcxo, tcxo_param, charp, 0);
  1251. MODULE_PARM_DESC(tcxo,
  1252. "TCXO clock: 19.2, 26, 38.4, 52, 16.368, 32.736, 16.8, 33.6");
  1253. MODULE_LICENSE("GPL v2");
  1254. MODULE_AUTHOR("Luciano Coelho <coelho@ti.com>");
  1255. MODULE_FIRMWARE(WL127X_FW_NAME_SINGLE);
  1256. MODULE_FIRMWARE(WL127X_FW_NAME_MULTI);
  1257. MODULE_FIRMWARE(WL127X_PLT_FW_NAME);
  1258. MODULE_FIRMWARE(WL128X_FW_NAME_SINGLE);
  1259. MODULE_FIRMWARE(WL128X_FW_NAME_MULTI);
  1260. MODULE_FIRMWARE(WL128X_PLT_FW_NAME);