phy_n.c 101 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616
  1. /*
  2. Broadcom B43 wireless driver
  3. IEEE 802.11n PHY support
  4. Copyright (c) 2008 Michael Buesch <mb@bu3sch.de>
  5. This program is free software; you can redistribute it and/or modify
  6. it under the terms of the GNU General Public License as published by
  7. the Free Software Foundation; either version 2 of the License, or
  8. (at your option) any later version.
  9. This program is distributed in the hope that it will be useful,
  10. but WITHOUT ANY WARRANTY; without even the implied warranty of
  11. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  12. GNU General Public License for more details.
  13. You should have received a copy of the GNU General Public License
  14. along with this program; see the file COPYING. If not, write to
  15. the Free Software Foundation, Inc., 51 Franklin Steet, Fifth Floor,
  16. Boston, MA 02110-1301, USA.
  17. */
  18. #include <linux/delay.h>
  19. #include <linux/slab.h>
  20. #include <linux/types.h>
  21. #include "b43.h"
  22. #include "phy_n.h"
  23. #include "tables_nphy.h"
  24. #include "radio_2055.h"
  25. #include "radio_2056.h"
  26. #include "main.h"
  27. struct nphy_txgains {
  28. u16 txgm[2];
  29. u16 pga[2];
  30. u16 pad[2];
  31. u16 ipa[2];
  32. };
  33. struct nphy_iqcal_params {
  34. u16 txgm;
  35. u16 pga;
  36. u16 pad;
  37. u16 ipa;
  38. u16 cal_gain;
  39. u16 ncorr[5];
  40. };
  41. struct nphy_iq_est {
  42. s32 iq0_prod;
  43. u32 i0_pwr;
  44. u32 q0_pwr;
  45. s32 iq1_prod;
  46. u32 i1_pwr;
  47. u32 q1_pwr;
  48. };
  49. enum b43_nphy_rf_sequence {
  50. B43_RFSEQ_RX2TX,
  51. B43_RFSEQ_TX2RX,
  52. B43_RFSEQ_RESET2RX,
  53. B43_RFSEQ_UPDATE_GAINH,
  54. B43_RFSEQ_UPDATE_GAINL,
  55. B43_RFSEQ_UPDATE_GAINU,
  56. };
  57. static void b43_nphy_set_rf_sequence(struct b43_wldev *dev, u8 cmd,
  58. u8 *events, u8 *delays, u8 length);
  59. static void b43_nphy_force_rf_sequence(struct b43_wldev *dev,
  60. enum b43_nphy_rf_sequence seq);
  61. static void b43_nphy_rf_control_override(struct b43_wldev *dev, u16 field,
  62. u16 value, u8 core, bool off);
  63. static void b43_nphy_rf_control_intc_override(struct b43_wldev *dev, u8 field,
  64. u16 value, u8 core);
  65. static inline bool b43_channel_type_is_40mhz(
  66. enum nl80211_channel_type channel_type)
  67. {
  68. return (channel_type == NL80211_CHAN_HT40MINUS ||
  69. channel_type == NL80211_CHAN_HT40PLUS);
  70. }
  71. void b43_nphy_set_rxantenna(struct b43_wldev *dev, int antenna)
  72. {//TODO
  73. }
  74. static void b43_nphy_op_adjust_txpower(struct b43_wldev *dev)
  75. {//TODO
  76. }
  77. static enum b43_txpwr_result b43_nphy_op_recalc_txpower(struct b43_wldev *dev,
  78. bool ignore_tssi)
  79. {//TODO
  80. return B43_TXPWR_RES_DONE;
  81. }
  82. static void b43_chantab_radio_upload(struct b43_wldev *dev,
  83. const struct b43_nphy_channeltab_entry_rev2 *e)
  84. {
  85. b43_radio_write(dev, B2055_PLL_REF, e->radio_pll_ref);
  86. b43_radio_write(dev, B2055_RF_PLLMOD0, e->radio_rf_pllmod0);
  87. b43_radio_write(dev, B2055_RF_PLLMOD1, e->radio_rf_pllmod1);
  88. b43_radio_write(dev, B2055_VCO_CAPTAIL, e->radio_vco_captail);
  89. b43_read32(dev, B43_MMIO_MACCTL); /* flush writes */
  90. b43_radio_write(dev, B2055_VCO_CAL1, e->radio_vco_cal1);
  91. b43_radio_write(dev, B2055_VCO_CAL2, e->radio_vco_cal2);
  92. b43_radio_write(dev, B2055_PLL_LFC1, e->radio_pll_lfc1);
  93. b43_radio_write(dev, B2055_PLL_LFR1, e->radio_pll_lfr1);
  94. b43_read32(dev, B43_MMIO_MACCTL); /* flush writes */
  95. b43_radio_write(dev, B2055_PLL_LFC2, e->radio_pll_lfc2);
  96. b43_radio_write(dev, B2055_LGBUF_CENBUF, e->radio_lgbuf_cenbuf);
  97. b43_radio_write(dev, B2055_LGEN_TUNE1, e->radio_lgen_tune1);
  98. b43_radio_write(dev, B2055_LGEN_TUNE2, e->radio_lgen_tune2);
  99. b43_read32(dev, B43_MMIO_MACCTL); /* flush writes */
  100. b43_radio_write(dev, B2055_C1_LGBUF_ATUNE, e->radio_c1_lgbuf_atune);
  101. b43_radio_write(dev, B2055_C1_LGBUF_GTUNE, e->radio_c1_lgbuf_gtune);
  102. b43_radio_write(dev, B2055_C1_RX_RFR1, e->radio_c1_rx_rfr1);
  103. b43_radio_write(dev, B2055_C1_TX_PGAPADTN, e->radio_c1_tx_pgapadtn);
  104. b43_read32(dev, B43_MMIO_MACCTL); /* flush writes */
  105. b43_radio_write(dev, B2055_C1_TX_MXBGTRIM, e->radio_c1_tx_mxbgtrim);
  106. b43_radio_write(dev, B2055_C2_LGBUF_ATUNE, e->radio_c2_lgbuf_atune);
  107. b43_radio_write(dev, B2055_C2_LGBUF_GTUNE, e->radio_c2_lgbuf_gtune);
  108. b43_radio_write(dev, B2055_C2_RX_RFR1, e->radio_c2_rx_rfr1);
  109. b43_read32(dev, B43_MMIO_MACCTL); /* flush writes */
  110. b43_radio_write(dev, B2055_C2_TX_PGAPADTN, e->radio_c2_tx_pgapadtn);
  111. b43_radio_write(dev, B2055_C2_TX_MXBGTRIM, e->radio_c2_tx_mxbgtrim);
  112. }
  113. static void b43_chantab_phy_upload(struct b43_wldev *dev,
  114. const struct b43_phy_n_sfo_cfg *e)
  115. {
  116. b43_phy_write(dev, B43_NPHY_BW1A, e->phy_bw1a);
  117. b43_phy_write(dev, B43_NPHY_BW2, e->phy_bw2);
  118. b43_phy_write(dev, B43_NPHY_BW3, e->phy_bw3);
  119. b43_phy_write(dev, B43_NPHY_BW4, e->phy_bw4);
  120. b43_phy_write(dev, B43_NPHY_BW5, e->phy_bw5);
  121. b43_phy_write(dev, B43_NPHY_BW6, e->phy_bw6);
  122. }
  123. static void b43_nphy_tx_power_fix(struct b43_wldev *dev)
  124. {
  125. //TODO
  126. }
  127. /* http://bcm-v4.sipsolutions.net/802.11/PHY/Radio/2055Setup */
  128. static void b43_radio_2055_setup(struct b43_wldev *dev,
  129. const struct b43_nphy_channeltab_entry_rev2 *e)
  130. {
  131. B43_WARN_ON(dev->phy.rev >= 3);
  132. b43_chantab_radio_upload(dev, e);
  133. udelay(50);
  134. b43_radio_write(dev, B2055_VCO_CAL10, 0x05);
  135. b43_radio_write(dev, B2055_VCO_CAL10, 0x45);
  136. b43_read32(dev, B43_MMIO_MACCTL); /* flush writes */
  137. b43_radio_write(dev, B2055_VCO_CAL10, 0x65);
  138. udelay(300);
  139. }
  140. static void b43_radio_init2055_pre(struct b43_wldev *dev)
  141. {
  142. b43_phy_mask(dev, B43_NPHY_RFCTL_CMD,
  143. ~B43_NPHY_RFCTL_CMD_PORFORCE);
  144. b43_phy_set(dev, B43_NPHY_RFCTL_CMD,
  145. B43_NPHY_RFCTL_CMD_CHIP0PU |
  146. B43_NPHY_RFCTL_CMD_OEPORFORCE);
  147. b43_phy_set(dev, B43_NPHY_RFCTL_CMD,
  148. B43_NPHY_RFCTL_CMD_PORFORCE);
  149. }
  150. static void b43_radio_init2055_post(struct b43_wldev *dev)
  151. {
  152. struct b43_phy_n *nphy = dev->phy.n;
  153. struct ssb_sprom *sprom = &(dev->dev->bus->sprom);
  154. struct ssb_boardinfo *binfo = &(dev->dev->bus->boardinfo);
  155. int i;
  156. u16 val;
  157. bool workaround = false;
  158. if (sprom->revision < 4)
  159. workaround = (binfo->vendor != PCI_VENDOR_ID_BROADCOM ||
  160. binfo->type != 0x46D ||
  161. binfo->rev < 0x41);
  162. else
  163. workaround =
  164. !(sprom->boardflags2_lo & B43_BFL2_RXBB_INT_REG_DIS);
  165. b43_radio_mask(dev, B2055_MASTER1, 0xFFF3);
  166. if (workaround) {
  167. b43_radio_mask(dev, B2055_C1_RX_BB_REG, 0x7F);
  168. b43_radio_mask(dev, B2055_C2_RX_BB_REG, 0x7F);
  169. }
  170. b43_radio_maskset(dev, B2055_RRCCAL_NOPTSEL, 0xFFC0, 0x2C);
  171. b43_radio_write(dev, B2055_CAL_MISC, 0x3C);
  172. b43_radio_mask(dev, B2055_CAL_MISC, 0xFFBE);
  173. b43_radio_set(dev, B2055_CAL_LPOCTL, 0x80);
  174. b43_radio_set(dev, B2055_CAL_MISC, 0x1);
  175. msleep(1);
  176. b43_radio_set(dev, B2055_CAL_MISC, 0x40);
  177. for (i = 0; i < 200; i++) {
  178. val = b43_radio_read(dev, B2055_CAL_COUT2);
  179. if (val & 0x80) {
  180. i = 0;
  181. break;
  182. }
  183. udelay(10);
  184. }
  185. if (i)
  186. b43err(dev->wl, "radio post init timeout\n");
  187. b43_radio_mask(dev, B2055_CAL_LPOCTL, 0xFF7F);
  188. b43_switch_channel(dev, dev->phy.channel);
  189. b43_radio_write(dev, B2055_C1_RX_BB_LPF, 0x9);
  190. b43_radio_write(dev, B2055_C2_RX_BB_LPF, 0x9);
  191. b43_radio_write(dev, B2055_C1_RX_BB_MIDACHP, 0x83);
  192. b43_radio_write(dev, B2055_C2_RX_BB_MIDACHP, 0x83);
  193. b43_radio_maskset(dev, B2055_C1_LNA_GAINBST, 0xFFF8, 0x6);
  194. b43_radio_maskset(dev, B2055_C2_LNA_GAINBST, 0xFFF8, 0x6);
  195. if (!nphy->gain_boost) {
  196. b43_radio_set(dev, B2055_C1_RX_RFSPC1, 0x2);
  197. b43_radio_set(dev, B2055_C2_RX_RFSPC1, 0x2);
  198. } else {
  199. b43_radio_mask(dev, B2055_C1_RX_RFSPC1, 0xFFFD);
  200. b43_radio_mask(dev, B2055_C2_RX_RFSPC1, 0xFFFD);
  201. }
  202. udelay(2);
  203. }
  204. /*
  205. * Initialize a Broadcom 2055 N-radio
  206. * http://bcm-v4.sipsolutions.net/802.11/Radio/2055/Init
  207. */
  208. static void b43_radio_init2055(struct b43_wldev *dev)
  209. {
  210. b43_radio_init2055_pre(dev);
  211. if (b43_status(dev) < B43_STAT_INITIALIZED) {
  212. /* Follow wl, not specs. Do not force uploading all regs */
  213. b2055_upload_inittab(dev, 0, 0);
  214. } else {
  215. bool ghz5 = b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ;
  216. b2055_upload_inittab(dev, ghz5, 0);
  217. }
  218. b43_radio_init2055_post(dev);
  219. }
  220. /*
  221. * Initialize a Broadcom 2056 N-radio
  222. * http://bcm-v4.sipsolutions.net/802.11/Radio/2056/Init
  223. */
  224. static void b43_radio_init2056(struct b43_wldev *dev)
  225. {
  226. /* TODO */
  227. }
  228. /*
  229. * Upload the N-PHY tables.
  230. * http://bcm-v4.sipsolutions.net/802.11/PHY/N/InitTables
  231. */
  232. static void b43_nphy_tables_init(struct b43_wldev *dev)
  233. {
  234. if (dev->phy.rev < 3)
  235. b43_nphy_rev0_1_2_tables_init(dev);
  236. else
  237. b43_nphy_rev3plus_tables_init(dev);
  238. }
  239. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/PA%20override */
  240. static void b43_nphy_pa_override(struct b43_wldev *dev, bool enable)
  241. {
  242. struct b43_phy_n *nphy = dev->phy.n;
  243. enum ieee80211_band band;
  244. u16 tmp;
  245. if (!enable) {
  246. nphy->rfctrl_intc1_save = b43_phy_read(dev,
  247. B43_NPHY_RFCTL_INTC1);
  248. nphy->rfctrl_intc2_save = b43_phy_read(dev,
  249. B43_NPHY_RFCTL_INTC2);
  250. band = b43_current_band(dev->wl);
  251. if (dev->phy.rev >= 3) {
  252. if (band == IEEE80211_BAND_5GHZ)
  253. tmp = 0x600;
  254. else
  255. tmp = 0x480;
  256. } else {
  257. if (band == IEEE80211_BAND_5GHZ)
  258. tmp = 0x180;
  259. else
  260. tmp = 0x120;
  261. }
  262. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, tmp);
  263. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, tmp);
  264. } else {
  265. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1,
  266. nphy->rfctrl_intc1_save);
  267. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2,
  268. nphy->rfctrl_intc2_save);
  269. }
  270. }
  271. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxLpFbw */
  272. static void b43_nphy_tx_lp_fbw(struct b43_wldev *dev)
  273. {
  274. struct b43_phy_n *nphy = dev->phy.n;
  275. u16 tmp;
  276. enum ieee80211_band band = b43_current_band(dev->wl);
  277. bool ipa = (nphy->ipa2g_on && band == IEEE80211_BAND_2GHZ) ||
  278. (nphy->ipa5g_on && band == IEEE80211_BAND_5GHZ);
  279. if (dev->phy.rev >= 3) {
  280. if (ipa) {
  281. tmp = 4;
  282. b43_phy_write(dev, B43_NPHY_TXF_40CO_B32S2,
  283. (((((tmp << 3) | tmp) << 3) | tmp) << 3) | tmp);
  284. }
  285. tmp = 1;
  286. b43_phy_write(dev, B43_NPHY_TXF_40CO_B1S2,
  287. (((((tmp << 3) | tmp) << 3) | tmp) << 3) | tmp);
  288. }
  289. }
  290. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/BmacPhyClkFgc */
  291. static void b43_nphy_bmac_clock_fgc(struct b43_wldev *dev, bool force)
  292. {
  293. u32 tmslow;
  294. if (dev->phy.type != B43_PHYTYPE_N)
  295. return;
  296. tmslow = ssb_read32(dev->dev, SSB_TMSLOW);
  297. if (force)
  298. tmslow |= SSB_TMSLOW_FGC;
  299. else
  300. tmslow &= ~SSB_TMSLOW_FGC;
  301. ssb_write32(dev->dev, SSB_TMSLOW, tmslow);
  302. }
  303. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/CCA */
  304. static void b43_nphy_reset_cca(struct b43_wldev *dev)
  305. {
  306. u16 bbcfg;
  307. b43_nphy_bmac_clock_fgc(dev, 1);
  308. bbcfg = b43_phy_read(dev, B43_NPHY_BBCFG);
  309. b43_phy_write(dev, B43_NPHY_BBCFG, bbcfg | B43_NPHY_BBCFG_RSTCCA);
  310. udelay(1);
  311. b43_phy_write(dev, B43_NPHY_BBCFG, bbcfg & ~B43_NPHY_BBCFG_RSTCCA);
  312. b43_nphy_bmac_clock_fgc(dev, 0);
  313. b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RESET2RX);
  314. }
  315. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/MIMOConfig */
  316. static void b43_nphy_update_mimo_config(struct b43_wldev *dev, s32 preamble)
  317. {
  318. u16 mimocfg = b43_phy_read(dev, B43_NPHY_MIMOCFG);
  319. mimocfg |= B43_NPHY_MIMOCFG_AUTO;
  320. if (preamble == 1)
  321. mimocfg |= B43_NPHY_MIMOCFG_GFMIX;
  322. else
  323. mimocfg &= ~B43_NPHY_MIMOCFG_GFMIX;
  324. b43_phy_write(dev, B43_NPHY_MIMOCFG, mimocfg);
  325. }
  326. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/Chains */
  327. static void b43_nphy_update_txrx_chain(struct b43_wldev *dev)
  328. {
  329. struct b43_phy_n *nphy = dev->phy.n;
  330. bool override = false;
  331. u16 chain = 0x33;
  332. if (nphy->txrx_chain == 0) {
  333. chain = 0x11;
  334. override = true;
  335. } else if (nphy->txrx_chain == 1) {
  336. chain = 0x22;
  337. override = true;
  338. }
  339. b43_phy_maskset(dev, B43_NPHY_RFSEQCA,
  340. ~(B43_NPHY_RFSEQCA_TXEN | B43_NPHY_RFSEQCA_RXEN),
  341. chain);
  342. if (override)
  343. b43_phy_set(dev, B43_NPHY_RFSEQMODE,
  344. B43_NPHY_RFSEQMODE_CAOVER);
  345. else
  346. b43_phy_mask(dev, B43_NPHY_RFSEQMODE,
  347. ~B43_NPHY_RFSEQMODE_CAOVER);
  348. }
  349. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RxIqEst */
  350. static void b43_nphy_rx_iq_est(struct b43_wldev *dev, struct nphy_iq_est *est,
  351. u16 samps, u8 time, bool wait)
  352. {
  353. int i;
  354. u16 tmp;
  355. b43_phy_write(dev, B43_NPHY_IQEST_SAMCNT, samps);
  356. b43_phy_maskset(dev, B43_NPHY_IQEST_WT, ~B43_NPHY_IQEST_WT_VAL, time);
  357. if (wait)
  358. b43_phy_set(dev, B43_NPHY_IQEST_CMD, B43_NPHY_IQEST_CMD_MODE);
  359. else
  360. b43_phy_mask(dev, B43_NPHY_IQEST_CMD, ~B43_NPHY_IQEST_CMD_MODE);
  361. b43_phy_set(dev, B43_NPHY_IQEST_CMD, B43_NPHY_IQEST_CMD_START);
  362. for (i = 1000; i; i--) {
  363. tmp = b43_phy_read(dev, B43_NPHY_IQEST_CMD);
  364. if (!(tmp & B43_NPHY_IQEST_CMD_START)) {
  365. est->i0_pwr = (b43_phy_read(dev, B43_NPHY_IQEST_IPACC_HI0) << 16) |
  366. b43_phy_read(dev, B43_NPHY_IQEST_IPACC_LO0);
  367. est->q0_pwr = (b43_phy_read(dev, B43_NPHY_IQEST_QPACC_HI0) << 16) |
  368. b43_phy_read(dev, B43_NPHY_IQEST_QPACC_LO0);
  369. est->iq0_prod = (b43_phy_read(dev, B43_NPHY_IQEST_IQACC_HI0) << 16) |
  370. b43_phy_read(dev, B43_NPHY_IQEST_IQACC_LO0);
  371. est->i1_pwr = (b43_phy_read(dev, B43_NPHY_IQEST_IPACC_HI1) << 16) |
  372. b43_phy_read(dev, B43_NPHY_IQEST_IPACC_LO1);
  373. est->q1_pwr = (b43_phy_read(dev, B43_NPHY_IQEST_QPACC_HI1) << 16) |
  374. b43_phy_read(dev, B43_NPHY_IQEST_QPACC_LO1);
  375. est->iq1_prod = (b43_phy_read(dev, B43_NPHY_IQEST_IQACC_HI1) << 16) |
  376. b43_phy_read(dev, B43_NPHY_IQEST_IQACC_LO1);
  377. return;
  378. }
  379. udelay(10);
  380. }
  381. memset(est, 0, sizeof(*est));
  382. }
  383. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RxIqCoeffs */
  384. static void b43_nphy_rx_iq_coeffs(struct b43_wldev *dev, bool write,
  385. struct b43_phy_n_iq_comp *pcomp)
  386. {
  387. if (write) {
  388. b43_phy_write(dev, B43_NPHY_C1_RXIQ_COMPA0, pcomp->a0);
  389. b43_phy_write(dev, B43_NPHY_C1_RXIQ_COMPB0, pcomp->b0);
  390. b43_phy_write(dev, B43_NPHY_C2_RXIQ_COMPA1, pcomp->a1);
  391. b43_phy_write(dev, B43_NPHY_C2_RXIQ_COMPB1, pcomp->b1);
  392. } else {
  393. pcomp->a0 = b43_phy_read(dev, B43_NPHY_C1_RXIQ_COMPA0);
  394. pcomp->b0 = b43_phy_read(dev, B43_NPHY_C1_RXIQ_COMPB0);
  395. pcomp->a1 = b43_phy_read(dev, B43_NPHY_C2_RXIQ_COMPA1);
  396. pcomp->b1 = b43_phy_read(dev, B43_NPHY_C2_RXIQ_COMPB1);
  397. }
  398. }
  399. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RxCalPhyCleanup */
  400. static void b43_nphy_rx_cal_phy_cleanup(struct b43_wldev *dev, u8 core)
  401. {
  402. u16 *regs = dev->phy.n->tx_rx_cal_phy_saveregs;
  403. b43_phy_write(dev, B43_NPHY_RFSEQCA, regs[0]);
  404. if (core == 0) {
  405. b43_phy_write(dev, B43_NPHY_AFECTL_C1, regs[1]);
  406. b43_phy_write(dev, B43_NPHY_AFECTL_OVER1, regs[2]);
  407. } else {
  408. b43_phy_write(dev, B43_NPHY_AFECTL_C2, regs[1]);
  409. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, regs[2]);
  410. }
  411. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, regs[3]);
  412. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, regs[4]);
  413. b43_phy_write(dev, B43_NPHY_RFCTL_RSSIO1, regs[5]);
  414. b43_phy_write(dev, B43_NPHY_RFCTL_RSSIO2, regs[6]);
  415. b43_phy_write(dev, B43_NPHY_TXF_40CO_B1S1, regs[7]);
  416. b43_phy_write(dev, B43_NPHY_RFCTL_OVER, regs[8]);
  417. b43_phy_write(dev, B43_NPHY_PAPD_EN0, regs[9]);
  418. b43_phy_write(dev, B43_NPHY_PAPD_EN1, regs[10]);
  419. }
  420. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RxCalPhySetup */
  421. static void b43_nphy_rx_cal_phy_setup(struct b43_wldev *dev, u8 core)
  422. {
  423. u8 rxval, txval;
  424. u16 *regs = dev->phy.n->tx_rx_cal_phy_saveregs;
  425. regs[0] = b43_phy_read(dev, B43_NPHY_RFSEQCA);
  426. if (core == 0) {
  427. regs[1] = b43_phy_read(dev, B43_NPHY_AFECTL_C1);
  428. regs[2] = b43_phy_read(dev, B43_NPHY_AFECTL_OVER1);
  429. } else {
  430. regs[1] = b43_phy_read(dev, B43_NPHY_AFECTL_C2);
  431. regs[2] = b43_phy_read(dev, B43_NPHY_AFECTL_OVER);
  432. }
  433. regs[3] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC1);
  434. regs[4] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC2);
  435. regs[5] = b43_phy_read(dev, B43_NPHY_RFCTL_RSSIO1);
  436. regs[6] = b43_phy_read(dev, B43_NPHY_RFCTL_RSSIO2);
  437. regs[7] = b43_phy_read(dev, B43_NPHY_TXF_40CO_B1S1);
  438. regs[8] = b43_phy_read(dev, B43_NPHY_RFCTL_OVER);
  439. regs[9] = b43_phy_read(dev, B43_NPHY_PAPD_EN0);
  440. regs[10] = b43_phy_read(dev, B43_NPHY_PAPD_EN1);
  441. b43_phy_mask(dev, B43_NPHY_PAPD_EN0, ~0x0001);
  442. b43_phy_mask(dev, B43_NPHY_PAPD_EN1, ~0x0001);
  443. b43_phy_maskset(dev, B43_NPHY_RFSEQCA,
  444. ~B43_NPHY_RFSEQCA_RXDIS & 0xFFFF,
  445. ((1 - core) << B43_NPHY_RFSEQCA_RXDIS_SHIFT));
  446. b43_phy_maskset(dev, B43_NPHY_RFSEQCA, ~B43_NPHY_RFSEQCA_TXEN,
  447. ((1 - core) << B43_NPHY_RFSEQCA_TXEN_SHIFT));
  448. b43_phy_maskset(dev, B43_NPHY_RFSEQCA, ~B43_NPHY_RFSEQCA_RXEN,
  449. (core << B43_NPHY_RFSEQCA_RXEN_SHIFT));
  450. b43_phy_maskset(dev, B43_NPHY_RFSEQCA, ~B43_NPHY_RFSEQCA_TXDIS,
  451. (core << B43_NPHY_RFSEQCA_TXDIS_SHIFT));
  452. if (core == 0) {
  453. b43_phy_mask(dev, B43_NPHY_AFECTL_C1, ~0x0007);
  454. b43_phy_set(dev, B43_NPHY_AFECTL_OVER1, 0x0007);
  455. } else {
  456. b43_phy_mask(dev, B43_NPHY_AFECTL_C2, ~0x0007);
  457. b43_phy_set(dev, B43_NPHY_AFECTL_OVER, 0x0007);
  458. }
  459. b43_nphy_rf_control_intc_override(dev, 2, 0, 3);
  460. b43_nphy_rf_control_override(dev, 8, 0, 3, false);
  461. b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RX2TX);
  462. if (core == 0) {
  463. rxval = 1;
  464. txval = 8;
  465. } else {
  466. rxval = 4;
  467. txval = 2;
  468. }
  469. b43_nphy_rf_control_intc_override(dev, 1, rxval, (core + 1));
  470. b43_nphy_rf_control_intc_override(dev, 1, txval, (2 - core));
  471. }
  472. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/CalcRxIqComp */
  473. static void b43_nphy_calc_rx_iq_comp(struct b43_wldev *dev, u8 mask)
  474. {
  475. int i;
  476. s32 iq;
  477. u32 ii;
  478. u32 qq;
  479. int iq_nbits, qq_nbits;
  480. int arsh, brsh;
  481. u16 tmp, a, b;
  482. struct nphy_iq_est est;
  483. struct b43_phy_n_iq_comp old;
  484. struct b43_phy_n_iq_comp new = { };
  485. bool error = false;
  486. if (mask == 0)
  487. return;
  488. b43_nphy_rx_iq_coeffs(dev, false, &old);
  489. b43_nphy_rx_iq_coeffs(dev, true, &new);
  490. b43_nphy_rx_iq_est(dev, &est, 0x4000, 32, false);
  491. new = old;
  492. for (i = 0; i < 2; i++) {
  493. if (i == 0 && (mask & 1)) {
  494. iq = est.iq0_prod;
  495. ii = est.i0_pwr;
  496. qq = est.q0_pwr;
  497. } else if (i == 1 && (mask & 2)) {
  498. iq = est.iq1_prod;
  499. ii = est.i1_pwr;
  500. qq = est.q1_pwr;
  501. } else {
  502. B43_WARN_ON(1);
  503. continue;
  504. }
  505. if (ii + qq < 2) {
  506. error = true;
  507. break;
  508. }
  509. iq_nbits = fls(abs(iq));
  510. qq_nbits = fls(qq);
  511. arsh = iq_nbits - 20;
  512. if (arsh >= 0) {
  513. a = -((iq << (30 - iq_nbits)) + (ii >> (1 + arsh)));
  514. tmp = ii >> arsh;
  515. } else {
  516. a = -((iq << (30 - iq_nbits)) + (ii << (-1 - arsh)));
  517. tmp = ii << -arsh;
  518. }
  519. if (tmp == 0) {
  520. error = true;
  521. break;
  522. }
  523. a /= tmp;
  524. brsh = qq_nbits - 11;
  525. if (brsh >= 0) {
  526. b = (qq << (31 - qq_nbits));
  527. tmp = ii >> brsh;
  528. } else {
  529. b = (qq << (31 - qq_nbits));
  530. tmp = ii << -brsh;
  531. }
  532. if (tmp == 0) {
  533. error = true;
  534. break;
  535. }
  536. b = int_sqrt(b / tmp - a * a) - (1 << 10);
  537. if (i == 0 && (mask & 0x1)) {
  538. if (dev->phy.rev >= 3) {
  539. new.a0 = a & 0x3FF;
  540. new.b0 = b & 0x3FF;
  541. } else {
  542. new.a0 = b & 0x3FF;
  543. new.b0 = a & 0x3FF;
  544. }
  545. } else if (i == 1 && (mask & 0x2)) {
  546. if (dev->phy.rev >= 3) {
  547. new.a1 = a & 0x3FF;
  548. new.b1 = b & 0x3FF;
  549. } else {
  550. new.a1 = b & 0x3FF;
  551. new.b1 = a & 0x3FF;
  552. }
  553. }
  554. }
  555. if (error)
  556. new = old;
  557. b43_nphy_rx_iq_coeffs(dev, true, &new);
  558. }
  559. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxIqWar */
  560. static void b43_nphy_tx_iq_workaround(struct b43_wldev *dev)
  561. {
  562. u16 array[4];
  563. int i;
  564. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x3C50);
  565. for (i = 0; i < 4; i++)
  566. array[i] = b43_phy_read(dev, B43_NPHY_TABLE_DATALO);
  567. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_NPHY_TXIQW0, array[0]);
  568. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_NPHY_TXIQW1, array[1]);
  569. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_NPHY_TXIQW2, array[2]);
  570. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_NPHY_TXIQW3, array[3]);
  571. }
  572. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/clip-detection */
  573. static void b43_nphy_write_clip_detection(struct b43_wldev *dev,
  574. const u16 *clip_st)
  575. {
  576. b43_phy_write(dev, B43_NPHY_C1_CLIP1THRES, clip_st[0]);
  577. b43_phy_write(dev, B43_NPHY_C2_CLIP1THRES, clip_st[1]);
  578. }
  579. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/clip-detection */
  580. static void b43_nphy_read_clip_detection(struct b43_wldev *dev, u16 *clip_st)
  581. {
  582. clip_st[0] = b43_phy_read(dev, B43_NPHY_C1_CLIP1THRES);
  583. clip_st[1] = b43_phy_read(dev, B43_NPHY_C2_CLIP1THRES);
  584. }
  585. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/SuperSwitchInit */
  586. static void b43_nphy_superswitch_init(struct b43_wldev *dev, bool init)
  587. {
  588. if (dev->phy.rev >= 3) {
  589. if (!init)
  590. return;
  591. if (0 /* FIXME */) {
  592. b43_ntab_write(dev, B43_NTAB16(9, 2), 0x211);
  593. b43_ntab_write(dev, B43_NTAB16(9, 3), 0x222);
  594. b43_ntab_write(dev, B43_NTAB16(9, 8), 0x144);
  595. b43_ntab_write(dev, B43_NTAB16(9, 12), 0x188);
  596. }
  597. } else {
  598. b43_phy_write(dev, B43_NPHY_GPIO_LOOEN, 0);
  599. b43_phy_write(dev, B43_NPHY_GPIO_HIOEN, 0);
  600. ssb_chipco_gpio_control(&dev->dev->bus->chipco, 0xFC00,
  601. 0xFC00);
  602. b43_write32(dev, B43_MMIO_MACCTL,
  603. b43_read32(dev, B43_MMIO_MACCTL) &
  604. ~B43_MACCTL_GPOUTSMSK);
  605. b43_write16(dev, B43_MMIO_GPIO_MASK,
  606. b43_read16(dev, B43_MMIO_GPIO_MASK) | 0xFC00);
  607. b43_write16(dev, B43_MMIO_GPIO_CONTROL,
  608. b43_read16(dev, B43_MMIO_GPIO_CONTROL) & ~0xFC00);
  609. if (init) {
  610. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_LO1, 0x2D8);
  611. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_UP1, 0x301);
  612. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_LO2, 0x2D8);
  613. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_UP2, 0x301);
  614. }
  615. }
  616. }
  617. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/classifier */
  618. static u16 b43_nphy_classifier(struct b43_wldev *dev, u16 mask, u16 val)
  619. {
  620. u16 tmp;
  621. if (dev->dev->id.revision == 16)
  622. b43_mac_suspend(dev);
  623. tmp = b43_phy_read(dev, B43_NPHY_CLASSCTL);
  624. tmp &= (B43_NPHY_CLASSCTL_CCKEN | B43_NPHY_CLASSCTL_OFDMEN |
  625. B43_NPHY_CLASSCTL_WAITEDEN);
  626. tmp &= ~mask;
  627. tmp |= (val & mask);
  628. b43_phy_maskset(dev, B43_NPHY_CLASSCTL, 0xFFF8, tmp);
  629. if (dev->dev->id.revision == 16)
  630. b43_mac_enable(dev);
  631. return tmp;
  632. }
  633. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/carriersearch */
  634. static void b43_nphy_stay_in_carrier_search(struct b43_wldev *dev, bool enable)
  635. {
  636. struct b43_phy *phy = &dev->phy;
  637. struct b43_phy_n *nphy = phy->n;
  638. if (enable) {
  639. static const u16 clip[] = { 0xFFFF, 0xFFFF };
  640. if (nphy->deaf_count++ == 0) {
  641. nphy->classifier_state = b43_nphy_classifier(dev, 0, 0);
  642. b43_nphy_classifier(dev, 0x7, 0);
  643. b43_nphy_read_clip_detection(dev, nphy->clip_state);
  644. b43_nphy_write_clip_detection(dev, clip);
  645. }
  646. b43_nphy_reset_cca(dev);
  647. } else {
  648. if (--nphy->deaf_count == 0) {
  649. b43_nphy_classifier(dev, 0x7, nphy->classifier_state);
  650. b43_nphy_write_clip_detection(dev, nphy->clip_state);
  651. }
  652. }
  653. }
  654. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/stop-playback */
  655. static void b43_nphy_stop_playback(struct b43_wldev *dev)
  656. {
  657. struct b43_phy_n *nphy = dev->phy.n;
  658. u16 tmp;
  659. if (nphy->hang_avoid)
  660. b43_nphy_stay_in_carrier_search(dev, 1);
  661. tmp = b43_phy_read(dev, B43_NPHY_SAMP_STAT);
  662. if (tmp & 0x1)
  663. b43_phy_set(dev, B43_NPHY_SAMP_CMD, B43_NPHY_SAMP_CMD_STOP);
  664. else if (tmp & 0x2)
  665. b43_phy_mask(dev, B43_NPHY_IQLOCAL_CMDGCTL, 0x7FFF);
  666. b43_phy_mask(dev, B43_NPHY_SAMP_CMD, ~0x0004);
  667. if (nphy->bb_mult_save & 0x80000000) {
  668. tmp = nphy->bb_mult_save & 0xFFFF;
  669. b43_ntab_write(dev, B43_NTAB16(15, 87), tmp);
  670. nphy->bb_mult_save = 0;
  671. }
  672. if (nphy->hang_avoid)
  673. b43_nphy_stay_in_carrier_search(dev, 0);
  674. }
  675. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/SpurWar */
  676. static void b43_nphy_spur_workaround(struct b43_wldev *dev)
  677. {
  678. struct b43_phy_n *nphy = dev->phy.n;
  679. u8 channel = dev->phy.channel;
  680. int tone[2] = { 57, 58 };
  681. u32 noise[2] = { 0x3FF, 0x3FF };
  682. B43_WARN_ON(dev->phy.rev < 3);
  683. if (nphy->hang_avoid)
  684. b43_nphy_stay_in_carrier_search(dev, 1);
  685. if (nphy->gband_spurwar_en) {
  686. /* TODO: N PHY Adjust Analog Pfbw (7) */
  687. if (channel == 11 && dev->phy.is_40mhz)
  688. ; /* TODO: N PHY Adjust Min Noise Var(2, tone, noise)*/
  689. else
  690. ; /* TODO: N PHY Adjust Min Noise Var(0, NULL, NULL)*/
  691. /* TODO: N PHY Adjust CRS Min Power (0x1E) */
  692. }
  693. if (nphy->aband_spurwar_en) {
  694. if (channel == 54) {
  695. tone[0] = 0x20;
  696. noise[0] = 0x25F;
  697. } else if (channel == 38 || channel == 102 || channel == 118) {
  698. if (0 /* FIXME */) {
  699. tone[0] = 0x20;
  700. noise[0] = 0x21F;
  701. } else {
  702. tone[0] = 0;
  703. noise[0] = 0;
  704. }
  705. } else if (channel == 134) {
  706. tone[0] = 0x20;
  707. noise[0] = 0x21F;
  708. } else if (channel == 151) {
  709. tone[0] = 0x10;
  710. noise[0] = 0x23F;
  711. } else if (channel == 153 || channel == 161) {
  712. tone[0] = 0x30;
  713. noise[0] = 0x23F;
  714. } else {
  715. tone[0] = 0;
  716. noise[0] = 0;
  717. }
  718. if (!tone[0] && !noise[0])
  719. ; /* TODO: N PHY Adjust Min Noise Var(1, tone, noise)*/
  720. else
  721. ; /* TODO: N PHY Adjust Min Noise Var(0, NULL, NULL)*/
  722. }
  723. if (nphy->hang_avoid)
  724. b43_nphy_stay_in_carrier_search(dev, 0);
  725. }
  726. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/AdjustLnaGainTbl */
  727. static void b43_nphy_adjust_lna_gain_table(struct b43_wldev *dev)
  728. {
  729. struct b43_phy_n *nphy = dev->phy.n;
  730. u8 i;
  731. s16 tmp;
  732. u16 data[4];
  733. s16 gain[2];
  734. u16 minmax[2];
  735. static const u16 lna_gain[4] = { -2, 10, 19, 25 };
  736. if (nphy->hang_avoid)
  737. b43_nphy_stay_in_carrier_search(dev, 1);
  738. if (nphy->gain_boost) {
  739. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  740. gain[0] = 6;
  741. gain[1] = 6;
  742. } else {
  743. tmp = 40370 - 315 * dev->phy.channel;
  744. gain[0] = ((tmp >> 13) + ((tmp >> 12) & 1));
  745. tmp = 23242 - 224 * dev->phy.channel;
  746. gain[1] = ((tmp >> 13) + ((tmp >> 12) & 1));
  747. }
  748. } else {
  749. gain[0] = 0;
  750. gain[1] = 0;
  751. }
  752. for (i = 0; i < 2; i++) {
  753. if (nphy->elna_gain_config) {
  754. data[0] = 19 + gain[i];
  755. data[1] = 25 + gain[i];
  756. data[2] = 25 + gain[i];
  757. data[3] = 25 + gain[i];
  758. } else {
  759. data[0] = lna_gain[0] + gain[i];
  760. data[1] = lna_gain[1] + gain[i];
  761. data[2] = lna_gain[2] + gain[i];
  762. data[3] = lna_gain[3] + gain[i];
  763. }
  764. b43_ntab_write_bulk(dev, B43_NTAB16(i, 8), 4, data);
  765. minmax[i] = 23 + gain[i];
  766. }
  767. b43_phy_maskset(dev, B43_NPHY_C1_MINMAX_GAIN, ~B43_NPHY_C1_MINGAIN,
  768. minmax[0] << B43_NPHY_C1_MINGAIN_SHIFT);
  769. b43_phy_maskset(dev, B43_NPHY_C2_MINMAX_GAIN, ~B43_NPHY_C2_MINGAIN,
  770. minmax[1] << B43_NPHY_C2_MINGAIN_SHIFT);
  771. if (nphy->hang_avoid)
  772. b43_nphy_stay_in_carrier_search(dev, 0);
  773. }
  774. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/WorkaroundsGainCtrl */
  775. static void b43_nphy_gain_ctrl_workarounds(struct b43_wldev *dev)
  776. {
  777. struct b43_phy_n *nphy = dev->phy.n;
  778. u8 i, j;
  779. u8 code;
  780. u16 tmp;
  781. /* TODO: for PHY >= 3
  782. s8 *lna1_gain, *lna2_gain;
  783. u8 *gain_db, *gain_bits;
  784. u16 *rfseq_init;
  785. u8 lpf_gain[6] = { 0x00, 0x06, 0x0C, 0x12, 0x12, 0x12 };
  786. u8 lpf_bits[6] = { 0, 1, 2, 3, 3, 3 };
  787. */
  788. u8 rfseq_events[3] = { 6, 8, 7 };
  789. u8 rfseq_delays[3] = { 10, 30, 1 };
  790. if (dev->phy.rev >= 3) {
  791. /* TODO */
  792. } else {
  793. /* Set Clip 2 detect */
  794. b43_phy_set(dev, B43_NPHY_C1_CGAINI,
  795. B43_NPHY_C1_CGAINI_CL2DETECT);
  796. b43_phy_set(dev, B43_NPHY_C2_CGAINI,
  797. B43_NPHY_C2_CGAINI_CL2DETECT);
  798. /* Set narrowband clip threshold */
  799. b43_phy_write(dev, B43_NPHY_C1_NBCLIPTHRES, 0x84);
  800. b43_phy_write(dev, B43_NPHY_C2_NBCLIPTHRES, 0x84);
  801. if (!dev->phy.is_40mhz) {
  802. /* Set dwell lengths */
  803. b43_phy_write(dev, B43_NPHY_CLIP1_NBDWELL_LEN, 0x002B);
  804. b43_phy_write(dev, B43_NPHY_CLIP2_NBDWELL_LEN, 0x002B);
  805. b43_phy_write(dev, B43_NPHY_W1CLIP1_DWELL_LEN, 0x0009);
  806. b43_phy_write(dev, B43_NPHY_W1CLIP2_DWELL_LEN, 0x0009);
  807. }
  808. /* Set wideband clip 2 threshold */
  809. b43_phy_maskset(dev, B43_NPHY_C1_CLIPWBTHRES,
  810. ~B43_NPHY_C1_CLIPWBTHRES_CLIP2,
  811. 21);
  812. b43_phy_maskset(dev, B43_NPHY_C2_CLIPWBTHRES,
  813. ~B43_NPHY_C2_CLIPWBTHRES_CLIP2,
  814. 21);
  815. if (!dev->phy.is_40mhz) {
  816. b43_phy_maskset(dev, B43_NPHY_C1_CGAINI,
  817. ~B43_NPHY_C1_CGAINI_GAINBKOFF, 0x1);
  818. b43_phy_maskset(dev, B43_NPHY_C2_CGAINI,
  819. ~B43_NPHY_C2_CGAINI_GAINBKOFF, 0x1);
  820. b43_phy_maskset(dev, B43_NPHY_C1_CCK_CGAINI,
  821. ~B43_NPHY_C1_CCK_CGAINI_GAINBKOFF, 0x1);
  822. b43_phy_maskset(dev, B43_NPHY_C2_CCK_CGAINI,
  823. ~B43_NPHY_C2_CCK_CGAINI_GAINBKOFF, 0x1);
  824. }
  825. b43_phy_write(dev, B43_NPHY_CCK_SHIFTB_REF, 0x809C);
  826. if (nphy->gain_boost) {
  827. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ &&
  828. dev->phy.is_40mhz)
  829. code = 4;
  830. else
  831. code = 5;
  832. } else {
  833. code = dev->phy.is_40mhz ? 6 : 7;
  834. }
  835. /* Set HPVGA2 index */
  836. b43_phy_maskset(dev, B43_NPHY_C1_INITGAIN,
  837. ~B43_NPHY_C1_INITGAIN_HPVGA2,
  838. code << B43_NPHY_C1_INITGAIN_HPVGA2_SHIFT);
  839. b43_phy_maskset(dev, B43_NPHY_C2_INITGAIN,
  840. ~B43_NPHY_C2_INITGAIN_HPVGA2,
  841. code << B43_NPHY_C2_INITGAIN_HPVGA2_SHIFT);
  842. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x1D06);
  843. /* specs say about 2 loops, but wl does 4 */
  844. for (i = 0; i < 4; i++)
  845. b43_phy_write(dev, B43_NPHY_TABLE_DATALO,
  846. (code << 8 | 0x7C));
  847. b43_nphy_adjust_lna_gain_table(dev);
  848. if (nphy->elna_gain_config) {
  849. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x0808);
  850. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x0);
  851. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x1);
  852. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x1);
  853. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x1);
  854. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x0C08);
  855. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x0);
  856. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x1);
  857. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x1);
  858. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x1);
  859. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x1D06);
  860. /* specs say about 2 loops, but wl does 4 */
  861. for (i = 0; i < 4; i++)
  862. b43_phy_write(dev, B43_NPHY_TABLE_DATALO,
  863. (code << 8 | 0x74));
  864. }
  865. if (dev->phy.rev == 2) {
  866. for (i = 0; i < 4; i++) {
  867. b43_phy_write(dev, B43_NPHY_TABLE_ADDR,
  868. (0x0400 * i) + 0x0020);
  869. for (j = 0; j < 21; j++) {
  870. tmp = j * (i < 2 ? 3 : 1);
  871. b43_phy_write(dev,
  872. B43_NPHY_TABLE_DATALO, tmp);
  873. }
  874. }
  875. b43_nphy_set_rf_sequence(dev, 5,
  876. rfseq_events, rfseq_delays, 3);
  877. b43_phy_maskset(dev, B43_NPHY_OVER_DGAIN1,
  878. ~B43_NPHY_OVER_DGAIN_CCKDGECV & 0xFFFF,
  879. 0x5A << B43_NPHY_OVER_DGAIN_CCKDGECV_SHIFT);
  880. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)
  881. b43_phy_maskset(dev, B43_PHY_N(0xC5D),
  882. 0xFF80, 4);
  883. }
  884. }
  885. }
  886. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/Workarounds */
  887. static void b43_nphy_workarounds(struct b43_wldev *dev)
  888. {
  889. struct ssb_bus *bus = dev->dev->bus;
  890. struct b43_phy *phy = &dev->phy;
  891. struct b43_phy_n *nphy = phy->n;
  892. u8 events1[7] = { 0x0, 0x1, 0x2, 0x8, 0x4, 0x5, 0x3 };
  893. u8 delays1[7] = { 0x8, 0x6, 0x6, 0x2, 0x4, 0x3C, 0x1 };
  894. u8 events2[7] = { 0x0, 0x3, 0x5, 0x4, 0x2, 0x1, 0x8 };
  895. u8 delays2[7] = { 0x8, 0x6, 0x2, 0x4, 0x4, 0x6, 0x1 };
  896. if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ)
  897. b43_nphy_classifier(dev, 1, 0);
  898. else
  899. b43_nphy_classifier(dev, 1, 1);
  900. if (nphy->hang_avoid)
  901. b43_nphy_stay_in_carrier_search(dev, 1);
  902. b43_phy_set(dev, B43_NPHY_IQFLIP,
  903. B43_NPHY_IQFLIP_ADC1 | B43_NPHY_IQFLIP_ADC2);
  904. if (dev->phy.rev >= 3) {
  905. /* TODO */
  906. } else {
  907. if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ &&
  908. nphy->band5g_pwrgain) {
  909. b43_radio_mask(dev, B2055_C1_TX_RF_SPARE, ~0x8);
  910. b43_radio_mask(dev, B2055_C2_TX_RF_SPARE, ~0x8);
  911. } else {
  912. b43_radio_set(dev, B2055_C1_TX_RF_SPARE, 0x8);
  913. b43_radio_set(dev, B2055_C2_TX_RF_SPARE, 0x8);
  914. }
  915. /* TODO: convert to b43_ntab_write? */
  916. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x2000);
  917. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x000A);
  918. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x2010);
  919. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x000A);
  920. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x2002);
  921. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0xCDAA);
  922. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x2012);
  923. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0xCDAA);
  924. if (dev->phy.rev < 2) {
  925. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x2008);
  926. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x0000);
  927. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x2018);
  928. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x0000);
  929. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x2007);
  930. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x7AAB);
  931. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x2017);
  932. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x7AAB);
  933. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x2006);
  934. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x0800);
  935. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x2016);
  936. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x0800);
  937. }
  938. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_LO1, 0x2D8);
  939. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_UP1, 0x301);
  940. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_LO2, 0x2D8);
  941. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_UP2, 0x301);
  942. if (bus->sprom.boardflags2_lo & 0x100 &&
  943. bus->boardinfo.type == 0x8B) {
  944. delays1[0] = 0x1;
  945. delays1[5] = 0x14;
  946. }
  947. b43_nphy_set_rf_sequence(dev, 0, events1, delays1, 7);
  948. b43_nphy_set_rf_sequence(dev, 1, events2, delays2, 7);
  949. b43_nphy_gain_ctrl_workarounds(dev);
  950. if (dev->phy.rev < 2) {
  951. if (b43_phy_read(dev, B43_NPHY_RXCTL) & 0x2)
  952. b43_hf_write(dev, b43_hf_read(dev) |
  953. B43_HF_MLADVW);
  954. } else if (dev->phy.rev == 2) {
  955. b43_phy_write(dev, B43_NPHY_CRSCHECK2, 0);
  956. b43_phy_write(dev, B43_NPHY_CRSCHECK3, 0);
  957. }
  958. if (dev->phy.rev < 2)
  959. b43_phy_mask(dev, B43_NPHY_SCRAM_SIGCTL,
  960. ~B43_NPHY_SCRAM_SIGCTL_SCM);
  961. /* Set phase track alpha and beta */
  962. b43_phy_write(dev, B43_NPHY_PHASETR_A0, 0x125);
  963. b43_phy_write(dev, B43_NPHY_PHASETR_A1, 0x1B3);
  964. b43_phy_write(dev, B43_NPHY_PHASETR_A2, 0x105);
  965. b43_phy_write(dev, B43_NPHY_PHASETR_B0, 0x16E);
  966. b43_phy_write(dev, B43_NPHY_PHASETR_B1, 0xCD);
  967. b43_phy_write(dev, B43_NPHY_PHASETR_B2, 0x20);
  968. b43_phy_mask(dev, B43_NPHY_PIL_DW1,
  969. ~B43_NPHY_PIL_DW_64QAM & 0xFFFF);
  970. b43_phy_write(dev, B43_NPHY_TXF_20CO_S2B1, 0xB5);
  971. b43_phy_write(dev, B43_NPHY_TXF_20CO_S2B2, 0xA4);
  972. b43_phy_write(dev, B43_NPHY_TXF_20CO_S2B3, 0x00);
  973. if (dev->phy.rev == 2)
  974. b43_phy_set(dev, B43_NPHY_FINERX2_CGC,
  975. B43_NPHY_FINERX2_CGC_DECGC);
  976. }
  977. if (nphy->hang_avoid)
  978. b43_nphy_stay_in_carrier_search(dev, 0);
  979. }
  980. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/LoadSampleTable */
  981. static int b43_nphy_load_samples(struct b43_wldev *dev,
  982. struct b43_c32 *samples, u16 len) {
  983. struct b43_phy_n *nphy = dev->phy.n;
  984. u16 i;
  985. u32 *data;
  986. data = kzalloc(len * sizeof(u32), GFP_KERNEL);
  987. if (!data) {
  988. b43err(dev->wl, "allocation for samples loading failed\n");
  989. return -ENOMEM;
  990. }
  991. if (nphy->hang_avoid)
  992. b43_nphy_stay_in_carrier_search(dev, 1);
  993. for (i = 0; i < len; i++) {
  994. data[i] = (samples[i].i & 0x3FF << 10);
  995. data[i] |= samples[i].q & 0x3FF;
  996. }
  997. b43_ntab_write_bulk(dev, B43_NTAB32(17, 0), len, data);
  998. kfree(data);
  999. if (nphy->hang_avoid)
  1000. b43_nphy_stay_in_carrier_search(dev, 0);
  1001. return 0;
  1002. }
  1003. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/GenLoadSamples */
  1004. static u16 b43_nphy_gen_load_samples(struct b43_wldev *dev, u32 freq, u16 max,
  1005. bool test)
  1006. {
  1007. int i;
  1008. u16 bw, len, rot, angle;
  1009. struct b43_c32 *samples;
  1010. bw = (dev->phy.is_40mhz) ? 40 : 20;
  1011. len = bw << 3;
  1012. if (test) {
  1013. if (b43_phy_read(dev, B43_NPHY_BBCFG) & B43_NPHY_BBCFG_RSTRX)
  1014. bw = 82;
  1015. else
  1016. bw = 80;
  1017. if (dev->phy.is_40mhz)
  1018. bw <<= 1;
  1019. len = bw << 1;
  1020. }
  1021. samples = kcalloc(len, sizeof(struct b43_c32), GFP_KERNEL);
  1022. if (!samples) {
  1023. b43err(dev->wl, "allocation for samples generation failed\n");
  1024. return 0;
  1025. }
  1026. rot = (((freq * 36) / bw) << 16) / 100;
  1027. angle = 0;
  1028. for (i = 0; i < len; i++) {
  1029. samples[i] = b43_cordic(angle);
  1030. angle += rot;
  1031. samples[i].q = CORDIC_CONVERT(samples[i].q * max);
  1032. samples[i].i = CORDIC_CONVERT(samples[i].i * max);
  1033. }
  1034. i = b43_nphy_load_samples(dev, samples, len);
  1035. kfree(samples);
  1036. return (i < 0) ? 0 : len;
  1037. }
  1038. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RunSamples */
  1039. static void b43_nphy_run_samples(struct b43_wldev *dev, u16 samps, u16 loops,
  1040. u16 wait, bool iqmode, bool dac_test)
  1041. {
  1042. struct b43_phy_n *nphy = dev->phy.n;
  1043. int i;
  1044. u16 seq_mode;
  1045. u32 tmp;
  1046. if (nphy->hang_avoid)
  1047. b43_nphy_stay_in_carrier_search(dev, true);
  1048. if ((nphy->bb_mult_save & 0x80000000) == 0) {
  1049. tmp = b43_ntab_read(dev, B43_NTAB16(15, 87));
  1050. nphy->bb_mult_save = (tmp & 0xFFFF) | 0x80000000;
  1051. }
  1052. if (!dev->phy.is_40mhz)
  1053. tmp = 0x6464;
  1054. else
  1055. tmp = 0x4747;
  1056. b43_ntab_write(dev, B43_NTAB16(15, 87), tmp);
  1057. if (nphy->hang_avoid)
  1058. b43_nphy_stay_in_carrier_search(dev, false);
  1059. b43_phy_write(dev, B43_NPHY_SAMP_DEPCNT, (samps - 1));
  1060. if (loops != 0xFFFF)
  1061. b43_phy_write(dev, B43_NPHY_SAMP_LOOPCNT, (loops - 1));
  1062. else
  1063. b43_phy_write(dev, B43_NPHY_SAMP_LOOPCNT, loops);
  1064. b43_phy_write(dev, B43_NPHY_SAMP_WAITCNT, wait);
  1065. seq_mode = b43_phy_read(dev, B43_NPHY_RFSEQMODE);
  1066. b43_phy_set(dev, B43_NPHY_RFSEQMODE, B43_NPHY_RFSEQMODE_CAOVER);
  1067. if (iqmode) {
  1068. b43_phy_mask(dev, B43_NPHY_IQLOCAL_CMDGCTL, 0x7FFF);
  1069. b43_phy_set(dev, B43_NPHY_IQLOCAL_CMDGCTL, 0x8000);
  1070. } else {
  1071. if (dac_test)
  1072. b43_phy_write(dev, B43_NPHY_SAMP_CMD, 5);
  1073. else
  1074. b43_phy_write(dev, B43_NPHY_SAMP_CMD, 1);
  1075. }
  1076. for (i = 0; i < 100; i++) {
  1077. if (b43_phy_read(dev, B43_NPHY_RFSEQST) & 1) {
  1078. i = 0;
  1079. break;
  1080. }
  1081. udelay(10);
  1082. }
  1083. if (i)
  1084. b43err(dev->wl, "run samples timeout\n");
  1085. b43_phy_write(dev, B43_NPHY_RFSEQMODE, seq_mode);
  1086. }
  1087. /*
  1088. * Transmits a known value for LO calibration
  1089. * http://bcm-v4.sipsolutions.net/802.11/PHY/N/TXTone
  1090. */
  1091. static int b43_nphy_tx_tone(struct b43_wldev *dev, u32 freq, u16 max_val,
  1092. bool iqmode, bool dac_test)
  1093. {
  1094. u16 samp = b43_nphy_gen_load_samples(dev, freq, max_val, dac_test);
  1095. if (samp == 0)
  1096. return -1;
  1097. b43_nphy_run_samples(dev, samp, 0xFFFF, 0, iqmode, dac_test);
  1098. return 0;
  1099. }
  1100. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxPwrCtrlCoefSetup */
  1101. static void b43_nphy_tx_pwr_ctrl_coef_setup(struct b43_wldev *dev)
  1102. {
  1103. struct b43_phy_n *nphy = dev->phy.n;
  1104. int i, j;
  1105. u32 tmp;
  1106. u32 cur_real, cur_imag, real_part, imag_part;
  1107. u16 buffer[7];
  1108. if (nphy->hang_avoid)
  1109. b43_nphy_stay_in_carrier_search(dev, true);
  1110. b43_ntab_read_bulk(dev, B43_NTAB16(15, 80), 7, buffer);
  1111. for (i = 0; i < 2; i++) {
  1112. tmp = ((buffer[i * 2] & 0x3FF) << 10) |
  1113. (buffer[i * 2 + 1] & 0x3FF);
  1114. b43_phy_write(dev, B43_NPHY_TABLE_ADDR,
  1115. (((i + 26) << 10) | 320));
  1116. for (j = 0; j < 128; j++) {
  1117. b43_phy_write(dev, B43_NPHY_TABLE_DATAHI,
  1118. ((tmp >> 16) & 0xFFFF));
  1119. b43_phy_write(dev, B43_NPHY_TABLE_DATALO,
  1120. (tmp & 0xFFFF));
  1121. }
  1122. }
  1123. for (i = 0; i < 2; i++) {
  1124. tmp = buffer[5 + i];
  1125. real_part = (tmp >> 8) & 0xFF;
  1126. imag_part = (tmp & 0xFF);
  1127. b43_phy_write(dev, B43_NPHY_TABLE_ADDR,
  1128. (((i + 26) << 10) | 448));
  1129. if (dev->phy.rev >= 3) {
  1130. cur_real = real_part;
  1131. cur_imag = imag_part;
  1132. tmp = ((cur_real & 0xFF) << 8) | (cur_imag & 0xFF);
  1133. }
  1134. for (j = 0; j < 128; j++) {
  1135. if (dev->phy.rev < 3) {
  1136. cur_real = (real_part * loscale[j] + 128) >> 8;
  1137. cur_imag = (imag_part * loscale[j] + 128) >> 8;
  1138. tmp = ((cur_real & 0xFF) << 8) |
  1139. (cur_imag & 0xFF);
  1140. }
  1141. b43_phy_write(dev, B43_NPHY_TABLE_DATAHI,
  1142. ((tmp >> 16) & 0xFFFF));
  1143. b43_phy_write(dev, B43_NPHY_TABLE_DATALO,
  1144. (tmp & 0xFFFF));
  1145. }
  1146. }
  1147. if (dev->phy.rev >= 3) {
  1148. b43_shm_write16(dev, B43_SHM_SHARED,
  1149. B43_SHM_SH_NPHY_TXPWR_INDX0, 0xFFFF);
  1150. b43_shm_write16(dev, B43_SHM_SHARED,
  1151. B43_SHM_SH_NPHY_TXPWR_INDX1, 0xFFFF);
  1152. }
  1153. if (nphy->hang_avoid)
  1154. b43_nphy_stay_in_carrier_search(dev, false);
  1155. }
  1156. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/SetRfSeq */
  1157. static void b43_nphy_set_rf_sequence(struct b43_wldev *dev, u8 cmd,
  1158. u8 *events, u8 *delays, u8 length)
  1159. {
  1160. struct b43_phy_n *nphy = dev->phy.n;
  1161. u8 i;
  1162. u8 end = (dev->phy.rev >= 3) ? 0x1F : 0x0F;
  1163. u16 offset1 = cmd << 4;
  1164. u16 offset2 = offset1 + 0x80;
  1165. if (nphy->hang_avoid)
  1166. b43_nphy_stay_in_carrier_search(dev, true);
  1167. b43_ntab_write_bulk(dev, B43_NTAB8(7, offset1), length, events);
  1168. b43_ntab_write_bulk(dev, B43_NTAB8(7, offset2), length, delays);
  1169. for (i = length; i < 16; i++) {
  1170. b43_ntab_write(dev, B43_NTAB8(7, offset1 + i), end);
  1171. b43_ntab_write(dev, B43_NTAB8(7, offset2 + i), 1);
  1172. }
  1173. if (nphy->hang_avoid)
  1174. b43_nphy_stay_in_carrier_search(dev, false);
  1175. }
  1176. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/ForceRFSeq */
  1177. static void b43_nphy_force_rf_sequence(struct b43_wldev *dev,
  1178. enum b43_nphy_rf_sequence seq)
  1179. {
  1180. static const u16 trigger[] = {
  1181. [B43_RFSEQ_RX2TX] = B43_NPHY_RFSEQTR_RX2TX,
  1182. [B43_RFSEQ_TX2RX] = B43_NPHY_RFSEQTR_TX2RX,
  1183. [B43_RFSEQ_RESET2RX] = B43_NPHY_RFSEQTR_RST2RX,
  1184. [B43_RFSEQ_UPDATE_GAINH] = B43_NPHY_RFSEQTR_UPGH,
  1185. [B43_RFSEQ_UPDATE_GAINL] = B43_NPHY_RFSEQTR_UPGL,
  1186. [B43_RFSEQ_UPDATE_GAINU] = B43_NPHY_RFSEQTR_UPGU,
  1187. };
  1188. int i;
  1189. u16 seq_mode = b43_phy_read(dev, B43_NPHY_RFSEQMODE);
  1190. B43_WARN_ON(seq >= ARRAY_SIZE(trigger));
  1191. b43_phy_set(dev, B43_NPHY_RFSEQMODE,
  1192. B43_NPHY_RFSEQMODE_CAOVER | B43_NPHY_RFSEQMODE_TROVER);
  1193. b43_phy_set(dev, B43_NPHY_RFSEQTR, trigger[seq]);
  1194. for (i = 0; i < 200; i++) {
  1195. if (!(b43_phy_read(dev, B43_NPHY_RFSEQST) & trigger[seq]))
  1196. goto ok;
  1197. msleep(1);
  1198. }
  1199. b43err(dev->wl, "RF sequence status timeout\n");
  1200. ok:
  1201. b43_phy_write(dev, B43_NPHY_RFSEQMODE, seq_mode);
  1202. }
  1203. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RFCtrlOverride */
  1204. static void b43_nphy_rf_control_override(struct b43_wldev *dev, u16 field,
  1205. u16 value, u8 core, bool off)
  1206. {
  1207. int i;
  1208. u8 index = fls(field);
  1209. u8 addr, en_addr, val_addr;
  1210. /* we expect only one bit set */
  1211. B43_WARN_ON(field & (~(1 << (index - 1))));
  1212. if (dev->phy.rev >= 3) {
  1213. const struct nphy_rf_control_override_rev3 *rf_ctrl;
  1214. for (i = 0; i < 2; i++) {
  1215. if (index == 0 || index == 16) {
  1216. b43err(dev->wl,
  1217. "Unsupported RF Ctrl Override call\n");
  1218. return;
  1219. }
  1220. rf_ctrl = &tbl_rf_control_override_rev3[index - 1];
  1221. en_addr = B43_PHY_N((i == 0) ?
  1222. rf_ctrl->en_addr0 : rf_ctrl->en_addr1);
  1223. val_addr = B43_PHY_N((i == 0) ?
  1224. rf_ctrl->val_addr0 : rf_ctrl->val_addr1);
  1225. if (off) {
  1226. b43_phy_mask(dev, en_addr, ~(field));
  1227. b43_phy_mask(dev, val_addr,
  1228. ~(rf_ctrl->val_mask));
  1229. } else {
  1230. if (core == 0 || ((1 << core) & i) != 0) {
  1231. b43_phy_set(dev, en_addr, field);
  1232. b43_phy_maskset(dev, val_addr,
  1233. ~(rf_ctrl->val_mask),
  1234. (value << rf_ctrl->val_shift));
  1235. }
  1236. }
  1237. }
  1238. } else {
  1239. const struct nphy_rf_control_override_rev2 *rf_ctrl;
  1240. if (off) {
  1241. b43_phy_mask(dev, B43_NPHY_RFCTL_OVER, ~(field));
  1242. value = 0;
  1243. } else {
  1244. b43_phy_set(dev, B43_NPHY_RFCTL_OVER, field);
  1245. }
  1246. for (i = 0; i < 2; i++) {
  1247. if (index <= 1 || index == 16) {
  1248. b43err(dev->wl,
  1249. "Unsupported RF Ctrl Override call\n");
  1250. return;
  1251. }
  1252. if (index == 2 || index == 10 ||
  1253. (index >= 13 && index <= 15)) {
  1254. core = 1;
  1255. }
  1256. rf_ctrl = &tbl_rf_control_override_rev2[index - 2];
  1257. addr = B43_PHY_N((i == 0) ?
  1258. rf_ctrl->addr0 : rf_ctrl->addr1);
  1259. if ((core & (1 << i)) != 0)
  1260. b43_phy_maskset(dev, addr, ~(rf_ctrl->bmask),
  1261. (value << rf_ctrl->shift));
  1262. b43_phy_set(dev, B43_NPHY_RFCTL_OVER, 0x1);
  1263. b43_phy_set(dev, B43_NPHY_RFCTL_CMD,
  1264. B43_NPHY_RFCTL_CMD_START);
  1265. udelay(1);
  1266. b43_phy_mask(dev, B43_NPHY_RFCTL_OVER, 0xFFFE);
  1267. }
  1268. }
  1269. }
  1270. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RFCtrlIntcOverride */
  1271. static void b43_nphy_rf_control_intc_override(struct b43_wldev *dev, u8 field,
  1272. u16 value, u8 core)
  1273. {
  1274. u8 i, j;
  1275. u16 reg, tmp, val;
  1276. B43_WARN_ON(dev->phy.rev < 3);
  1277. B43_WARN_ON(field > 4);
  1278. for (i = 0; i < 2; i++) {
  1279. if ((core == 1 && i == 1) || (core == 2 && !i))
  1280. continue;
  1281. reg = (i == 0) ?
  1282. B43_NPHY_RFCTL_INTC1 : B43_NPHY_RFCTL_INTC2;
  1283. b43_phy_mask(dev, reg, 0xFBFF);
  1284. switch (field) {
  1285. case 0:
  1286. b43_phy_write(dev, reg, 0);
  1287. b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RESET2RX);
  1288. break;
  1289. case 1:
  1290. if (!i) {
  1291. b43_phy_maskset(dev, B43_NPHY_RFCTL_INTC1,
  1292. 0xFC3F, (value << 6));
  1293. b43_phy_maskset(dev, B43_NPHY_TXF_40CO_B1S1,
  1294. 0xFFFE, 1);
  1295. b43_phy_set(dev, B43_NPHY_RFCTL_CMD,
  1296. B43_NPHY_RFCTL_CMD_START);
  1297. for (j = 0; j < 100; j++) {
  1298. if (b43_phy_read(dev, B43_NPHY_RFCTL_CMD) & B43_NPHY_RFCTL_CMD_START) {
  1299. j = 0;
  1300. break;
  1301. }
  1302. udelay(10);
  1303. }
  1304. if (j)
  1305. b43err(dev->wl,
  1306. "intc override timeout\n");
  1307. b43_phy_mask(dev, B43_NPHY_TXF_40CO_B1S1,
  1308. 0xFFFE);
  1309. } else {
  1310. b43_phy_maskset(dev, B43_NPHY_RFCTL_INTC2,
  1311. 0xFC3F, (value << 6));
  1312. b43_phy_maskset(dev, B43_NPHY_RFCTL_OVER,
  1313. 0xFFFE, 1);
  1314. b43_phy_set(dev, B43_NPHY_RFCTL_CMD,
  1315. B43_NPHY_RFCTL_CMD_RXTX);
  1316. for (j = 0; j < 100; j++) {
  1317. if (b43_phy_read(dev, B43_NPHY_RFCTL_CMD) & B43_NPHY_RFCTL_CMD_RXTX) {
  1318. j = 0;
  1319. break;
  1320. }
  1321. udelay(10);
  1322. }
  1323. if (j)
  1324. b43err(dev->wl,
  1325. "intc override timeout\n");
  1326. b43_phy_mask(dev, B43_NPHY_RFCTL_OVER,
  1327. 0xFFFE);
  1328. }
  1329. break;
  1330. case 2:
  1331. if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) {
  1332. tmp = 0x0020;
  1333. val = value << 5;
  1334. } else {
  1335. tmp = 0x0010;
  1336. val = value << 4;
  1337. }
  1338. b43_phy_maskset(dev, reg, ~tmp, val);
  1339. break;
  1340. case 3:
  1341. if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) {
  1342. tmp = 0x0001;
  1343. val = value;
  1344. } else {
  1345. tmp = 0x0004;
  1346. val = value << 2;
  1347. }
  1348. b43_phy_maskset(dev, reg, ~tmp, val);
  1349. break;
  1350. case 4:
  1351. if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) {
  1352. tmp = 0x0002;
  1353. val = value << 1;
  1354. } else {
  1355. tmp = 0x0008;
  1356. val = value << 3;
  1357. }
  1358. b43_phy_maskset(dev, reg, ~tmp, val);
  1359. break;
  1360. }
  1361. }
  1362. }
  1363. static void b43_nphy_bphy_init(struct b43_wldev *dev)
  1364. {
  1365. unsigned int i;
  1366. u16 val;
  1367. val = 0x1E1F;
  1368. for (i = 0; i < 14; i++) {
  1369. b43_phy_write(dev, B43_PHY_N_BMODE(0x88 + i), val);
  1370. val -= 0x202;
  1371. }
  1372. val = 0x3E3F;
  1373. for (i = 0; i < 16; i++) {
  1374. b43_phy_write(dev, B43_PHY_N_BMODE(0x97 + i), val);
  1375. val -= 0x202;
  1376. }
  1377. b43_phy_write(dev, B43_PHY_N_BMODE(0x38), 0x668);
  1378. }
  1379. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/ScaleOffsetRssi */
  1380. static void b43_nphy_scale_offset_rssi(struct b43_wldev *dev, u16 scale,
  1381. s8 offset, u8 core, u8 rail, u8 type)
  1382. {
  1383. u16 tmp;
  1384. bool core1or5 = (core == 1) || (core == 5);
  1385. bool core2or5 = (core == 2) || (core == 5);
  1386. offset = clamp_val(offset, -32, 31);
  1387. tmp = ((scale & 0x3F) << 8) | (offset & 0x3F);
  1388. if (core1or5 && (rail == 0) && (type == 2))
  1389. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_RSSI_Z, tmp);
  1390. if (core1or5 && (rail == 1) && (type == 2))
  1391. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_RSSI_Z, tmp);
  1392. if (core2or5 && (rail == 0) && (type == 2))
  1393. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_RSSI_Z, tmp);
  1394. if (core2or5 && (rail == 1) && (type == 2))
  1395. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_RSSI_Z, tmp);
  1396. if (core1or5 && (rail == 0) && (type == 0))
  1397. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_RSSI_X, tmp);
  1398. if (core1or5 && (rail == 1) && (type == 0))
  1399. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_RSSI_X, tmp);
  1400. if (core2or5 && (rail == 0) && (type == 0))
  1401. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_RSSI_X, tmp);
  1402. if (core2or5 && (rail == 1) && (type == 0))
  1403. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_RSSI_X, tmp);
  1404. if (core1or5 && (rail == 0) && (type == 1))
  1405. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_RSSI_Y, tmp);
  1406. if (core1or5 && (rail == 1) && (type == 1))
  1407. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_RSSI_Y, tmp);
  1408. if (core2or5 && (rail == 0) && (type == 1))
  1409. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_RSSI_Y, tmp);
  1410. if (core2or5 && (rail == 1) && (type == 1))
  1411. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_RSSI_Y, tmp);
  1412. if (core1or5 && (rail == 0) && (type == 6))
  1413. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_TBD, tmp);
  1414. if (core1or5 && (rail == 1) && (type == 6))
  1415. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_TBD, tmp);
  1416. if (core2or5 && (rail == 0) && (type == 6))
  1417. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_TBD, tmp);
  1418. if (core2or5 && (rail == 1) && (type == 6))
  1419. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_TBD, tmp);
  1420. if (core1or5 && (rail == 0) && (type == 3))
  1421. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_PWRDET, tmp);
  1422. if (core1or5 && (rail == 1) && (type == 3))
  1423. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_PWRDET, tmp);
  1424. if (core2or5 && (rail == 0) && (type == 3))
  1425. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_PWRDET, tmp);
  1426. if (core2or5 && (rail == 1) && (type == 3))
  1427. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_PWRDET, tmp);
  1428. if (core1or5 && (type == 4))
  1429. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_TSSI, tmp);
  1430. if (core2or5 && (type == 4))
  1431. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_TSSI, tmp);
  1432. if (core1or5 && (type == 5))
  1433. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_TSSI, tmp);
  1434. if (core2or5 && (type == 5))
  1435. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_TSSI, tmp);
  1436. }
  1437. static void b43_nphy_rev2_rssi_select(struct b43_wldev *dev, u8 code, u8 type)
  1438. {
  1439. u16 val;
  1440. if (type < 3)
  1441. val = 0;
  1442. else if (type == 6)
  1443. val = 1;
  1444. else if (type == 3)
  1445. val = 2;
  1446. else
  1447. val = 3;
  1448. val = (val << 12) | (val << 14);
  1449. b43_phy_maskset(dev, B43_NPHY_AFECTL_C1, 0x0FFF, val);
  1450. b43_phy_maskset(dev, B43_NPHY_AFECTL_C2, 0x0FFF, val);
  1451. if (type < 3) {
  1452. b43_phy_maskset(dev, B43_NPHY_RFCTL_RSSIO1, 0xFFCF,
  1453. (type + 1) << 4);
  1454. b43_phy_maskset(dev, B43_NPHY_RFCTL_RSSIO2, 0xFFCF,
  1455. (type + 1) << 4);
  1456. }
  1457. /* TODO use some definitions */
  1458. if (code == 0) {
  1459. b43_phy_maskset(dev, B43_NPHY_AFECTL_OVER, 0xCFFF, 0);
  1460. if (type < 3) {
  1461. b43_phy_maskset(dev, B43_NPHY_RFCTL_CMD, 0xFEC7, 0);
  1462. b43_phy_maskset(dev, B43_NPHY_RFCTL_OVER, 0xEFDC, 0);
  1463. b43_phy_maskset(dev, B43_NPHY_RFCTL_CMD, 0xFFFE, 0);
  1464. udelay(20);
  1465. b43_phy_maskset(dev, B43_NPHY_RFCTL_OVER, 0xFFFE, 0);
  1466. }
  1467. } else {
  1468. b43_phy_maskset(dev, B43_NPHY_AFECTL_OVER, 0xCFFF,
  1469. 0x3000);
  1470. if (type < 3) {
  1471. b43_phy_maskset(dev, B43_NPHY_RFCTL_CMD,
  1472. 0xFEC7, 0x0180);
  1473. b43_phy_maskset(dev, B43_NPHY_RFCTL_OVER,
  1474. 0xEFDC, (code << 1 | 0x1021));
  1475. b43_phy_maskset(dev, B43_NPHY_RFCTL_CMD, 0xFFFE, 0x1);
  1476. udelay(20);
  1477. b43_phy_maskset(dev, B43_NPHY_RFCTL_OVER, 0xFFFE, 0);
  1478. }
  1479. }
  1480. }
  1481. static void b43_nphy_rev3_rssi_select(struct b43_wldev *dev, u8 code, u8 type)
  1482. {
  1483. struct b43_phy_n *nphy = dev->phy.n;
  1484. u8 i;
  1485. u16 reg, val;
  1486. if (code == 0) {
  1487. b43_phy_mask(dev, B43_NPHY_AFECTL_OVER1, 0xFDFF);
  1488. b43_phy_mask(dev, B43_NPHY_AFECTL_OVER, 0xFDFF);
  1489. b43_phy_mask(dev, B43_NPHY_AFECTL_C1, 0xFCFF);
  1490. b43_phy_mask(dev, B43_NPHY_AFECTL_C2, 0xFCFF);
  1491. b43_phy_mask(dev, B43_NPHY_TXF_40CO_B1S0, 0xFFDF);
  1492. b43_phy_mask(dev, B43_NPHY_TXF_40CO_B32S1, 0xFFDF);
  1493. b43_phy_mask(dev, B43_NPHY_RFCTL_LUT_TRSW_UP1, 0xFFC3);
  1494. b43_phy_mask(dev, B43_NPHY_RFCTL_LUT_TRSW_UP2, 0xFFC3);
  1495. } else {
  1496. for (i = 0; i < 2; i++) {
  1497. if ((code == 1 && i == 1) || (code == 2 && !i))
  1498. continue;
  1499. reg = (i == 0) ?
  1500. B43_NPHY_AFECTL_OVER1 : B43_NPHY_AFECTL_OVER;
  1501. b43_phy_maskset(dev, reg, 0xFDFF, 0x0200);
  1502. if (type < 3) {
  1503. reg = (i == 0) ?
  1504. B43_NPHY_AFECTL_C1 :
  1505. B43_NPHY_AFECTL_C2;
  1506. b43_phy_maskset(dev, reg, 0xFCFF, 0);
  1507. reg = (i == 0) ?
  1508. B43_NPHY_RFCTL_LUT_TRSW_UP1 :
  1509. B43_NPHY_RFCTL_LUT_TRSW_UP2;
  1510. b43_phy_maskset(dev, reg, 0xFFC3, 0);
  1511. if (type == 0)
  1512. val = (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) ? 4 : 8;
  1513. else if (type == 1)
  1514. val = 16;
  1515. else
  1516. val = 32;
  1517. b43_phy_set(dev, reg, val);
  1518. reg = (i == 0) ?
  1519. B43_NPHY_TXF_40CO_B1S0 :
  1520. B43_NPHY_TXF_40CO_B32S1;
  1521. b43_phy_set(dev, reg, 0x0020);
  1522. } else {
  1523. if (type == 6)
  1524. val = 0x0100;
  1525. else if (type == 3)
  1526. val = 0x0200;
  1527. else
  1528. val = 0x0300;
  1529. reg = (i == 0) ?
  1530. B43_NPHY_AFECTL_C1 :
  1531. B43_NPHY_AFECTL_C2;
  1532. b43_phy_maskset(dev, reg, 0xFCFF, val);
  1533. b43_phy_maskset(dev, reg, 0xF3FF, val << 2);
  1534. if (type != 3 && type != 6) {
  1535. enum ieee80211_band band =
  1536. b43_current_band(dev->wl);
  1537. if ((nphy->ipa2g_on &&
  1538. band == IEEE80211_BAND_2GHZ) ||
  1539. (nphy->ipa5g_on &&
  1540. band == IEEE80211_BAND_5GHZ))
  1541. val = (band == IEEE80211_BAND_5GHZ) ? 0xC : 0xE;
  1542. else
  1543. val = 0x11;
  1544. reg = (i == 0) ? 0x2000 : 0x3000;
  1545. reg |= B2055_PADDRV;
  1546. b43_radio_write16(dev, reg, val);
  1547. reg = (i == 0) ?
  1548. B43_NPHY_AFECTL_OVER1 :
  1549. B43_NPHY_AFECTL_OVER;
  1550. b43_phy_set(dev, reg, 0x0200);
  1551. }
  1552. }
  1553. }
  1554. }
  1555. }
  1556. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RSSISel */
  1557. static void b43_nphy_rssi_select(struct b43_wldev *dev, u8 code, u8 type)
  1558. {
  1559. if (dev->phy.rev >= 3)
  1560. b43_nphy_rev3_rssi_select(dev, code, type);
  1561. else
  1562. b43_nphy_rev2_rssi_select(dev, code, type);
  1563. }
  1564. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/SetRssi2055Vcm */
  1565. static void b43_nphy_set_rssi_2055_vcm(struct b43_wldev *dev, u8 type, u8 *buf)
  1566. {
  1567. int i;
  1568. for (i = 0; i < 2; i++) {
  1569. if (type == 2) {
  1570. if (i == 0) {
  1571. b43_radio_maskset(dev, B2055_C1_B0NB_RSSIVCM,
  1572. 0xFC, buf[0]);
  1573. b43_radio_maskset(dev, B2055_C1_RX_BB_RSSICTL5,
  1574. 0xFC, buf[1]);
  1575. } else {
  1576. b43_radio_maskset(dev, B2055_C2_B0NB_RSSIVCM,
  1577. 0xFC, buf[2 * i]);
  1578. b43_radio_maskset(dev, B2055_C2_RX_BB_RSSICTL5,
  1579. 0xFC, buf[2 * i + 1]);
  1580. }
  1581. } else {
  1582. if (i == 0)
  1583. b43_radio_maskset(dev, B2055_C1_RX_BB_RSSICTL5,
  1584. 0xF3, buf[0] << 2);
  1585. else
  1586. b43_radio_maskset(dev, B2055_C2_RX_BB_RSSICTL5,
  1587. 0xF3, buf[2 * i + 1] << 2);
  1588. }
  1589. }
  1590. }
  1591. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/PollRssi */
  1592. static int b43_nphy_poll_rssi(struct b43_wldev *dev, u8 type, s32 *buf,
  1593. u8 nsamp)
  1594. {
  1595. int i;
  1596. int out;
  1597. u16 save_regs_phy[9];
  1598. u16 s[2];
  1599. if (dev->phy.rev >= 3) {
  1600. save_regs_phy[0] = b43_phy_read(dev,
  1601. B43_NPHY_RFCTL_LUT_TRSW_UP1);
  1602. save_regs_phy[1] = b43_phy_read(dev,
  1603. B43_NPHY_RFCTL_LUT_TRSW_UP2);
  1604. save_regs_phy[2] = b43_phy_read(dev, B43_NPHY_AFECTL_C1);
  1605. save_regs_phy[3] = b43_phy_read(dev, B43_NPHY_AFECTL_C2);
  1606. save_regs_phy[4] = b43_phy_read(dev, B43_NPHY_AFECTL_OVER1);
  1607. save_regs_phy[5] = b43_phy_read(dev, B43_NPHY_AFECTL_OVER);
  1608. save_regs_phy[6] = b43_phy_read(dev, B43_NPHY_TXF_40CO_B1S0);
  1609. save_regs_phy[7] = b43_phy_read(dev, B43_NPHY_TXF_40CO_B32S1);
  1610. }
  1611. b43_nphy_rssi_select(dev, 5, type);
  1612. if (dev->phy.rev < 2) {
  1613. save_regs_phy[8] = b43_phy_read(dev, B43_NPHY_GPIO_SEL);
  1614. b43_phy_write(dev, B43_NPHY_GPIO_SEL, 5);
  1615. }
  1616. for (i = 0; i < 4; i++)
  1617. buf[i] = 0;
  1618. for (i = 0; i < nsamp; i++) {
  1619. if (dev->phy.rev < 2) {
  1620. s[0] = b43_phy_read(dev, B43_NPHY_GPIO_LOOUT);
  1621. s[1] = b43_phy_read(dev, B43_NPHY_GPIO_HIOUT);
  1622. } else {
  1623. s[0] = b43_phy_read(dev, B43_NPHY_RSSI1);
  1624. s[1] = b43_phy_read(dev, B43_NPHY_RSSI2);
  1625. }
  1626. buf[0] += ((s8)((s[0] & 0x3F) << 2)) >> 2;
  1627. buf[1] += ((s8)(((s[0] >> 8) & 0x3F) << 2)) >> 2;
  1628. buf[2] += ((s8)((s[1] & 0x3F) << 2)) >> 2;
  1629. buf[3] += ((s8)(((s[1] >> 8) & 0x3F) << 2)) >> 2;
  1630. }
  1631. out = (buf[0] & 0xFF) << 24 | (buf[1] & 0xFF) << 16 |
  1632. (buf[2] & 0xFF) << 8 | (buf[3] & 0xFF);
  1633. if (dev->phy.rev < 2)
  1634. b43_phy_write(dev, B43_NPHY_GPIO_SEL, save_regs_phy[8]);
  1635. if (dev->phy.rev >= 3) {
  1636. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_UP1,
  1637. save_regs_phy[0]);
  1638. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_UP2,
  1639. save_regs_phy[1]);
  1640. b43_phy_write(dev, B43_NPHY_AFECTL_C1, save_regs_phy[2]);
  1641. b43_phy_write(dev, B43_NPHY_AFECTL_C2, save_regs_phy[3]);
  1642. b43_phy_write(dev, B43_NPHY_AFECTL_OVER1, save_regs_phy[4]);
  1643. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, save_regs_phy[5]);
  1644. b43_phy_write(dev, B43_NPHY_TXF_40CO_B1S0, save_regs_phy[6]);
  1645. b43_phy_write(dev, B43_NPHY_TXF_40CO_B32S1, save_regs_phy[7]);
  1646. }
  1647. return out;
  1648. }
  1649. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RSSICal */
  1650. static void b43_nphy_rev2_rssi_cal(struct b43_wldev *dev, u8 type)
  1651. {
  1652. int i, j;
  1653. u8 state[4];
  1654. u8 code, val;
  1655. u16 class, override;
  1656. u8 regs_save_radio[2];
  1657. u16 regs_save_phy[2];
  1658. s8 offset[4];
  1659. u16 clip_state[2];
  1660. u16 clip_off[2] = { 0xFFFF, 0xFFFF };
  1661. s32 results_min[4] = { };
  1662. u8 vcm_final[4] = { };
  1663. s32 results[4][4] = { };
  1664. s32 miniq[4][2] = { };
  1665. if (type == 2) {
  1666. code = 0;
  1667. val = 6;
  1668. } else if (type < 2) {
  1669. code = 25;
  1670. val = 4;
  1671. } else {
  1672. B43_WARN_ON(1);
  1673. return;
  1674. }
  1675. class = b43_nphy_classifier(dev, 0, 0);
  1676. b43_nphy_classifier(dev, 7, 4);
  1677. b43_nphy_read_clip_detection(dev, clip_state);
  1678. b43_nphy_write_clip_detection(dev, clip_off);
  1679. if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ)
  1680. override = 0x140;
  1681. else
  1682. override = 0x110;
  1683. regs_save_phy[0] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC1);
  1684. regs_save_radio[0] = b43_radio_read16(dev, B2055_C1_PD_RXTX);
  1685. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, override);
  1686. b43_radio_write16(dev, B2055_C1_PD_RXTX, val);
  1687. regs_save_phy[1] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC2);
  1688. regs_save_radio[1] = b43_radio_read16(dev, B2055_C2_PD_RXTX);
  1689. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, override);
  1690. b43_radio_write16(dev, B2055_C2_PD_RXTX, val);
  1691. state[0] = b43_radio_read16(dev, B2055_C1_PD_RSSIMISC) & 0x07;
  1692. state[1] = b43_radio_read16(dev, B2055_C2_PD_RSSIMISC) & 0x07;
  1693. b43_radio_mask(dev, B2055_C1_PD_RSSIMISC, 0xF8);
  1694. b43_radio_mask(dev, B2055_C2_PD_RSSIMISC, 0xF8);
  1695. state[2] = b43_radio_read16(dev, B2055_C1_SP_RSSI) & 0x07;
  1696. state[3] = b43_radio_read16(dev, B2055_C2_SP_RSSI) & 0x07;
  1697. b43_nphy_rssi_select(dev, 5, type);
  1698. b43_nphy_scale_offset_rssi(dev, 0, 0, 5, 0, type);
  1699. b43_nphy_scale_offset_rssi(dev, 0, 0, 5, 1, type);
  1700. for (i = 0; i < 4; i++) {
  1701. u8 tmp[4];
  1702. for (j = 0; j < 4; j++)
  1703. tmp[j] = i;
  1704. if (type != 1)
  1705. b43_nphy_set_rssi_2055_vcm(dev, type, tmp);
  1706. b43_nphy_poll_rssi(dev, type, results[i], 8);
  1707. if (type < 2)
  1708. for (j = 0; j < 2; j++)
  1709. miniq[i][j] = min(results[i][2 * j],
  1710. results[i][2 * j + 1]);
  1711. }
  1712. for (i = 0; i < 4; i++) {
  1713. s32 mind = 40;
  1714. u8 minvcm = 0;
  1715. s32 minpoll = 249;
  1716. s32 curr;
  1717. for (j = 0; j < 4; j++) {
  1718. if (type == 2)
  1719. curr = abs(results[j][i]);
  1720. else
  1721. curr = abs(miniq[j][i / 2] - code * 8);
  1722. if (curr < mind) {
  1723. mind = curr;
  1724. minvcm = j;
  1725. }
  1726. if (results[j][i] < minpoll)
  1727. minpoll = results[j][i];
  1728. }
  1729. results_min[i] = minpoll;
  1730. vcm_final[i] = minvcm;
  1731. }
  1732. if (type != 1)
  1733. b43_nphy_set_rssi_2055_vcm(dev, type, vcm_final);
  1734. for (i = 0; i < 4; i++) {
  1735. offset[i] = (code * 8) - results[vcm_final[i]][i];
  1736. if (offset[i] < 0)
  1737. offset[i] = -((abs(offset[i]) + 4) / 8);
  1738. else
  1739. offset[i] = (offset[i] + 4) / 8;
  1740. if (results_min[i] == 248)
  1741. offset[i] = code - 32;
  1742. if (i % 2 == 0)
  1743. b43_nphy_scale_offset_rssi(dev, 0, offset[i], 1, 0,
  1744. type);
  1745. else
  1746. b43_nphy_scale_offset_rssi(dev, 0, offset[i], 2, 1,
  1747. type);
  1748. }
  1749. b43_radio_maskset(dev, B2055_C1_PD_RSSIMISC, 0xF8, state[0]);
  1750. b43_radio_maskset(dev, B2055_C1_PD_RSSIMISC, 0xF8, state[1]);
  1751. switch (state[2]) {
  1752. case 1:
  1753. b43_nphy_rssi_select(dev, 1, 2);
  1754. break;
  1755. case 4:
  1756. b43_nphy_rssi_select(dev, 1, 0);
  1757. break;
  1758. case 2:
  1759. b43_nphy_rssi_select(dev, 1, 1);
  1760. break;
  1761. default:
  1762. b43_nphy_rssi_select(dev, 1, 1);
  1763. break;
  1764. }
  1765. switch (state[3]) {
  1766. case 1:
  1767. b43_nphy_rssi_select(dev, 2, 2);
  1768. break;
  1769. case 4:
  1770. b43_nphy_rssi_select(dev, 2, 0);
  1771. break;
  1772. default:
  1773. b43_nphy_rssi_select(dev, 2, 1);
  1774. break;
  1775. }
  1776. b43_nphy_rssi_select(dev, 0, type);
  1777. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, regs_save_phy[0]);
  1778. b43_radio_write16(dev, B2055_C1_PD_RXTX, regs_save_radio[0]);
  1779. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, regs_save_phy[1]);
  1780. b43_radio_write16(dev, B2055_C2_PD_RXTX, regs_save_radio[1]);
  1781. b43_nphy_classifier(dev, 7, class);
  1782. b43_nphy_write_clip_detection(dev, clip_state);
  1783. }
  1784. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RSSICalRev3 */
  1785. static void b43_nphy_rev3_rssi_cal(struct b43_wldev *dev)
  1786. {
  1787. /* TODO */
  1788. }
  1789. /*
  1790. * RSSI Calibration
  1791. * http://bcm-v4.sipsolutions.net/802.11/PHY/N/RSSICal
  1792. */
  1793. static void b43_nphy_rssi_cal(struct b43_wldev *dev)
  1794. {
  1795. if (dev->phy.rev >= 3) {
  1796. b43_nphy_rev3_rssi_cal(dev);
  1797. } else {
  1798. b43_nphy_rev2_rssi_cal(dev, 2);
  1799. b43_nphy_rev2_rssi_cal(dev, 0);
  1800. b43_nphy_rev2_rssi_cal(dev, 1);
  1801. }
  1802. }
  1803. /*
  1804. * Restore RSSI Calibration
  1805. * http://bcm-v4.sipsolutions.net/802.11/PHY/N/RestoreRssiCal
  1806. */
  1807. static void b43_nphy_restore_rssi_cal(struct b43_wldev *dev)
  1808. {
  1809. struct b43_phy_n *nphy = dev->phy.n;
  1810. u16 *rssical_radio_regs = NULL;
  1811. u16 *rssical_phy_regs = NULL;
  1812. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  1813. if (!nphy->rssical_chanspec_2G.center_freq)
  1814. return;
  1815. rssical_radio_regs = nphy->rssical_cache.rssical_radio_regs_2G;
  1816. rssical_phy_regs = nphy->rssical_cache.rssical_phy_regs_2G;
  1817. } else {
  1818. if (!nphy->rssical_chanspec_5G.center_freq)
  1819. return;
  1820. rssical_radio_regs = nphy->rssical_cache.rssical_radio_regs_5G;
  1821. rssical_phy_regs = nphy->rssical_cache.rssical_phy_regs_5G;
  1822. }
  1823. /* TODO use some definitions */
  1824. b43_radio_maskset(dev, 0x602B, 0xE3, rssical_radio_regs[0]);
  1825. b43_radio_maskset(dev, 0x702B, 0xE3, rssical_radio_regs[1]);
  1826. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_RSSI_Z, rssical_phy_regs[0]);
  1827. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_RSSI_Z, rssical_phy_regs[1]);
  1828. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_RSSI_Z, rssical_phy_regs[2]);
  1829. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_RSSI_Z, rssical_phy_regs[3]);
  1830. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_RSSI_X, rssical_phy_regs[4]);
  1831. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_RSSI_X, rssical_phy_regs[5]);
  1832. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_RSSI_X, rssical_phy_regs[6]);
  1833. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_RSSI_X, rssical_phy_regs[7]);
  1834. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_RSSI_Y, rssical_phy_regs[8]);
  1835. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_RSSI_Y, rssical_phy_regs[9]);
  1836. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_RSSI_Y, rssical_phy_regs[10]);
  1837. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_RSSI_Y, rssical_phy_regs[11]);
  1838. }
  1839. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/GetIpaGainTbl */
  1840. static const u32 *b43_nphy_get_ipa_gain_table(struct b43_wldev *dev)
  1841. {
  1842. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  1843. if (dev->phy.rev >= 6) {
  1844. /* TODO If the chip is 47162
  1845. return txpwrctrl_tx_gain_ipa_rev5 */
  1846. return txpwrctrl_tx_gain_ipa_rev6;
  1847. } else if (dev->phy.rev >= 5) {
  1848. return txpwrctrl_tx_gain_ipa_rev5;
  1849. } else {
  1850. return txpwrctrl_tx_gain_ipa;
  1851. }
  1852. } else {
  1853. return txpwrctrl_tx_gain_ipa_5g;
  1854. }
  1855. }
  1856. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxCalRadioSetup */
  1857. static void b43_nphy_tx_cal_radio_setup(struct b43_wldev *dev)
  1858. {
  1859. struct b43_phy_n *nphy = dev->phy.n;
  1860. u16 *save = nphy->tx_rx_cal_radio_saveregs;
  1861. u16 tmp;
  1862. u8 offset, i;
  1863. if (dev->phy.rev >= 3) {
  1864. for (i = 0; i < 2; i++) {
  1865. tmp = (i == 0) ? 0x2000 : 0x3000;
  1866. offset = i * 11;
  1867. save[offset + 0] = b43_radio_read16(dev, B2055_CAL_RVARCTL);
  1868. save[offset + 1] = b43_radio_read16(dev, B2055_CAL_LPOCTL);
  1869. save[offset + 2] = b43_radio_read16(dev, B2055_CAL_TS);
  1870. save[offset + 3] = b43_radio_read16(dev, B2055_CAL_RCCALRTS);
  1871. save[offset + 4] = b43_radio_read16(dev, B2055_CAL_RCALRTS);
  1872. save[offset + 5] = b43_radio_read16(dev, B2055_PADDRV);
  1873. save[offset + 6] = b43_radio_read16(dev, B2055_XOCTL1);
  1874. save[offset + 7] = b43_radio_read16(dev, B2055_XOCTL2);
  1875. save[offset + 8] = b43_radio_read16(dev, B2055_XOREGUL);
  1876. save[offset + 9] = b43_radio_read16(dev, B2055_XOMISC);
  1877. save[offset + 10] = b43_radio_read16(dev, B2055_PLL_LFC1);
  1878. if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) {
  1879. b43_radio_write16(dev, tmp | B2055_CAL_RVARCTL, 0x0A);
  1880. b43_radio_write16(dev, tmp | B2055_CAL_LPOCTL, 0x40);
  1881. b43_radio_write16(dev, tmp | B2055_CAL_TS, 0x55);
  1882. b43_radio_write16(dev, tmp | B2055_CAL_RCCALRTS, 0);
  1883. b43_radio_write16(dev, tmp | B2055_CAL_RCALRTS, 0);
  1884. if (nphy->ipa5g_on) {
  1885. b43_radio_write16(dev, tmp | B2055_PADDRV, 4);
  1886. b43_radio_write16(dev, tmp | B2055_XOCTL1, 1);
  1887. } else {
  1888. b43_radio_write16(dev, tmp | B2055_PADDRV, 0);
  1889. b43_radio_write16(dev, tmp | B2055_XOCTL1, 0x2F);
  1890. }
  1891. b43_radio_write16(dev, tmp | B2055_XOCTL2, 0);
  1892. } else {
  1893. b43_radio_write16(dev, tmp | B2055_CAL_RVARCTL, 0x06);
  1894. b43_radio_write16(dev, tmp | B2055_CAL_LPOCTL, 0x40);
  1895. b43_radio_write16(dev, tmp | B2055_CAL_TS, 0x55);
  1896. b43_radio_write16(dev, tmp | B2055_CAL_RCCALRTS, 0);
  1897. b43_radio_write16(dev, tmp | B2055_CAL_RCALRTS, 0);
  1898. b43_radio_write16(dev, tmp | B2055_XOCTL1, 0);
  1899. if (nphy->ipa2g_on) {
  1900. b43_radio_write16(dev, tmp | B2055_PADDRV, 6);
  1901. b43_radio_write16(dev, tmp | B2055_XOCTL2,
  1902. (dev->phy.rev < 5) ? 0x11 : 0x01);
  1903. } else {
  1904. b43_radio_write16(dev, tmp | B2055_PADDRV, 0);
  1905. b43_radio_write16(dev, tmp | B2055_XOCTL2, 0);
  1906. }
  1907. }
  1908. b43_radio_write16(dev, tmp | B2055_XOREGUL, 0);
  1909. b43_radio_write16(dev, tmp | B2055_XOMISC, 0);
  1910. b43_radio_write16(dev, tmp | B2055_PLL_LFC1, 0);
  1911. }
  1912. } else {
  1913. save[0] = b43_radio_read16(dev, B2055_C1_TX_RF_IQCAL1);
  1914. b43_radio_write16(dev, B2055_C1_TX_RF_IQCAL1, 0x29);
  1915. save[1] = b43_radio_read16(dev, B2055_C1_TX_RF_IQCAL2);
  1916. b43_radio_write16(dev, B2055_C1_TX_RF_IQCAL2, 0x54);
  1917. save[2] = b43_radio_read16(dev, B2055_C2_TX_RF_IQCAL1);
  1918. b43_radio_write16(dev, B2055_C2_TX_RF_IQCAL1, 0x29);
  1919. save[3] = b43_radio_read16(dev, B2055_C2_TX_RF_IQCAL2);
  1920. b43_radio_write16(dev, B2055_C2_TX_RF_IQCAL2, 0x54);
  1921. save[3] = b43_radio_read16(dev, B2055_C1_PWRDET_RXTX);
  1922. save[4] = b43_radio_read16(dev, B2055_C2_PWRDET_RXTX);
  1923. if (!(b43_phy_read(dev, B43_NPHY_BANDCTL) &
  1924. B43_NPHY_BANDCTL_5GHZ)) {
  1925. b43_radio_write16(dev, B2055_C1_PWRDET_RXTX, 0x04);
  1926. b43_radio_write16(dev, B2055_C2_PWRDET_RXTX, 0x04);
  1927. } else {
  1928. b43_radio_write16(dev, B2055_C1_PWRDET_RXTX, 0x20);
  1929. b43_radio_write16(dev, B2055_C2_PWRDET_RXTX, 0x20);
  1930. }
  1931. if (dev->phy.rev < 2) {
  1932. b43_radio_set(dev, B2055_C1_TX_BB_MXGM, 0x20);
  1933. b43_radio_set(dev, B2055_C2_TX_BB_MXGM, 0x20);
  1934. } else {
  1935. b43_radio_mask(dev, B2055_C1_TX_BB_MXGM, ~0x20);
  1936. b43_radio_mask(dev, B2055_C2_TX_BB_MXGM, ~0x20);
  1937. }
  1938. }
  1939. }
  1940. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/IqCalGainParams */
  1941. static void b43_nphy_iq_cal_gain_params(struct b43_wldev *dev, u16 core,
  1942. struct nphy_txgains target,
  1943. struct nphy_iqcal_params *params)
  1944. {
  1945. int i, j, indx;
  1946. u16 gain;
  1947. if (dev->phy.rev >= 3) {
  1948. params->txgm = target.txgm[core];
  1949. params->pga = target.pga[core];
  1950. params->pad = target.pad[core];
  1951. params->ipa = target.ipa[core];
  1952. params->cal_gain = (params->txgm << 12) | (params->pga << 8) |
  1953. (params->pad << 4) | (params->ipa);
  1954. for (j = 0; j < 5; j++)
  1955. params->ncorr[j] = 0x79;
  1956. } else {
  1957. gain = (target.pad[core]) | (target.pga[core] << 4) |
  1958. (target.txgm[core] << 8);
  1959. indx = (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) ?
  1960. 1 : 0;
  1961. for (i = 0; i < 9; i++)
  1962. if (tbl_iqcal_gainparams[indx][i][0] == gain)
  1963. break;
  1964. i = min(i, 8);
  1965. params->txgm = tbl_iqcal_gainparams[indx][i][1];
  1966. params->pga = tbl_iqcal_gainparams[indx][i][2];
  1967. params->pad = tbl_iqcal_gainparams[indx][i][3];
  1968. params->cal_gain = (params->txgm << 7) | (params->pga << 4) |
  1969. (params->pad << 2);
  1970. for (j = 0; j < 4; j++)
  1971. params->ncorr[j] = tbl_iqcal_gainparams[indx][i][4 + j];
  1972. }
  1973. }
  1974. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/UpdateTxCalLadder */
  1975. static void b43_nphy_update_tx_cal_ladder(struct b43_wldev *dev, u16 core)
  1976. {
  1977. struct b43_phy_n *nphy = dev->phy.n;
  1978. int i;
  1979. u16 scale, entry;
  1980. u16 tmp = nphy->txcal_bbmult;
  1981. if (core == 0)
  1982. tmp >>= 8;
  1983. tmp &= 0xff;
  1984. for (i = 0; i < 18; i++) {
  1985. scale = (ladder_lo[i].percent * tmp) / 100;
  1986. entry = ((scale & 0xFF) << 8) | ladder_lo[i].g_env;
  1987. b43_ntab_write(dev, B43_NTAB16(15, i), entry);
  1988. scale = (ladder_iq[i].percent * tmp) / 100;
  1989. entry = ((scale & 0xFF) << 8) | ladder_iq[i].g_env;
  1990. b43_ntab_write(dev, B43_NTAB16(15, i + 32), entry);
  1991. }
  1992. }
  1993. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/ExtPaSetTxDigiFilts */
  1994. static void b43_nphy_ext_pa_set_tx_dig_filters(struct b43_wldev *dev)
  1995. {
  1996. int i;
  1997. for (i = 0; i < 15; i++)
  1998. b43_phy_write(dev, B43_PHY_N(0x2C5 + i),
  1999. tbl_tx_filter_coef_rev4[2][i]);
  2000. }
  2001. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/IpaSetTxDigiFilts */
  2002. static void b43_nphy_int_pa_set_tx_dig_filters(struct b43_wldev *dev)
  2003. {
  2004. int i, j;
  2005. /* B43_NPHY_TXF_20CO_S0A1, B43_NPHY_TXF_40CO_S0A1, unknown */
  2006. static const u16 offset[] = { 0x186, 0x195, 0x2C5 };
  2007. for (i = 0; i < 3; i++)
  2008. for (j = 0; j < 15; j++)
  2009. b43_phy_write(dev, B43_PHY_N(offset[i] + j),
  2010. tbl_tx_filter_coef_rev4[i][j]);
  2011. if (dev->phy.is_40mhz) {
  2012. for (j = 0; j < 15; j++)
  2013. b43_phy_write(dev, B43_PHY_N(offset[0] + j),
  2014. tbl_tx_filter_coef_rev4[3][j]);
  2015. } else if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) {
  2016. for (j = 0; j < 15; j++)
  2017. b43_phy_write(dev, B43_PHY_N(offset[0] + j),
  2018. tbl_tx_filter_coef_rev4[5][j]);
  2019. }
  2020. if (dev->phy.channel == 14)
  2021. for (j = 0; j < 15; j++)
  2022. b43_phy_write(dev, B43_PHY_N(offset[0] + j),
  2023. tbl_tx_filter_coef_rev4[6][j]);
  2024. }
  2025. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/GetTxGain */
  2026. static struct nphy_txgains b43_nphy_get_tx_gains(struct b43_wldev *dev)
  2027. {
  2028. struct b43_phy_n *nphy = dev->phy.n;
  2029. u16 curr_gain[2];
  2030. struct nphy_txgains target;
  2031. const u32 *table = NULL;
  2032. if (nphy->txpwrctrl == 0) {
  2033. int i;
  2034. if (nphy->hang_avoid)
  2035. b43_nphy_stay_in_carrier_search(dev, true);
  2036. b43_ntab_read_bulk(dev, B43_NTAB16(7, 0x110), 2, curr_gain);
  2037. if (nphy->hang_avoid)
  2038. b43_nphy_stay_in_carrier_search(dev, false);
  2039. for (i = 0; i < 2; ++i) {
  2040. if (dev->phy.rev >= 3) {
  2041. target.ipa[i] = curr_gain[i] & 0x000F;
  2042. target.pad[i] = (curr_gain[i] & 0x00F0) >> 4;
  2043. target.pga[i] = (curr_gain[i] & 0x0F00) >> 8;
  2044. target.txgm[i] = (curr_gain[i] & 0x7000) >> 12;
  2045. } else {
  2046. target.ipa[i] = curr_gain[i] & 0x0003;
  2047. target.pad[i] = (curr_gain[i] & 0x000C) >> 2;
  2048. target.pga[i] = (curr_gain[i] & 0x0070) >> 4;
  2049. target.txgm[i] = (curr_gain[i] & 0x0380) >> 7;
  2050. }
  2051. }
  2052. } else {
  2053. int i;
  2054. u16 index[2];
  2055. index[0] = (b43_phy_read(dev, B43_NPHY_C1_TXPCTL_STAT) &
  2056. B43_NPHY_TXPCTL_STAT_BIDX) >>
  2057. B43_NPHY_TXPCTL_STAT_BIDX_SHIFT;
  2058. index[1] = (b43_phy_read(dev, B43_NPHY_C2_TXPCTL_STAT) &
  2059. B43_NPHY_TXPCTL_STAT_BIDX) >>
  2060. B43_NPHY_TXPCTL_STAT_BIDX_SHIFT;
  2061. for (i = 0; i < 2; ++i) {
  2062. if (dev->phy.rev >= 3) {
  2063. enum ieee80211_band band =
  2064. b43_current_band(dev->wl);
  2065. if ((nphy->ipa2g_on &&
  2066. band == IEEE80211_BAND_2GHZ) ||
  2067. (nphy->ipa5g_on &&
  2068. band == IEEE80211_BAND_5GHZ)) {
  2069. table = b43_nphy_get_ipa_gain_table(dev);
  2070. } else {
  2071. if (band == IEEE80211_BAND_5GHZ) {
  2072. if (dev->phy.rev == 3)
  2073. table = b43_ntab_tx_gain_rev3_5ghz;
  2074. else if (dev->phy.rev == 4)
  2075. table = b43_ntab_tx_gain_rev4_5ghz;
  2076. else
  2077. table = b43_ntab_tx_gain_rev5plus_5ghz;
  2078. } else {
  2079. table = b43_ntab_tx_gain_rev3plus_2ghz;
  2080. }
  2081. }
  2082. target.ipa[i] = (table[index[i]] >> 16) & 0xF;
  2083. target.pad[i] = (table[index[i]] >> 20) & 0xF;
  2084. target.pga[i] = (table[index[i]] >> 24) & 0xF;
  2085. target.txgm[i] = (table[index[i]] >> 28) & 0xF;
  2086. } else {
  2087. table = b43_ntab_tx_gain_rev0_1_2;
  2088. target.ipa[i] = (table[index[i]] >> 16) & 0x3;
  2089. target.pad[i] = (table[index[i]] >> 18) & 0x3;
  2090. target.pga[i] = (table[index[i]] >> 20) & 0x7;
  2091. target.txgm[i] = (table[index[i]] >> 23) & 0x7;
  2092. }
  2093. }
  2094. }
  2095. return target;
  2096. }
  2097. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxCalPhyCleanup */
  2098. static void b43_nphy_tx_cal_phy_cleanup(struct b43_wldev *dev)
  2099. {
  2100. u16 *regs = dev->phy.n->tx_rx_cal_phy_saveregs;
  2101. if (dev->phy.rev >= 3) {
  2102. b43_phy_write(dev, B43_NPHY_AFECTL_C1, regs[0]);
  2103. b43_phy_write(dev, B43_NPHY_AFECTL_C2, regs[1]);
  2104. b43_phy_write(dev, B43_NPHY_AFECTL_OVER1, regs[2]);
  2105. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, regs[3]);
  2106. b43_phy_write(dev, B43_NPHY_BBCFG, regs[4]);
  2107. b43_ntab_write(dev, B43_NTAB16(8, 3), regs[5]);
  2108. b43_ntab_write(dev, B43_NTAB16(8, 19), regs[6]);
  2109. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, regs[7]);
  2110. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, regs[8]);
  2111. b43_phy_write(dev, B43_NPHY_PAPD_EN0, regs[9]);
  2112. b43_phy_write(dev, B43_NPHY_PAPD_EN1, regs[10]);
  2113. b43_nphy_reset_cca(dev);
  2114. } else {
  2115. b43_phy_maskset(dev, B43_NPHY_AFECTL_C1, 0x0FFF, regs[0]);
  2116. b43_phy_maskset(dev, B43_NPHY_AFECTL_C2, 0x0FFF, regs[1]);
  2117. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, regs[2]);
  2118. b43_ntab_write(dev, B43_NTAB16(8, 2), regs[3]);
  2119. b43_ntab_write(dev, B43_NTAB16(8, 18), regs[4]);
  2120. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, regs[5]);
  2121. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, regs[6]);
  2122. }
  2123. }
  2124. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxCalPhySetup */
  2125. static void b43_nphy_tx_cal_phy_setup(struct b43_wldev *dev)
  2126. {
  2127. u16 *regs = dev->phy.n->tx_rx_cal_phy_saveregs;
  2128. u16 tmp;
  2129. regs[0] = b43_phy_read(dev, B43_NPHY_AFECTL_C1);
  2130. regs[1] = b43_phy_read(dev, B43_NPHY_AFECTL_C2);
  2131. if (dev->phy.rev >= 3) {
  2132. b43_phy_maskset(dev, B43_NPHY_AFECTL_C1, 0xF0FF, 0x0A00);
  2133. b43_phy_maskset(dev, B43_NPHY_AFECTL_C2, 0xF0FF, 0x0A00);
  2134. tmp = b43_phy_read(dev, B43_NPHY_AFECTL_OVER1);
  2135. regs[2] = tmp;
  2136. b43_phy_write(dev, B43_NPHY_AFECTL_OVER1, tmp | 0x0600);
  2137. tmp = b43_phy_read(dev, B43_NPHY_AFECTL_OVER);
  2138. regs[3] = tmp;
  2139. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, tmp | 0x0600);
  2140. regs[4] = b43_phy_read(dev, B43_NPHY_BBCFG);
  2141. b43_phy_mask(dev, B43_NPHY_BBCFG,
  2142. ~B43_NPHY_BBCFG_RSTRX & 0xFFFF);
  2143. tmp = b43_ntab_read(dev, B43_NTAB16(8, 3));
  2144. regs[5] = tmp;
  2145. b43_ntab_write(dev, B43_NTAB16(8, 3), 0);
  2146. tmp = b43_ntab_read(dev, B43_NTAB16(8, 19));
  2147. regs[6] = tmp;
  2148. b43_ntab_write(dev, B43_NTAB16(8, 19), 0);
  2149. regs[7] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC1);
  2150. regs[8] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC2);
  2151. b43_nphy_rf_control_intc_override(dev, 2, 1, 3);
  2152. b43_nphy_rf_control_intc_override(dev, 1, 2, 1);
  2153. b43_nphy_rf_control_intc_override(dev, 1, 8, 2);
  2154. regs[9] = b43_phy_read(dev, B43_NPHY_PAPD_EN0);
  2155. regs[10] = b43_phy_read(dev, B43_NPHY_PAPD_EN1);
  2156. b43_phy_mask(dev, B43_NPHY_PAPD_EN0, ~0x0001);
  2157. b43_phy_mask(dev, B43_NPHY_PAPD_EN1, ~0x0001);
  2158. } else {
  2159. b43_phy_maskset(dev, B43_NPHY_AFECTL_C1, 0x0FFF, 0xA000);
  2160. b43_phy_maskset(dev, B43_NPHY_AFECTL_C2, 0x0FFF, 0xA000);
  2161. tmp = b43_phy_read(dev, B43_NPHY_AFECTL_OVER);
  2162. regs[2] = tmp;
  2163. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, tmp | 0x3000);
  2164. tmp = b43_ntab_read(dev, B43_NTAB16(8, 2));
  2165. regs[3] = tmp;
  2166. tmp |= 0x2000;
  2167. b43_ntab_write(dev, B43_NTAB16(8, 2), tmp);
  2168. tmp = b43_ntab_read(dev, B43_NTAB16(8, 18));
  2169. regs[4] = tmp;
  2170. tmp |= 0x2000;
  2171. b43_ntab_write(dev, B43_NTAB16(8, 18), tmp);
  2172. regs[5] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC1);
  2173. regs[6] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC2);
  2174. if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ)
  2175. tmp = 0x0180;
  2176. else
  2177. tmp = 0x0120;
  2178. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, tmp);
  2179. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, tmp);
  2180. }
  2181. }
  2182. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/SaveCal */
  2183. static void b43_nphy_save_cal(struct b43_wldev *dev)
  2184. {
  2185. struct b43_phy_n *nphy = dev->phy.n;
  2186. struct b43_phy_n_iq_comp *rxcal_coeffs = NULL;
  2187. u16 *txcal_radio_regs = NULL;
  2188. struct b43_chanspec *iqcal_chanspec;
  2189. u16 *table = NULL;
  2190. if (nphy->hang_avoid)
  2191. b43_nphy_stay_in_carrier_search(dev, 1);
  2192. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  2193. rxcal_coeffs = &nphy->cal_cache.rxcal_coeffs_2G;
  2194. txcal_radio_regs = nphy->cal_cache.txcal_radio_regs_2G;
  2195. iqcal_chanspec = &nphy->iqcal_chanspec_2G;
  2196. table = nphy->cal_cache.txcal_coeffs_2G;
  2197. } else {
  2198. rxcal_coeffs = &nphy->cal_cache.rxcal_coeffs_5G;
  2199. txcal_radio_regs = nphy->cal_cache.txcal_radio_regs_5G;
  2200. iqcal_chanspec = &nphy->iqcal_chanspec_5G;
  2201. table = nphy->cal_cache.txcal_coeffs_5G;
  2202. }
  2203. b43_nphy_rx_iq_coeffs(dev, false, rxcal_coeffs);
  2204. /* TODO use some definitions */
  2205. if (dev->phy.rev >= 3) {
  2206. txcal_radio_regs[0] = b43_radio_read(dev, 0x2021);
  2207. txcal_radio_regs[1] = b43_radio_read(dev, 0x2022);
  2208. txcal_radio_regs[2] = b43_radio_read(dev, 0x3021);
  2209. txcal_radio_regs[3] = b43_radio_read(dev, 0x3022);
  2210. txcal_radio_regs[4] = b43_radio_read(dev, 0x2023);
  2211. txcal_radio_regs[5] = b43_radio_read(dev, 0x2024);
  2212. txcal_radio_regs[6] = b43_radio_read(dev, 0x3023);
  2213. txcal_radio_regs[7] = b43_radio_read(dev, 0x3024);
  2214. } else {
  2215. txcal_radio_regs[0] = b43_radio_read(dev, 0x8B);
  2216. txcal_radio_regs[1] = b43_radio_read(dev, 0xBA);
  2217. txcal_radio_regs[2] = b43_radio_read(dev, 0x8D);
  2218. txcal_radio_regs[3] = b43_radio_read(dev, 0xBC);
  2219. }
  2220. iqcal_chanspec->center_freq = dev->phy.channel_freq;
  2221. iqcal_chanspec->channel_type = dev->phy.channel_type;
  2222. b43_ntab_read_bulk(dev, B43_NTAB16(15, 80), 8, table);
  2223. if (nphy->hang_avoid)
  2224. b43_nphy_stay_in_carrier_search(dev, 0);
  2225. }
  2226. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RestoreCal */
  2227. static void b43_nphy_restore_cal(struct b43_wldev *dev)
  2228. {
  2229. struct b43_phy_n *nphy = dev->phy.n;
  2230. u16 coef[4];
  2231. u16 *loft = NULL;
  2232. u16 *table = NULL;
  2233. int i;
  2234. u16 *txcal_radio_regs = NULL;
  2235. struct b43_phy_n_iq_comp *rxcal_coeffs = NULL;
  2236. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  2237. if (!nphy->iqcal_chanspec_2G.center_freq)
  2238. return;
  2239. table = nphy->cal_cache.txcal_coeffs_2G;
  2240. loft = &nphy->cal_cache.txcal_coeffs_2G[5];
  2241. } else {
  2242. if (!nphy->iqcal_chanspec_5G.center_freq)
  2243. return;
  2244. table = nphy->cal_cache.txcal_coeffs_5G;
  2245. loft = &nphy->cal_cache.txcal_coeffs_5G[5];
  2246. }
  2247. b43_ntab_write_bulk(dev, B43_NTAB16(15, 80), 4, table);
  2248. for (i = 0; i < 4; i++) {
  2249. if (dev->phy.rev >= 3)
  2250. table[i] = coef[i];
  2251. else
  2252. coef[i] = 0;
  2253. }
  2254. b43_ntab_write_bulk(dev, B43_NTAB16(15, 88), 4, coef);
  2255. b43_ntab_write_bulk(dev, B43_NTAB16(15, 85), 2, loft);
  2256. b43_ntab_write_bulk(dev, B43_NTAB16(15, 93), 2, loft);
  2257. if (dev->phy.rev < 2)
  2258. b43_nphy_tx_iq_workaround(dev);
  2259. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  2260. txcal_radio_regs = nphy->cal_cache.txcal_radio_regs_2G;
  2261. rxcal_coeffs = &nphy->cal_cache.rxcal_coeffs_2G;
  2262. } else {
  2263. txcal_radio_regs = nphy->cal_cache.txcal_radio_regs_5G;
  2264. rxcal_coeffs = &nphy->cal_cache.rxcal_coeffs_5G;
  2265. }
  2266. /* TODO use some definitions */
  2267. if (dev->phy.rev >= 3) {
  2268. b43_radio_write(dev, 0x2021, txcal_radio_regs[0]);
  2269. b43_radio_write(dev, 0x2022, txcal_radio_regs[1]);
  2270. b43_radio_write(dev, 0x3021, txcal_radio_regs[2]);
  2271. b43_radio_write(dev, 0x3022, txcal_radio_regs[3]);
  2272. b43_radio_write(dev, 0x2023, txcal_radio_regs[4]);
  2273. b43_radio_write(dev, 0x2024, txcal_radio_regs[5]);
  2274. b43_radio_write(dev, 0x3023, txcal_radio_regs[6]);
  2275. b43_radio_write(dev, 0x3024, txcal_radio_regs[7]);
  2276. } else {
  2277. b43_radio_write(dev, 0x8B, txcal_radio_regs[0]);
  2278. b43_radio_write(dev, 0xBA, txcal_radio_regs[1]);
  2279. b43_radio_write(dev, 0x8D, txcal_radio_regs[2]);
  2280. b43_radio_write(dev, 0xBC, txcal_radio_regs[3]);
  2281. }
  2282. b43_nphy_rx_iq_coeffs(dev, true, rxcal_coeffs);
  2283. }
  2284. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/CalTxIqlo */
  2285. static int b43_nphy_cal_tx_iq_lo(struct b43_wldev *dev,
  2286. struct nphy_txgains target,
  2287. bool full, bool mphase)
  2288. {
  2289. struct b43_phy_n *nphy = dev->phy.n;
  2290. int i;
  2291. int error = 0;
  2292. int freq;
  2293. bool avoid = false;
  2294. u8 length;
  2295. u16 tmp, core, type, count, max, numb, last, cmd;
  2296. const u16 *table;
  2297. bool phy6or5x;
  2298. u16 buffer[11];
  2299. u16 diq_start = 0;
  2300. u16 save[2];
  2301. u16 gain[2];
  2302. struct nphy_iqcal_params params[2];
  2303. bool updated[2] = { };
  2304. b43_nphy_stay_in_carrier_search(dev, true);
  2305. if (dev->phy.rev >= 4) {
  2306. avoid = nphy->hang_avoid;
  2307. nphy->hang_avoid = 0;
  2308. }
  2309. b43_ntab_read_bulk(dev, B43_NTAB16(7, 0x110), 2, save);
  2310. for (i = 0; i < 2; i++) {
  2311. b43_nphy_iq_cal_gain_params(dev, i, target, &params[i]);
  2312. gain[i] = params[i].cal_gain;
  2313. }
  2314. b43_ntab_write_bulk(dev, B43_NTAB16(7, 0x110), 2, gain);
  2315. b43_nphy_tx_cal_radio_setup(dev);
  2316. b43_nphy_tx_cal_phy_setup(dev);
  2317. phy6or5x = dev->phy.rev >= 6 ||
  2318. (dev->phy.rev == 5 && nphy->ipa2g_on &&
  2319. b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ);
  2320. if (phy6or5x) {
  2321. if (dev->phy.is_40mhz) {
  2322. b43_ntab_write_bulk(dev, B43_NTAB16(15, 0), 18,
  2323. tbl_tx_iqlo_cal_loft_ladder_40);
  2324. b43_ntab_write_bulk(dev, B43_NTAB16(15, 32), 18,
  2325. tbl_tx_iqlo_cal_iqimb_ladder_40);
  2326. } else {
  2327. b43_ntab_write_bulk(dev, B43_NTAB16(15, 0), 18,
  2328. tbl_tx_iqlo_cal_loft_ladder_20);
  2329. b43_ntab_write_bulk(dev, B43_NTAB16(15, 32), 18,
  2330. tbl_tx_iqlo_cal_iqimb_ladder_20);
  2331. }
  2332. }
  2333. b43_phy_write(dev, B43_NPHY_IQLOCAL_CMDGCTL, 0x8AA9);
  2334. if (!dev->phy.is_40mhz)
  2335. freq = 2500;
  2336. else
  2337. freq = 5000;
  2338. if (nphy->mphase_cal_phase_id > 2)
  2339. b43_nphy_run_samples(dev, (dev->phy.is_40mhz ? 40 : 20) * 8,
  2340. 0xFFFF, 0, true, false);
  2341. else
  2342. error = b43_nphy_tx_tone(dev, freq, 250, true, false);
  2343. if (error == 0) {
  2344. if (nphy->mphase_cal_phase_id > 2) {
  2345. table = nphy->mphase_txcal_bestcoeffs;
  2346. length = 11;
  2347. if (dev->phy.rev < 3)
  2348. length -= 2;
  2349. } else {
  2350. if (!full && nphy->txiqlocal_coeffsvalid) {
  2351. table = nphy->txiqlocal_bestc;
  2352. length = 11;
  2353. if (dev->phy.rev < 3)
  2354. length -= 2;
  2355. } else {
  2356. full = true;
  2357. if (dev->phy.rev >= 3) {
  2358. table = tbl_tx_iqlo_cal_startcoefs_nphyrev3;
  2359. length = B43_NTAB_TX_IQLO_CAL_STARTCOEFS_REV3;
  2360. } else {
  2361. table = tbl_tx_iqlo_cal_startcoefs;
  2362. length = B43_NTAB_TX_IQLO_CAL_STARTCOEFS;
  2363. }
  2364. }
  2365. }
  2366. b43_ntab_write_bulk(dev, B43_NTAB16(15, 64), length, table);
  2367. if (full) {
  2368. if (dev->phy.rev >= 3)
  2369. max = B43_NTAB_TX_IQLO_CAL_CMDS_FULLCAL_REV3;
  2370. else
  2371. max = B43_NTAB_TX_IQLO_CAL_CMDS_FULLCAL;
  2372. } else {
  2373. if (dev->phy.rev >= 3)
  2374. max = B43_NTAB_TX_IQLO_CAL_CMDS_RECAL_REV3;
  2375. else
  2376. max = B43_NTAB_TX_IQLO_CAL_CMDS_RECAL;
  2377. }
  2378. if (mphase) {
  2379. count = nphy->mphase_txcal_cmdidx;
  2380. numb = min(max,
  2381. (u16)(count + nphy->mphase_txcal_numcmds));
  2382. } else {
  2383. count = 0;
  2384. numb = max;
  2385. }
  2386. for (; count < numb; count++) {
  2387. if (full) {
  2388. if (dev->phy.rev >= 3)
  2389. cmd = tbl_tx_iqlo_cal_cmds_fullcal_nphyrev3[count];
  2390. else
  2391. cmd = tbl_tx_iqlo_cal_cmds_fullcal[count];
  2392. } else {
  2393. if (dev->phy.rev >= 3)
  2394. cmd = tbl_tx_iqlo_cal_cmds_recal_nphyrev3[count];
  2395. else
  2396. cmd = tbl_tx_iqlo_cal_cmds_recal[count];
  2397. }
  2398. core = (cmd & 0x3000) >> 12;
  2399. type = (cmd & 0x0F00) >> 8;
  2400. if (phy6or5x && updated[core] == 0) {
  2401. b43_nphy_update_tx_cal_ladder(dev, core);
  2402. updated[core] = 1;
  2403. }
  2404. tmp = (params[core].ncorr[type] << 8) | 0x66;
  2405. b43_phy_write(dev, B43_NPHY_IQLOCAL_CMDNNUM, tmp);
  2406. if (type == 1 || type == 3 || type == 4) {
  2407. buffer[0] = b43_ntab_read(dev,
  2408. B43_NTAB16(15, 69 + core));
  2409. diq_start = buffer[0];
  2410. buffer[0] = 0;
  2411. b43_ntab_write(dev, B43_NTAB16(15, 69 + core),
  2412. 0);
  2413. }
  2414. b43_phy_write(dev, B43_NPHY_IQLOCAL_CMD, cmd);
  2415. for (i = 0; i < 2000; i++) {
  2416. tmp = b43_phy_read(dev, B43_NPHY_IQLOCAL_CMD);
  2417. if (tmp & 0xC000)
  2418. break;
  2419. udelay(10);
  2420. }
  2421. b43_ntab_read_bulk(dev, B43_NTAB16(15, 96), length,
  2422. buffer);
  2423. b43_ntab_write_bulk(dev, B43_NTAB16(15, 64), length,
  2424. buffer);
  2425. if (type == 1 || type == 3 || type == 4)
  2426. buffer[0] = diq_start;
  2427. }
  2428. if (mphase)
  2429. nphy->mphase_txcal_cmdidx = (numb >= max) ? 0 : numb;
  2430. last = (dev->phy.rev < 3) ? 6 : 7;
  2431. if (!mphase || nphy->mphase_cal_phase_id == last) {
  2432. b43_ntab_write_bulk(dev, B43_NTAB16(15, 96), 4, buffer);
  2433. b43_ntab_read_bulk(dev, B43_NTAB16(15, 80), 4, buffer);
  2434. if (dev->phy.rev < 3) {
  2435. buffer[0] = 0;
  2436. buffer[1] = 0;
  2437. buffer[2] = 0;
  2438. buffer[3] = 0;
  2439. }
  2440. b43_ntab_write_bulk(dev, B43_NTAB16(15, 88), 4,
  2441. buffer);
  2442. b43_ntab_read_bulk(dev, B43_NTAB16(15, 101), 2,
  2443. buffer);
  2444. b43_ntab_write_bulk(dev, B43_NTAB16(15, 85), 2,
  2445. buffer);
  2446. b43_ntab_write_bulk(dev, B43_NTAB16(15, 93), 2,
  2447. buffer);
  2448. length = 11;
  2449. if (dev->phy.rev < 3)
  2450. length -= 2;
  2451. b43_ntab_read_bulk(dev, B43_NTAB16(15, 96), length,
  2452. nphy->txiqlocal_bestc);
  2453. nphy->txiqlocal_coeffsvalid = true;
  2454. nphy->txiqlocal_chanspec.center_freq =
  2455. dev->phy.channel_freq;
  2456. nphy->txiqlocal_chanspec.channel_type =
  2457. dev->phy.channel_type;
  2458. } else {
  2459. length = 11;
  2460. if (dev->phy.rev < 3)
  2461. length -= 2;
  2462. b43_ntab_read_bulk(dev, B43_NTAB16(15, 96), length,
  2463. nphy->mphase_txcal_bestcoeffs);
  2464. }
  2465. b43_nphy_stop_playback(dev);
  2466. b43_phy_write(dev, B43_NPHY_IQLOCAL_CMDGCTL, 0);
  2467. }
  2468. b43_nphy_tx_cal_phy_cleanup(dev);
  2469. b43_ntab_write_bulk(dev, B43_NTAB16(7, 0x110), 2, save);
  2470. if (dev->phy.rev < 2 && (!mphase || nphy->mphase_cal_phase_id == last))
  2471. b43_nphy_tx_iq_workaround(dev);
  2472. if (dev->phy.rev >= 4)
  2473. nphy->hang_avoid = avoid;
  2474. b43_nphy_stay_in_carrier_search(dev, false);
  2475. return error;
  2476. }
  2477. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/ReapplyTxCalCoeffs */
  2478. static void b43_nphy_reapply_tx_cal_coeffs(struct b43_wldev *dev)
  2479. {
  2480. struct b43_phy_n *nphy = dev->phy.n;
  2481. u8 i;
  2482. u16 buffer[7];
  2483. bool equal = true;
  2484. if (!nphy->txiqlocal_coeffsvalid ||
  2485. nphy->txiqlocal_chanspec.center_freq != dev->phy.channel_freq ||
  2486. nphy->txiqlocal_chanspec.channel_type != dev->phy.channel_type)
  2487. return;
  2488. b43_ntab_read_bulk(dev, B43_NTAB16(15, 80), 7, buffer);
  2489. for (i = 0; i < 4; i++) {
  2490. if (buffer[i] != nphy->txiqlocal_bestc[i]) {
  2491. equal = false;
  2492. break;
  2493. }
  2494. }
  2495. if (!equal) {
  2496. b43_ntab_write_bulk(dev, B43_NTAB16(15, 80), 4,
  2497. nphy->txiqlocal_bestc);
  2498. for (i = 0; i < 4; i++)
  2499. buffer[i] = 0;
  2500. b43_ntab_write_bulk(dev, B43_NTAB16(15, 88), 4,
  2501. buffer);
  2502. b43_ntab_write_bulk(dev, B43_NTAB16(15, 85), 2,
  2503. &nphy->txiqlocal_bestc[5]);
  2504. b43_ntab_write_bulk(dev, B43_NTAB16(15, 93), 2,
  2505. &nphy->txiqlocal_bestc[5]);
  2506. }
  2507. }
  2508. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/CalRxIqRev2 */
  2509. static int b43_nphy_rev2_cal_rx_iq(struct b43_wldev *dev,
  2510. struct nphy_txgains target, u8 type, bool debug)
  2511. {
  2512. struct b43_phy_n *nphy = dev->phy.n;
  2513. int i, j, index;
  2514. u8 rfctl[2];
  2515. u8 afectl_core;
  2516. u16 tmp[6];
  2517. u16 cur_hpf1, cur_hpf2, cur_lna;
  2518. u32 real, imag;
  2519. enum ieee80211_band band;
  2520. u8 use;
  2521. u16 cur_hpf;
  2522. u16 lna[3] = { 3, 3, 1 };
  2523. u16 hpf1[3] = { 7, 2, 0 };
  2524. u16 hpf2[3] = { 2, 0, 0 };
  2525. u32 power[3] = { };
  2526. u16 gain_save[2];
  2527. u16 cal_gain[2];
  2528. struct nphy_iqcal_params cal_params[2];
  2529. struct nphy_iq_est est;
  2530. int ret = 0;
  2531. bool playtone = true;
  2532. int desired = 13;
  2533. b43_nphy_stay_in_carrier_search(dev, 1);
  2534. if (dev->phy.rev < 2)
  2535. b43_nphy_reapply_tx_cal_coeffs(dev);
  2536. b43_ntab_read_bulk(dev, B43_NTAB16(7, 0x110), 2, gain_save);
  2537. for (i = 0; i < 2; i++) {
  2538. b43_nphy_iq_cal_gain_params(dev, i, target, &cal_params[i]);
  2539. cal_gain[i] = cal_params[i].cal_gain;
  2540. }
  2541. b43_ntab_write_bulk(dev, B43_NTAB16(7, 0x110), 2, cal_gain);
  2542. for (i = 0; i < 2; i++) {
  2543. if (i == 0) {
  2544. rfctl[0] = B43_NPHY_RFCTL_INTC1;
  2545. rfctl[1] = B43_NPHY_RFCTL_INTC2;
  2546. afectl_core = B43_NPHY_AFECTL_C1;
  2547. } else {
  2548. rfctl[0] = B43_NPHY_RFCTL_INTC2;
  2549. rfctl[1] = B43_NPHY_RFCTL_INTC1;
  2550. afectl_core = B43_NPHY_AFECTL_C2;
  2551. }
  2552. tmp[1] = b43_phy_read(dev, B43_NPHY_RFSEQCA);
  2553. tmp[2] = b43_phy_read(dev, afectl_core);
  2554. tmp[3] = b43_phy_read(dev, B43_NPHY_AFECTL_OVER);
  2555. tmp[4] = b43_phy_read(dev, rfctl[0]);
  2556. tmp[5] = b43_phy_read(dev, rfctl[1]);
  2557. b43_phy_maskset(dev, B43_NPHY_RFSEQCA,
  2558. ~B43_NPHY_RFSEQCA_RXDIS & 0xFFFF,
  2559. ((1 - i) << B43_NPHY_RFSEQCA_RXDIS_SHIFT));
  2560. b43_phy_maskset(dev, B43_NPHY_RFSEQCA, ~B43_NPHY_RFSEQCA_TXEN,
  2561. (1 - i));
  2562. b43_phy_set(dev, afectl_core, 0x0006);
  2563. b43_phy_set(dev, B43_NPHY_AFECTL_OVER, 0x0006);
  2564. band = b43_current_band(dev->wl);
  2565. if (nphy->rxcalparams & 0xFF000000) {
  2566. if (band == IEEE80211_BAND_5GHZ)
  2567. b43_phy_write(dev, rfctl[0], 0x140);
  2568. else
  2569. b43_phy_write(dev, rfctl[0], 0x110);
  2570. } else {
  2571. if (band == IEEE80211_BAND_5GHZ)
  2572. b43_phy_write(dev, rfctl[0], 0x180);
  2573. else
  2574. b43_phy_write(dev, rfctl[0], 0x120);
  2575. }
  2576. if (band == IEEE80211_BAND_5GHZ)
  2577. b43_phy_write(dev, rfctl[1], 0x148);
  2578. else
  2579. b43_phy_write(dev, rfctl[1], 0x114);
  2580. if (nphy->rxcalparams & 0x10000) {
  2581. b43_radio_maskset(dev, B2055_C1_GENSPARE2, 0xFC,
  2582. (i + 1));
  2583. b43_radio_maskset(dev, B2055_C2_GENSPARE2, 0xFC,
  2584. (2 - i));
  2585. }
  2586. for (j = 0; j < 4; j++) {
  2587. if (j < 3) {
  2588. cur_lna = lna[j];
  2589. cur_hpf1 = hpf1[j];
  2590. cur_hpf2 = hpf2[j];
  2591. } else {
  2592. if (power[1] > 10000) {
  2593. use = 1;
  2594. cur_hpf = cur_hpf1;
  2595. index = 2;
  2596. } else {
  2597. if (power[0] > 10000) {
  2598. use = 1;
  2599. cur_hpf = cur_hpf1;
  2600. index = 1;
  2601. } else {
  2602. index = 0;
  2603. use = 2;
  2604. cur_hpf = cur_hpf2;
  2605. }
  2606. }
  2607. cur_lna = lna[index];
  2608. cur_hpf1 = hpf1[index];
  2609. cur_hpf2 = hpf2[index];
  2610. cur_hpf += desired - hweight32(power[index]);
  2611. cur_hpf = clamp_val(cur_hpf, 0, 10);
  2612. if (use == 1)
  2613. cur_hpf1 = cur_hpf;
  2614. else
  2615. cur_hpf2 = cur_hpf;
  2616. }
  2617. tmp[0] = ((cur_hpf2 << 8) | (cur_hpf1 << 4) |
  2618. (cur_lna << 2));
  2619. b43_nphy_rf_control_override(dev, 0x400, tmp[0], 3,
  2620. false);
  2621. b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RESET2RX);
  2622. b43_nphy_stop_playback(dev);
  2623. if (playtone) {
  2624. ret = b43_nphy_tx_tone(dev, 4000,
  2625. (nphy->rxcalparams & 0xFFFF),
  2626. false, false);
  2627. playtone = false;
  2628. } else {
  2629. b43_nphy_run_samples(dev, 160, 0xFFFF, 0,
  2630. false, false);
  2631. }
  2632. if (ret == 0) {
  2633. if (j < 3) {
  2634. b43_nphy_rx_iq_est(dev, &est, 1024, 32,
  2635. false);
  2636. if (i == 0) {
  2637. real = est.i0_pwr;
  2638. imag = est.q0_pwr;
  2639. } else {
  2640. real = est.i1_pwr;
  2641. imag = est.q1_pwr;
  2642. }
  2643. power[i] = ((real + imag) / 1024) + 1;
  2644. } else {
  2645. b43_nphy_calc_rx_iq_comp(dev, 1 << i);
  2646. }
  2647. b43_nphy_stop_playback(dev);
  2648. }
  2649. if (ret != 0)
  2650. break;
  2651. }
  2652. b43_radio_mask(dev, B2055_C1_GENSPARE2, 0xFC);
  2653. b43_radio_mask(dev, B2055_C2_GENSPARE2, 0xFC);
  2654. b43_phy_write(dev, rfctl[1], tmp[5]);
  2655. b43_phy_write(dev, rfctl[0], tmp[4]);
  2656. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, tmp[3]);
  2657. b43_phy_write(dev, afectl_core, tmp[2]);
  2658. b43_phy_write(dev, B43_NPHY_RFSEQCA, tmp[1]);
  2659. if (ret != 0)
  2660. break;
  2661. }
  2662. b43_nphy_rf_control_override(dev, 0x400, 0, 3, true);
  2663. b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RESET2RX);
  2664. b43_ntab_write_bulk(dev, B43_NTAB16(7, 0x110), 2, gain_save);
  2665. b43_nphy_stay_in_carrier_search(dev, 0);
  2666. return ret;
  2667. }
  2668. static int b43_nphy_rev3_cal_rx_iq(struct b43_wldev *dev,
  2669. struct nphy_txgains target, u8 type, bool debug)
  2670. {
  2671. return -1;
  2672. }
  2673. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/CalRxIq */
  2674. static int b43_nphy_cal_rx_iq(struct b43_wldev *dev,
  2675. struct nphy_txgains target, u8 type, bool debug)
  2676. {
  2677. if (dev->phy.rev >= 3)
  2678. return b43_nphy_rev3_cal_rx_iq(dev, target, type, debug);
  2679. else
  2680. return b43_nphy_rev2_cal_rx_iq(dev, target, type, debug);
  2681. }
  2682. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/MacPhyClkSet */
  2683. static void b43_nphy_mac_phy_clock_set(struct b43_wldev *dev, bool on)
  2684. {
  2685. u32 tmslow = ssb_read32(dev->dev, SSB_TMSLOW);
  2686. if (on)
  2687. tmslow |= SSB_TMSLOW_PHYCLK;
  2688. else
  2689. tmslow &= ~SSB_TMSLOW_PHYCLK;
  2690. ssb_write32(dev->dev, SSB_TMSLOW, tmslow);
  2691. }
  2692. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RxCoreSetState */
  2693. static void b43_nphy_set_rx_core_state(struct b43_wldev *dev, u8 mask)
  2694. {
  2695. struct b43_phy *phy = &dev->phy;
  2696. struct b43_phy_n *nphy = phy->n;
  2697. u16 buf[16];
  2698. nphy->phyrxchain = mask;
  2699. if (0 /* FIXME clk */)
  2700. return;
  2701. b43_mac_suspend(dev);
  2702. if (nphy->hang_avoid)
  2703. b43_nphy_stay_in_carrier_search(dev, true);
  2704. b43_phy_maskset(dev, B43_NPHY_RFSEQCA, ~B43_NPHY_RFSEQCA_RXEN,
  2705. (mask & 0x3) << B43_NPHY_RFSEQCA_RXEN_SHIFT);
  2706. if ((mask & 0x3) != 0x3) {
  2707. b43_phy_write(dev, B43_NPHY_HPANT_SWTHRES, 1);
  2708. if (dev->phy.rev >= 3) {
  2709. /* TODO */
  2710. }
  2711. } else {
  2712. b43_phy_write(dev, B43_NPHY_HPANT_SWTHRES, 0x1E);
  2713. if (dev->phy.rev >= 3) {
  2714. /* TODO */
  2715. }
  2716. }
  2717. b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RESET2RX);
  2718. if (nphy->hang_avoid)
  2719. b43_nphy_stay_in_carrier_search(dev, false);
  2720. b43_mac_enable(dev);
  2721. }
  2722. /*
  2723. * Init N-PHY
  2724. * http://bcm-v4.sipsolutions.net/802.11/PHY/Init/N
  2725. */
  2726. int b43_phy_initn(struct b43_wldev *dev)
  2727. {
  2728. struct ssb_bus *bus = dev->dev->bus;
  2729. struct b43_phy *phy = &dev->phy;
  2730. struct b43_phy_n *nphy = phy->n;
  2731. u8 tx_pwr_state;
  2732. struct nphy_txgains target;
  2733. u16 tmp;
  2734. enum ieee80211_band tmp2;
  2735. bool do_rssi_cal;
  2736. u16 clip[2];
  2737. bool do_cal = false;
  2738. if ((dev->phy.rev >= 3) &&
  2739. (bus->sprom.boardflags_lo & B43_BFL_EXTLNA) &&
  2740. (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)) {
  2741. chipco_set32(&dev->dev->bus->chipco, SSB_CHIPCO_CHIPCTL, 0x40);
  2742. }
  2743. nphy->deaf_count = 0;
  2744. b43_nphy_tables_init(dev);
  2745. nphy->crsminpwr_adjusted = false;
  2746. nphy->noisevars_adjusted = false;
  2747. /* Clear all overrides */
  2748. if (dev->phy.rev >= 3) {
  2749. b43_phy_write(dev, B43_NPHY_TXF_40CO_B1S1, 0);
  2750. b43_phy_write(dev, B43_NPHY_RFCTL_OVER, 0);
  2751. b43_phy_write(dev, B43_NPHY_TXF_40CO_B1S0, 0);
  2752. b43_phy_write(dev, B43_NPHY_TXF_40CO_B32S1, 0);
  2753. } else {
  2754. b43_phy_write(dev, B43_NPHY_RFCTL_OVER, 0);
  2755. }
  2756. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, 0);
  2757. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, 0);
  2758. if (dev->phy.rev < 6) {
  2759. b43_phy_write(dev, B43_NPHY_RFCTL_INTC3, 0);
  2760. b43_phy_write(dev, B43_NPHY_RFCTL_INTC4, 0);
  2761. }
  2762. b43_phy_mask(dev, B43_NPHY_RFSEQMODE,
  2763. ~(B43_NPHY_RFSEQMODE_CAOVER |
  2764. B43_NPHY_RFSEQMODE_TROVER));
  2765. if (dev->phy.rev >= 3)
  2766. b43_phy_write(dev, B43_NPHY_AFECTL_OVER1, 0);
  2767. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, 0);
  2768. if (dev->phy.rev <= 2) {
  2769. tmp = (dev->phy.rev == 2) ? 0x3B : 0x40;
  2770. b43_phy_maskset(dev, B43_NPHY_BPHY_CTL3,
  2771. ~B43_NPHY_BPHY_CTL3_SCALE,
  2772. tmp << B43_NPHY_BPHY_CTL3_SCALE_SHIFT);
  2773. }
  2774. b43_phy_write(dev, B43_NPHY_AFESEQ_TX2RX_PUD_20M, 0x20);
  2775. b43_phy_write(dev, B43_NPHY_AFESEQ_TX2RX_PUD_40M, 0x20);
  2776. if (bus->sprom.boardflags2_lo & 0x100 ||
  2777. (bus->boardinfo.vendor == PCI_VENDOR_ID_APPLE &&
  2778. bus->boardinfo.type == 0x8B))
  2779. b43_phy_write(dev, B43_NPHY_TXREALFD, 0xA0);
  2780. else
  2781. b43_phy_write(dev, B43_NPHY_TXREALFD, 0xB8);
  2782. b43_phy_write(dev, B43_NPHY_MIMO_CRSTXEXT, 0xC8);
  2783. b43_phy_write(dev, B43_NPHY_PLOAD_CSENSE_EXTLEN, 0x50);
  2784. b43_phy_write(dev, B43_NPHY_TXRIFS_FRDEL, 0x30);
  2785. b43_nphy_update_mimo_config(dev, nphy->preamble_override);
  2786. b43_nphy_update_txrx_chain(dev);
  2787. if (phy->rev < 2) {
  2788. b43_phy_write(dev, B43_NPHY_DUP40_GFBL, 0xAA8);
  2789. b43_phy_write(dev, B43_NPHY_DUP40_BL, 0x9A4);
  2790. }
  2791. tmp2 = b43_current_band(dev->wl);
  2792. if ((nphy->ipa2g_on && tmp2 == IEEE80211_BAND_2GHZ) ||
  2793. (nphy->ipa5g_on && tmp2 == IEEE80211_BAND_5GHZ)) {
  2794. b43_phy_set(dev, B43_NPHY_PAPD_EN0, 0x1);
  2795. b43_phy_maskset(dev, B43_NPHY_EPS_TABLE_ADJ0, 0x007F,
  2796. nphy->papd_epsilon_offset[0] << 7);
  2797. b43_phy_set(dev, B43_NPHY_PAPD_EN1, 0x1);
  2798. b43_phy_maskset(dev, B43_NPHY_EPS_TABLE_ADJ1, 0x007F,
  2799. nphy->papd_epsilon_offset[1] << 7);
  2800. b43_nphy_int_pa_set_tx_dig_filters(dev);
  2801. } else if (phy->rev >= 5) {
  2802. b43_nphy_ext_pa_set_tx_dig_filters(dev);
  2803. }
  2804. b43_nphy_workarounds(dev);
  2805. /* Reset CCA, in init code it differs a little from standard way */
  2806. b43_nphy_bmac_clock_fgc(dev, 1);
  2807. tmp = b43_phy_read(dev, B43_NPHY_BBCFG);
  2808. b43_phy_write(dev, B43_NPHY_BBCFG, tmp | B43_NPHY_BBCFG_RSTCCA);
  2809. b43_phy_write(dev, B43_NPHY_BBCFG, tmp & ~B43_NPHY_BBCFG_RSTCCA);
  2810. b43_nphy_bmac_clock_fgc(dev, 0);
  2811. b43_nphy_mac_phy_clock_set(dev, true);
  2812. b43_nphy_pa_override(dev, false);
  2813. b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RX2TX);
  2814. b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RESET2RX);
  2815. b43_nphy_pa_override(dev, true);
  2816. b43_nphy_classifier(dev, 0, 0);
  2817. b43_nphy_read_clip_detection(dev, clip);
  2818. tx_pwr_state = nphy->txpwrctrl;
  2819. /* TODO N PHY TX power control with argument 0
  2820. (turning off power control) */
  2821. /* TODO Fix the TX Power Settings */
  2822. /* TODO N PHY TX Power Control Idle TSSI */
  2823. /* TODO N PHY TX Power Control Setup */
  2824. if (phy->rev >= 3) {
  2825. /* TODO */
  2826. } else {
  2827. b43_ntab_write_bulk(dev, B43_NTAB32(26, 192), 128,
  2828. b43_ntab_tx_gain_rev0_1_2);
  2829. b43_ntab_write_bulk(dev, B43_NTAB32(27, 192), 128,
  2830. b43_ntab_tx_gain_rev0_1_2);
  2831. }
  2832. if (nphy->phyrxchain != 3)
  2833. b43_nphy_set_rx_core_state(dev, nphy->phyrxchain);
  2834. if (nphy->mphase_cal_phase_id > 0)
  2835. ;/* TODO PHY Periodic Calibration Multi-Phase Restart */
  2836. do_rssi_cal = false;
  2837. if (phy->rev >= 3) {
  2838. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)
  2839. do_rssi_cal = !nphy->rssical_chanspec_2G.center_freq;
  2840. else
  2841. do_rssi_cal = !nphy->rssical_chanspec_5G.center_freq;
  2842. if (do_rssi_cal)
  2843. b43_nphy_rssi_cal(dev);
  2844. else
  2845. b43_nphy_restore_rssi_cal(dev);
  2846. } else {
  2847. b43_nphy_rssi_cal(dev);
  2848. }
  2849. if (!((nphy->measure_hold & 0x6) != 0)) {
  2850. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)
  2851. do_cal = !nphy->iqcal_chanspec_2G.center_freq;
  2852. else
  2853. do_cal = !nphy->iqcal_chanspec_5G.center_freq;
  2854. if (nphy->mute)
  2855. do_cal = false;
  2856. if (do_cal) {
  2857. target = b43_nphy_get_tx_gains(dev);
  2858. if (nphy->antsel_type == 2)
  2859. b43_nphy_superswitch_init(dev, true);
  2860. if (nphy->perical != 2) {
  2861. b43_nphy_rssi_cal(dev);
  2862. if (phy->rev >= 3) {
  2863. nphy->cal_orig_pwr_idx[0] =
  2864. nphy->txpwrindex[0].index_internal;
  2865. nphy->cal_orig_pwr_idx[1] =
  2866. nphy->txpwrindex[1].index_internal;
  2867. /* TODO N PHY Pre Calibrate TX Gain */
  2868. target = b43_nphy_get_tx_gains(dev);
  2869. }
  2870. }
  2871. }
  2872. }
  2873. if (!b43_nphy_cal_tx_iq_lo(dev, target, true, false)) {
  2874. if (b43_nphy_cal_rx_iq(dev, target, 2, 0) == 0)
  2875. b43_nphy_save_cal(dev);
  2876. else if (nphy->mphase_cal_phase_id == 0)
  2877. ;/* N PHY Periodic Calibration with argument 3 */
  2878. } else {
  2879. b43_nphy_restore_cal(dev);
  2880. }
  2881. b43_nphy_tx_pwr_ctrl_coef_setup(dev);
  2882. /* TODO N PHY TX Power Control Enable with argument tx_pwr_state */
  2883. b43_phy_write(dev, B43_NPHY_TXMACIF_HOLDOFF, 0x0015);
  2884. b43_phy_write(dev, B43_NPHY_TXMACDELAY, 0x0320);
  2885. if (phy->rev >= 3 && phy->rev <= 6)
  2886. b43_phy_write(dev, B43_NPHY_PLOAD_CSENSE_EXTLEN, 0x0014);
  2887. b43_nphy_tx_lp_fbw(dev);
  2888. if (phy->rev >= 3)
  2889. b43_nphy_spur_workaround(dev);
  2890. b43err(dev->wl, "IEEE 802.11n devices are not supported, yet.\n");
  2891. return 0;
  2892. }
  2893. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/ChanspecSetup */
  2894. static void b43_nphy_channel_setup(struct b43_wldev *dev,
  2895. const struct b43_phy_n_sfo_cfg *e,
  2896. struct ieee80211_channel *new_channel)
  2897. {
  2898. struct b43_phy *phy = &dev->phy;
  2899. struct b43_phy_n *nphy = dev->phy.n;
  2900. u16 old_band_5ghz;
  2901. u32 tmp32;
  2902. old_band_5ghz =
  2903. b43_phy_read(dev, B43_NPHY_BANDCTL) & B43_NPHY_BANDCTL_5GHZ;
  2904. if (new_channel->band == IEEE80211_BAND_5GHZ && !old_band_5ghz) {
  2905. tmp32 = b43_read32(dev, B43_MMIO_PSM_PHY_HDR);
  2906. b43_write32(dev, B43_MMIO_PSM_PHY_HDR, tmp32 | 4);
  2907. b43_phy_set(dev, B43_PHY_B_BBCFG, 0xC000);
  2908. b43_write32(dev, B43_MMIO_PSM_PHY_HDR, tmp32);
  2909. b43_phy_set(dev, B43_NPHY_BANDCTL, B43_NPHY_BANDCTL_5GHZ);
  2910. } else if (new_channel->band == IEEE80211_BAND_2GHZ && old_band_5ghz) {
  2911. b43_phy_mask(dev, B43_NPHY_BANDCTL, ~B43_NPHY_BANDCTL_5GHZ);
  2912. tmp32 = b43_read32(dev, B43_MMIO_PSM_PHY_HDR);
  2913. b43_write32(dev, B43_MMIO_PSM_PHY_HDR, tmp32 | 4);
  2914. b43_phy_mask(dev, B43_PHY_B_BBCFG, 0x3FFF);
  2915. b43_write32(dev, B43_MMIO_PSM_PHY_HDR, tmp32);
  2916. }
  2917. b43_chantab_phy_upload(dev, e);
  2918. if (new_channel->hw_value == 14) {
  2919. b43_nphy_classifier(dev, 2, 0);
  2920. b43_phy_set(dev, B43_PHY_B_TEST, 0x0800);
  2921. } else {
  2922. b43_nphy_classifier(dev, 2, 2);
  2923. if (new_channel->band == IEEE80211_BAND_2GHZ)
  2924. b43_phy_mask(dev, B43_PHY_B_TEST, ~0x840);
  2925. }
  2926. if (nphy->txpwrctrl)
  2927. b43_nphy_tx_power_fix(dev);
  2928. if (dev->phy.rev < 3)
  2929. b43_nphy_adjust_lna_gain_table(dev);
  2930. b43_nphy_tx_lp_fbw(dev);
  2931. if (dev->phy.rev >= 3 && 0) {
  2932. /* TODO */
  2933. }
  2934. b43_phy_write(dev, B43_NPHY_NDATAT_DUP40, 0x3830);
  2935. if (phy->rev >= 3)
  2936. b43_nphy_spur_workaround(dev);
  2937. }
  2938. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/SetChanspec */
  2939. static int b43_nphy_set_channel(struct b43_wldev *dev,
  2940. struct ieee80211_channel *channel,
  2941. enum nl80211_channel_type channel_type)
  2942. {
  2943. struct b43_phy *phy = &dev->phy;
  2944. struct b43_phy_n *nphy = dev->phy.n;
  2945. const struct b43_nphy_channeltab_entry_rev2 *tabent_r2;
  2946. const struct b43_nphy_channeltab_entry_rev3 *tabent_r3;
  2947. u8 tmp;
  2948. if (dev->phy.rev >= 3) {
  2949. tabent_r3 = b43_nphy_get_chantabent_rev3(dev,
  2950. channel->center_freq);
  2951. tabent_r3 = NULL;
  2952. if (!tabent_r3)
  2953. return -ESRCH;
  2954. } else {
  2955. tabent_r2 = b43_nphy_get_chantabent_rev2(dev,
  2956. channel->hw_value);
  2957. if (!tabent_r2)
  2958. return -ESRCH;
  2959. }
  2960. /* Channel is set later in common code, but we need to set it on our
  2961. own to let this function's subcalls work properly. */
  2962. phy->channel = channel->hw_value;
  2963. phy->channel_freq = channel->center_freq;
  2964. if (b43_channel_type_is_40mhz(phy->channel_type) !=
  2965. b43_channel_type_is_40mhz(channel_type))
  2966. ; /* TODO: BMAC BW Set (channel_type) */
  2967. if (channel_type == NL80211_CHAN_HT40PLUS)
  2968. b43_phy_set(dev, B43_NPHY_RXCTL,
  2969. B43_NPHY_RXCTL_BSELU20);
  2970. else if (channel_type == NL80211_CHAN_HT40MINUS)
  2971. b43_phy_mask(dev, B43_NPHY_RXCTL,
  2972. ~B43_NPHY_RXCTL_BSELU20);
  2973. if (dev->phy.rev >= 3) {
  2974. tmp = (channel->band == IEEE80211_BAND_5GHZ) ? 4 : 0;
  2975. b43_radio_maskset(dev, 0x08, 0xFFFB, tmp);
  2976. /* TODO: PHY Radio2056 Setup (dev, tabent_r3); */
  2977. b43_nphy_channel_setup(dev, &(tabent_r3->phy_regs), channel);
  2978. } else {
  2979. tmp = (channel->band == IEEE80211_BAND_5GHZ) ? 0x0020 : 0x0050;
  2980. b43_radio_maskset(dev, B2055_MASTER1, 0xFF8F, tmp);
  2981. b43_radio_2055_setup(dev, tabent_r2);
  2982. b43_nphy_channel_setup(dev, &(tabent_r2->phy_regs), channel);
  2983. }
  2984. return 0;
  2985. }
  2986. static int b43_nphy_op_allocate(struct b43_wldev *dev)
  2987. {
  2988. struct b43_phy_n *nphy;
  2989. nphy = kzalloc(sizeof(*nphy), GFP_KERNEL);
  2990. if (!nphy)
  2991. return -ENOMEM;
  2992. dev->phy.n = nphy;
  2993. return 0;
  2994. }
  2995. static void b43_nphy_op_prepare_structs(struct b43_wldev *dev)
  2996. {
  2997. struct b43_phy *phy = &dev->phy;
  2998. struct b43_phy_n *nphy = phy->n;
  2999. memset(nphy, 0, sizeof(*nphy));
  3000. /* wl goes path which is executed for gain_boost, assume it is true */
  3001. nphy->gain_boost = true;
  3002. }
  3003. static void b43_nphy_op_free(struct b43_wldev *dev)
  3004. {
  3005. struct b43_phy *phy = &dev->phy;
  3006. struct b43_phy_n *nphy = phy->n;
  3007. kfree(nphy);
  3008. phy->n = NULL;
  3009. }
  3010. static int b43_nphy_op_init(struct b43_wldev *dev)
  3011. {
  3012. return b43_phy_initn(dev);
  3013. }
  3014. static inline void check_phyreg(struct b43_wldev *dev, u16 offset)
  3015. {
  3016. #if B43_DEBUG
  3017. if ((offset & B43_PHYROUTE) == B43_PHYROUTE_OFDM_GPHY) {
  3018. /* OFDM registers are onnly available on A/G-PHYs */
  3019. b43err(dev->wl, "Invalid OFDM PHY access at "
  3020. "0x%04X on N-PHY\n", offset);
  3021. dump_stack();
  3022. }
  3023. if ((offset & B43_PHYROUTE) == B43_PHYROUTE_EXT_GPHY) {
  3024. /* Ext-G registers are only available on G-PHYs */
  3025. b43err(dev->wl, "Invalid EXT-G PHY access at "
  3026. "0x%04X on N-PHY\n", offset);
  3027. dump_stack();
  3028. }
  3029. #endif /* B43_DEBUG */
  3030. }
  3031. static u16 b43_nphy_op_read(struct b43_wldev *dev, u16 reg)
  3032. {
  3033. check_phyreg(dev, reg);
  3034. b43_write16(dev, B43_MMIO_PHY_CONTROL, reg);
  3035. return b43_read16(dev, B43_MMIO_PHY_DATA);
  3036. }
  3037. static void b43_nphy_op_write(struct b43_wldev *dev, u16 reg, u16 value)
  3038. {
  3039. check_phyreg(dev, reg);
  3040. b43_write16(dev, B43_MMIO_PHY_CONTROL, reg);
  3041. b43_write16(dev, B43_MMIO_PHY_DATA, value);
  3042. }
  3043. static u16 b43_nphy_op_radio_read(struct b43_wldev *dev, u16 reg)
  3044. {
  3045. /* Register 1 is a 32-bit register. */
  3046. B43_WARN_ON(reg == 1);
  3047. /* N-PHY needs 0x100 for read access */
  3048. reg |= 0x100;
  3049. b43_write16(dev, B43_MMIO_RADIO_CONTROL, reg);
  3050. return b43_read16(dev, B43_MMIO_RADIO_DATA_LOW);
  3051. }
  3052. static void b43_nphy_op_radio_write(struct b43_wldev *dev, u16 reg, u16 value)
  3053. {
  3054. /* Register 1 is a 32-bit register. */
  3055. B43_WARN_ON(reg == 1);
  3056. b43_write16(dev, B43_MMIO_RADIO_CONTROL, reg);
  3057. b43_write16(dev, B43_MMIO_RADIO_DATA_LOW, value);
  3058. }
  3059. /* http://bcm-v4.sipsolutions.net/802.11/Radio/Switch%20Radio */
  3060. static void b43_nphy_op_software_rfkill(struct b43_wldev *dev,
  3061. bool blocked)
  3062. {
  3063. struct b43_phy_n *nphy = dev->phy.n;
  3064. if (b43_read32(dev, B43_MMIO_MACCTL) & B43_MACCTL_ENABLED)
  3065. b43err(dev->wl, "MAC not suspended\n");
  3066. if (blocked) {
  3067. b43_phy_mask(dev, B43_NPHY_RFCTL_CMD,
  3068. ~B43_NPHY_RFCTL_CMD_CHIP0PU);
  3069. if (dev->phy.rev >= 3) {
  3070. b43_radio_mask(dev, 0x09, ~0x2);
  3071. b43_radio_write(dev, 0x204D, 0);
  3072. b43_radio_write(dev, 0x2053, 0);
  3073. b43_radio_write(dev, 0x2058, 0);
  3074. b43_radio_write(dev, 0x205E, 0);
  3075. b43_radio_mask(dev, 0x2062, ~0xF0);
  3076. b43_radio_write(dev, 0x2064, 0);
  3077. b43_radio_write(dev, 0x304D, 0);
  3078. b43_radio_write(dev, 0x3053, 0);
  3079. b43_radio_write(dev, 0x3058, 0);
  3080. b43_radio_write(dev, 0x305E, 0);
  3081. b43_radio_mask(dev, 0x3062, ~0xF0);
  3082. b43_radio_write(dev, 0x3064, 0);
  3083. }
  3084. } else {
  3085. if (dev->phy.rev >= 3) {
  3086. b43_radio_init2056(dev);
  3087. b43_switch_channel(dev, dev->phy.channel);
  3088. } else {
  3089. b43_radio_init2055(dev);
  3090. }
  3091. }
  3092. }
  3093. static void b43_nphy_op_switch_analog(struct b43_wldev *dev, bool on)
  3094. {
  3095. b43_phy_write(dev, B43_NPHY_AFECTL_OVER,
  3096. on ? 0 : 0x7FFF);
  3097. }
  3098. static int b43_nphy_op_switch_channel(struct b43_wldev *dev,
  3099. unsigned int new_channel)
  3100. {
  3101. struct ieee80211_channel *channel = dev->wl->hw->conf.channel;
  3102. enum nl80211_channel_type channel_type = dev->wl->hw->conf.channel_type;
  3103. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  3104. if ((new_channel < 1) || (new_channel > 14))
  3105. return -EINVAL;
  3106. } else {
  3107. if (new_channel > 200)
  3108. return -EINVAL;
  3109. }
  3110. return b43_nphy_set_channel(dev, channel, channel_type);
  3111. }
  3112. static unsigned int b43_nphy_op_get_default_chan(struct b43_wldev *dev)
  3113. {
  3114. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)
  3115. return 1;
  3116. return 36;
  3117. }
  3118. const struct b43_phy_operations b43_phyops_n = {
  3119. .allocate = b43_nphy_op_allocate,
  3120. .free = b43_nphy_op_free,
  3121. .prepare_structs = b43_nphy_op_prepare_structs,
  3122. .init = b43_nphy_op_init,
  3123. .phy_read = b43_nphy_op_read,
  3124. .phy_write = b43_nphy_op_write,
  3125. .radio_read = b43_nphy_op_radio_read,
  3126. .radio_write = b43_nphy_op_radio_write,
  3127. .software_rfkill = b43_nphy_op_software_rfkill,
  3128. .switch_analog = b43_nphy_op_switch_analog,
  3129. .switch_channel = b43_nphy_op_switch_channel,
  3130. .get_default_chan = b43_nphy_op_get_default_chan,
  3131. .recalc_txpower = b43_nphy_op_recalc_txpower,
  3132. .adjust_txpower = b43_nphy_op_adjust_txpower,
  3133. };