nouveau_state.c 37 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170
  1. /*
  2. * Copyright 2005 Stephane Marchesin
  3. * Copyright 2008 Stuart Bennett
  4. * All Rights Reserved.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice (including the next
  14. * paragraph) shall be included in all copies or substantial portions of the
  15. * Software.
  16. *
  17. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  18. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  19. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  20. * PRECISION INSIGHT AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
  21. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  22. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
  23. * DEALINGS IN THE SOFTWARE.
  24. */
  25. #include <linux/swab.h>
  26. #include <linux/slab.h>
  27. #include "drmP.h"
  28. #include "drm.h"
  29. #include "drm_sarea.h"
  30. #include "drm_crtc_helper.h"
  31. #include <linux/vgaarb.h>
  32. #include <linux/vga_switcheroo.h>
  33. #include "nouveau_drv.h"
  34. #include "nouveau_drm.h"
  35. #include "nouveau_fbcon.h"
  36. #include "nouveau_ramht.h"
  37. #include "nouveau_pm.h"
  38. #include "nv50_display.h"
  39. static void nouveau_stub_takedown(struct drm_device *dev) {}
  40. static int nouveau_stub_init(struct drm_device *dev) { return 0; }
  41. static int nouveau_init_engine_ptrs(struct drm_device *dev)
  42. {
  43. struct drm_nouveau_private *dev_priv = dev->dev_private;
  44. struct nouveau_engine *engine = &dev_priv->engine;
  45. switch (dev_priv->chipset & 0xf0) {
  46. case 0x00:
  47. engine->instmem.init = nv04_instmem_init;
  48. engine->instmem.takedown = nv04_instmem_takedown;
  49. engine->instmem.suspend = nv04_instmem_suspend;
  50. engine->instmem.resume = nv04_instmem_resume;
  51. engine->instmem.populate = nv04_instmem_populate;
  52. engine->instmem.clear = nv04_instmem_clear;
  53. engine->instmem.bind = nv04_instmem_bind;
  54. engine->instmem.unbind = nv04_instmem_unbind;
  55. engine->instmem.flush = nv04_instmem_flush;
  56. engine->mc.init = nv04_mc_init;
  57. engine->mc.takedown = nv04_mc_takedown;
  58. engine->timer.init = nv04_timer_init;
  59. engine->timer.read = nv04_timer_read;
  60. engine->timer.takedown = nv04_timer_takedown;
  61. engine->fb.init = nv04_fb_init;
  62. engine->fb.takedown = nv04_fb_takedown;
  63. engine->graph.init = nv04_graph_init;
  64. engine->graph.takedown = nv04_graph_takedown;
  65. engine->graph.fifo_access = nv04_graph_fifo_access;
  66. engine->graph.channel = nv04_graph_channel;
  67. engine->graph.create_context = nv04_graph_create_context;
  68. engine->graph.destroy_context = nv04_graph_destroy_context;
  69. engine->graph.load_context = nv04_graph_load_context;
  70. engine->graph.unload_context = nv04_graph_unload_context;
  71. engine->fifo.channels = 16;
  72. engine->fifo.init = nv04_fifo_init;
  73. engine->fifo.takedown = nouveau_stub_takedown;
  74. engine->fifo.disable = nv04_fifo_disable;
  75. engine->fifo.enable = nv04_fifo_enable;
  76. engine->fifo.reassign = nv04_fifo_reassign;
  77. engine->fifo.cache_pull = nv04_fifo_cache_pull;
  78. engine->fifo.channel_id = nv04_fifo_channel_id;
  79. engine->fifo.create_context = nv04_fifo_create_context;
  80. engine->fifo.destroy_context = nv04_fifo_destroy_context;
  81. engine->fifo.load_context = nv04_fifo_load_context;
  82. engine->fifo.unload_context = nv04_fifo_unload_context;
  83. engine->display.early_init = nv04_display_early_init;
  84. engine->display.late_takedown = nv04_display_late_takedown;
  85. engine->display.create = nv04_display_create;
  86. engine->display.init = nv04_display_init;
  87. engine->display.destroy = nv04_display_destroy;
  88. engine->gpio.init = nouveau_stub_init;
  89. engine->gpio.takedown = nouveau_stub_takedown;
  90. engine->gpio.get = NULL;
  91. engine->gpio.set = NULL;
  92. engine->gpio.irq_enable = NULL;
  93. engine->pm.clock_get = nv04_pm_clock_get;
  94. engine->pm.clock_pre = nv04_pm_clock_pre;
  95. engine->pm.clock_set = nv04_pm_clock_set;
  96. engine->crypt.init = nouveau_stub_init;
  97. engine->crypt.takedown = nouveau_stub_takedown;
  98. break;
  99. case 0x10:
  100. engine->instmem.init = nv04_instmem_init;
  101. engine->instmem.takedown = nv04_instmem_takedown;
  102. engine->instmem.suspend = nv04_instmem_suspend;
  103. engine->instmem.resume = nv04_instmem_resume;
  104. engine->instmem.populate = nv04_instmem_populate;
  105. engine->instmem.clear = nv04_instmem_clear;
  106. engine->instmem.bind = nv04_instmem_bind;
  107. engine->instmem.unbind = nv04_instmem_unbind;
  108. engine->instmem.flush = nv04_instmem_flush;
  109. engine->mc.init = nv04_mc_init;
  110. engine->mc.takedown = nv04_mc_takedown;
  111. engine->timer.init = nv04_timer_init;
  112. engine->timer.read = nv04_timer_read;
  113. engine->timer.takedown = nv04_timer_takedown;
  114. engine->fb.init = nv10_fb_init;
  115. engine->fb.takedown = nv10_fb_takedown;
  116. engine->fb.init_tile_region = nv10_fb_init_tile_region;
  117. engine->fb.set_tile_region = nv10_fb_set_tile_region;
  118. engine->fb.free_tile_region = nv10_fb_free_tile_region;
  119. engine->graph.init = nv10_graph_init;
  120. engine->graph.takedown = nv10_graph_takedown;
  121. engine->graph.channel = nv10_graph_channel;
  122. engine->graph.create_context = nv10_graph_create_context;
  123. engine->graph.destroy_context = nv10_graph_destroy_context;
  124. engine->graph.fifo_access = nv04_graph_fifo_access;
  125. engine->graph.load_context = nv10_graph_load_context;
  126. engine->graph.unload_context = nv10_graph_unload_context;
  127. engine->graph.set_tile_region = nv10_graph_set_tile_region;
  128. engine->fifo.channels = 32;
  129. engine->fifo.init = nv10_fifo_init;
  130. engine->fifo.takedown = nouveau_stub_takedown;
  131. engine->fifo.disable = nv04_fifo_disable;
  132. engine->fifo.enable = nv04_fifo_enable;
  133. engine->fifo.reassign = nv04_fifo_reassign;
  134. engine->fifo.cache_pull = nv04_fifo_cache_pull;
  135. engine->fifo.channel_id = nv10_fifo_channel_id;
  136. engine->fifo.create_context = nv10_fifo_create_context;
  137. engine->fifo.destroy_context = nv04_fifo_destroy_context;
  138. engine->fifo.load_context = nv10_fifo_load_context;
  139. engine->fifo.unload_context = nv10_fifo_unload_context;
  140. engine->display.early_init = nv04_display_early_init;
  141. engine->display.late_takedown = nv04_display_late_takedown;
  142. engine->display.create = nv04_display_create;
  143. engine->display.init = nv04_display_init;
  144. engine->display.destroy = nv04_display_destroy;
  145. engine->gpio.init = nouveau_stub_init;
  146. engine->gpio.takedown = nouveau_stub_takedown;
  147. engine->gpio.get = nv10_gpio_get;
  148. engine->gpio.set = nv10_gpio_set;
  149. engine->gpio.irq_enable = NULL;
  150. engine->pm.clock_get = nv04_pm_clock_get;
  151. engine->pm.clock_pre = nv04_pm_clock_pre;
  152. engine->pm.clock_set = nv04_pm_clock_set;
  153. engine->crypt.init = nouveau_stub_init;
  154. engine->crypt.takedown = nouveau_stub_takedown;
  155. break;
  156. case 0x20:
  157. engine->instmem.init = nv04_instmem_init;
  158. engine->instmem.takedown = nv04_instmem_takedown;
  159. engine->instmem.suspend = nv04_instmem_suspend;
  160. engine->instmem.resume = nv04_instmem_resume;
  161. engine->instmem.populate = nv04_instmem_populate;
  162. engine->instmem.clear = nv04_instmem_clear;
  163. engine->instmem.bind = nv04_instmem_bind;
  164. engine->instmem.unbind = nv04_instmem_unbind;
  165. engine->instmem.flush = nv04_instmem_flush;
  166. engine->mc.init = nv04_mc_init;
  167. engine->mc.takedown = nv04_mc_takedown;
  168. engine->timer.init = nv04_timer_init;
  169. engine->timer.read = nv04_timer_read;
  170. engine->timer.takedown = nv04_timer_takedown;
  171. engine->fb.init = nv10_fb_init;
  172. engine->fb.takedown = nv10_fb_takedown;
  173. engine->fb.init_tile_region = nv10_fb_init_tile_region;
  174. engine->fb.set_tile_region = nv10_fb_set_tile_region;
  175. engine->fb.free_tile_region = nv10_fb_free_tile_region;
  176. engine->graph.init = nv20_graph_init;
  177. engine->graph.takedown = nv20_graph_takedown;
  178. engine->graph.channel = nv10_graph_channel;
  179. engine->graph.create_context = nv20_graph_create_context;
  180. engine->graph.destroy_context = nv20_graph_destroy_context;
  181. engine->graph.fifo_access = nv04_graph_fifo_access;
  182. engine->graph.load_context = nv20_graph_load_context;
  183. engine->graph.unload_context = nv20_graph_unload_context;
  184. engine->graph.set_tile_region = nv20_graph_set_tile_region;
  185. engine->fifo.channels = 32;
  186. engine->fifo.init = nv10_fifo_init;
  187. engine->fifo.takedown = nouveau_stub_takedown;
  188. engine->fifo.disable = nv04_fifo_disable;
  189. engine->fifo.enable = nv04_fifo_enable;
  190. engine->fifo.reassign = nv04_fifo_reassign;
  191. engine->fifo.cache_pull = nv04_fifo_cache_pull;
  192. engine->fifo.channel_id = nv10_fifo_channel_id;
  193. engine->fifo.create_context = nv10_fifo_create_context;
  194. engine->fifo.destroy_context = nv04_fifo_destroy_context;
  195. engine->fifo.load_context = nv10_fifo_load_context;
  196. engine->fifo.unload_context = nv10_fifo_unload_context;
  197. engine->display.early_init = nv04_display_early_init;
  198. engine->display.late_takedown = nv04_display_late_takedown;
  199. engine->display.create = nv04_display_create;
  200. engine->display.init = nv04_display_init;
  201. engine->display.destroy = nv04_display_destroy;
  202. engine->gpio.init = nouveau_stub_init;
  203. engine->gpio.takedown = nouveau_stub_takedown;
  204. engine->gpio.get = nv10_gpio_get;
  205. engine->gpio.set = nv10_gpio_set;
  206. engine->gpio.irq_enable = NULL;
  207. engine->pm.clock_get = nv04_pm_clock_get;
  208. engine->pm.clock_pre = nv04_pm_clock_pre;
  209. engine->pm.clock_set = nv04_pm_clock_set;
  210. engine->crypt.init = nouveau_stub_init;
  211. engine->crypt.takedown = nouveau_stub_takedown;
  212. break;
  213. case 0x30:
  214. engine->instmem.init = nv04_instmem_init;
  215. engine->instmem.takedown = nv04_instmem_takedown;
  216. engine->instmem.suspend = nv04_instmem_suspend;
  217. engine->instmem.resume = nv04_instmem_resume;
  218. engine->instmem.populate = nv04_instmem_populate;
  219. engine->instmem.clear = nv04_instmem_clear;
  220. engine->instmem.bind = nv04_instmem_bind;
  221. engine->instmem.unbind = nv04_instmem_unbind;
  222. engine->instmem.flush = nv04_instmem_flush;
  223. engine->mc.init = nv04_mc_init;
  224. engine->mc.takedown = nv04_mc_takedown;
  225. engine->timer.init = nv04_timer_init;
  226. engine->timer.read = nv04_timer_read;
  227. engine->timer.takedown = nv04_timer_takedown;
  228. engine->fb.init = nv30_fb_init;
  229. engine->fb.takedown = nv30_fb_takedown;
  230. engine->fb.init_tile_region = nv30_fb_init_tile_region;
  231. engine->fb.set_tile_region = nv10_fb_set_tile_region;
  232. engine->fb.free_tile_region = nv30_fb_free_tile_region;
  233. engine->graph.init = nv30_graph_init;
  234. engine->graph.takedown = nv20_graph_takedown;
  235. engine->graph.fifo_access = nv04_graph_fifo_access;
  236. engine->graph.channel = nv10_graph_channel;
  237. engine->graph.create_context = nv20_graph_create_context;
  238. engine->graph.destroy_context = nv20_graph_destroy_context;
  239. engine->graph.load_context = nv20_graph_load_context;
  240. engine->graph.unload_context = nv20_graph_unload_context;
  241. engine->graph.set_tile_region = nv20_graph_set_tile_region;
  242. engine->fifo.channels = 32;
  243. engine->fifo.init = nv10_fifo_init;
  244. engine->fifo.takedown = nouveau_stub_takedown;
  245. engine->fifo.disable = nv04_fifo_disable;
  246. engine->fifo.enable = nv04_fifo_enable;
  247. engine->fifo.reassign = nv04_fifo_reassign;
  248. engine->fifo.cache_pull = nv04_fifo_cache_pull;
  249. engine->fifo.channel_id = nv10_fifo_channel_id;
  250. engine->fifo.create_context = nv10_fifo_create_context;
  251. engine->fifo.destroy_context = nv04_fifo_destroy_context;
  252. engine->fifo.load_context = nv10_fifo_load_context;
  253. engine->fifo.unload_context = nv10_fifo_unload_context;
  254. engine->display.early_init = nv04_display_early_init;
  255. engine->display.late_takedown = nv04_display_late_takedown;
  256. engine->display.create = nv04_display_create;
  257. engine->display.init = nv04_display_init;
  258. engine->display.destroy = nv04_display_destroy;
  259. engine->gpio.init = nouveau_stub_init;
  260. engine->gpio.takedown = nouveau_stub_takedown;
  261. engine->gpio.get = nv10_gpio_get;
  262. engine->gpio.set = nv10_gpio_set;
  263. engine->gpio.irq_enable = NULL;
  264. engine->pm.clock_get = nv04_pm_clock_get;
  265. engine->pm.clock_pre = nv04_pm_clock_pre;
  266. engine->pm.clock_set = nv04_pm_clock_set;
  267. engine->pm.voltage_get = nouveau_voltage_gpio_get;
  268. engine->pm.voltage_set = nouveau_voltage_gpio_set;
  269. engine->crypt.init = nouveau_stub_init;
  270. engine->crypt.takedown = nouveau_stub_takedown;
  271. break;
  272. case 0x40:
  273. case 0x60:
  274. engine->instmem.init = nv04_instmem_init;
  275. engine->instmem.takedown = nv04_instmem_takedown;
  276. engine->instmem.suspend = nv04_instmem_suspend;
  277. engine->instmem.resume = nv04_instmem_resume;
  278. engine->instmem.populate = nv04_instmem_populate;
  279. engine->instmem.clear = nv04_instmem_clear;
  280. engine->instmem.bind = nv04_instmem_bind;
  281. engine->instmem.unbind = nv04_instmem_unbind;
  282. engine->instmem.flush = nv04_instmem_flush;
  283. engine->mc.init = nv40_mc_init;
  284. engine->mc.takedown = nv40_mc_takedown;
  285. engine->timer.init = nv04_timer_init;
  286. engine->timer.read = nv04_timer_read;
  287. engine->timer.takedown = nv04_timer_takedown;
  288. engine->fb.init = nv40_fb_init;
  289. engine->fb.takedown = nv40_fb_takedown;
  290. engine->fb.init_tile_region = nv30_fb_init_tile_region;
  291. engine->fb.set_tile_region = nv40_fb_set_tile_region;
  292. engine->fb.free_tile_region = nv30_fb_free_tile_region;
  293. engine->graph.init = nv40_graph_init;
  294. engine->graph.takedown = nv40_graph_takedown;
  295. engine->graph.fifo_access = nv04_graph_fifo_access;
  296. engine->graph.channel = nv40_graph_channel;
  297. engine->graph.create_context = nv40_graph_create_context;
  298. engine->graph.destroy_context = nv40_graph_destroy_context;
  299. engine->graph.load_context = nv40_graph_load_context;
  300. engine->graph.unload_context = nv40_graph_unload_context;
  301. engine->graph.set_tile_region = nv40_graph_set_tile_region;
  302. engine->fifo.channels = 32;
  303. engine->fifo.init = nv40_fifo_init;
  304. engine->fifo.takedown = nouveau_stub_takedown;
  305. engine->fifo.disable = nv04_fifo_disable;
  306. engine->fifo.enable = nv04_fifo_enable;
  307. engine->fifo.reassign = nv04_fifo_reassign;
  308. engine->fifo.cache_pull = nv04_fifo_cache_pull;
  309. engine->fifo.channel_id = nv10_fifo_channel_id;
  310. engine->fifo.create_context = nv40_fifo_create_context;
  311. engine->fifo.destroy_context = nv04_fifo_destroy_context;
  312. engine->fifo.load_context = nv40_fifo_load_context;
  313. engine->fifo.unload_context = nv40_fifo_unload_context;
  314. engine->display.early_init = nv04_display_early_init;
  315. engine->display.late_takedown = nv04_display_late_takedown;
  316. engine->display.create = nv04_display_create;
  317. engine->display.init = nv04_display_init;
  318. engine->display.destroy = nv04_display_destroy;
  319. engine->gpio.init = nouveau_stub_init;
  320. engine->gpio.takedown = nouveau_stub_takedown;
  321. engine->gpio.get = nv10_gpio_get;
  322. engine->gpio.set = nv10_gpio_set;
  323. engine->gpio.irq_enable = NULL;
  324. engine->pm.clock_get = nv04_pm_clock_get;
  325. engine->pm.clock_pre = nv04_pm_clock_pre;
  326. engine->pm.clock_set = nv04_pm_clock_set;
  327. engine->pm.voltage_get = nouveau_voltage_gpio_get;
  328. engine->pm.voltage_set = nouveau_voltage_gpio_set;
  329. engine->pm.temp_get = nv40_temp_get;
  330. engine->crypt.init = nouveau_stub_init;
  331. engine->crypt.takedown = nouveau_stub_takedown;
  332. break;
  333. case 0x50:
  334. case 0x80: /* gotta love NVIDIA's consistency.. */
  335. case 0x90:
  336. case 0xA0:
  337. engine->instmem.init = nv50_instmem_init;
  338. engine->instmem.takedown = nv50_instmem_takedown;
  339. engine->instmem.suspend = nv50_instmem_suspend;
  340. engine->instmem.resume = nv50_instmem_resume;
  341. engine->instmem.populate = nv50_instmem_populate;
  342. engine->instmem.clear = nv50_instmem_clear;
  343. engine->instmem.bind = nv50_instmem_bind;
  344. engine->instmem.unbind = nv50_instmem_unbind;
  345. if (dev_priv->chipset == 0x50)
  346. engine->instmem.flush = nv50_instmem_flush;
  347. else
  348. engine->instmem.flush = nv84_instmem_flush;
  349. engine->mc.init = nv50_mc_init;
  350. engine->mc.takedown = nv50_mc_takedown;
  351. engine->timer.init = nv04_timer_init;
  352. engine->timer.read = nv04_timer_read;
  353. engine->timer.takedown = nv04_timer_takedown;
  354. engine->fb.init = nv50_fb_init;
  355. engine->fb.takedown = nv50_fb_takedown;
  356. engine->graph.init = nv50_graph_init;
  357. engine->graph.takedown = nv50_graph_takedown;
  358. engine->graph.fifo_access = nv50_graph_fifo_access;
  359. engine->graph.channel = nv50_graph_channel;
  360. engine->graph.create_context = nv50_graph_create_context;
  361. engine->graph.destroy_context = nv50_graph_destroy_context;
  362. engine->graph.load_context = nv50_graph_load_context;
  363. engine->graph.unload_context = nv50_graph_unload_context;
  364. if (dev_priv->chipset != 0x86)
  365. engine->graph.tlb_flush = nv50_graph_tlb_flush;
  366. else {
  367. /* from what i can see nvidia do this on every
  368. * pre-NVA3 board except NVAC, but, we've only
  369. * ever seen problems on NV86
  370. */
  371. engine->graph.tlb_flush = nv86_graph_tlb_flush;
  372. }
  373. engine->fifo.channels = 128;
  374. engine->fifo.init = nv50_fifo_init;
  375. engine->fifo.takedown = nv50_fifo_takedown;
  376. engine->fifo.disable = nv04_fifo_disable;
  377. engine->fifo.enable = nv04_fifo_enable;
  378. engine->fifo.reassign = nv04_fifo_reassign;
  379. engine->fifo.channel_id = nv50_fifo_channel_id;
  380. engine->fifo.create_context = nv50_fifo_create_context;
  381. engine->fifo.destroy_context = nv50_fifo_destroy_context;
  382. engine->fifo.load_context = nv50_fifo_load_context;
  383. engine->fifo.unload_context = nv50_fifo_unload_context;
  384. engine->fifo.tlb_flush = nv50_fifo_tlb_flush;
  385. engine->display.early_init = nv50_display_early_init;
  386. engine->display.late_takedown = nv50_display_late_takedown;
  387. engine->display.create = nv50_display_create;
  388. engine->display.init = nv50_display_init;
  389. engine->display.destroy = nv50_display_destroy;
  390. engine->gpio.init = nv50_gpio_init;
  391. engine->gpio.takedown = nouveau_stub_takedown;
  392. engine->gpio.get = nv50_gpio_get;
  393. engine->gpio.set = nv50_gpio_set;
  394. engine->gpio.irq_enable = nv50_gpio_irq_enable;
  395. switch (dev_priv->chipset) {
  396. case 0x84:
  397. case 0x86:
  398. case 0x92:
  399. case 0x94:
  400. case 0x96:
  401. case 0x98:
  402. case 0xa0:
  403. case 0xaa:
  404. case 0xac:
  405. case 0x50:
  406. engine->pm.clock_get = nv50_pm_clock_get;
  407. engine->pm.clock_pre = nv50_pm_clock_pre;
  408. engine->pm.clock_set = nv50_pm_clock_set;
  409. break;
  410. default:
  411. engine->pm.clock_get = nva3_pm_clock_get;
  412. engine->pm.clock_pre = nva3_pm_clock_pre;
  413. engine->pm.clock_set = nva3_pm_clock_set;
  414. break;
  415. }
  416. engine->pm.voltage_get = nouveau_voltage_gpio_get;
  417. engine->pm.voltage_set = nouveau_voltage_gpio_set;
  418. if (dev_priv->chipset >= 0x84)
  419. engine->pm.temp_get = nv84_temp_get;
  420. else
  421. engine->pm.temp_get = nv40_temp_get;
  422. switch (dev_priv->chipset) {
  423. case 0x84:
  424. case 0x86:
  425. case 0x92:
  426. case 0x94:
  427. case 0x96:
  428. case 0xa0:
  429. engine->crypt.init = nv84_crypt_init;
  430. engine->crypt.takedown = nv84_crypt_fini;
  431. engine->crypt.create_context = nv84_crypt_create_context;
  432. engine->crypt.destroy_context = nv84_crypt_destroy_context;
  433. break;
  434. default:
  435. engine->crypt.init = nouveau_stub_init;
  436. engine->crypt.takedown = nouveau_stub_takedown;
  437. break;
  438. }
  439. break;
  440. case 0xC0:
  441. engine->instmem.init = nvc0_instmem_init;
  442. engine->instmem.takedown = nvc0_instmem_takedown;
  443. engine->instmem.suspend = nvc0_instmem_suspend;
  444. engine->instmem.resume = nvc0_instmem_resume;
  445. engine->instmem.populate = nvc0_instmem_populate;
  446. engine->instmem.clear = nvc0_instmem_clear;
  447. engine->instmem.bind = nvc0_instmem_bind;
  448. engine->instmem.unbind = nvc0_instmem_unbind;
  449. engine->instmem.flush = nvc0_instmem_flush;
  450. engine->mc.init = nv50_mc_init;
  451. engine->mc.takedown = nv50_mc_takedown;
  452. engine->timer.init = nv04_timer_init;
  453. engine->timer.read = nv04_timer_read;
  454. engine->timer.takedown = nv04_timer_takedown;
  455. engine->fb.init = nvc0_fb_init;
  456. engine->fb.takedown = nvc0_fb_takedown;
  457. engine->graph.init = nvc0_graph_init;
  458. engine->graph.takedown = nvc0_graph_takedown;
  459. engine->graph.fifo_access = nvc0_graph_fifo_access;
  460. engine->graph.channel = nvc0_graph_channel;
  461. engine->graph.create_context = nvc0_graph_create_context;
  462. engine->graph.destroy_context = nvc0_graph_destroy_context;
  463. engine->graph.load_context = nvc0_graph_load_context;
  464. engine->graph.unload_context = nvc0_graph_unload_context;
  465. engine->fifo.channels = 128;
  466. engine->fifo.init = nvc0_fifo_init;
  467. engine->fifo.takedown = nvc0_fifo_takedown;
  468. engine->fifo.disable = nvc0_fifo_disable;
  469. engine->fifo.enable = nvc0_fifo_enable;
  470. engine->fifo.reassign = nvc0_fifo_reassign;
  471. engine->fifo.channel_id = nvc0_fifo_channel_id;
  472. engine->fifo.create_context = nvc0_fifo_create_context;
  473. engine->fifo.destroy_context = nvc0_fifo_destroy_context;
  474. engine->fifo.load_context = nvc0_fifo_load_context;
  475. engine->fifo.unload_context = nvc0_fifo_unload_context;
  476. engine->display.early_init = nv50_display_early_init;
  477. engine->display.late_takedown = nv50_display_late_takedown;
  478. engine->display.create = nv50_display_create;
  479. engine->display.init = nv50_display_init;
  480. engine->display.destroy = nv50_display_destroy;
  481. engine->gpio.init = nv50_gpio_init;
  482. engine->gpio.takedown = nouveau_stub_takedown;
  483. engine->gpio.get = nv50_gpio_get;
  484. engine->gpio.set = nv50_gpio_set;
  485. engine->gpio.irq_enable = nv50_gpio_irq_enable;
  486. engine->crypt.init = nouveau_stub_init;
  487. engine->crypt.takedown = nouveau_stub_takedown;
  488. break;
  489. default:
  490. NV_ERROR(dev, "NV%02x unsupported\n", dev_priv->chipset);
  491. return 1;
  492. }
  493. return 0;
  494. }
  495. static unsigned int
  496. nouveau_vga_set_decode(void *priv, bool state)
  497. {
  498. struct drm_device *dev = priv;
  499. struct drm_nouveau_private *dev_priv = dev->dev_private;
  500. if (dev_priv->chipset >= 0x40)
  501. nv_wr32(dev, 0x88054, state);
  502. else
  503. nv_wr32(dev, 0x1854, state);
  504. if (state)
  505. return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM |
  506. VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
  507. else
  508. return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
  509. }
  510. static int
  511. nouveau_card_init_channel(struct drm_device *dev)
  512. {
  513. struct drm_nouveau_private *dev_priv = dev->dev_private;
  514. struct nouveau_gpuobj *gpuobj = NULL;
  515. int ret;
  516. ret = nouveau_channel_alloc(dev, &dev_priv->channel,
  517. (struct drm_file *)-2, NvDmaFB, NvDmaTT);
  518. if (ret)
  519. return ret;
  520. ret = nouveau_gpuobj_dma_new(dev_priv->channel, NV_CLASS_DMA_IN_MEMORY,
  521. 0, dev_priv->vram_size,
  522. NV_DMA_ACCESS_RW, NV_DMA_TARGET_VIDMEM,
  523. &gpuobj);
  524. if (ret)
  525. goto out_err;
  526. ret = nouveau_ramht_insert(dev_priv->channel, NvDmaVRAM, gpuobj);
  527. nouveau_gpuobj_ref(NULL, &gpuobj);
  528. if (ret)
  529. goto out_err;
  530. ret = nouveau_gpuobj_gart_dma_new(dev_priv->channel, 0,
  531. dev_priv->gart_info.aper_size,
  532. NV_DMA_ACCESS_RW, &gpuobj, NULL);
  533. if (ret)
  534. goto out_err;
  535. ret = nouveau_ramht_insert(dev_priv->channel, NvDmaGART, gpuobj);
  536. nouveau_gpuobj_ref(NULL, &gpuobj);
  537. if (ret)
  538. goto out_err;
  539. mutex_unlock(&dev_priv->channel->mutex);
  540. return 0;
  541. out_err:
  542. nouveau_channel_put(&dev_priv->channel);
  543. return ret;
  544. }
  545. static void nouveau_switcheroo_set_state(struct pci_dev *pdev,
  546. enum vga_switcheroo_state state)
  547. {
  548. struct drm_device *dev = pci_get_drvdata(pdev);
  549. pm_message_t pmm = { .event = PM_EVENT_SUSPEND };
  550. if (state == VGA_SWITCHEROO_ON) {
  551. printk(KERN_ERR "VGA switcheroo: switched nouveau on\n");
  552. nouveau_pci_resume(pdev);
  553. drm_kms_helper_poll_enable(dev);
  554. } else {
  555. printk(KERN_ERR "VGA switcheroo: switched nouveau off\n");
  556. drm_kms_helper_poll_disable(dev);
  557. nouveau_pci_suspend(pdev, pmm);
  558. }
  559. }
  560. static bool nouveau_switcheroo_can_switch(struct pci_dev *pdev)
  561. {
  562. struct drm_device *dev = pci_get_drvdata(pdev);
  563. bool can_switch;
  564. spin_lock(&dev->count_lock);
  565. can_switch = (dev->open_count == 0);
  566. spin_unlock(&dev->count_lock);
  567. return can_switch;
  568. }
  569. int
  570. nouveau_card_init(struct drm_device *dev)
  571. {
  572. struct drm_nouveau_private *dev_priv = dev->dev_private;
  573. struct nouveau_engine *engine;
  574. int ret;
  575. vga_client_register(dev->pdev, dev, NULL, nouveau_vga_set_decode);
  576. vga_switcheroo_register_client(dev->pdev, nouveau_switcheroo_set_state,
  577. nouveau_switcheroo_can_switch);
  578. /* Initialise internal driver API hooks */
  579. ret = nouveau_init_engine_ptrs(dev);
  580. if (ret)
  581. goto out;
  582. engine = &dev_priv->engine;
  583. spin_lock_init(&dev_priv->channels.lock);
  584. spin_lock_init(&dev_priv->tile.lock);
  585. spin_lock_init(&dev_priv->context_switch_lock);
  586. /* Make the CRTCs and I2C buses accessible */
  587. ret = engine->display.early_init(dev);
  588. if (ret)
  589. goto out;
  590. /* Parse BIOS tables / Run init tables if card not POSTed */
  591. ret = nouveau_bios_init(dev);
  592. if (ret)
  593. goto out_display_early;
  594. nouveau_pm_init(dev);
  595. ret = nouveau_mem_vram_init(dev);
  596. if (ret)
  597. goto out_bios;
  598. ret = nouveau_gpuobj_init(dev);
  599. if (ret)
  600. goto out_vram;
  601. ret = engine->instmem.init(dev);
  602. if (ret)
  603. goto out_gpuobj;
  604. ret = nouveau_mem_gart_init(dev);
  605. if (ret)
  606. goto out_instmem;
  607. /* PMC */
  608. ret = engine->mc.init(dev);
  609. if (ret)
  610. goto out_gart;
  611. /* PGPIO */
  612. ret = engine->gpio.init(dev);
  613. if (ret)
  614. goto out_mc;
  615. /* PTIMER */
  616. ret = engine->timer.init(dev);
  617. if (ret)
  618. goto out_gpio;
  619. /* PFB */
  620. ret = engine->fb.init(dev);
  621. if (ret)
  622. goto out_timer;
  623. if (nouveau_noaccel)
  624. engine->graph.accel_blocked = true;
  625. else {
  626. /* PGRAPH */
  627. ret = engine->graph.init(dev);
  628. if (ret)
  629. goto out_fb;
  630. /* PCRYPT */
  631. ret = engine->crypt.init(dev);
  632. if (ret)
  633. goto out_graph;
  634. /* PFIFO */
  635. ret = engine->fifo.init(dev);
  636. if (ret)
  637. goto out_crypt;
  638. }
  639. ret = engine->display.create(dev);
  640. if (ret)
  641. goto out_fifo;
  642. ret = drm_vblank_init(dev, nv_two_heads(dev) ? 2 : 1);
  643. if (ret)
  644. goto out_vblank;
  645. ret = nouveau_irq_init(dev);
  646. if (ret)
  647. goto out_vblank;
  648. /* what about PVIDEO/PCRTC/PRAMDAC etc? */
  649. if (!engine->graph.accel_blocked) {
  650. ret = nouveau_fence_init(dev);
  651. if (ret)
  652. goto out_irq;
  653. ret = nouveau_card_init_channel(dev);
  654. if (ret)
  655. goto out_fence;
  656. }
  657. ret = nouveau_backlight_init(dev);
  658. if (ret)
  659. NV_ERROR(dev, "Error %d registering backlight\n", ret);
  660. nouveau_fbcon_init(dev);
  661. drm_kms_helper_poll_init(dev);
  662. return 0;
  663. out_fence:
  664. nouveau_fence_fini(dev);
  665. out_irq:
  666. nouveau_irq_fini(dev);
  667. out_vblank:
  668. drm_vblank_cleanup(dev);
  669. engine->display.destroy(dev);
  670. out_fifo:
  671. if (!nouveau_noaccel)
  672. engine->fifo.takedown(dev);
  673. out_crypt:
  674. if (!nouveau_noaccel)
  675. engine->crypt.takedown(dev);
  676. out_graph:
  677. if (!nouveau_noaccel)
  678. engine->graph.takedown(dev);
  679. out_fb:
  680. engine->fb.takedown(dev);
  681. out_timer:
  682. engine->timer.takedown(dev);
  683. out_gpio:
  684. engine->gpio.takedown(dev);
  685. out_mc:
  686. engine->mc.takedown(dev);
  687. out_gart:
  688. nouveau_mem_gart_fini(dev);
  689. out_instmem:
  690. engine->instmem.takedown(dev);
  691. out_gpuobj:
  692. nouveau_gpuobj_takedown(dev);
  693. out_vram:
  694. nouveau_mem_vram_fini(dev);
  695. out_bios:
  696. nouveau_pm_fini(dev);
  697. nouveau_bios_takedown(dev);
  698. out_display_early:
  699. engine->display.late_takedown(dev);
  700. out:
  701. vga_client_register(dev->pdev, NULL, NULL, NULL);
  702. return ret;
  703. }
  704. static void nouveau_card_takedown(struct drm_device *dev)
  705. {
  706. struct drm_nouveau_private *dev_priv = dev->dev_private;
  707. struct nouveau_engine *engine = &dev_priv->engine;
  708. nouveau_backlight_exit(dev);
  709. if (!engine->graph.accel_blocked) {
  710. nouveau_fence_fini(dev);
  711. nouveau_channel_put_unlocked(&dev_priv->channel);
  712. }
  713. if (!nouveau_noaccel) {
  714. engine->fifo.takedown(dev);
  715. engine->crypt.takedown(dev);
  716. engine->graph.takedown(dev);
  717. }
  718. engine->fb.takedown(dev);
  719. engine->timer.takedown(dev);
  720. engine->gpio.takedown(dev);
  721. engine->mc.takedown(dev);
  722. engine->display.late_takedown(dev);
  723. mutex_lock(&dev->struct_mutex);
  724. ttm_bo_clean_mm(&dev_priv->ttm.bdev, TTM_PL_VRAM);
  725. ttm_bo_clean_mm(&dev_priv->ttm.bdev, TTM_PL_TT);
  726. mutex_unlock(&dev->struct_mutex);
  727. nouveau_mem_gart_fini(dev);
  728. engine->instmem.takedown(dev);
  729. nouveau_gpuobj_takedown(dev);
  730. nouveau_mem_vram_fini(dev);
  731. nouveau_irq_fini(dev);
  732. drm_vblank_cleanup(dev);
  733. nouveau_pm_fini(dev);
  734. nouveau_bios_takedown(dev);
  735. vga_client_register(dev->pdev, NULL, NULL, NULL);
  736. }
  737. /* here a client dies, release the stuff that was allocated for its
  738. * file_priv */
  739. void nouveau_preclose(struct drm_device *dev, struct drm_file *file_priv)
  740. {
  741. nouveau_channel_cleanup(dev, file_priv);
  742. }
  743. /* first module load, setup the mmio/fb mapping */
  744. /* KMS: we need mmio at load time, not when the first drm client opens. */
  745. int nouveau_firstopen(struct drm_device *dev)
  746. {
  747. return 0;
  748. }
  749. /* if we have an OF card, copy vbios to RAMIN */
  750. static void nouveau_OF_copy_vbios_to_ramin(struct drm_device *dev)
  751. {
  752. #if defined(__powerpc__)
  753. int size, i;
  754. const uint32_t *bios;
  755. struct device_node *dn = pci_device_to_OF_node(dev->pdev);
  756. if (!dn) {
  757. NV_INFO(dev, "Unable to get the OF node\n");
  758. return;
  759. }
  760. bios = of_get_property(dn, "NVDA,BMP", &size);
  761. if (bios) {
  762. for (i = 0; i < size; i += 4)
  763. nv_wi32(dev, i, bios[i/4]);
  764. NV_INFO(dev, "OF bios successfully copied (%d bytes)\n", size);
  765. } else {
  766. NV_INFO(dev, "Unable to get the OF bios\n");
  767. }
  768. #endif
  769. }
  770. static struct apertures_struct *nouveau_get_apertures(struct drm_device *dev)
  771. {
  772. struct pci_dev *pdev = dev->pdev;
  773. struct apertures_struct *aper = alloc_apertures(3);
  774. if (!aper)
  775. return NULL;
  776. aper->ranges[0].base = pci_resource_start(pdev, 1);
  777. aper->ranges[0].size = pci_resource_len(pdev, 1);
  778. aper->count = 1;
  779. if (pci_resource_len(pdev, 2)) {
  780. aper->ranges[aper->count].base = pci_resource_start(pdev, 2);
  781. aper->ranges[aper->count].size = pci_resource_len(pdev, 2);
  782. aper->count++;
  783. }
  784. if (pci_resource_len(pdev, 3)) {
  785. aper->ranges[aper->count].base = pci_resource_start(pdev, 3);
  786. aper->ranges[aper->count].size = pci_resource_len(pdev, 3);
  787. aper->count++;
  788. }
  789. return aper;
  790. }
  791. static int nouveau_remove_conflicting_drivers(struct drm_device *dev)
  792. {
  793. struct drm_nouveau_private *dev_priv = dev->dev_private;
  794. bool primary = false;
  795. dev_priv->apertures = nouveau_get_apertures(dev);
  796. if (!dev_priv->apertures)
  797. return -ENOMEM;
  798. #ifdef CONFIG_X86
  799. primary = dev->pdev->resource[PCI_ROM_RESOURCE].flags & IORESOURCE_ROM_SHADOW;
  800. #endif
  801. remove_conflicting_framebuffers(dev_priv->apertures, "nouveaufb", primary);
  802. return 0;
  803. }
  804. int nouveau_load(struct drm_device *dev, unsigned long flags)
  805. {
  806. struct drm_nouveau_private *dev_priv;
  807. uint32_t reg0;
  808. resource_size_t mmio_start_offs;
  809. int ret;
  810. dev_priv = kzalloc(sizeof(*dev_priv), GFP_KERNEL);
  811. if (!dev_priv) {
  812. ret = -ENOMEM;
  813. goto err_out;
  814. }
  815. dev->dev_private = dev_priv;
  816. dev_priv->dev = dev;
  817. dev_priv->flags = flags & NOUVEAU_FLAGS;
  818. NV_DEBUG(dev, "vendor: 0x%X device: 0x%X class: 0x%X\n",
  819. dev->pci_vendor, dev->pci_device, dev->pdev->class);
  820. dev_priv->wq = create_workqueue("nouveau");
  821. if (!dev_priv->wq) {
  822. ret = -EINVAL;
  823. goto err_priv;
  824. }
  825. /* resource 0 is mmio regs */
  826. /* resource 1 is linear FB */
  827. /* resource 2 is RAMIN (mmio regs + 0x1000000) */
  828. /* resource 6 is bios */
  829. /* map the mmio regs */
  830. mmio_start_offs = pci_resource_start(dev->pdev, 0);
  831. dev_priv->mmio = ioremap(mmio_start_offs, 0x00800000);
  832. if (!dev_priv->mmio) {
  833. NV_ERROR(dev, "Unable to initialize the mmio mapping. "
  834. "Please report your setup to " DRIVER_EMAIL "\n");
  835. ret = -EINVAL;
  836. goto err_wq;
  837. }
  838. NV_DEBUG(dev, "regs mapped ok at 0x%llx\n",
  839. (unsigned long long)mmio_start_offs);
  840. #ifdef __BIG_ENDIAN
  841. /* Put the card in BE mode if it's not */
  842. if (nv_rd32(dev, NV03_PMC_BOOT_1))
  843. nv_wr32(dev, NV03_PMC_BOOT_1, 0x00000001);
  844. DRM_MEMORYBARRIER();
  845. #endif
  846. /* Time to determine the card architecture */
  847. reg0 = nv_rd32(dev, NV03_PMC_BOOT_0);
  848. /* We're dealing with >=NV10 */
  849. if ((reg0 & 0x0f000000) > 0) {
  850. /* Bit 27-20 contain the architecture in hex */
  851. dev_priv->chipset = (reg0 & 0xff00000) >> 20;
  852. /* NV04 or NV05 */
  853. } else if ((reg0 & 0xff00fff0) == 0x20004000) {
  854. if (reg0 & 0x00f00000)
  855. dev_priv->chipset = 0x05;
  856. else
  857. dev_priv->chipset = 0x04;
  858. } else
  859. dev_priv->chipset = 0xff;
  860. switch (dev_priv->chipset & 0xf0) {
  861. case 0x00:
  862. case 0x10:
  863. case 0x20:
  864. case 0x30:
  865. dev_priv->card_type = dev_priv->chipset & 0xf0;
  866. break;
  867. case 0x40:
  868. case 0x60:
  869. dev_priv->card_type = NV_40;
  870. break;
  871. case 0x50:
  872. case 0x80:
  873. case 0x90:
  874. case 0xa0:
  875. dev_priv->card_type = NV_50;
  876. break;
  877. case 0xc0:
  878. dev_priv->card_type = NV_C0;
  879. break;
  880. default:
  881. NV_INFO(dev, "Unsupported chipset 0x%08x\n", reg0);
  882. ret = -EINVAL;
  883. goto err_mmio;
  884. }
  885. NV_INFO(dev, "Detected an NV%2x generation card (0x%08x)\n",
  886. dev_priv->card_type, reg0);
  887. ret = nouveau_remove_conflicting_drivers(dev);
  888. if (ret)
  889. goto err_mmio;
  890. /* Map PRAMIN BAR, or on older cards, the aperture withing BAR0 */
  891. if (dev_priv->card_type >= NV_40) {
  892. int ramin_bar = 2;
  893. if (pci_resource_len(dev->pdev, ramin_bar) == 0)
  894. ramin_bar = 3;
  895. dev_priv->ramin_size = pci_resource_len(dev->pdev, ramin_bar);
  896. dev_priv->ramin =
  897. ioremap(pci_resource_start(dev->pdev, ramin_bar),
  898. dev_priv->ramin_size);
  899. if (!dev_priv->ramin) {
  900. NV_ERROR(dev, "Failed to PRAMIN BAR");
  901. ret = -ENOMEM;
  902. goto err_mmio;
  903. }
  904. } else {
  905. dev_priv->ramin_size = 1 * 1024 * 1024;
  906. dev_priv->ramin = ioremap(mmio_start_offs + NV_RAMIN,
  907. dev_priv->ramin_size);
  908. if (!dev_priv->ramin) {
  909. NV_ERROR(dev, "Failed to map BAR0 PRAMIN.\n");
  910. ret = -ENOMEM;
  911. goto err_mmio;
  912. }
  913. }
  914. nouveau_OF_copy_vbios_to_ramin(dev);
  915. /* Special flags */
  916. if (dev->pci_device == 0x01a0)
  917. dev_priv->flags |= NV_NFORCE;
  918. else if (dev->pci_device == 0x01f0)
  919. dev_priv->flags |= NV_NFORCE2;
  920. /* For kernel modesetting, init card now and bring up fbcon */
  921. ret = nouveau_card_init(dev);
  922. if (ret)
  923. goto err_ramin;
  924. return 0;
  925. err_ramin:
  926. iounmap(dev_priv->ramin);
  927. err_mmio:
  928. iounmap(dev_priv->mmio);
  929. err_wq:
  930. destroy_workqueue(dev_priv->wq);
  931. err_priv:
  932. kfree(dev_priv);
  933. dev->dev_private = NULL;
  934. err_out:
  935. return ret;
  936. }
  937. void nouveau_lastclose(struct drm_device *dev)
  938. {
  939. }
  940. int nouveau_unload(struct drm_device *dev)
  941. {
  942. struct drm_nouveau_private *dev_priv = dev->dev_private;
  943. struct nouveau_engine *engine = &dev_priv->engine;
  944. drm_kms_helper_poll_fini(dev);
  945. nouveau_fbcon_fini(dev);
  946. engine->display.destroy(dev);
  947. nouveau_card_takedown(dev);
  948. iounmap(dev_priv->mmio);
  949. iounmap(dev_priv->ramin);
  950. kfree(dev_priv);
  951. dev->dev_private = NULL;
  952. return 0;
  953. }
  954. int nouveau_ioctl_getparam(struct drm_device *dev, void *data,
  955. struct drm_file *file_priv)
  956. {
  957. struct drm_nouveau_private *dev_priv = dev->dev_private;
  958. struct drm_nouveau_getparam *getparam = data;
  959. switch (getparam->param) {
  960. case NOUVEAU_GETPARAM_CHIPSET_ID:
  961. getparam->value = dev_priv->chipset;
  962. break;
  963. case NOUVEAU_GETPARAM_PCI_VENDOR:
  964. getparam->value = dev->pci_vendor;
  965. break;
  966. case NOUVEAU_GETPARAM_PCI_DEVICE:
  967. getparam->value = dev->pci_device;
  968. break;
  969. case NOUVEAU_GETPARAM_BUS_TYPE:
  970. if (drm_device_is_agp(dev))
  971. getparam->value = NV_AGP;
  972. else if (drm_device_is_pcie(dev))
  973. getparam->value = NV_PCIE;
  974. else
  975. getparam->value = NV_PCI;
  976. break;
  977. case NOUVEAU_GETPARAM_FB_PHYSICAL:
  978. getparam->value = dev_priv->fb_phys;
  979. break;
  980. case NOUVEAU_GETPARAM_AGP_PHYSICAL:
  981. getparam->value = dev_priv->gart_info.aper_base;
  982. break;
  983. case NOUVEAU_GETPARAM_PCI_PHYSICAL:
  984. if (dev->sg) {
  985. getparam->value = (unsigned long)dev->sg->virtual;
  986. } else {
  987. NV_ERROR(dev, "Requested PCIGART address, "
  988. "while no PCIGART was created\n");
  989. return -EINVAL;
  990. }
  991. break;
  992. case NOUVEAU_GETPARAM_FB_SIZE:
  993. getparam->value = dev_priv->fb_available_size;
  994. break;
  995. case NOUVEAU_GETPARAM_AGP_SIZE:
  996. getparam->value = dev_priv->gart_info.aper_size;
  997. break;
  998. case NOUVEAU_GETPARAM_VM_VRAM_BASE:
  999. getparam->value = dev_priv->vm_vram_base;
  1000. break;
  1001. case NOUVEAU_GETPARAM_PTIMER_TIME:
  1002. getparam->value = dev_priv->engine.timer.read(dev);
  1003. break;
  1004. case NOUVEAU_GETPARAM_HAS_BO_USAGE:
  1005. getparam->value = 1;
  1006. break;
  1007. case NOUVEAU_GETPARAM_HAS_PAGEFLIP:
  1008. getparam->value = (dev_priv->card_type < NV_50);
  1009. break;
  1010. case NOUVEAU_GETPARAM_GRAPH_UNITS:
  1011. /* NV40 and NV50 versions are quite different, but register
  1012. * address is the same. User is supposed to know the card
  1013. * family anyway... */
  1014. if (dev_priv->chipset >= 0x40) {
  1015. getparam->value = nv_rd32(dev, NV40_PMC_GRAPH_UNITS);
  1016. break;
  1017. }
  1018. /* FALLTHRU */
  1019. default:
  1020. NV_DEBUG(dev, "unknown parameter %lld\n", getparam->param);
  1021. return -EINVAL;
  1022. }
  1023. return 0;
  1024. }
  1025. int
  1026. nouveau_ioctl_setparam(struct drm_device *dev, void *data,
  1027. struct drm_file *file_priv)
  1028. {
  1029. struct drm_nouveau_setparam *setparam = data;
  1030. switch (setparam->param) {
  1031. default:
  1032. NV_DEBUG(dev, "unknown parameter %lld\n", setparam->param);
  1033. return -EINVAL;
  1034. }
  1035. return 0;
  1036. }
  1037. /* Wait until (value(reg) & mask) == val, up until timeout has hit */
  1038. bool nouveau_wait_until(struct drm_device *dev, uint64_t timeout,
  1039. uint32_t reg, uint32_t mask, uint32_t val)
  1040. {
  1041. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1042. struct nouveau_timer_engine *ptimer = &dev_priv->engine.timer;
  1043. uint64_t start = ptimer->read(dev);
  1044. do {
  1045. if ((nv_rd32(dev, reg) & mask) == val)
  1046. return true;
  1047. } while (ptimer->read(dev) - start < timeout);
  1048. return false;
  1049. }
  1050. /* Waits for PGRAPH to go completely idle */
  1051. bool nouveau_wait_for_idle(struct drm_device *dev)
  1052. {
  1053. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1054. uint32_t mask = ~0;
  1055. if (dev_priv->card_type == NV_40)
  1056. mask &= ~NV40_PGRAPH_STATUS_SYNC_STALL;
  1057. if (!nv_wait(dev, NV04_PGRAPH_STATUS, mask, 0)) {
  1058. NV_ERROR(dev, "PGRAPH idle timed out with status 0x%08x\n",
  1059. nv_rd32(dev, NV04_PGRAPH_STATUS));
  1060. return false;
  1061. }
  1062. return true;
  1063. }