nouveau_mem.c 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822
  1. /*
  2. * Copyright (C) The Weather Channel, Inc. 2002. All Rights Reserved.
  3. * Copyright 2005 Stephane Marchesin
  4. *
  5. * The Weather Channel (TM) funded Tungsten Graphics to develop the
  6. * initial release of the Radeon 8500 driver under the XFree86 license.
  7. * This notice must be preserved.
  8. *
  9. * Permission is hereby granted, free of charge, to any person obtaining a
  10. * copy of this software and associated documentation files (the "Software"),
  11. * to deal in the Software without restriction, including without limitation
  12. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  13. * and/or sell copies of the Software, and to permit persons to whom the
  14. * Software is furnished to do so, subject to the following conditions:
  15. *
  16. * The above copyright notice and this permission notice (including the next
  17. * paragraph) shall be included in all copies or substantial portions of the
  18. * Software.
  19. *
  20. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  21. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  22. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  23. * THE AUTHORS AND/OR THEIR SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
  24. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  25. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
  26. * DEALINGS IN THE SOFTWARE.
  27. *
  28. * Authors:
  29. * Keith Whitwell <keith@tungstengraphics.com>
  30. */
  31. #include "drmP.h"
  32. #include "drm.h"
  33. #include "drm_sarea.h"
  34. #include "nouveau_drv.h"
  35. #include "nouveau_pm.h"
  36. /*
  37. * NV10-NV40 tiling helpers
  38. */
  39. static void
  40. nv10_mem_update_tile_region(struct drm_device *dev,
  41. struct nouveau_tile_reg *tile, uint32_t addr,
  42. uint32_t size, uint32_t pitch, uint32_t flags)
  43. {
  44. struct drm_nouveau_private *dev_priv = dev->dev_private;
  45. struct nouveau_fifo_engine *pfifo = &dev_priv->engine.fifo;
  46. struct nouveau_fb_engine *pfb = &dev_priv->engine.fb;
  47. struct nouveau_pgraph_engine *pgraph = &dev_priv->engine.graph;
  48. int i = tile - dev_priv->tile.reg;
  49. unsigned long save;
  50. nouveau_fence_unref(&tile->fence);
  51. if (tile->pitch)
  52. pfb->free_tile_region(dev, i);
  53. if (pitch)
  54. pfb->init_tile_region(dev, i, addr, size, pitch, flags);
  55. spin_lock_irqsave(&dev_priv->context_switch_lock, save);
  56. pfifo->reassign(dev, false);
  57. pfifo->cache_pull(dev, false);
  58. nouveau_wait_for_idle(dev);
  59. pfb->set_tile_region(dev, i);
  60. pgraph->set_tile_region(dev, i);
  61. pfifo->cache_pull(dev, true);
  62. pfifo->reassign(dev, true);
  63. spin_unlock_irqrestore(&dev_priv->context_switch_lock, save);
  64. }
  65. static struct nouveau_tile_reg *
  66. nv10_mem_get_tile_region(struct drm_device *dev, int i)
  67. {
  68. struct drm_nouveau_private *dev_priv = dev->dev_private;
  69. struct nouveau_tile_reg *tile = &dev_priv->tile.reg[i];
  70. spin_lock(&dev_priv->tile.lock);
  71. if (!tile->used &&
  72. (!tile->fence || nouveau_fence_signalled(tile->fence)))
  73. tile->used = true;
  74. else
  75. tile = NULL;
  76. spin_unlock(&dev_priv->tile.lock);
  77. return tile;
  78. }
  79. void
  80. nv10_mem_put_tile_region(struct drm_device *dev, struct nouveau_tile_reg *tile,
  81. struct nouveau_fence *fence)
  82. {
  83. struct drm_nouveau_private *dev_priv = dev->dev_private;
  84. if (tile) {
  85. spin_lock(&dev_priv->tile.lock);
  86. if (fence) {
  87. /* Mark it as pending. */
  88. tile->fence = fence;
  89. nouveau_fence_ref(fence);
  90. }
  91. tile->used = false;
  92. spin_unlock(&dev_priv->tile.lock);
  93. }
  94. }
  95. struct nouveau_tile_reg *
  96. nv10_mem_set_tiling(struct drm_device *dev, uint32_t addr, uint32_t size,
  97. uint32_t pitch, uint32_t flags)
  98. {
  99. struct drm_nouveau_private *dev_priv = dev->dev_private;
  100. struct nouveau_fb_engine *pfb = &dev_priv->engine.fb;
  101. struct nouveau_tile_reg *tile, *found = NULL;
  102. int i;
  103. for (i = 0; i < pfb->num_tiles; i++) {
  104. tile = nv10_mem_get_tile_region(dev, i);
  105. if (pitch && !found) {
  106. found = tile;
  107. continue;
  108. } else if (tile && tile->pitch) {
  109. /* Kill an unused tile region. */
  110. nv10_mem_update_tile_region(dev, tile, 0, 0, 0, 0);
  111. }
  112. nv10_mem_put_tile_region(dev, tile, NULL);
  113. }
  114. if (found)
  115. nv10_mem_update_tile_region(dev, found, addr, size,
  116. pitch, flags);
  117. return found;
  118. }
  119. /*
  120. * NV50 VM helpers
  121. */
  122. int
  123. nv50_mem_vm_bind_linear(struct drm_device *dev, uint64_t virt, uint32_t size,
  124. uint32_t flags, uint64_t phys)
  125. {
  126. struct drm_nouveau_private *dev_priv = dev->dev_private;
  127. struct nouveau_gpuobj *pgt;
  128. unsigned block;
  129. int i;
  130. virt = ((virt - dev_priv->vm_vram_base) >> 16) << 1;
  131. size = (size >> 16) << 1;
  132. phys |= ((uint64_t)flags << 32);
  133. phys |= 1;
  134. if (dev_priv->vram_sys_base) {
  135. phys += dev_priv->vram_sys_base;
  136. phys |= 0x30;
  137. }
  138. while (size) {
  139. unsigned offset_h = upper_32_bits(phys);
  140. unsigned offset_l = lower_32_bits(phys);
  141. unsigned pte, end;
  142. for (i = 7; i >= 0; i--) {
  143. block = 1 << (i + 1);
  144. if (size >= block && !(virt & (block - 1)))
  145. break;
  146. }
  147. offset_l |= (i << 7);
  148. phys += block << 15;
  149. size -= block;
  150. while (block) {
  151. pgt = dev_priv->vm_vram_pt[virt >> 14];
  152. pte = virt & 0x3ffe;
  153. end = pte + block;
  154. if (end > 16384)
  155. end = 16384;
  156. block -= (end - pte);
  157. virt += (end - pte);
  158. while (pte < end) {
  159. nv_wo32(pgt, (pte * 4) + 0, offset_l);
  160. nv_wo32(pgt, (pte * 4) + 4, offset_h);
  161. pte += 2;
  162. }
  163. }
  164. }
  165. dev_priv->engine.instmem.flush(dev);
  166. dev_priv->engine.fifo.tlb_flush(dev);
  167. dev_priv->engine.graph.tlb_flush(dev);
  168. nv50_vm_flush(dev, 6);
  169. return 0;
  170. }
  171. void
  172. nv50_mem_vm_unbind(struct drm_device *dev, uint64_t virt, uint32_t size)
  173. {
  174. struct drm_nouveau_private *dev_priv = dev->dev_private;
  175. struct nouveau_gpuobj *pgt;
  176. unsigned pages, pte, end;
  177. virt -= dev_priv->vm_vram_base;
  178. pages = (size >> 16) << 1;
  179. while (pages) {
  180. pgt = dev_priv->vm_vram_pt[virt >> 29];
  181. pte = (virt & 0x1ffe0000ULL) >> 15;
  182. end = pte + pages;
  183. if (end > 16384)
  184. end = 16384;
  185. pages -= (end - pte);
  186. virt += (end - pte) << 15;
  187. while (pte < end) {
  188. nv_wo32(pgt, (pte * 4), 0);
  189. pte++;
  190. }
  191. }
  192. dev_priv->engine.instmem.flush(dev);
  193. dev_priv->engine.fifo.tlb_flush(dev);
  194. dev_priv->engine.graph.tlb_flush(dev);
  195. nv50_vm_flush(dev, 6);
  196. }
  197. /*
  198. * Cleanup everything
  199. */
  200. void
  201. nouveau_mem_vram_fini(struct drm_device *dev)
  202. {
  203. struct drm_nouveau_private *dev_priv = dev->dev_private;
  204. nouveau_bo_unpin(dev_priv->vga_ram);
  205. nouveau_bo_ref(NULL, &dev_priv->vga_ram);
  206. ttm_bo_device_release(&dev_priv->ttm.bdev);
  207. nouveau_ttm_global_release(dev_priv);
  208. if (dev_priv->fb_mtrr >= 0) {
  209. drm_mtrr_del(dev_priv->fb_mtrr,
  210. pci_resource_start(dev->pdev, 1),
  211. pci_resource_len(dev->pdev, 1), DRM_MTRR_WC);
  212. dev_priv->fb_mtrr = -1;
  213. }
  214. }
  215. void
  216. nouveau_mem_gart_fini(struct drm_device *dev)
  217. {
  218. nouveau_sgdma_takedown(dev);
  219. if (drm_core_has_AGP(dev) && dev->agp) {
  220. struct drm_agp_mem *entry, *tempe;
  221. /* Remove AGP resources, but leave dev->agp
  222. intact until drv_cleanup is called. */
  223. list_for_each_entry_safe(entry, tempe, &dev->agp->memory, head) {
  224. if (entry->bound)
  225. drm_unbind_agp(entry->memory);
  226. drm_free_agp(entry->memory, entry->pages);
  227. kfree(entry);
  228. }
  229. INIT_LIST_HEAD(&dev->agp->memory);
  230. if (dev->agp->acquired)
  231. drm_agp_release(dev);
  232. dev->agp->acquired = 0;
  233. dev->agp->enabled = 0;
  234. }
  235. }
  236. static uint32_t
  237. nouveau_mem_detect_nv04(struct drm_device *dev)
  238. {
  239. uint32_t boot0 = nv_rd32(dev, NV04_PFB_BOOT_0);
  240. if (boot0 & 0x00000100)
  241. return (((boot0 >> 12) & 0xf) * 2 + 2) * 1024 * 1024;
  242. switch (boot0 & NV04_PFB_BOOT_0_RAM_AMOUNT) {
  243. case NV04_PFB_BOOT_0_RAM_AMOUNT_32MB:
  244. return 32 * 1024 * 1024;
  245. case NV04_PFB_BOOT_0_RAM_AMOUNT_16MB:
  246. return 16 * 1024 * 1024;
  247. case NV04_PFB_BOOT_0_RAM_AMOUNT_8MB:
  248. return 8 * 1024 * 1024;
  249. case NV04_PFB_BOOT_0_RAM_AMOUNT_4MB:
  250. return 4 * 1024 * 1024;
  251. }
  252. return 0;
  253. }
  254. static uint32_t
  255. nouveau_mem_detect_nforce(struct drm_device *dev)
  256. {
  257. struct drm_nouveau_private *dev_priv = dev->dev_private;
  258. struct pci_dev *bridge;
  259. uint32_t mem;
  260. bridge = pci_get_bus_and_slot(0, PCI_DEVFN(0, 1));
  261. if (!bridge) {
  262. NV_ERROR(dev, "no bridge device\n");
  263. return 0;
  264. }
  265. if (dev_priv->flags & NV_NFORCE) {
  266. pci_read_config_dword(bridge, 0x7C, &mem);
  267. return (uint64_t)(((mem >> 6) & 31) + 1)*1024*1024;
  268. } else
  269. if (dev_priv->flags & NV_NFORCE2) {
  270. pci_read_config_dword(bridge, 0x84, &mem);
  271. return (uint64_t)(((mem >> 4) & 127) + 1)*1024*1024;
  272. }
  273. NV_ERROR(dev, "impossible!\n");
  274. return 0;
  275. }
  276. static void
  277. nv50_vram_preinit(struct drm_device *dev)
  278. {
  279. struct drm_nouveau_private *dev_priv = dev->dev_private;
  280. int i, parts, colbits, rowbitsa, rowbitsb, banks;
  281. u64 rowsize, predicted;
  282. u32 r0, r4, rt, ru;
  283. r0 = nv_rd32(dev, 0x100200);
  284. r4 = nv_rd32(dev, 0x100204);
  285. rt = nv_rd32(dev, 0x100250);
  286. ru = nv_rd32(dev, 0x001540);
  287. NV_DEBUG(dev, "memcfg 0x%08x 0x%08x 0x%08x 0x%08x\n", r0, r4, rt, ru);
  288. for (i = 0, parts = 0; i < 8; i++) {
  289. if (ru & (0x00010000 << i))
  290. parts++;
  291. }
  292. colbits = (r4 & 0x0000f000) >> 12;
  293. rowbitsa = ((r4 & 0x000f0000) >> 16) + 8;
  294. rowbitsb = ((r4 & 0x00f00000) >> 20) + 8;
  295. banks = ((r4 & 0x01000000) ? 8 : 4);
  296. rowsize = parts * banks * (1 << colbits) * 8;
  297. predicted = rowsize << rowbitsa;
  298. if (r0 & 0x00000004)
  299. predicted += rowsize << rowbitsb;
  300. if (predicted != dev_priv->vram_size) {
  301. NV_WARN(dev, "memory controller reports %dMiB VRAM\n",
  302. (u32)(dev_priv->vram_size >> 20));
  303. NV_WARN(dev, "we calculated %dMiB VRAM\n",
  304. (u32)(predicted >> 20));
  305. }
  306. dev_priv->vram_rblock_size = rowsize >> 12;
  307. if (rt & 1)
  308. dev_priv->vram_rblock_size *= 3;
  309. NV_DEBUG(dev, "rblock %lld bytes\n",
  310. (u64)dev_priv->vram_rblock_size << 12);
  311. }
  312. static void
  313. nvaa_vram_preinit(struct drm_device *dev)
  314. {
  315. struct drm_nouveau_private *dev_priv = dev->dev_private;
  316. /* To our knowledge, there's no large scale reordering of pages
  317. * that occurs on IGP chipsets.
  318. */
  319. dev_priv->vram_rblock_size = 1;
  320. }
  321. static int
  322. nouveau_mem_detect(struct drm_device *dev)
  323. {
  324. struct drm_nouveau_private *dev_priv = dev->dev_private;
  325. if (dev_priv->card_type == NV_04) {
  326. dev_priv->vram_size = nouveau_mem_detect_nv04(dev);
  327. } else
  328. if (dev_priv->flags & (NV_NFORCE | NV_NFORCE2)) {
  329. dev_priv->vram_size = nouveau_mem_detect_nforce(dev);
  330. } else
  331. if (dev_priv->card_type < NV_50) {
  332. dev_priv->vram_size = nv_rd32(dev, NV04_PFB_FIFO_DATA);
  333. dev_priv->vram_size &= NV10_PFB_FIFO_DATA_RAM_AMOUNT_MB_MASK;
  334. } else
  335. if (dev_priv->card_type < NV_C0) {
  336. dev_priv->vram_size = nv_rd32(dev, NV04_PFB_FIFO_DATA);
  337. dev_priv->vram_size |= (dev_priv->vram_size & 0xff) << 32;
  338. dev_priv->vram_size &= 0xffffffff00ll;
  339. switch (dev_priv->chipset) {
  340. case 0xaa:
  341. case 0xac:
  342. case 0xaf:
  343. dev_priv->vram_sys_base = nv_rd32(dev, 0x100e10);
  344. dev_priv->vram_sys_base <<= 12;
  345. nvaa_vram_preinit(dev);
  346. break;
  347. default:
  348. nv50_vram_preinit(dev);
  349. break;
  350. }
  351. } else {
  352. dev_priv->vram_size = nv_rd32(dev, 0x10f20c) << 20;
  353. dev_priv->vram_size *= nv_rd32(dev, 0x121c74);
  354. }
  355. NV_INFO(dev, "Detected %dMiB VRAM\n", (int)(dev_priv->vram_size >> 20));
  356. if (dev_priv->vram_sys_base) {
  357. NV_INFO(dev, "Stolen system memory at: 0x%010llx\n",
  358. dev_priv->vram_sys_base);
  359. }
  360. if (dev_priv->vram_size)
  361. return 0;
  362. return -ENOMEM;
  363. }
  364. #if __OS_HAS_AGP
  365. static unsigned long
  366. get_agp_mode(struct drm_device *dev, unsigned long mode)
  367. {
  368. struct drm_nouveau_private *dev_priv = dev->dev_private;
  369. /*
  370. * FW seems to be broken on nv18, it makes the card lock up
  371. * randomly.
  372. */
  373. if (dev_priv->chipset == 0x18)
  374. mode &= ~PCI_AGP_COMMAND_FW;
  375. /*
  376. * AGP mode set in the command line.
  377. */
  378. if (nouveau_agpmode > 0) {
  379. bool agpv3 = mode & 0x8;
  380. int rate = agpv3 ? nouveau_agpmode / 4 : nouveau_agpmode;
  381. mode = (mode & ~0x7) | (rate & 0x7);
  382. }
  383. return mode;
  384. }
  385. #endif
  386. int
  387. nouveau_mem_reset_agp(struct drm_device *dev)
  388. {
  389. #if __OS_HAS_AGP
  390. uint32_t saved_pci_nv_1, pmc_enable;
  391. int ret;
  392. /* First of all, disable fast writes, otherwise if it's
  393. * already enabled in the AGP bridge and we disable the card's
  394. * AGP controller we might be locking ourselves out of it. */
  395. if ((nv_rd32(dev, NV04_PBUS_PCI_NV_19) |
  396. dev->agp->mode) & PCI_AGP_COMMAND_FW) {
  397. struct drm_agp_info info;
  398. struct drm_agp_mode mode;
  399. ret = drm_agp_info(dev, &info);
  400. if (ret)
  401. return ret;
  402. mode.mode = get_agp_mode(dev, info.mode) & ~PCI_AGP_COMMAND_FW;
  403. ret = drm_agp_enable(dev, mode);
  404. if (ret)
  405. return ret;
  406. }
  407. saved_pci_nv_1 = nv_rd32(dev, NV04_PBUS_PCI_NV_1);
  408. /* clear busmaster bit */
  409. nv_wr32(dev, NV04_PBUS_PCI_NV_1, saved_pci_nv_1 & ~0x4);
  410. /* disable AGP */
  411. nv_wr32(dev, NV04_PBUS_PCI_NV_19, 0);
  412. /* power cycle pgraph, if enabled */
  413. pmc_enable = nv_rd32(dev, NV03_PMC_ENABLE);
  414. if (pmc_enable & NV_PMC_ENABLE_PGRAPH) {
  415. nv_wr32(dev, NV03_PMC_ENABLE,
  416. pmc_enable & ~NV_PMC_ENABLE_PGRAPH);
  417. nv_wr32(dev, NV03_PMC_ENABLE, nv_rd32(dev, NV03_PMC_ENABLE) |
  418. NV_PMC_ENABLE_PGRAPH);
  419. }
  420. /* and restore (gives effect of resetting AGP) */
  421. nv_wr32(dev, NV04_PBUS_PCI_NV_1, saved_pci_nv_1);
  422. #endif
  423. return 0;
  424. }
  425. int
  426. nouveau_mem_init_agp(struct drm_device *dev)
  427. {
  428. #if __OS_HAS_AGP
  429. struct drm_nouveau_private *dev_priv = dev->dev_private;
  430. struct drm_agp_info info;
  431. struct drm_agp_mode mode;
  432. int ret;
  433. if (!dev->agp->acquired) {
  434. ret = drm_agp_acquire(dev);
  435. if (ret) {
  436. NV_ERROR(dev, "Unable to acquire AGP: %d\n", ret);
  437. return ret;
  438. }
  439. }
  440. nouveau_mem_reset_agp(dev);
  441. ret = drm_agp_info(dev, &info);
  442. if (ret) {
  443. NV_ERROR(dev, "Unable to get AGP info: %d\n", ret);
  444. return ret;
  445. }
  446. /* see agp.h for the AGPSTAT_* modes available */
  447. mode.mode = get_agp_mode(dev, info.mode);
  448. ret = drm_agp_enable(dev, mode);
  449. if (ret) {
  450. NV_ERROR(dev, "Unable to enable AGP: %d\n", ret);
  451. return ret;
  452. }
  453. dev_priv->gart_info.type = NOUVEAU_GART_AGP;
  454. dev_priv->gart_info.aper_base = info.aperture_base;
  455. dev_priv->gart_info.aper_size = info.aperture_size;
  456. #endif
  457. return 0;
  458. }
  459. int
  460. nouveau_mem_vram_init(struct drm_device *dev)
  461. {
  462. struct drm_nouveau_private *dev_priv = dev->dev_private;
  463. struct ttm_bo_device *bdev = &dev_priv->ttm.bdev;
  464. int ret, dma_bits;
  465. if (dev_priv->card_type >= NV_50 &&
  466. pci_dma_supported(dev->pdev, DMA_BIT_MASK(40)))
  467. dma_bits = 40;
  468. else
  469. dma_bits = 32;
  470. ret = pci_set_dma_mask(dev->pdev, DMA_BIT_MASK(dma_bits));
  471. if (ret)
  472. return ret;
  473. ret = nouveau_mem_detect(dev);
  474. if (ret)
  475. return ret;
  476. dev_priv->fb_phys = pci_resource_start(dev->pdev, 1);
  477. ret = nouveau_ttm_global_init(dev_priv);
  478. if (ret)
  479. return ret;
  480. ret = ttm_bo_device_init(&dev_priv->ttm.bdev,
  481. dev_priv->ttm.bo_global_ref.ref.object,
  482. &nouveau_bo_driver, DRM_FILE_PAGE_OFFSET,
  483. dma_bits <= 32 ? true : false);
  484. if (ret) {
  485. NV_ERROR(dev, "Error initialising bo driver: %d\n", ret);
  486. return ret;
  487. }
  488. dev_priv->fb_available_size = dev_priv->vram_size;
  489. dev_priv->fb_mappable_pages = dev_priv->fb_available_size;
  490. if (dev_priv->fb_mappable_pages > pci_resource_len(dev->pdev, 1))
  491. dev_priv->fb_mappable_pages =
  492. pci_resource_len(dev->pdev, 1);
  493. dev_priv->fb_mappable_pages >>= PAGE_SHIFT;
  494. /* reserve space at end of VRAM for PRAMIN */
  495. if (dev_priv->chipset == 0x40 || dev_priv->chipset == 0x47 ||
  496. dev_priv->chipset == 0x49 || dev_priv->chipset == 0x4b)
  497. dev_priv->ramin_rsvd_vram = (2 * 1024 * 1024);
  498. else
  499. if (dev_priv->card_type >= NV_40)
  500. dev_priv->ramin_rsvd_vram = (1 * 1024 * 1024);
  501. else
  502. dev_priv->ramin_rsvd_vram = (512 * 1024);
  503. dev_priv->fb_available_size -= dev_priv->ramin_rsvd_vram;
  504. dev_priv->fb_aper_free = dev_priv->fb_available_size;
  505. /* mappable vram */
  506. ret = ttm_bo_init_mm(bdev, TTM_PL_VRAM,
  507. dev_priv->fb_available_size >> PAGE_SHIFT);
  508. if (ret) {
  509. NV_ERROR(dev, "Failed VRAM mm init: %d\n", ret);
  510. return ret;
  511. }
  512. ret = nouveau_bo_new(dev, NULL, 256*1024, 0, TTM_PL_FLAG_VRAM,
  513. 0, 0, true, true, &dev_priv->vga_ram);
  514. if (ret == 0)
  515. ret = nouveau_bo_pin(dev_priv->vga_ram, TTM_PL_FLAG_VRAM);
  516. if (ret) {
  517. NV_WARN(dev, "failed to reserve VGA memory\n");
  518. nouveau_bo_ref(NULL, &dev_priv->vga_ram);
  519. }
  520. dev_priv->fb_mtrr = drm_mtrr_add(pci_resource_start(dev->pdev, 1),
  521. pci_resource_len(dev->pdev, 1),
  522. DRM_MTRR_WC);
  523. return 0;
  524. }
  525. int
  526. nouveau_mem_gart_init(struct drm_device *dev)
  527. {
  528. struct drm_nouveau_private *dev_priv = dev->dev_private;
  529. struct ttm_bo_device *bdev = &dev_priv->ttm.bdev;
  530. int ret;
  531. dev_priv->gart_info.type = NOUVEAU_GART_NONE;
  532. #if !defined(__powerpc__) && !defined(__ia64__)
  533. if (drm_device_is_agp(dev) && dev->agp && nouveau_agpmode) {
  534. ret = nouveau_mem_init_agp(dev);
  535. if (ret)
  536. NV_ERROR(dev, "Error initialising AGP: %d\n", ret);
  537. }
  538. #endif
  539. if (dev_priv->gart_info.type == NOUVEAU_GART_NONE) {
  540. ret = nouveau_sgdma_init(dev);
  541. if (ret) {
  542. NV_ERROR(dev, "Error initialising PCI(E): %d\n", ret);
  543. return ret;
  544. }
  545. }
  546. NV_INFO(dev, "%d MiB GART (aperture)\n",
  547. (int)(dev_priv->gart_info.aper_size >> 20));
  548. dev_priv->gart_info.aper_free = dev_priv->gart_info.aper_size;
  549. ret = ttm_bo_init_mm(bdev, TTM_PL_TT,
  550. dev_priv->gart_info.aper_size >> PAGE_SHIFT);
  551. if (ret) {
  552. NV_ERROR(dev, "Failed TT mm init: %d\n", ret);
  553. return ret;
  554. }
  555. return 0;
  556. }
  557. void
  558. nouveau_mem_timing_init(struct drm_device *dev)
  559. {
  560. /* cards < NVC0 only */
  561. struct drm_nouveau_private *dev_priv = dev->dev_private;
  562. struct nouveau_pm_engine *pm = &dev_priv->engine.pm;
  563. struct nouveau_pm_memtimings *memtimings = &pm->memtimings;
  564. struct nvbios *bios = &dev_priv->vbios;
  565. struct bit_entry P;
  566. u8 tUNK_0, tUNK_1, tUNK_2;
  567. u8 tRP; /* Byte 3 */
  568. u8 tRAS; /* Byte 5 */
  569. u8 tRFC; /* Byte 7 */
  570. u8 tRC; /* Byte 9 */
  571. u8 tUNK_10, tUNK_11, tUNK_12, tUNK_13, tUNK_14;
  572. u8 tUNK_18, tUNK_19, tUNK_20, tUNK_21;
  573. u8 *mem = NULL, *entry;
  574. int i, recordlen, entries;
  575. if (bios->type == NVBIOS_BIT) {
  576. if (bit_table(dev, 'P', &P))
  577. return;
  578. if (P.version == 1)
  579. mem = ROMPTR(bios, P.data[4]);
  580. else
  581. if (P.version == 2)
  582. mem = ROMPTR(bios, P.data[8]);
  583. else {
  584. NV_WARN(dev, "unknown mem for BIT P %d\n", P.version);
  585. }
  586. } else {
  587. NV_DEBUG(dev, "BMP version too old for memory\n");
  588. return;
  589. }
  590. if (!mem) {
  591. NV_DEBUG(dev, "memory timing table pointer invalid\n");
  592. return;
  593. }
  594. if (mem[0] != 0x10) {
  595. NV_WARN(dev, "memory timing table 0x%02x unknown\n", mem[0]);
  596. return;
  597. }
  598. /* validate record length */
  599. entries = mem[2];
  600. recordlen = mem[3];
  601. if (recordlen < 15) {
  602. NV_ERROR(dev, "mem timing table length unknown: %d\n", mem[3]);
  603. return;
  604. }
  605. /* parse vbios entries into common format */
  606. memtimings->timing =
  607. kcalloc(entries, sizeof(*memtimings->timing), GFP_KERNEL);
  608. if (!memtimings->timing)
  609. return;
  610. entry = mem + mem[1];
  611. for (i = 0; i < entries; i++, entry += recordlen) {
  612. struct nouveau_pm_memtiming *timing = &pm->memtimings.timing[i];
  613. if (entry[0] == 0)
  614. continue;
  615. tUNK_18 = 1;
  616. tUNK_19 = 1;
  617. tUNK_20 = 0;
  618. tUNK_21 = 0;
  619. switch (min(recordlen, 22)) {
  620. case 22:
  621. tUNK_21 = entry[21];
  622. case 21:
  623. tUNK_20 = entry[20];
  624. case 20:
  625. tUNK_19 = entry[19];
  626. case 19:
  627. tUNK_18 = entry[18];
  628. default:
  629. tUNK_0 = entry[0];
  630. tUNK_1 = entry[1];
  631. tUNK_2 = entry[2];
  632. tRP = entry[3];
  633. tRAS = entry[5];
  634. tRFC = entry[7];
  635. tRC = entry[9];
  636. tUNK_10 = entry[10];
  637. tUNK_11 = entry[11];
  638. tUNK_12 = entry[12];
  639. tUNK_13 = entry[13];
  640. tUNK_14 = entry[14];
  641. break;
  642. }
  643. timing->reg_100220 = (tRC << 24 | tRFC << 16 | tRAS << 8 | tRP);
  644. /* XXX: I don't trust the -1's and +1's... they must come
  645. * from somewhere! */
  646. timing->reg_100224 = ((tUNK_0 + tUNK_19 + 1) << 24 |
  647. tUNK_18 << 16 |
  648. (tUNK_1 + tUNK_19 + 1) << 8 |
  649. (tUNK_2 - 1));
  650. timing->reg_100228 = (tUNK_12 << 16 | tUNK_11 << 8 | tUNK_10);
  651. if(recordlen > 19) {
  652. timing->reg_100228 += (tUNK_19 - 1) << 24;
  653. }/* I cannot back-up this else-statement right now
  654. else {
  655. timing->reg_100228 += tUNK_12 << 24;
  656. }*/
  657. /* XXX: reg_10022c */
  658. timing->reg_10022c = tUNK_2 - 1;
  659. timing->reg_100230 = (tUNK_20 << 24 | tUNK_21 << 16 |
  660. tUNK_13 << 8 | tUNK_13);
  661. /* XXX: +6? */
  662. timing->reg_100234 = (tRAS << 24 | (tUNK_19 + 6) << 8 | tRC);
  663. timing->reg_100234 += max(tUNK_10,tUNK_11) << 16;
  664. /* XXX; reg_100238, reg_10023c
  665. * reg: 0x00??????
  666. * reg_10023c:
  667. * 0 for pre-NV50 cards
  668. * 0x????0202 for NV50+ cards (empirical evidence) */
  669. if(dev_priv->card_type >= NV_50) {
  670. timing->reg_10023c = 0x202;
  671. }
  672. NV_DEBUG(dev, "Entry %d: 220: %08x %08x %08x %08x\n", i,
  673. timing->reg_100220, timing->reg_100224,
  674. timing->reg_100228, timing->reg_10022c);
  675. NV_DEBUG(dev, " 230: %08x %08x %08x %08x\n",
  676. timing->reg_100230, timing->reg_100234,
  677. timing->reg_100238, timing->reg_10023c);
  678. }
  679. memtimings->nr_timing = entries;
  680. memtimings->supported = true;
  681. }
  682. void
  683. nouveau_mem_timing_fini(struct drm_device *dev)
  684. {
  685. struct drm_nouveau_private *dev_priv = dev->dev_private;
  686. struct nouveau_pm_memtimings *mem = &dev_priv->engine.pm.memtimings;
  687. kfree(mem->timing);
  688. }