patch_si3054.c 8.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307
  1. /*
  2. * Universal Interface for Intel High Definition Audio Codec
  3. *
  4. * HD audio interface patch for Silicon Labs 3054/5 modem codec
  5. *
  6. * Copyright (c) 2005 Sasha Khapyorsky <sashak@alsa-project.org>
  7. * Takashi Iwai <tiwai@suse.de>
  8. *
  9. *
  10. * This driver is free software; you can redistribute it and/or modify
  11. * it under the terms of the GNU General Public License as published by
  12. * the Free Software Foundation; either version 2 of the License, or
  13. * (at your option) any later version.
  14. *
  15. * This driver is distributed in the hope that it will be useful,
  16. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  17. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  18. * GNU General Public License for more details.
  19. *
  20. * You should have received a copy of the GNU General Public License
  21. * along with this program; if not, write to the Free Software
  22. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  23. */
  24. #include <sound/driver.h>
  25. #include <linux/init.h>
  26. #include <linux/delay.h>
  27. #include <linux/slab.h>
  28. #include <sound/core.h>
  29. #include "hda_codec.h"
  30. #include "hda_local.h"
  31. /* si3054 verbs */
  32. #define SI3054_VERB_READ_NODE 0x900
  33. #define SI3054_VERB_WRITE_NODE 0x100
  34. /* si3054 nodes (registers) */
  35. #define SI3054_EXTENDED_MID 2
  36. #define SI3054_LINE_RATE 3
  37. #define SI3054_LINE_LEVEL 4
  38. #define SI3054_GPIO_CFG 5
  39. #define SI3054_GPIO_POLARITY 6
  40. #define SI3054_GPIO_STICKY 7
  41. #define SI3054_GPIO_WAKEUP 8
  42. #define SI3054_GPIO_STATUS 9
  43. #define SI3054_GPIO_CONTROL 10
  44. #define SI3054_MISC_AFE 11
  45. #define SI3054_CHIPID 12
  46. #define SI3054_LINE_CFG1 13
  47. #define SI3054_LINE_STATUS 14
  48. #define SI3054_DC_TERMINATION 15
  49. #define SI3054_LINE_CONFIG 16
  50. #define SI3054_CALLPROG_ATT 17
  51. #define SI3054_SQ_CONTROL 18
  52. #define SI3054_MISC_CONTROL 19
  53. #define SI3054_RING_CTRL1 20
  54. #define SI3054_RING_CTRL2 21
  55. /* extended MID */
  56. #define SI3054_MEI_READY 0xf
  57. /* line level */
  58. #define SI3054_ATAG_MASK 0x00f0
  59. #define SI3054_DTAG_MASK 0xf000
  60. /* GPIO bits */
  61. #define SI3054_GPIO_OH 0x0001
  62. #define SI3054_GPIO_CID 0x0002
  63. /* chipid and revisions */
  64. #define SI3054_CHIPID_CODEC_REV_MASK 0x000f
  65. #define SI3054_CHIPID_DAA_REV_MASK 0x00f0
  66. #define SI3054_CHIPID_INTERNATIONAL 0x0100
  67. #define SI3054_CHIPID_DAA_ID 0x0f00
  68. #define SI3054_CHIPID_CODEC_ID (1<<12)
  69. /* si3054 codec registers (nodes) access macros */
  70. #define GET_REG(codec,reg) (snd_hda_codec_read(codec,reg,0,SI3054_VERB_READ_NODE,0))
  71. #define SET_REG(codec,reg,val) (snd_hda_codec_write(codec,reg,0,SI3054_VERB_WRITE_NODE,val))
  72. struct si3054_spec {
  73. unsigned international;
  74. struct hda_pcm pcm;
  75. };
  76. /*
  77. * Modem mixer
  78. */
  79. #define PRIVATE_VALUE(reg,mask) ((reg<<16)|(mask&0xffff))
  80. #define PRIVATE_REG(val) ((val>>16)&0xffff)
  81. #define PRIVATE_MASK(val) (val&0xffff)
  82. #define si3054_switch_info snd_ctl_boolean_mono_info
  83. static int si3054_switch_get(struct snd_kcontrol *kcontrol,
  84. struct snd_ctl_elem_value *uvalue)
  85. {
  86. struct hda_codec *codec = snd_kcontrol_chip(kcontrol);
  87. u16 reg = PRIVATE_REG(kcontrol->private_value);
  88. u16 mask = PRIVATE_MASK(kcontrol->private_value);
  89. uvalue->value.integer.value[0] = (GET_REG(codec, reg)) & mask ? 1 : 0 ;
  90. return 0;
  91. }
  92. static int si3054_switch_put(struct snd_kcontrol *kcontrol,
  93. struct snd_ctl_elem_value *uvalue)
  94. {
  95. struct hda_codec *codec = snd_kcontrol_chip(kcontrol);
  96. u16 reg = PRIVATE_REG(kcontrol->private_value);
  97. u16 mask = PRIVATE_MASK(kcontrol->private_value);
  98. if (uvalue->value.integer.value[0])
  99. SET_REG(codec, reg, (GET_REG(codec, reg)) | mask);
  100. else
  101. SET_REG(codec, reg, (GET_REG(codec, reg)) & ~mask);
  102. return 0;
  103. }
  104. #define SI3054_KCONTROL(kname,reg,mask) { \
  105. .iface = SNDRV_CTL_ELEM_IFACE_MIXER, \
  106. .name = kname, \
  107. .info = si3054_switch_info, \
  108. .get = si3054_switch_get, \
  109. .put = si3054_switch_put, \
  110. .private_value = PRIVATE_VALUE(reg,mask), \
  111. }
  112. static struct snd_kcontrol_new si3054_modem_mixer[] = {
  113. SI3054_KCONTROL("Off-hook Switch", SI3054_GPIO_CONTROL, SI3054_GPIO_OH),
  114. SI3054_KCONTROL("Caller ID Switch", SI3054_GPIO_CONTROL, SI3054_GPIO_CID),
  115. {}
  116. };
  117. static int si3054_build_controls(struct hda_codec *codec)
  118. {
  119. return snd_hda_add_new_ctls(codec, si3054_modem_mixer);
  120. }
  121. /*
  122. * PCM callbacks
  123. */
  124. static int si3054_pcm_prepare(struct hda_pcm_stream *hinfo,
  125. struct hda_codec *codec,
  126. unsigned int stream_tag,
  127. unsigned int format,
  128. struct snd_pcm_substream *substream)
  129. {
  130. u16 val;
  131. SET_REG(codec, SI3054_LINE_RATE, substream->runtime->rate);
  132. val = GET_REG(codec, SI3054_LINE_LEVEL);
  133. val &= 0xff << (8 * (substream->stream != SNDRV_PCM_STREAM_PLAYBACK));
  134. val |= ((stream_tag & 0xf) << 4) << (8 * (substream->stream == SNDRV_PCM_STREAM_PLAYBACK));
  135. SET_REG(codec, SI3054_LINE_LEVEL, val);
  136. snd_hda_codec_setup_stream(codec, hinfo->nid,
  137. stream_tag, 0, format);
  138. return 0;
  139. }
  140. static int si3054_pcm_open(struct hda_pcm_stream *hinfo,
  141. struct hda_codec *codec,
  142. struct snd_pcm_substream *substream)
  143. {
  144. static unsigned int rates[] = { 8000, 9600, 16000 };
  145. static struct snd_pcm_hw_constraint_list hw_constraints_rates = {
  146. .count = ARRAY_SIZE(rates),
  147. .list = rates,
  148. .mask = 0,
  149. };
  150. substream->runtime->hw.period_bytes_min = 80;
  151. return snd_pcm_hw_constraint_list(substream->runtime, 0,
  152. SNDRV_PCM_HW_PARAM_RATE, &hw_constraints_rates);
  153. }
  154. static struct hda_pcm_stream si3054_pcm = {
  155. .substreams = 1,
  156. .channels_min = 1,
  157. .channels_max = 1,
  158. .nid = 0x1,
  159. .rates = SNDRV_PCM_RATE_8000|SNDRV_PCM_RATE_16000|SNDRV_PCM_RATE_KNOT,
  160. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  161. .maxbps = 16,
  162. .ops = {
  163. .open = si3054_pcm_open,
  164. .prepare = si3054_pcm_prepare,
  165. },
  166. };
  167. static int si3054_build_pcms(struct hda_codec *codec)
  168. {
  169. struct si3054_spec *spec = codec->spec;
  170. struct hda_pcm *info = &spec->pcm;
  171. si3054_pcm.nid = codec->mfg;
  172. codec->num_pcms = 1;
  173. codec->pcm_info = info;
  174. info->name = "Si3054 Modem";
  175. info->stream[SNDRV_PCM_STREAM_PLAYBACK] = si3054_pcm;
  176. info->stream[SNDRV_PCM_STREAM_CAPTURE] = si3054_pcm;
  177. info->is_modem = 1;
  178. return 0;
  179. }
  180. /*
  181. * Init part
  182. */
  183. static int si3054_init(struct hda_codec *codec)
  184. {
  185. struct si3054_spec *spec = codec->spec;
  186. unsigned wait_count;
  187. u16 val;
  188. snd_hda_codec_write(codec, AC_NODE_ROOT, 0, AC_VERB_SET_CODEC_RESET, 0);
  189. snd_hda_codec_write(codec, codec->mfg, 0, AC_VERB_SET_STREAM_FORMAT, 0);
  190. SET_REG(codec, SI3054_LINE_RATE, 9600);
  191. SET_REG(codec, SI3054_LINE_LEVEL, SI3054_DTAG_MASK|SI3054_ATAG_MASK);
  192. SET_REG(codec, SI3054_EXTENDED_MID, 0);
  193. wait_count = 10;
  194. do {
  195. msleep(2);
  196. val = GET_REG(codec, SI3054_EXTENDED_MID);
  197. } while ((val & SI3054_MEI_READY) != SI3054_MEI_READY && wait_count--);
  198. if((val&SI3054_MEI_READY) != SI3054_MEI_READY) {
  199. snd_printk(KERN_ERR "si3054: cannot initialize. EXT MID = %04x\n", val);
  200. /* let's pray that this is no fatal error */
  201. /* return -EACCES; */
  202. }
  203. SET_REG(codec, SI3054_GPIO_POLARITY, 0xffff);
  204. SET_REG(codec, SI3054_GPIO_CFG, 0x0);
  205. SET_REG(codec, SI3054_MISC_AFE, 0);
  206. SET_REG(codec, SI3054_LINE_CFG1,0x200);
  207. if((GET_REG(codec,SI3054_LINE_STATUS) & (1<<6)) == 0) {
  208. snd_printd("Link Frame Detect(FDT) is not ready (line status: %04x)\n",
  209. GET_REG(codec,SI3054_LINE_STATUS));
  210. }
  211. spec->international = GET_REG(codec, SI3054_CHIPID) & SI3054_CHIPID_INTERNATIONAL;
  212. return 0;
  213. }
  214. static void si3054_free(struct hda_codec *codec)
  215. {
  216. kfree(codec->spec);
  217. }
  218. /*
  219. */
  220. static struct hda_codec_ops si3054_patch_ops = {
  221. .build_controls = si3054_build_controls,
  222. .build_pcms = si3054_build_pcms,
  223. .init = si3054_init,
  224. .free = si3054_free,
  225. #ifdef CONFIG_PM
  226. //.suspend = si3054_suspend,
  227. .resume = si3054_init,
  228. #endif
  229. };
  230. static int patch_si3054(struct hda_codec *codec)
  231. {
  232. struct si3054_spec *spec = kzalloc(sizeof(*spec), GFP_KERNEL);
  233. if (spec == NULL)
  234. return -ENOMEM;
  235. codec->spec = spec;
  236. codec->patch_ops = si3054_patch_ops;
  237. return 0;
  238. }
  239. /*
  240. * patch entries
  241. */
  242. struct hda_codec_preset snd_hda_preset_si3054[] = {
  243. { .id = 0x163c3055, .name = "Si3054", .patch = patch_si3054 },
  244. { .id = 0x163c3155, .name = "Si3054", .patch = patch_si3054 },
  245. { .id = 0x11c11040, .name = "Si3054", .patch = patch_si3054 },
  246. { .id = 0x11c13026, .name = "Si3054", .patch = patch_si3054 },
  247. { .id = 0x11c13055, .name = "Si3054", .patch = patch_si3054 },
  248. { .id = 0x11c13155, .name = "Si3054", .patch = patch_si3054 },
  249. { .id = 0x10573055, .name = "Si3054", .patch = patch_si3054 },
  250. { .id = 0x10573057, .name = "Si3054", .patch = patch_si3054 },
  251. { .id = 0x10573155, .name = "Si3054", .patch = patch_si3054 },
  252. /* VIA HDA on Clevo m540 */
  253. { .id = 0x11063288, .name = "Si3054", .patch = patch_si3054 },
  254. /* Asus A8J Modem (SM56) */
  255. { .id = 0x15433155, .name = "Si3054", .patch = patch_si3054 },
  256. /* LG LW20 modem */
  257. { .id = 0x18540018, .name = "Si3054", .patch = patch_si3054 },
  258. {}
  259. };