dss.h 18 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547
  1. /*
  2. * linux/drivers/video/omap2/dss/dss.h
  3. *
  4. * Copyright (C) 2009 Nokia Corporation
  5. * Author: Tomi Valkeinen <tomi.valkeinen@nokia.com>
  6. *
  7. * Some code and ideas taken from drivers/video/omap/ driver
  8. * by Imre Deak.
  9. *
  10. * This program is free software; you can redistribute it and/or modify it
  11. * under the terms of the GNU General Public License version 2 as published by
  12. * the Free Software Foundation.
  13. *
  14. * This program is distributed in the hope that it will be useful, but WITHOUT
  15. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  16. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  17. * more details.
  18. *
  19. * You should have received a copy of the GNU General Public License along with
  20. * this program. If not, see <http://www.gnu.org/licenses/>.
  21. */
  22. #ifndef __OMAP2_DSS_H
  23. #define __OMAP2_DSS_H
  24. #ifdef pr_fmt
  25. #undef pr_fmt
  26. #endif
  27. #ifdef DSS_SUBSYS_NAME
  28. #define pr_fmt(fmt) DSS_SUBSYS_NAME ": " fmt
  29. #else
  30. #define pr_fmt(fmt) fmt
  31. #endif
  32. #define DSSDBG(format, ...) \
  33. pr_debug(format, ## __VA_ARGS__)
  34. #ifdef DSS_SUBSYS_NAME
  35. #define DSSERR(format, ...) \
  36. printk(KERN_ERR "omapdss " DSS_SUBSYS_NAME " error: " format, \
  37. ## __VA_ARGS__)
  38. #else
  39. #define DSSERR(format, ...) \
  40. printk(KERN_ERR "omapdss error: " format, ## __VA_ARGS__)
  41. #endif
  42. #ifdef DSS_SUBSYS_NAME
  43. #define DSSINFO(format, ...) \
  44. printk(KERN_INFO "omapdss " DSS_SUBSYS_NAME ": " format, \
  45. ## __VA_ARGS__)
  46. #else
  47. #define DSSINFO(format, ...) \
  48. printk(KERN_INFO "omapdss: " format, ## __VA_ARGS__)
  49. #endif
  50. #ifdef DSS_SUBSYS_NAME
  51. #define DSSWARN(format, ...) \
  52. printk(KERN_WARNING "omapdss " DSS_SUBSYS_NAME ": " format, \
  53. ## __VA_ARGS__)
  54. #else
  55. #define DSSWARN(format, ...) \
  56. printk(KERN_WARNING "omapdss: " format, ## __VA_ARGS__)
  57. #endif
  58. /* OMAP TRM gives bitfields as start:end, where start is the higher bit
  59. number. For example 7:0 */
  60. #define FLD_MASK(start, end) (((1 << ((start) - (end) + 1)) - 1) << (end))
  61. #define FLD_VAL(val, start, end) (((val) << (end)) & FLD_MASK(start, end))
  62. #define FLD_GET(val, start, end) (((val) & FLD_MASK(start, end)) >> (end))
  63. #define FLD_MOD(orig, val, start, end) \
  64. (((orig) & ~FLD_MASK(start, end)) | FLD_VAL(val, start, end))
  65. enum dss_io_pad_mode {
  66. DSS_IO_PAD_MODE_RESET,
  67. DSS_IO_PAD_MODE_RFBI,
  68. DSS_IO_PAD_MODE_BYPASS,
  69. };
  70. enum dss_hdmi_venc_clk_source_select {
  71. DSS_VENC_TV_CLK = 0,
  72. DSS_HDMI_M_PCLK = 1,
  73. };
  74. enum dss_dsi_content_type {
  75. DSS_DSI_CONTENT_DCS,
  76. DSS_DSI_CONTENT_GENERIC,
  77. };
  78. enum dss_writeback_channel {
  79. DSS_WB_LCD1_MGR = 0,
  80. DSS_WB_LCD2_MGR = 1,
  81. DSS_WB_TV_MGR = 2,
  82. DSS_WB_OVL0 = 3,
  83. DSS_WB_OVL1 = 4,
  84. DSS_WB_OVL2 = 5,
  85. DSS_WB_OVL3 = 6,
  86. DSS_WB_LCD3_MGR = 7,
  87. };
  88. struct dss_clock_info {
  89. /* rates that we get with dividers below */
  90. unsigned long fck;
  91. /* dividers */
  92. u16 fck_div;
  93. };
  94. struct dispc_clock_info {
  95. /* rates that we get with dividers below */
  96. unsigned long lck;
  97. unsigned long pck;
  98. /* dividers */
  99. u16 lck_div;
  100. u16 pck_div;
  101. };
  102. struct dsi_clock_info {
  103. /* rates that we get with dividers below */
  104. unsigned long fint;
  105. unsigned long clkin4ddr;
  106. unsigned long clkin;
  107. unsigned long dsi_pll_hsdiv_dispc_clk; /* OMAP3: DSI1_PLL_CLK
  108. * OMAP4: PLLx_CLK1 */
  109. unsigned long dsi_pll_hsdiv_dsi_clk; /* OMAP3: DSI2_PLL_CLK
  110. * OMAP4: PLLx_CLK2 */
  111. unsigned long lp_clk;
  112. /* dividers */
  113. u16 regn;
  114. u16 regm;
  115. u16 regm_dispc; /* OMAP3: REGM3
  116. * OMAP4: REGM4 */
  117. u16 regm_dsi; /* OMAP3: REGM4
  118. * OMAP4: REGM5 */
  119. u16 lp_clk_div;
  120. };
  121. struct reg_field {
  122. u16 reg;
  123. u8 high;
  124. u8 low;
  125. };
  126. struct dss_lcd_mgr_config {
  127. enum dss_io_pad_mode io_pad_mode;
  128. bool stallmode;
  129. bool fifohandcheck;
  130. struct dispc_clock_info clock_info;
  131. int video_port_width;
  132. int lcden_sig_polarity;
  133. };
  134. struct seq_file;
  135. struct platform_device;
  136. /* core */
  137. struct bus_type *dss_get_bus(void);
  138. struct regulator *dss_get_vdds_dsi(void);
  139. struct regulator *dss_get_vdds_sdi(void);
  140. int dss_get_ctx_loss_count(struct device *dev);
  141. int dss_dsi_enable_pads(int dsi_id, unsigned lane_mask);
  142. void dss_dsi_disable_pads(int dsi_id, unsigned lane_mask);
  143. int dss_set_min_bus_tput(struct device *dev, unsigned long tput);
  144. int dss_debugfs_create_file(const char *name, void (*write)(struct seq_file *));
  145. struct omap_dss_device *dss_alloc_and_init_device(struct device *parent);
  146. int dss_add_device(struct omap_dss_device *dssdev);
  147. void dss_unregister_device(struct omap_dss_device *dssdev);
  148. void dss_unregister_child_devices(struct device *parent);
  149. void dss_put_device(struct omap_dss_device *dssdev);
  150. void dss_copy_device_pdata(struct omap_dss_device *dst,
  151. const struct omap_dss_device *src);
  152. /* apply */
  153. void dss_apply_init(void);
  154. int dss_mgr_wait_for_go(struct omap_overlay_manager *mgr);
  155. int dss_mgr_wait_for_go_ovl(struct omap_overlay *ovl);
  156. void dss_mgr_start_update(struct omap_overlay_manager *mgr);
  157. int omap_dss_mgr_apply(struct omap_overlay_manager *mgr);
  158. int dss_mgr_enable(struct omap_overlay_manager *mgr);
  159. void dss_mgr_disable(struct omap_overlay_manager *mgr);
  160. int dss_mgr_set_info(struct omap_overlay_manager *mgr,
  161. struct omap_overlay_manager_info *info);
  162. void dss_mgr_get_info(struct omap_overlay_manager *mgr,
  163. struct omap_overlay_manager_info *info);
  164. int dss_mgr_set_output(struct omap_overlay_manager *mgr,
  165. struct omap_dss_output *output);
  166. int dss_mgr_unset_output(struct omap_overlay_manager *mgr);
  167. void dss_mgr_set_timings(struct omap_overlay_manager *mgr,
  168. const struct omap_video_timings *timings);
  169. void dss_mgr_set_lcd_config(struct omap_overlay_manager *mgr,
  170. const struct dss_lcd_mgr_config *config);
  171. const struct omap_video_timings *dss_mgr_get_timings(struct omap_overlay_manager *mgr);
  172. bool dss_ovl_is_enabled(struct omap_overlay *ovl);
  173. int dss_ovl_enable(struct omap_overlay *ovl);
  174. int dss_ovl_disable(struct omap_overlay *ovl);
  175. int dss_ovl_set_info(struct omap_overlay *ovl,
  176. struct omap_overlay_info *info);
  177. void dss_ovl_get_info(struct omap_overlay *ovl,
  178. struct omap_overlay_info *info);
  179. int dss_ovl_set_manager(struct omap_overlay *ovl,
  180. struct omap_overlay_manager *mgr);
  181. int dss_ovl_unset_manager(struct omap_overlay *ovl);
  182. /* output */
  183. void dss_register_output(struct omap_dss_output *out);
  184. void dss_unregister_output(struct omap_dss_output *out);
  185. struct omap_dss_output *omapdss_get_output_from_dssdev(struct omap_dss_device *dssdev);
  186. /* display */
  187. int dss_suspend_all_devices(void);
  188. int dss_resume_all_devices(void);
  189. void dss_disable_all_devices(void);
  190. int dss_init_device(struct platform_device *pdev,
  191. struct omap_dss_device *dssdev);
  192. void dss_uninit_device(struct platform_device *pdev,
  193. struct omap_dss_device *dssdev);
  194. /* manager */
  195. int dss_init_overlay_managers(struct platform_device *pdev);
  196. void dss_uninit_overlay_managers(struct platform_device *pdev);
  197. int dss_mgr_simple_check(struct omap_overlay_manager *mgr,
  198. const struct omap_overlay_manager_info *info);
  199. int dss_mgr_check_timings(struct omap_overlay_manager *mgr,
  200. const struct omap_video_timings *timings);
  201. int dss_mgr_check(struct omap_overlay_manager *mgr,
  202. struct omap_overlay_manager_info *info,
  203. const struct omap_video_timings *mgr_timings,
  204. const struct dss_lcd_mgr_config *config,
  205. struct omap_overlay_info **overlay_infos);
  206. static inline bool dss_mgr_is_lcd(enum omap_channel id)
  207. {
  208. if (id == OMAP_DSS_CHANNEL_LCD || id == OMAP_DSS_CHANNEL_LCD2 ||
  209. id == OMAP_DSS_CHANNEL_LCD3)
  210. return true;
  211. else
  212. return false;
  213. }
  214. int dss_manager_kobj_init(struct omap_overlay_manager *mgr,
  215. struct platform_device *pdev);
  216. void dss_manager_kobj_uninit(struct omap_overlay_manager *mgr);
  217. /* overlay */
  218. void dss_init_overlays(struct platform_device *pdev);
  219. void dss_uninit_overlays(struct platform_device *pdev);
  220. void dss_overlay_setup_dispc_manager(struct omap_overlay_manager *mgr);
  221. int dss_ovl_simple_check(struct omap_overlay *ovl,
  222. const struct omap_overlay_info *info);
  223. int dss_ovl_check(struct omap_overlay *ovl, struct omap_overlay_info *info,
  224. const struct omap_video_timings *mgr_timings);
  225. bool dss_ovl_use_replication(struct dss_lcd_mgr_config config,
  226. enum omap_color_mode mode);
  227. int dss_overlay_kobj_init(struct omap_overlay *ovl,
  228. struct platform_device *pdev);
  229. void dss_overlay_kobj_uninit(struct omap_overlay *ovl);
  230. /* DSS */
  231. int dss_init_platform_driver(void) __init;
  232. void dss_uninit_platform_driver(void);
  233. int dss_dpi_select_source(enum omap_channel channel);
  234. void dss_select_hdmi_venc_clk_source(enum dss_hdmi_venc_clk_source_select);
  235. enum dss_hdmi_venc_clk_source_select dss_get_hdmi_venc_clk_source(void);
  236. const char *dss_get_generic_clk_source_name(enum omap_dss_clk_source clk_src);
  237. void dss_dump_clocks(struct seq_file *s);
  238. #if defined(CONFIG_OMAP2_DSS_DEBUGFS)
  239. void dss_debug_dump_clocks(struct seq_file *s);
  240. #endif
  241. void dss_sdi_init(int datapairs);
  242. int dss_sdi_enable(void);
  243. void dss_sdi_disable(void);
  244. void dss_select_dsi_clk_source(int dsi_module,
  245. enum omap_dss_clk_source clk_src);
  246. void dss_select_lcd_clk_source(enum omap_channel channel,
  247. enum omap_dss_clk_source clk_src);
  248. enum omap_dss_clk_source dss_get_dispc_clk_source(void);
  249. enum omap_dss_clk_source dss_get_dsi_clk_source(int dsi_module);
  250. enum omap_dss_clk_source dss_get_lcd_clk_source(enum omap_channel channel);
  251. void dss_set_venc_output(enum omap_dss_venc_type type);
  252. void dss_set_dac_pwrdn_bgz(bool enable);
  253. unsigned long dss_get_dpll4_rate(void);
  254. int dss_calc_clock_rates(struct dss_clock_info *cinfo);
  255. int dss_set_clock_div(struct dss_clock_info *cinfo);
  256. int dss_calc_clock_div(unsigned long req_pck, struct dss_clock_info *dss_cinfo,
  257. struct dispc_clock_info *dispc_cinfo);
  258. /* SDI */
  259. int sdi_init_platform_driver(void) __init;
  260. void sdi_uninit_platform_driver(void) __exit;
  261. /* DSI */
  262. #ifdef CONFIG_OMAP2_DSS_DSI
  263. struct dentry;
  264. struct file_operations;
  265. int dsi_init_platform_driver(void) __init;
  266. void dsi_uninit_platform_driver(void) __exit;
  267. int dsi_runtime_get(struct platform_device *dsidev);
  268. void dsi_runtime_put(struct platform_device *dsidev);
  269. void dsi_dump_clocks(struct seq_file *s);
  270. void dsi_irq_handler(void);
  271. u8 dsi_get_pixel_size(enum omap_dss_dsi_pixel_format fmt);
  272. unsigned long dsi_get_pll_hsdiv_dispc_rate(struct platform_device *dsidev);
  273. int dsi_pll_set_clock_div(struct platform_device *dsidev,
  274. struct dsi_clock_info *cinfo);
  275. int dsi_pll_calc_clock_div_pck(struct platform_device *dsidev,
  276. unsigned long req_pck, struct dsi_clock_info *cinfo,
  277. struct dispc_clock_info *dispc_cinfo);
  278. int dsi_pll_init(struct platform_device *dsidev, bool enable_hsclk,
  279. bool enable_hsdiv);
  280. void dsi_pll_uninit(struct platform_device *dsidev, bool disconnect_lanes);
  281. void dsi_wait_pll_hsdiv_dispc_active(struct platform_device *dsidev);
  282. void dsi_wait_pll_hsdiv_dsi_active(struct platform_device *dsidev);
  283. struct platform_device *dsi_get_dsidev_from_id(int module);
  284. #else
  285. static inline int dsi_runtime_get(struct platform_device *dsidev)
  286. {
  287. return 0;
  288. }
  289. static inline void dsi_runtime_put(struct platform_device *dsidev)
  290. {
  291. }
  292. static inline u8 dsi_get_pixel_size(enum omap_dss_dsi_pixel_format fmt)
  293. {
  294. WARN("%s: DSI not compiled in, returning pixel_size as 0\n", __func__);
  295. return 0;
  296. }
  297. static inline unsigned long dsi_get_pll_hsdiv_dispc_rate(struct platform_device *dsidev)
  298. {
  299. WARN("%s: DSI not compiled in, returning rate as 0\n", __func__);
  300. return 0;
  301. }
  302. static inline int dsi_pll_set_clock_div(struct platform_device *dsidev,
  303. struct dsi_clock_info *cinfo)
  304. {
  305. WARN("%s: DSI not compiled in\n", __func__);
  306. return -ENODEV;
  307. }
  308. static inline int dsi_pll_calc_clock_div_pck(struct platform_device *dsidev,
  309. unsigned long req_pck,
  310. struct dsi_clock_info *dsi_cinfo,
  311. struct dispc_clock_info *dispc_cinfo)
  312. {
  313. WARN("%s: DSI not compiled in\n", __func__);
  314. return -ENODEV;
  315. }
  316. static inline int dsi_pll_init(struct platform_device *dsidev,
  317. bool enable_hsclk, bool enable_hsdiv)
  318. {
  319. WARN("%s: DSI not compiled in\n", __func__);
  320. return -ENODEV;
  321. }
  322. static inline void dsi_pll_uninit(struct platform_device *dsidev,
  323. bool disconnect_lanes)
  324. {
  325. }
  326. static inline void dsi_wait_pll_hsdiv_dispc_active(struct platform_device *dsidev)
  327. {
  328. }
  329. static inline void dsi_wait_pll_hsdiv_dsi_active(struct platform_device *dsidev)
  330. {
  331. }
  332. static inline struct platform_device *dsi_get_dsidev_from_id(int module)
  333. {
  334. WARN("%s: DSI not compiled in, returning platform device as NULL\n",
  335. __func__);
  336. return NULL;
  337. }
  338. #endif
  339. /* DPI */
  340. int dpi_init_platform_driver(void) __init;
  341. void dpi_uninit_platform_driver(void) __exit;
  342. /* DISPC */
  343. int dispc_init_platform_driver(void) __init;
  344. void dispc_uninit_platform_driver(void) __exit;
  345. void dispc_dump_clocks(struct seq_file *s);
  346. u32 dispc_read_irqstatus(void);
  347. void dispc_clear_irqstatus(u32 mask);
  348. u32 dispc_read_irqenable(void);
  349. void dispc_write_irqenable(u32 mask);
  350. int dispc_runtime_get(void);
  351. void dispc_runtime_put(void);
  352. void dispc_enable_sidle(void);
  353. void dispc_disable_sidle(void);
  354. void dispc_lcd_enable_signal(bool enable);
  355. void dispc_pck_free_enable(bool enable);
  356. void dispc_enable_fifomerge(bool enable);
  357. void dispc_enable_gamma_table(bool enable);
  358. void dispc_set_loadmode(enum omap_dss_load_mode mode);
  359. bool dispc_mgr_timings_ok(enum omap_channel channel,
  360. const struct omap_video_timings *timings);
  361. unsigned long dispc_fclk_rate(void);
  362. void dispc_find_clk_divs(unsigned long req_pck, unsigned long fck,
  363. struct dispc_clock_info *cinfo);
  364. int dispc_calc_clock_rates(unsigned long dispc_fclk_rate,
  365. struct dispc_clock_info *cinfo);
  366. void dispc_ovl_set_fifo_threshold(enum omap_plane plane, u32 low, u32 high);
  367. void dispc_ovl_compute_fifo_thresholds(enum omap_plane plane,
  368. u32 *fifo_low, u32 *fifo_high, bool use_fifomerge,
  369. bool manual_update);
  370. int dispc_ovl_setup(enum omap_plane plane, const struct omap_overlay_info *oi,
  371. bool replication, const struct omap_video_timings *mgr_timings,
  372. bool mem_to_mem);
  373. int dispc_ovl_enable(enum omap_plane plane, bool enable);
  374. bool dispc_ovl_enabled(enum omap_plane plane);
  375. void dispc_ovl_set_channel_out(enum omap_plane plane,
  376. enum omap_channel channel);
  377. u32 dispc_mgr_get_vsync_irq(enum omap_channel channel);
  378. u32 dispc_mgr_get_framedone_irq(enum omap_channel channel);
  379. u32 dispc_mgr_get_sync_lost_irq(enum omap_channel channel);
  380. bool dispc_mgr_go_busy(enum omap_channel channel);
  381. void dispc_mgr_go(enum omap_channel channel);
  382. void dispc_mgr_enable(enum omap_channel channel, bool enable);
  383. bool dispc_mgr_is_enabled(enum omap_channel channel);
  384. void dispc_mgr_enable_sync(enum omap_channel channel);
  385. void dispc_mgr_disable_sync(enum omap_channel channel);
  386. bool dispc_mgr_is_channel_enabled(enum omap_channel channel);
  387. void dispc_mgr_set_lcd_config(enum omap_channel channel,
  388. const struct dss_lcd_mgr_config *config);
  389. void dispc_mgr_set_timings(enum omap_channel channel,
  390. const struct omap_video_timings *timings);
  391. unsigned long dispc_mgr_lclk_rate(enum omap_channel channel);
  392. unsigned long dispc_mgr_pclk_rate(enum omap_channel channel);
  393. unsigned long dispc_core_clk_rate(void);
  394. void dispc_mgr_set_clock_div(enum omap_channel channel,
  395. const struct dispc_clock_info *cinfo);
  396. int dispc_mgr_get_clock_div(enum omap_channel channel,
  397. struct dispc_clock_info *cinfo);
  398. void dispc_mgr_setup(enum omap_channel channel,
  399. const struct omap_overlay_manager_info *info);
  400. u32 dispc_wb_get_framedone_irq(void);
  401. bool dispc_wb_go_busy(void);
  402. void dispc_wb_go(void);
  403. void dispc_wb_enable(bool enable);
  404. bool dispc_wb_is_enabled(void);
  405. void dispc_wb_set_channel_in(enum dss_writeback_channel channel);
  406. int dispc_wb_setup(const struct omap_dss_writeback_info *wi,
  407. bool mem_to_mem, const struct omap_video_timings *timings);
  408. /* VENC */
  409. #ifdef CONFIG_OMAP2_DSS_VENC
  410. int venc_init_platform_driver(void) __init;
  411. void venc_uninit_platform_driver(void) __exit;
  412. unsigned long venc_get_pixel_clock(void);
  413. #else
  414. static inline unsigned long venc_get_pixel_clock(void)
  415. {
  416. WARN("%s: VENC not compiled in, returning pclk as 0\n", __func__);
  417. return 0;
  418. }
  419. #endif
  420. int omapdss_venc_display_enable(struct omap_dss_device *dssdev);
  421. void omapdss_venc_display_disable(struct omap_dss_device *dssdev);
  422. void omapdss_venc_set_timings(struct omap_dss_device *dssdev,
  423. struct omap_video_timings *timings);
  424. int omapdss_venc_check_timings(struct omap_dss_device *dssdev,
  425. struct omap_video_timings *timings);
  426. u32 omapdss_venc_get_wss(struct omap_dss_device *dssdev);
  427. int omapdss_venc_set_wss(struct omap_dss_device *dssdev, u32 wss);
  428. void omapdss_venc_set_type(struct omap_dss_device *dssdev,
  429. enum omap_dss_venc_type type);
  430. void omapdss_venc_invert_vid_out_polarity(struct omap_dss_device *dssdev,
  431. bool invert_polarity);
  432. int venc_panel_init(void);
  433. void venc_panel_exit(void);
  434. /* HDMI */
  435. #ifdef CONFIG_OMAP4_DSS_HDMI
  436. int hdmi_init_platform_driver(void) __init;
  437. void hdmi_uninit_platform_driver(void) __exit;
  438. unsigned long hdmi_get_pixel_clock(void);
  439. #else
  440. static inline unsigned long hdmi_get_pixel_clock(void)
  441. {
  442. WARN("%s: HDMI not compiled in, returning pclk as 0\n", __func__);
  443. return 0;
  444. }
  445. #endif
  446. int omapdss_hdmi_display_enable(struct omap_dss_device *dssdev);
  447. void omapdss_hdmi_display_disable(struct omap_dss_device *dssdev);
  448. int omapdss_hdmi_core_enable(struct omap_dss_device *dssdev);
  449. void omapdss_hdmi_core_disable(struct omap_dss_device *dssdev);
  450. void omapdss_hdmi_display_set_timing(struct omap_dss_device *dssdev,
  451. struct omap_video_timings *timings);
  452. int omapdss_hdmi_display_check_timing(struct omap_dss_device *dssdev,
  453. struct omap_video_timings *timings);
  454. int omapdss_hdmi_read_edid(u8 *buf, int len);
  455. bool omapdss_hdmi_detect(void);
  456. int hdmi_panel_init(void);
  457. void hdmi_panel_exit(void);
  458. #ifdef CONFIG_OMAP4_DSS_HDMI_AUDIO
  459. int hdmi_audio_enable(void);
  460. void hdmi_audio_disable(void);
  461. int hdmi_audio_start(void);
  462. void hdmi_audio_stop(void);
  463. bool hdmi_mode_has_audio(void);
  464. int hdmi_audio_config(struct omap_dss_audio *audio);
  465. #endif
  466. /* RFBI */
  467. int rfbi_init_platform_driver(void) __init;
  468. void rfbi_uninit_platform_driver(void) __exit;
  469. #ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
  470. static inline void dss_collect_irq_stats(u32 irqstatus, unsigned *irq_arr)
  471. {
  472. int b;
  473. for (b = 0; b < 32; ++b) {
  474. if (irqstatus & (1 << b))
  475. irq_arr[b]++;
  476. }
  477. }
  478. #endif
  479. #endif