patch_hdmi.c 77 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790
  1. /*
  2. *
  3. * patch_hdmi.c - routines for HDMI/DisplayPort codecs
  4. *
  5. * Copyright(c) 2008-2010 Intel Corporation. All rights reserved.
  6. * Copyright (c) 2006 ATI Technologies Inc.
  7. * Copyright (c) 2008 NVIDIA Corp. All rights reserved.
  8. * Copyright (c) 2008 Wei Ni <wni@nvidia.com>
  9. *
  10. * Authors:
  11. * Wu Fengguang <wfg@linux.intel.com>
  12. *
  13. * Maintained by:
  14. * Wu Fengguang <wfg@linux.intel.com>
  15. *
  16. * This program is free software; you can redistribute it and/or modify it
  17. * under the terms of the GNU General Public License as published by the Free
  18. * Software Foundation; either version 2 of the License, or (at your option)
  19. * any later version.
  20. *
  21. * This program is distributed in the hope that it will be useful, but
  22. * WITHOUT ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
  23. * or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
  24. * for more details.
  25. *
  26. * You should have received a copy of the GNU General Public License
  27. * along with this program; if not, write to the Free Software Foundation,
  28. * Inc., 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  29. */
  30. #include <linux/init.h>
  31. #include <linux/delay.h>
  32. #include <linux/slab.h>
  33. #include <linux/module.h>
  34. #include <sound/core.h>
  35. #include <sound/jack.h>
  36. #include <sound/asoundef.h>
  37. #include <sound/tlv.h>
  38. #include "hda_codec.h"
  39. #include "hda_local.h"
  40. #include "hda_jack.h"
  41. static bool static_hdmi_pcm;
  42. module_param(static_hdmi_pcm, bool, 0644);
  43. MODULE_PARM_DESC(static_hdmi_pcm, "Don't restrict PCM parameters per ELD info");
  44. #define is_haswell(codec) ((codec)->vendor_id == 0x80862807)
  45. struct hdmi_spec_per_cvt {
  46. hda_nid_t cvt_nid;
  47. int assigned;
  48. unsigned int channels_min;
  49. unsigned int channels_max;
  50. u32 rates;
  51. u64 formats;
  52. unsigned int maxbps;
  53. };
  54. /* max. connections to a widget */
  55. #define HDA_MAX_CONNECTIONS 32
  56. struct hdmi_spec_per_pin {
  57. hda_nid_t pin_nid;
  58. int num_mux_nids;
  59. hda_nid_t mux_nids[HDA_MAX_CONNECTIONS];
  60. hda_nid_t cvt_nid;
  61. struct hda_codec *codec;
  62. struct hdmi_eld sink_eld;
  63. struct delayed_work work;
  64. struct snd_kcontrol *eld_ctl;
  65. int repoll_count;
  66. bool setup; /* the stream has been set up by prepare callback */
  67. int channels; /* current number of channels */
  68. bool non_pcm;
  69. bool chmap_set; /* channel-map override by ALSA API? */
  70. unsigned char chmap[8]; /* ALSA API channel-map */
  71. char pcm_name[8]; /* filled in build_pcm callbacks */
  72. };
  73. struct hdmi_spec {
  74. int num_cvts;
  75. struct snd_array cvts; /* struct hdmi_spec_per_cvt */
  76. hda_nid_t cvt_nids[4]; /* only for haswell fix */
  77. int num_pins;
  78. struct snd_array pins; /* struct hdmi_spec_per_pin */
  79. struct snd_array pcm_rec; /* struct hda_pcm */
  80. unsigned int channels_max; /* max over all cvts */
  81. struct hdmi_eld temp_eld;
  82. /*
  83. * Non-generic ATI/NVIDIA specific
  84. */
  85. struct hda_multi_out multiout;
  86. struct hda_pcm_stream pcm_playback;
  87. };
  88. struct hdmi_audio_infoframe {
  89. u8 type; /* 0x84 */
  90. u8 ver; /* 0x01 */
  91. u8 len; /* 0x0a */
  92. u8 checksum;
  93. u8 CC02_CT47; /* CC in bits 0:2, CT in 4:7 */
  94. u8 SS01_SF24;
  95. u8 CXT04;
  96. u8 CA;
  97. u8 LFEPBL01_LSV36_DM_INH7;
  98. };
  99. struct dp_audio_infoframe {
  100. u8 type; /* 0x84 */
  101. u8 len; /* 0x1b */
  102. u8 ver; /* 0x11 << 2 */
  103. u8 CC02_CT47; /* match with HDMI infoframe from this on */
  104. u8 SS01_SF24;
  105. u8 CXT04;
  106. u8 CA;
  107. u8 LFEPBL01_LSV36_DM_INH7;
  108. };
  109. union audio_infoframe {
  110. struct hdmi_audio_infoframe hdmi;
  111. struct dp_audio_infoframe dp;
  112. u8 bytes[0];
  113. };
  114. /*
  115. * CEA speaker placement:
  116. *
  117. * FLH FCH FRH
  118. * FLW FL FLC FC FRC FR FRW
  119. *
  120. * LFE
  121. * TC
  122. *
  123. * RL RLC RC RRC RR
  124. *
  125. * The Left/Right Surround channel _notions_ LS/RS in SMPTE 320M corresponds to
  126. * CEA RL/RR; The SMPTE channel _assignment_ C/LFE is swapped to CEA LFE/FC.
  127. */
  128. enum cea_speaker_placement {
  129. FL = (1 << 0), /* Front Left */
  130. FC = (1 << 1), /* Front Center */
  131. FR = (1 << 2), /* Front Right */
  132. FLC = (1 << 3), /* Front Left Center */
  133. FRC = (1 << 4), /* Front Right Center */
  134. RL = (1 << 5), /* Rear Left */
  135. RC = (1 << 6), /* Rear Center */
  136. RR = (1 << 7), /* Rear Right */
  137. RLC = (1 << 8), /* Rear Left Center */
  138. RRC = (1 << 9), /* Rear Right Center */
  139. LFE = (1 << 10), /* Low Frequency Effect */
  140. FLW = (1 << 11), /* Front Left Wide */
  141. FRW = (1 << 12), /* Front Right Wide */
  142. FLH = (1 << 13), /* Front Left High */
  143. FCH = (1 << 14), /* Front Center High */
  144. FRH = (1 << 15), /* Front Right High */
  145. TC = (1 << 16), /* Top Center */
  146. };
  147. /*
  148. * ELD SA bits in the CEA Speaker Allocation data block
  149. */
  150. static int eld_speaker_allocation_bits[] = {
  151. [0] = FL | FR,
  152. [1] = LFE,
  153. [2] = FC,
  154. [3] = RL | RR,
  155. [4] = RC,
  156. [5] = FLC | FRC,
  157. [6] = RLC | RRC,
  158. /* the following are not defined in ELD yet */
  159. [7] = FLW | FRW,
  160. [8] = FLH | FRH,
  161. [9] = TC,
  162. [10] = FCH,
  163. };
  164. struct cea_channel_speaker_allocation {
  165. int ca_index;
  166. int speakers[8];
  167. /* derived values, just for convenience */
  168. int channels;
  169. int spk_mask;
  170. };
  171. /*
  172. * ALSA sequence is:
  173. *
  174. * surround40 surround41 surround50 surround51 surround71
  175. * ch0 front left = = = =
  176. * ch1 front right = = = =
  177. * ch2 rear left = = = =
  178. * ch3 rear right = = = =
  179. * ch4 LFE center center center
  180. * ch5 LFE LFE
  181. * ch6 side left
  182. * ch7 side right
  183. *
  184. * surround71 = {FL, FR, RLC, RRC, FC, LFE, RL, RR}
  185. */
  186. static int hdmi_channel_mapping[0x32][8] = {
  187. /* stereo */
  188. [0x00] = { 0x00, 0x11, 0xf2, 0xf3, 0xf4, 0xf5, 0xf6, 0xf7 },
  189. /* 2.1 */
  190. [0x01] = { 0x00, 0x11, 0x22, 0xf3, 0xf4, 0xf5, 0xf6, 0xf7 },
  191. /* Dolby Surround */
  192. [0x02] = { 0x00, 0x11, 0x23, 0xf2, 0xf4, 0xf5, 0xf6, 0xf7 },
  193. /* surround40 */
  194. [0x08] = { 0x00, 0x11, 0x24, 0x35, 0xf3, 0xf2, 0xf6, 0xf7 },
  195. /* 4ch */
  196. [0x03] = { 0x00, 0x11, 0x23, 0x32, 0x44, 0xf5, 0xf6, 0xf7 },
  197. /* surround41 */
  198. [0x09] = { 0x00, 0x11, 0x24, 0x35, 0x42, 0xf3, 0xf6, 0xf7 },
  199. /* surround50 */
  200. [0x0a] = { 0x00, 0x11, 0x24, 0x35, 0x43, 0xf2, 0xf6, 0xf7 },
  201. /* surround51 */
  202. [0x0b] = { 0x00, 0x11, 0x24, 0x35, 0x43, 0x52, 0xf6, 0xf7 },
  203. /* 7.1 */
  204. [0x13] = { 0x00, 0x11, 0x26, 0x37, 0x43, 0x52, 0x64, 0x75 },
  205. };
  206. /*
  207. * This is an ordered list!
  208. *
  209. * The preceding ones have better chances to be selected by
  210. * hdmi_channel_allocation().
  211. */
  212. static struct cea_channel_speaker_allocation channel_allocations[] = {
  213. /* channel: 7 6 5 4 3 2 1 0 */
  214. { .ca_index = 0x00, .speakers = { 0, 0, 0, 0, 0, 0, FR, FL } },
  215. /* 2.1 */
  216. { .ca_index = 0x01, .speakers = { 0, 0, 0, 0, 0, LFE, FR, FL } },
  217. /* Dolby Surround */
  218. { .ca_index = 0x02, .speakers = { 0, 0, 0, 0, FC, 0, FR, FL } },
  219. /* surround40 */
  220. { .ca_index = 0x08, .speakers = { 0, 0, RR, RL, 0, 0, FR, FL } },
  221. /* surround41 */
  222. { .ca_index = 0x09, .speakers = { 0, 0, RR, RL, 0, LFE, FR, FL } },
  223. /* surround50 */
  224. { .ca_index = 0x0a, .speakers = { 0, 0, RR, RL, FC, 0, FR, FL } },
  225. /* surround51 */
  226. { .ca_index = 0x0b, .speakers = { 0, 0, RR, RL, FC, LFE, FR, FL } },
  227. /* 6.1 */
  228. { .ca_index = 0x0f, .speakers = { 0, RC, RR, RL, FC, LFE, FR, FL } },
  229. /* surround71 */
  230. { .ca_index = 0x13, .speakers = { RRC, RLC, RR, RL, FC, LFE, FR, FL } },
  231. { .ca_index = 0x03, .speakers = { 0, 0, 0, 0, FC, LFE, FR, FL } },
  232. { .ca_index = 0x04, .speakers = { 0, 0, 0, RC, 0, 0, FR, FL } },
  233. { .ca_index = 0x05, .speakers = { 0, 0, 0, RC, 0, LFE, FR, FL } },
  234. { .ca_index = 0x06, .speakers = { 0, 0, 0, RC, FC, 0, FR, FL } },
  235. { .ca_index = 0x07, .speakers = { 0, 0, 0, RC, FC, LFE, FR, FL } },
  236. { .ca_index = 0x0c, .speakers = { 0, RC, RR, RL, 0, 0, FR, FL } },
  237. { .ca_index = 0x0d, .speakers = { 0, RC, RR, RL, 0, LFE, FR, FL } },
  238. { .ca_index = 0x0e, .speakers = { 0, RC, RR, RL, FC, 0, FR, FL } },
  239. { .ca_index = 0x10, .speakers = { RRC, RLC, RR, RL, 0, 0, FR, FL } },
  240. { .ca_index = 0x11, .speakers = { RRC, RLC, RR, RL, 0, LFE, FR, FL } },
  241. { .ca_index = 0x12, .speakers = { RRC, RLC, RR, RL, FC, 0, FR, FL } },
  242. { .ca_index = 0x14, .speakers = { FRC, FLC, 0, 0, 0, 0, FR, FL } },
  243. { .ca_index = 0x15, .speakers = { FRC, FLC, 0, 0, 0, LFE, FR, FL } },
  244. { .ca_index = 0x16, .speakers = { FRC, FLC, 0, 0, FC, 0, FR, FL } },
  245. { .ca_index = 0x17, .speakers = { FRC, FLC, 0, 0, FC, LFE, FR, FL } },
  246. { .ca_index = 0x18, .speakers = { FRC, FLC, 0, RC, 0, 0, FR, FL } },
  247. { .ca_index = 0x19, .speakers = { FRC, FLC, 0, RC, 0, LFE, FR, FL } },
  248. { .ca_index = 0x1a, .speakers = { FRC, FLC, 0, RC, FC, 0, FR, FL } },
  249. { .ca_index = 0x1b, .speakers = { FRC, FLC, 0, RC, FC, LFE, FR, FL } },
  250. { .ca_index = 0x1c, .speakers = { FRC, FLC, RR, RL, 0, 0, FR, FL } },
  251. { .ca_index = 0x1d, .speakers = { FRC, FLC, RR, RL, 0, LFE, FR, FL } },
  252. { .ca_index = 0x1e, .speakers = { FRC, FLC, RR, RL, FC, 0, FR, FL } },
  253. { .ca_index = 0x1f, .speakers = { FRC, FLC, RR, RL, FC, LFE, FR, FL } },
  254. { .ca_index = 0x20, .speakers = { 0, FCH, RR, RL, FC, 0, FR, FL } },
  255. { .ca_index = 0x21, .speakers = { 0, FCH, RR, RL, FC, LFE, FR, FL } },
  256. { .ca_index = 0x22, .speakers = { TC, 0, RR, RL, FC, 0, FR, FL } },
  257. { .ca_index = 0x23, .speakers = { TC, 0, RR, RL, FC, LFE, FR, FL } },
  258. { .ca_index = 0x24, .speakers = { FRH, FLH, RR, RL, 0, 0, FR, FL } },
  259. { .ca_index = 0x25, .speakers = { FRH, FLH, RR, RL, 0, LFE, FR, FL } },
  260. { .ca_index = 0x26, .speakers = { FRW, FLW, RR, RL, 0, 0, FR, FL } },
  261. { .ca_index = 0x27, .speakers = { FRW, FLW, RR, RL, 0, LFE, FR, FL } },
  262. { .ca_index = 0x28, .speakers = { TC, RC, RR, RL, FC, 0, FR, FL } },
  263. { .ca_index = 0x29, .speakers = { TC, RC, RR, RL, FC, LFE, FR, FL } },
  264. { .ca_index = 0x2a, .speakers = { FCH, RC, RR, RL, FC, 0, FR, FL } },
  265. { .ca_index = 0x2b, .speakers = { FCH, RC, RR, RL, FC, LFE, FR, FL } },
  266. { .ca_index = 0x2c, .speakers = { TC, FCH, RR, RL, FC, 0, FR, FL } },
  267. { .ca_index = 0x2d, .speakers = { TC, FCH, RR, RL, FC, LFE, FR, FL } },
  268. { .ca_index = 0x2e, .speakers = { FRH, FLH, RR, RL, FC, 0, FR, FL } },
  269. { .ca_index = 0x2f, .speakers = { FRH, FLH, RR, RL, FC, LFE, FR, FL } },
  270. { .ca_index = 0x30, .speakers = { FRW, FLW, RR, RL, FC, 0, FR, FL } },
  271. { .ca_index = 0x31, .speakers = { FRW, FLW, RR, RL, FC, LFE, FR, FL } },
  272. };
  273. /*
  274. * HDMI routines
  275. */
  276. #define get_pin(spec, idx) \
  277. ((struct hdmi_spec_per_pin *)snd_array_elem(&spec->pins, idx))
  278. #define get_cvt(spec, idx) \
  279. ((struct hdmi_spec_per_cvt *)snd_array_elem(&spec->cvts, idx))
  280. #define get_pcm_rec(spec, idx) \
  281. ((struct hda_pcm *)snd_array_elem(&spec->pcm_rec, idx))
  282. static int pin_nid_to_pin_index(struct hdmi_spec *spec, hda_nid_t pin_nid)
  283. {
  284. int pin_idx;
  285. for (pin_idx = 0; pin_idx < spec->num_pins; pin_idx++)
  286. if (get_pin(spec, pin_idx)->pin_nid == pin_nid)
  287. return pin_idx;
  288. snd_printk(KERN_WARNING "HDMI: pin nid %d not registered\n", pin_nid);
  289. return -EINVAL;
  290. }
  291. static int hinfo_to_pin_index(struct hdmi_spec *spec,
  292. struct hda_pcm_stream *hinfo)
  293. {
  294. int pin_idx;
  295. for (pin_idx = 0; pin_idx < spec->num_pins; pin_idx++)
  296. if (get_pcm_rec(spec, pin_idx)->stream == hinfo)
  297. return pin_idx;
  298. snd_printk(KERN_WARNING "HDMI: hinfo %p not registered\n", hinfo);
  299. return -EINVAL;
  300. }
  301. static int cvt_nid_to_cvt_index(struct hdmi_spec *spec, hda_nid_t cvt_nid)
  302. {
  303. int cvt_idx;
  304. for (cvt_idx = 0; cvt_idx < spec->num_cvts; cvt_idx++)
  305. if (get_cvt(spec, cvt_idx)->cvt_nid == cvt_nid)
  306. return cvt_idx;
  307. snd_printk(KERN_WARNING "HDMI: cvt nid %d not registered\n", cvt_nid);
  308. return -EINVAL;
  309. }
  310. static int hdmi_eld_ctl_info(struct snd_kcontrol *kcontrol,
  311. struct snd_ctl_elem_info *uinfo)
  312. {
  313. struct hda_codec *codec = snd_kcontrol_chip(kcontrol);
  314. struct hdmi_spec *spec = codec->spec;
  315. struct hdmi_eld *eld;
  316. int pin_idx;
  317. uinfo->type = SNDRV_CTL_ELEM_TYPE_BYTES;
  318. pin_idx = kcontrol->private_value;
  319. eld = &get_pin(spec, pin_idx)->sink_eld;
  320. mutex_lock(&eld->lock);
  321. uinfo->count = eld->eld_valid ? eld->eld_size : 0;
  322. mutex_unlock(&eld->lock);
  323. return 0;
  324. }
  325. static int hdmi_eld_ctl_get(struct snd_kcontrol *kcontrol,
  326. struct snd_ctl_elem_value *ucontrol)
  327. {
  328. struct hda_codec *codec = snd_kcontrol_chip(kcontrol);
  329. struct hdmi_spec *spec = codec->spec;
  330. struct hdmi_eld *eld;
  331. int pin_idx;
  332. pin_idx = kcontrol->private_value;
  333. eld = &get_pin(spec, pin_idx)->sink_eld;
  334. mutex_lock(&eld->lock);
  335. if (eld->eld_size > ARRAY_SIZE(ucontrol->value.bytes.data)) {
  336. mutex_unlock(&eld->lock);
  337. snd_BUG();
  338. return -EINVAL;
  339. }
  340. memset(ucontrol->value.bytes.data, 0,
  341. ARRAY_SIZE(ucontrol->value.bytes.data));
  342. if (eld->eld_valid)
  343. memcpy(ucontrol->value.bytes.data, eld->eld_buffer,
  344. eld->eld_size);
  345. mutex_unlock(&eld->lock);
  346. return 0;
  347. }
  348. static struct snd_kcontrol_new eld_bytes_ctl = {
  349. .access = SNDRV_CTL_ELEM_ACCESS_READ | SNDRV_CTL_ELEM_ACCESS_VOLATILE,
  350. .iface = SNDRV_CTL_ELEM_IFACE_PCM,
  351. .name = "ELD",
  352. .info = hdmi_eld_ctl_info,
  353. .get = hdmi_eld_ctl_get,
  354. };
  355. static int hdmi_create_eld_ctl(struct hda_codec *codec, int pin_idx,
  356. int device)
  357. {
  358. struct snd_kcontrol *kctl;
  359. struct hdmi_spec *spec = codec->spec;
  360. int err;
  361. kctl = snd_ctl_new1(&eld_bytes_ctl, codec);
  362. if (!kctl)
  363. return -ENOMEM;
  364. kctl->private_value = pin_idx;
  365. kctl->id.device = device;
  366. err = snd_hda_ctl_add(codec, get_pin(spec, pin_idx)->pin_nid, kctl);
  367. if (err < 0)
  368. return err;
  369. get_pin(spec, pin_idx)->eld_ctl = kctl;
  370. return 0;
  371. }
  372. #ifdef BE_PARANOID
  373. static void hdmi_get_dip_index(struct hda_codec *codec, hda_nid_t pin_nid,
  374. int *packet_index, int *byte_index)
  375. {
  376. int val;
  377. val = snd_hda_codec_read(codec, pin_nid, 0,
  378. AC_VERB_GET_HDMI_DIP_INDEX, 0);
  379. *packet_index = val >> 5;
  380. *byte_index = val & 0x1f;
  381. }
  382. #endif
  383. static void hdmi_set_dip_index(struct hda_codec *codec, hda_nid_t pin_nid,
  384. int packet_index, int byte_index)
  385. {
  386. int val;
  387. val = (packet_index << 5) | (byte_index & 0x1f);
  388. snd_hda_codec_write(codec, pin_nid, 0, AC_VERB_SET_HDMI_DIP_INDEX, val);
  389. }
  390. static void hdmi_write_dip_byte(struct hda_codec *codec, hda_nid_t pin_nid,
  391. unsigned char val)
  392. {
  393. snd_hda_codec_write(codec, pin_nid, 0, AC_VERB_SET_HDMI_DIP_DATA, val);
  394. }
  395. static void hdmi_init_pin(struct hda_codec *codec, hda_nid_t pin_nid)
  396. {
  397. /* Unmute */
  398. if (get_wcaps(codec, pin_nid) & AC_WCAP_OUT_AMP)
  399. snd_hda_codec_write(codec, pin_nid, 0,
  400. AC_VERB_SET_AMP_GAIN_MUTE, AMP_OUT_UNMUTE);
  401. /* Enable pin out: some machines with GM965 gets broken output when
  402. * the pin is disabled or changed while using with HDMI
  403. */
  404. snd_hda_codec_write(codec, pin_nid, 0,
  405. AC_VERB_SET_PIN_WIDGET_CONTROL, PIN_OUT);
  406. }
  407. static int hdmi_get_channel_count(struct hda_codec *codec, hda_nid_t cvt_nid)
  408. {
  409. return 1 + snd_hda_codec_read(codec, cvt_nid, 0,
  410. AC_VERB_GET_CVT_CHAN_COUNT, 0);
  411. }
  412. static void hdmi_set_channel_count(struct hda_codec *codec,
  413. hda_nid_t cvt_nid, int chs)
  414. {
  415. if (chs != hdmi_get_channel_count(codec, cvt_nid))
  416. snd_hda_codec_write(codec, cvt_nid, 0,
  417. AC_VERB_SET_CVT_CHAN_COUNT, chs - 1);
  418. }
  419. /*
  420. * Channel mapping routines
  421. */
  422. /*
  423. * Compute derived values in channel_allocations[].
  424. */
  425. static void init_channel_allocations(void)
  426. {
  427. int i, j;
  428. struct cea_channel_speaker_allocation *p;
  429. for (i = 0; i < ARRAY_SIZE(channel_allocations); i++) {
  430. p = channel_allocations + i;
  431. p->channels = 0;
  432. p->spk_mask = 0;
  433. for (j = 0; j < ARRAY_SIZE(p->speakers); j++)
  434. if (p->speakers[j]) {
  435. p->channels++;
  436. p->spk_mask |= p->speakers[j];
  437. }
  438. }
  439. }
  440. static int get_channel_allocation_order(int ca)
  441. {
  442. int i;
  443. for (i = 0; i < ARRAY_SIZE(channel_allocations); i++) {
  444. if (channel_allocations[i].ca_index == ca)
  445. break;
  446. }
  447. return i;
  448. }
  449. /*
  450. * The transformation takes two steps:
  451. *
  452. * eld->spk_alloc => (eld_speaker_allocation_bits[]) => spk_mask
  453. * spk_mask => (channel_allocations[]) => ai->CA
  454. *
  455. * TODO: it could select the wrong CA from multiple candidates.
  456. */
  457. static int hdmi_channel_allocation(struct hdmi_eld *eld, int channels)
  458. {
  459. int i;
  460. int ca = 0;
  461. int spk_mask = 0;
  462. char buf[SND_PRINT_CHANNEL_ALLOCATION_ADVISED_BUFSIZE];
  463. /*
  464. * CA defaults to 0 for basic stereo audio
  465. */
  466. if (channels <= 2)
  467. return 0;
  468. /*
  469. * expand ELD's speaker allocation mask
  470. *
  471. * ELD tells the speaker mask in a compact(paired) form,
  472. * expand ELD's notions to match the ones used by Audio InfoFrame.
  473. */
  474. for (i = 0; i < ARRAY_SIZE(eld_speaker_allocation_bits); i++) {
  475. if (eld->info.spk_alloc & (1 << i))
  476. spk_mask |= eld_speaker_allocation_bits[i];
  477. }
  478. /* search for the first working match in the CA table */
  479. for (i = 0; i < ARRAY_SIZE(channel_allocations); i++) {
  480. if (channels == channel_allocations[i].channels &&
  481. (spk_mask & channel_allocations[i].spk_mask) ==
  482. channel_allocations[i].spk_mask) {
  483. ca = channel_allocations[i].ca_index;
  484. break;
  485. }
  486. }
  487. if (!ca) {
  488. /* if there was no match, select the regular ALSA channel
  489. * allocation with the matching number of channels */
  490. for (i = 0; i < ARRAY_SIZE(channel_allocations); i++) {
  491. if (channels == channel_allocations[i].channels) {
  492. ca = channel_allocations[i].ca_index;
  493. break;
  494. }
  495. }
  496. }
  497. snd_print_channel_allocation(eld->info.spk_alloc, buf, sizeof(buf));
  498. snd_printdd("HDMI: select CA 0x%x for %d-channel allocation: %s\n",
  499. ca, channels, buf);
  500. return ca;
  501. }
  502. static void hdmi_debug_channel_mapping(struct hda_codec *codec,
  503. hda_nid_t pin_nid)
  504. {
  505. #ifdef CONFIG_SND_DEBUG_VERBOSE
  506. int i;
  507. int slot;
  508. for (i = 0; i < 8; i++) {
  509. slot = snd_hda_codec_read(codec, pin_nid, 0,
  510. AC_VERB_GET_HDMI_CHAN_SLOT, i);
  511. printk(KERN_DEBUG "HDMI: ASP channel %d => slot %d\n",
  512. slot >> 4, slot & 0xf);
  513. }
  514. #endif
  515. }
  516. static void hdmi_std_setup_channel_mapping(struct hda_codec *codec,
  517. hda_nid_t pin_nid,
  518. bool non_pcm,
  519. int ca)
  520. {
  521. struct cea_channel_speaker_allocation *ch_alloc;
  522. int i;
  523. int err;
  524. int order;
  525. int non_pcm_mapping[8];
  526. order = get_channel_allocation_order(ca);
  527. ch_alloc = &channel_allocations[order];
  528. if (hdmi_channel_mapping[ca][1] == 0) {
  529. int hdmi_slot = 0;
  530. /* fill actual channel mappings in ALSA channel (i) order */
  531. for (i = 0; i < ch_alloc->channels; i++) {
  532. while (!ch_alloc->speakers[7 - hdmi_slot] && !WARN_ON(hdmi_slot >= 8))
  533. hdmi_slot++; /* skip zero slots */
  534. hdmi_channel_mapping[ca][i] = (i << 4) | hdmi_slot++;
  535. }
  536. /* fill the rest of the slots with ALSA channel 0xf */
  537. for (hdmi_slot = 0; hdmi_slot < 8; hdmi_slot++)
  538. if (!ch_alloc->speakers[7 - hdmi_slot])
  539. hdmi_channel_mapping[ca][i++] = (0xf << 4) | hdmi_slot;
  540. }
  541. if (non_pcm) {
  542. for (i = 0; i < ch_alloc->channels; i++)
  543. non_pcm_mapping[i] = (i << 4) | i;
  544. for (; i < 8; i++)
  545. non_pcm_mapping[i] = (0xf << 4) | i;
  546. }
  547. for (i = 0; i < 8; i++) {
  548. err = snd_hda_codec_write(codec, pin_nid, 0,
  549. AC_VERB_SET_HDMI_CHAN_SLOT,
  550. non_pcm ? non_pcm_mapping[i] : hdmi_channel_mapping[ca][i]);
  551. if (err) {
  552. snd_printdd(KERN_NOTICE
  553. "HDMI: channel mapping failed\n");
  554. break;
  555. }
  556. }
  557. hdmi_debug_channel_mapping(codec, pin_nid);
  558. }
  559. struct channel_map_table {
  560. unsigned char map; /* ALSA API channel map position */
  561. int spk_mask; /* speaker position bit mask */
  562. };
  563. static struct channel_map_table map_tables[] = {
  564. { SNDRV_CHMAP_FL, FL },
  565. { SNDRV_CHMAP_FR, FR },
  566. { SNDRV_CHMAP_RL, RL },
  567. { SNDRV_CHMAP_RR, RR },
  568. { SNDRV_CHMAP_LFE, LFE },
  569. { SNDRV_CHMAP_FC, FC },
  570. { SNDRV_CHMAP_RLC, RLC },
  571. { SNDRV_CHMAP_RRC, RRC },
  572. { SNDRV_CHMAP_RC, RC },
  573. { SNDRV_CHMAP_FLC, FLC },
  574. { SNDRV_CHMAP_FRC, FRC },
  575. { SNDRV_CHMAP_FLH, FLH },
  576. { SNDRV_CHMAP_FRH, FRH },
  577. { SNDRV_CHMAP_FLW, FLW },
  578. { SNDRV_CHMAP_FRW, FRW },
  579. { SNDRV_CHMAP_TC, TC },
  580. { SNDRV_CHMAP_FCH, FCH },
  581. {} /* terminator */
  582. };
  583. /* from ALSA API channel position to speaker bit mask */
  584. static int to_spk_mask(unsigned char c)
  585. {
  586. struct channel_map_table *t = map_tables;
  587. for (; t->map; t++) {
  588. if (t->map == c)
  589. return t->spk_mask;
  590. }
  591. return 0;
  592. }
  593. /* from ALSA API channel position to CEA slot */
  594. static int to_cea_slot(int ordered_ca, unsigned char pos)
  595. {
  596. int mask = to_spk_mask(pos);
  597. int i;
  598. if (mask) {
  599. for (i = 0; i < 8; i++) {
  600. if (channel_allocations[ordered_ca].speakers[7 - i] == mask)
  601. return i;
  602. }
  603. }
  604. return -1;
  605. }
  606. /* from speaker bit mask to ALSA API channel position */
  607. static int spk_to_chmap(int spk)
  608. {
  609. struct channel_map_table *t = map_tables;
  610. for (; t->map; t++) {
  611. if (t->spk_mask == spk)
  612. return t->map;
  613. }
  614. return 0;
  615. }
  616. /* from CEA slot to ALSA API channel position */
  617. static int from_cea_slot(int ordered_ca, unsigned char slot)
  618. {
  619. int mask = channel_allocations[ordered_ca].speakers[7 - slot];
  620. return spk_to_chmap(mask);
  621. }
  622. /* get the CA index corresponding to the given ALSA API channel map */
  623. static int hdmi_manual_channel_allocation(int chs, unsigned char *map)
  624. {
  625. int i, spks = 0, spk_mask = 0;
  626. for (i = 0; i < chs; i++) {
  627. int mask = to_spk_mask(map[i]);
  628. if (mask) {
  629. spk_mask |= mask;
  630. spks++;
  631. }
  632. }
  633. for (i = 0; i < ARRAY_SIZE(channel_allocations); i++) {
  634. if ((chs == channel_allocations[i].channels ||
  635. spks == channel_allocations[i].channels) &&
  636. (spk_mask & channel_allocations[i].spk_mask) ==
  637. channel_allocations[i].spk_mask)
  638. return channel_allocations[i].ca_index;
  639. }
  640. return -1;
  641. }
  642. /* set up the channel slots for the given ALSA API channel map */
  643. static int hdmi_manual_setup_channel_mapping(struct hda_codec *codec,
  644. hda_nid_t pin_nid,
  645. int chs, unsigned char *map,
  646. int ca)
  647. {
  648. int ordered_ca = get_channel_allocation_order(ca);
  649. int alsa_pos, hdmi_slot;
  650. int assignments[8] = {[0 ... 7] = 0xf};
  651. for (alsa_pos = 0; alsa_pos < chs; alsa_pos++) {
  652. hdmi_slot = to_cea_slot(ordered_ca, map[alsa_pos]);
  653. if (hdmi_slot < 0)
  654. continue; /* unassigned channel */
  655. assignments[hdmi_slot] = alsa_pos;
  656. }
  657. for (hdmi_slot = 0; hdmi_slot < 8; hdmi_slot++) {
  658. int val, err;
  659. val = (assignments[hdmi_slot] << 4) | hdmi_slot;
  660. err = snd_hda_codec_write(codec, pin_nid, 0,
  661. AC_VERB_SET_HDMI_CHAN_SLOT, val);
  662. if (err)
  663. return -EINVAL;
  664. }
  665. return 0;
  666. }
  667. /* store ALSA API channel map from the current default map */
  668. static void hdmi_setup_fake_chmap(unsigned char *map, int ca)
  669. {
  670. int i;
  671. int ordered_ca = get_channel_allocation_order(ca);
  672. for (i = 0; i < 8; i++) {
  673. if (i < channel_allocations[ordered_ca].channels)
  674. map[i] = from_cea_slot(ordered_ca, hdmi_channel_mapping[ca][i] & 0x0f);
  675. else
  676. map[i] = 0;
  677. }
  678. }
  679. static void hdmi_setup_channel_mapping(struct hda_codec *codec,
  680. hda_nid_t pin_nid, bool non_pcm, int ca,
  681. int channels, unsigned char *map,
  682. bool chmap_set)
  683. {
  684. if (!non_pcm && chmap_set) {
  685. hdmi_manual_setup_channel_mapping(codec, pin_nid,
  686. channels, map, ca);
  687. } else {
  688. hdmi_std_setup_channel_mapping(codec, pin_nid, non_pcm, ca);
  689. hdmi_setup_fake_chmap(map, ca);
  690. }
  691. }
  692. /*
  693. * Audio InfoFrame routines
  694. */
  695. /*
  696. * Enable Audio InfoFrame Transmission
  697. */
  698. static void hdmi_start_infoframe_trans(struct hda_codec *codec,
  699. hda_nid_t pin_nid)
  700. {
  701. hdmi_set_dip_index(codec, pin_nid, 0x0, 0x0);
  702. snd_hda_codec_write(codec, pin_nid, 0, AC_VERB_SET_HDMI_DIP_XMIT,
  703. AC_DIPXMIT_BEST);
  704. }
  705. /*
  706. * Disable Audio InfoFrame Transmission
  707. */
  708. static void hdmi_stop_infoframe_trans(struct hda_codec *codec,
  709. hda_nid_t pin_nid)
  710. {
  711. hdmi_set_dip_index(codec, pin_nid, 0x0, 0x0);
  712. snd_hda_codec_write(codec, pin_nid, 0, AC_VERB_SET_HDMI_DIP_XMIT,
  713. AC_DIPXMIT_DISABLE);
  714. }
  715. static void hdmi_debug_dip_size(struct hda_codec *codec, hda_nid_t pin_nid)
  716. {
  717. #ifdef CONFIG_SND_DEBUG_VERBOSE
  718. int i;
  719. int size;
  720. size = snd_hdmi_get_eld_size(codec, pin_nid);
  721. printk(KERN_DEBUG "HDMI: ELD buf size is %d\n", size);
  722. for (i = 0; i < 8; i++) {
  723. size = snd_hda_codec_read(codec, pin_nid, 0,
  724. AC_VERB_GET_HDMI_DIP_SIZE, i);
  725. printk(KERN_DEBUG "HDMI: DIP GP[%d] buf size is %d\n", i, size);
  726. }
  727. #endif
  728. }
  729. static void hdmi_clear_dip_buffers(struct hda_codec *codec, hda_nid_t pin_nid)
  730. {
  731. #ifdef BE_PARANOID
  732. int i, j;
  733. int size;
  734. int pi, bi;
  735. for (i = 0; i < 8; i++) {
  736. size = snd_hda_codec_read(codec, pin_nid, 0,
  737. AC_VERB_GET_HDMI_DIP_SIZE, i);
  738. if (size == 0)
  739. continue;
  740. hdmi_set_dip_index(codec, pin_nid, i, 0x0);
  741. for (j = 1; j < 1000; j++) {
  742. hdmi_write_dip_byte(codec, pin_nid, 0x0);
  743. hdmi_get_dip_index(codec, pin_nid, &pi, &bi);
  744. if (pi != i)
  745. snd_printd(KERN_INFO "dip index %d: %d != %d\n",
  746. bi, pi, i);
  747. if (bi == 0) /* byte index wrapped around */
  748. break;
  749. }
  750. snd_printd(KERN_INFO
  751. "HDMI: DIP GP[%d] buf reported size=%d, written=%d\n",
  752. i, size, j);
  753. }
  754. #endif
  755. }
  756. static void hdmi_checksum_audio_infoframe(struct hdmi_audio_infoframe *hdmi_ai)
  757. {
  758. u8 *bytes = (u8 *)hdmi_ai;
  759. u8 sum = 0;
  760. int i;
  761. hdmi_ai->checksum = 0;
  762. for (i = 0; i < sizeof(*hdmi_ai); i++)
  763. sum += bytes[i];
  764. hdmi_ai->checksum = -sum;
  765. }
  766. static void hdmi_fill_audio_infoframe(struct hda_codec *codec,
  767. hda_nid_t pin_nid,
  768. u8 *dip, int size)
  769. {
  770. int i;
  771. hdmi_debug_dip_size(codec, pin_nid);
  772. hdmi_clear_dip_buffers(codec, pin_nid); /* be paranoid */
  773. hdmi_set_dip_index(codec, pin_nid, 0x0, 0x0);
  774. for (i = 0; i < size; i++)
  775. hdmi_write_dip_byte(codec, pin_nid, dip[i]);
  776. }
  777. static bool hdmi_infoframe_uptodate(struct hda_codec *codec, hda_nid_t pin_nid,
  778. u8 *dip, int size)
  779. {
  780. u8 val;
  781. int i;
  782. if (snd_hda_codec_read(codec, pin_nid, 0, AC_VERB_GET_HDMI_DIP_XMIT, 0)
  783. != AC_DIPXMIT_BEST)
  784. return false;
  785. hdmi_set_dip_index(codec, pin_nid, 0x0, 0x0);
  786. for (i = 0; i < size; i++) {
  787. val = snd_hda_codec_read(codec, pin_nid, 0,
  788. AC_VERB_GET_HDMI_DIP_DATA, 0);
  789. if (val != dip[i])
  790. return false;
  791. }
  792. return true;
  793. }
  794. static void hdmi_setup_audio_infoframe(struct hda_codec *codec,
  795. struct hdmi_spec_per_pin *per_pin,
  796. bool non_pcm)
  797. {
  798. hda_nid_t pin_nid = per_pin->pin_nid;
  799. int channels = per_pin->channels;
  800. int active_channels;
  801. struct hdmi_eld *eld;
  802. int ca, ordered_ca;
  803. union audio_infoframe ai;
  804. if (!channels)
  805. return;
  806. if (is_haswell(codec))
  807. snd_hda_codec_write(codec, pin_nid, 0,
  808. AC_VERB_SET_AMP_GAIN_MUTE,
  809. AMP_OUT_UNMUTE);
  810. eld = &per_pin->sink_eld;
  811. if (!eld->monitor_present)
  812. return;
  813. if (!non_pcm && per_pin->chmap_set)
  814. ca = hdmi_manual_channel_allocation(channels, per_pin->chmap);
  815. else
  816. ca = hdmi_channel_allocation(eld, channels);
  817. if (ca < 0)
  818. ca = 0;
  819. ordered_ca = get_channel_allocation_order(ca);
  820. active_channels = channel_allocations[ordered_ca].channels;
  821. hdmi_set_channel_count(codec, per_pin->cvt_nid, active_channels);
  822. memset(&ai, 0, sizeof(ai));
  823. if (eld->info.conn_type == 0) { /* HDMI */
  824. struct hdmi_audio_infoframe *hdmi_ai = &ai.hdmi;
  825. hdmi_ai->type = 0x84;
  826. hdmi_ai->ver = 0x01;
  827. hdmi_ai->len = 0x0a;
  828. hdmi_ai->CC02_CT47 = active_channels - 1;
  829. hdmi_ai->CA = ca;
  830. hdmi_checksum_audio_infoframe(hdmi_ai);
  831. } else if (eld->info.conn_type == 1) { /* DisplayPort */
  832. struct dp_audio_infoframe *dp_ai = &ai.dp;
  833. dp_ai->type = 0x84;
  834. dp_ai->len = 0x1b;
  835. dp_ai->ver = 0x11 << 2;
  836. dp_ai->CC02_CT47 = active_channels - 1;
  837. dp_ai->CA = ca;
  838. } else {
  839. snd_printd("HDMI: unknown connection type at pin %d\n",
  840. pin_nid);
  841. return;
  842. }
  843. /*
  844. * sizeof(ai) is used instead of sizeof(*hdmi_ai) or
  845. * sizeof(*dp_ai) to avoid partial match/update problems when
  846. * the user switches between HDMI/DP monitors.
  847. */
  848. if (!hdmi_infoframe_uptodate(codec, pin_nid, ai.bytes,
  849. sizeof(ai))) {
  850. snd_printdd("hdmi_setup_audio_infoframe: "
  851. "pin=%d channels=%d\n",
  852. pin_nid,
  853. active_channels);
  854. hdmi_setup_channel_mapping(codec, pin_nid, non_pcm, ca,
  855. channels, per_pin->chmap,
  856. per_pin->chmap_set);
  857. hdmi_stop_infoframe_trans(codec, pin_nid);
  858. hdmi_fill_audio_infoframe(codec, pin_nid,
  859. ai.bytes, sizeof(ai));
  860. hdmi_start_infoframe_trans(codec, pin_nid);
  861. } else {
  862. /* For non-pcm audio switch, setup new channel mapping
  863. * accordingly */
  864. if (per_pin->non_pcm != non_pcm)
  865. hdmi_setup_channel_mapping(codec, pin_nid, non_pcm, ca,
  866. channels, per_pin->chmap,
  867. per_pin->chmap_set);
  868. }
  869. per_pin->non_pcm = non_pcm;
  870. }
  871. /*
  872. * Unsolicited events
  873. */
  874. static void hdmi_present_sense(struct hdmi_spec_per_pin *per_pin, int repoll);
  875. static void hdmi_intrinsic_event(struct hda_codec *codec, unsigned int res)
  876. {
  877. struct hdmi_spec *spec = codec->spec;
  878. int tag = res >> AC_UNSOL_RES_TAG_SHIFT;
  879. int pin_nid;
  880. int pin_idx;
  881. struct hda_jack_tbl *jack;
  882. int dev_entry = (res & AC_UNSOL_RES_DE) >> AC_UNSOL_RES_DE_SHIFT;
  883. jack = snd_hda_jack_tbl_get_from_tag(codec, tag);
  884. if (!jack)
  885. return;
  886. pin_nid = jack->nid;
  887. jack->jack_dirty = 1;
  888. _snd_printd(SND_PR_VERBOSE,
  889. "HDMI hot plug event: Codec=%d Pin=%d Device=%d Inactive=%d Presence_Detect=%d ELD_Valid=%d\n",
  890. codec->addr, pin_nid, dev_entry, !!(res & AC_UNSOL_RES_IA),
  891. !!(res & AC_UNSOL_RES_PD), !!(res & AC_UNSOL_RES_ELDV));
  892. pin_idx = pin_nid_to_pin_index(spec, pin_nid);
  893. if (pin_idx < 0)
  894. return;
  895. hdmi_present_sense(get_pin(spec, pin_idx), 1);
  896. snd_hda_jack_report_sync(codec);
  897. }
  898. static void hdmi_non_intrinsic_event(struct hda_codec *codec, unsigned int res)
  899. {
  900. int tag = res >> AC_UNSOL_RES_TAG_SHIFT;
  901. int subtag = (res & AC_UNSOL_RES_SUBTAG) >> AC_UNSOL_RES_SUBTAG_SHIFT;
  902. int cp_state = !!(res & AC_UNSOL_RES_CP_STATE);
  903. int cp_ready = !!(res & AC_UNSOL_RES_CP_READY);
  904. printk(KERN_INFO
  905. "HDMI CP event: CODEC=%d TAG=%d SUBTAG=0x%x CP_STATE=%d CP_READY=%d\n",
  906. codec->addr,
  907. tag,
  908. subtag,
  909. cp_state,
  910. cp_ready);
  911. /* TODO */
  912. if (cp_state)
  913. ;
  914. if (cp_ready)
  915. ;
  916. }
  917. static void hdmi_unsol_event(struct hda_codec *codec, unsigned int res)
  918. {
  919. int tag = res >> AC_UNSOL_RES_TAG_SHIFT;
  920. int subtag = (res & AC_UNSOL_RES_SUBTAG) >> AC_UNSOL_RES_SUBTAG_SHIFT;
  921. if (!snd_hda_jack_tbl_get_from_tag(codec, tag)) {
  922. snd_printd(KERN_INFO "Unexpected HDMI event tag 0x%x\n", tag);
  923. return;
  924. }
  925. if (subtag == 0)
  926. hdmi_intrinsic_event(codec, res);
  927. else
  928. hdmi_non_intrinsic_event(codec, res);
  929. }
  930. static void haswell_verify_D0(struct hda_codec *codec,
  931. hda_nid_t cvt_nid, hda_nid_t nid)
  932. {
  933. int pwr;
  934. /* For Haswell, the converter 1/2 may keep in D3 state after bootup,
  935. * thus pins could only choose converter 0 for use. Make sure the
  936. * converters are in correct power state */
  937. if (!snd_hda_check_power_state(codec, cvt_nid, AC_PWRST_D0))
  938. snd_hda_codec_write(codec, cvt_nid, 0, AC_VERB_SET_POWER_STATE, AC_PWRST_D0);
  939. if (!snd_hda_check_power_state(codec, nid, AC_PWRST_D0)) {
  940. snd_hda_codec_write(codec, nid, 0, AC_VERB_SET_POWER_STATE,
  941. AC_PWRST_D0);
  942. msleep(40);
  943. pwr = snd_hda_codec_read(codec, nid, 0, AC_VERB_GET_POWER_STATE, 0);
  944. pwr = (pwr & AC_PWRST_ACTUAL) >> AC_PWRST_ACTUAL_SHIFT;
  945. snd_printd("Haswell HDMI audio: Power for pin 0x%x is now D%d\n", nid, pwr);
  946. }
  947. }
  948. /*
  949. * Callbacks
  950. */
  951. /* HBR should be Non-PCM, 8 channels */
  952. #define is_hbr_format(format) \
  953. ((format & AC_FMT_TYPE_NON_PCM) && (format & AC_FMT_CHAN_MASK) == 7)
  954. static int hdmi_setup_stream(struct hda_codec *codec, hda_nid_t cvt_nid,
  955. hda_nid_t pin_nid, u32 stream_tag, int format)
  956. {
  957. int pinctl;
  958. int new_pinctl = 0;
  959. if (is_haswell(codec))
  960. haswell_verify_D0(codec, cvt_nid, pin_nid);
  961. if (snd_hda_query_pin_caps(codec, pin_nid) & AC_PINCAP_HBR) {
  962. pinctl = snd_hda_codec_read(codec, pin_nid, 0,
  963. AC_VERB_GET_PIN_WIDGET_CONTROL, 0);
  964. new_pinctl = pinctl & ~AC_PINCTL_EPT;
  965. if (is_hbr_format(format))
  966. new_pinctl |= AC_PINCTL_EPT_HBR;
  967. else
  968. new_pinctl |= AC_PINCTL_EPT_NATIVE;
  969. snd_printdd("hdmi_setup_stream: "
  970. "NID=0x%x, %spinctl=0x%x\n",
  971. pin_nid,
  972. pinctl == new_pinctl ? "" : "new-",
  973. new_pinctl);
  974. if (pinctl != new_pinctl)
  975. snd_hda_codec_write(codec, pin_nid, 0,
  976. AC_VERB_SET_PIN_WIDGET_CONTROL,
  977. new_pinctl);
  978. }
  979. if (is_hbr_format(format) && !new_pinctl) {
  980. snd_printdd("hdmi_setup_stream: HBR is not supported\n");
  981. return -EINVAL;
  982. }
  983. snd_hda_codec_setup_stream(codec, cvt_nid, stream_tag, 0, format);
  984. return 0;
  985. }
  986. static int hdmi_choose_cvt(struct hda_codec *codec,
  987. int pin_idx, int *cvt_id, int *mux_id)
  988. {
  989. struct hdmi_spec *spec = codec->spec;
  990. struct hdmi_spec_per_pin *per_pin;
  991. struct hdmi_spec_per_cvt *per_cvt = NULL;
  992. int cvt_idx, mux_idx = 0;
  993. per_pin = get_pin(spec, pin_idx);
  994. /* Dynamically assign converter to stream */
  995. for (cvt_idx = 0; cvt_idx < spec->num_cvts; cvt_idx++) {
  996. per_cvt = get_cvt(spec, cvt_idx);
  997. /* Must not already be assigned */
  998. if (per_cvt->assigned)
  999. continue;
  1000. /* Must be in pin's mux's list of converters */
  1001. for (mux_idx = 0; mux_idx < per_pin->num_mux_nids; mux_idx++)
  1002. if (per_pin->mux_nids[mux_idx] == per_cvt->cvt_nid)
  1003. break;
  1004. /* Not in mux list */
  1005. if (mux_idx == per_pin->num_mux_nids)
  1006. continue;
  1007. break;
  1008. }
  1009. /* No free converters */
  1010. if (cvt_idx == spec->num_cvts)
  1011. return -ENODEV;
  1012. if (cvt_id)
  1013. *cvt_id = cvt_idx;
  1014. if (mux_id)
  1015. *mux_id = mux_idx;
  1016. return 0;
  1017. }
  1018. static void haswell_config_cvts(struct hda_codec *codec,
  1019. hda_nid_t pin_nid, int mux_idx)
  1020. {
  1021. struct hdmi_spec *spec = codec->spec;
  1022. hda_nid_t nid, end_nid;
  1023. int cvt_idx, curr;
  1024. struct hdmi_spec_per_cvt *per_cvt;
  1025. /* configure all pins, including "no physical connection" ones */
  1026. end_nid = codec->start_nid + codec->num_nodes;
  1027. for (nid = codec->start_nid; nid < end_nid; nid++) {
  1028. unsigned int wid_caps = get_wcaps(codec, nid);
  1029. unsigned int wid_type = get_wcaps_type(wid_caps);
  1030. if (wid_type != AC_WID_PIN)
  1031. continue;
  1032. if (nid == pin_nid)
  1033. continue;
  1034. curr = snd_hda_codec_read(codec, nid, 0,
  1035. AC_VERB_GET_CONNECT_SEL, 0);
  1036. if (curr != mux_idx)
  1037. continue;
  1038. /* choose an unassigned converter. The conveters in the
  1039. * connection list are in the same order as in the codec.
  1040. */
  1041. for (cvt_idx = 0; cvt_idx < spec->num_cvts; cvt_idx++) {
  1042. per_cvt = get_cvt(spec, cvt_idx);
  1043. if (!per_cvt->assigned) {
  1044. snd_printdd("choose cvt %d for pin nid %d\n",
  1045. cvt_idx, nid);
  1046. snd_hda_codec_write_cache(codec, nid, 0,
  1047. AC_VERB_SET_CONNECT_SEL,
  1048. cvt_idx);
  1049. break;
  1050. }
  1051. }
  1052. }
  1053. }
  1054. /*
  1055. * HDA PCM callbacks
  1056. */
  1057. static int hdmi_pcm_open(struct hda_pcm_stream *hinfo,
  1058. struct hda_codec *codec,
  1059. struct snd_pcm_substream *substream)
  1060. {
  1061. struct hdmi_spec *spec = codec->spec;
  1062. struct snd_pcm_runtime *runtime = substream->runtime;
  1063. int pin_idx, cvt_idx, mux_idx = 0;
  1064. struct hdmi_spec_per_pin *per_pin;
  1065. struct hdmi_eld *eld;
  1066. struct hdmi_spec_per_cvt *per_cvt = NULL;
  1067. int err;
  1068. /* Validate hinfo */
  1069. pin_idx = hinfo_to_pin_index(spec, hinfo);
  1070. if (snd_BUG_ON(pin_idx < 0))
  1071. return -EINVAL;
  1072. per_pin = get_pin(spec, pin_idx);
  1073. eld = &per_pin->sink_eld;
  1074. err = hdmi_choose_cvt(codec, pin_idx, &cvt_idx, &mux_idx);
  1075. if (err < 0)
  1076. return err;
  1077. per_cvt = get_cvt(spec, cvt_idx);
  1078. /* Claim converter */
  1079. per_cvt->assigned = 1;
  1080. per_pin->cvt_nid = per_cvt->cvt_nid;
  1081. hinfo->nid = per_cvt->cvt_nid;
  1082. snd_hda_codec_write_cache(codec, per_pin->pin_nid, 0,
  1083. AC_VERB_SET_CONNECT_SEL,
  1084. mux_idx);
  1085. /* configure unused pins to choose other converters */
  1086. if (is_haswell(codec))
  1087. haswell_config_cvts(codec, per_pin->pin_nid, mux_idx);
  1088. snd_hda_spdif_ctls_assign(codec, pin_idx, per_cvt->cvt_nid);
  1089. /* Initially set the converter's capabilities */
  1090. hinfo->channels_min = per_cvt->channels_min;
  1091. hinfo->channels_max = per_cvt->channels_max;
  1092. hinfo->rates = per_cvt->rates;
  1093. hinfo->formats = per_cvt->formats;
  1094. hinfo->maxbps = per_cvt->maxbps;
  1095. /* Restrict capabilities by ELD if this isn't disabled */
  1096. if (!static_hdmi_pcm && eld->eld_valid) {
  1097. snd_hdmi_eld_update_pcm_info(&eld->info, hinfo);
  1098. if (hinfo->channels_min > hinfo->channels_max ||
  1099. !hinfo->rates || !hinfo->formats) {
  1100. per_cvt->assigned = 0;
  1101. hinfo->nid = 0;
  1102. snd_hda_spdif_ctls_unassign(codec, pin_idx);
  1103. return -ENODEV;
  1104. }
  1105. }
  1106. /* Store the updated parameters */
  1107. runtime->hw.channels_min = hinfo->channels_min;
  1108. runtime->hw.channels_max = hinfo->channels_max;
  1109. runtime->hw.formats = hinfo->formats;
  1110. runtime->hw.rates = hinfo->rates;
  1111. snd_pcm_hw_constraint_step(substream->runtime, 0,
  1112. SNDRV_PCM_HW_PARAM_CHANNELS, 2);
  1113. return 0;
  1114. }
  1115. /*
  1116. * HDA/HDMI auto parsing
  1117. */
  1118. static int hdmi_read_pin_conn(struct hda_codec *codec, int pin_idx)
  1119. {
  1120. struct hdmi_spec *spec = codec->spec;
  1121. struct hdmi_spec_per_pin *per_pin = get_pin(spec, pin_idx);
  1122. hda_nid_t pin_nid = per_pin->pin_nid;
  1123. if (!(get_wcaps(codec, pin_nid) & AC_WCAP_CONN_LIST)) {
  1124. snd_printk(KERN_WARNING
  1125. "HDMI: pin %d wcaps %#x "
  1126. "does not support connection list\n",
  1127. pin_nid, get_wcaps(codec, pin_nid));
  1128. return -EINVAL;
  1129. }
  1130. per_pin->num_mux_nids = snd_hda_get_connections(codec, pin_nid,
  1131. per_pin->mux_nids,
  1132. HDA_MAX_CONNECTIONS);
  1133. return 0;
  1134. }
  1135. static void hdmi_present_sense(struct hdmi_spec_per_pin *per_pin, int repoll)
  1136. {
  1137. struct hda_codec *codec = per_pin->codec;
  1138. struct hdmi_spec *spec = codec->spec;
  1139. struct hdmi_eld *eld = &spec->temp_eld;
  1140. struct hdmi_eld *pin_eld = &per_pin->sink_eld;
  1141. hda_nid_t pin_nid = per_pin->pin_nid;
  1142. /*
  1143. * Always execute a GetPinSense verb here, even when called from
  1144. * hdmi_intrinsic_event; for some NVIDIA HW, the unsolicited
  1145. * response's PD bit is not the real PD value, but indicates that
  1146. * the real PD value changed. An older version of the HD-audio
  1147. * specification worked this way. Hence, we just ignore the data in
  1148. * the unsolicited response to avoid custom WARs.
  1149. */
  1150. int present = snd_hda_pin_sense(codec, pin_nid);
  1151. bool update_eld = false;
  1152. bool eld_changed = false;
  1153. pin_eld->monitor_present = !!(present & AC_PINSENSE_PRESENCE);
  1154. if (pin_eld->monitor_present)
  1155. eld->eld_valid = !!(present & AC_PINSENSE_ELDV);
  1156. else
  1157. eld->eld_valid = false;
  1158. _snd_printd(SND_PR_VERBOSE,
  1159. "HDMI status: Codec=%d Pin=%d Presence_Detect=%d ELD_Valid=%d\n",
  1160. codec->addr, pin_nid, pin_eld->monitor_present, eld->eld_valid);
  1161. if (eld->eld_valid) {
  1162. if (snd_hdmi_get_eld(codec, pin_nid, eld->eld_buffer,
  1163. &eld->eld_size) < 0)
  1164. eld->eld_valid = false;
  1165. else {
  1166. memset(&eld->info, 0, sizeof(struct parsed_hdmi_eld));
  1167. if (snd_hdmi_parse_eld(&eld->info, eld->eld_buffer,
  1168. eld->eld_size) < 0)
  1169. eld->eld_valid = false;
  1170. }
  1171. if (eld->eld_valid) {
  1172. snd_hdmi_show_eld(&eld->info);
  1173. update_eld = true;
  1174. }
  1175. else if (repoll) {
  1176. queue_delayed_work(codec->bus->workq,
  1177. &per_pin->work,
  1178. msecs_to_jiffies(300));
  1179. return;
  1180. }
  1181. }
  1182. mutex_lock(&pin_eld->lock);
  1183. if (pin_eld->eld_valid && !eld->eld_valid) {
  1184. update_eld = true;
  1185. eld_changed = true;
  1186. }
  1187. if (update_eld) {
  1188. bool old_eld_valid = pin_eld->eld_valid;
  1189. pin_eld->eld_valid = eld->eld_valid;
  1190. eld_changed = pin_eld->eld_size != eld->eld_size ||
  1191. memcmp(pin_eld->eld_buffer, eld->eld_buffer,
  1192. eld->eld_size) != 0;
  1193. if (eld_changed)
  1194. memcpy(pin_eld->eld_buffer, eld->eld_buffer,
  1195. eld->eld_size);
  1196. pin_eld->eld_size = eld->eld_size;
  1197. pin_eld->info = eld->info;
  1198. /* Haswell-specific workaround: re-setup when the transcoder is
  1199. * changed during the stream playback
  1200. */
  1201. if (is_haswell(codec) &&
  1202. eld->eld_valid && !old_eld_valid && per_pin->setup)
  1203. hdmi_setup_audio_infoframe(codec, per_pin,
  1204. per_pin->non_pcm);
  1205. }
  1206. mutex_unlock(&pin_eld->lock);
  1207. if (eld_changed)
  1208. snd_ctl_notify(codec->bus->card,
  1209. SNDRV_CTL_EVENT_MASK_VALUE | SNDRV_CTL_EVENT_MASK_INFO,
  1210. &per_pin->eld_ctl->id);
  1211. }
  1212. static void hdmi_repoll_eld(struct work_struct *work)
  1213. {
  1214. struct hdmi_spec_per_pin *per_pin =
  1215. container_of(to_delayed_work(work), struct hdmi_spec_per_pin, work);
  1216. if (per_pin->repoll_count++ > 6)
  1217. per_pin->repoll_count = 0;
  1218. hdmi_present_sense(per_pin, per_pin->repoll_count);
  1219. }
  1220. static void intel_haswell_fixup_connect_list(struct hda_codec *codec,
  1221. hda_nid_t nid);
  1222. static int hdmi_add_pin(struct hda_codec *codec, hda_nid_t pin_nid)
  1223. {
  1224. struct hdmi_spec *spec = codec->spec;
  1225. unsigned int caps, config;
  1226. int pin_idx;
  1227. struct hdmi_spec_per_pin *per_pin;
  1228. int err;
  1229. caps = snd_hda_query_pin_caps(codec, pin_nid);
  1230. if (!(caps & (AC_PINCAP_HDMI | AC_PINCAP_DP)))
  1231. return 0;
  1232. config = snd_hda_codec_get_pincfg(codec, pin_nid);
  1233. if (get_defcfg_connect(config) == AC_JACK_PORT_NONE)
  1234. return 0;
  1235. if (is_haswell(codec))
  1236. intel_haswell_fixup_connect_list(codec, pin_nid);
  1237. pin_idx = spec->num_pins;
  1238. per_pin = snd_array_new(&spec->pins);
  1239. if (!per_pin)
  1240. return -ENOMEM;
  1241. per_pin->pin_nid = pin_nid;
  1242. per_pin->non_pcm = false;
  1243. err = hdmi_read_pin_conn(codec, pin_idx);
  1244. if (err < 0)
  1245. return err;
  1246. spec->num_pins++;
  1247. return 0;
  1248. }
  1249. static int hdmi_add_cvt(struct hda_codec *codec, hda_nid_t cvt_nid)
  1250. {
  1251. struct hdmi_spec *spec = codec->spec;
  1252. struct hdmi_spec_per_cvt *per_cvt;
  1253. unsigned int chans;
  1254. int err;
  1255. chans = get_wcaps(codec, cvt_nid);
  1256. chans = get_wcaps_channels(chans);
  1257. per_cvt = snd_array_new(&spec->cvts);
  1258. if (!per_cvt)
  1259. return -ENOMEM;
  1260. per_cvt->cvt_nid = cvt_nid;
  1261. per_cvt->channels_min = 2;
  1262. if (chans <= 16) {
  1263. per_cvt->channels_max = chans;
  1264. if (chans > spec->channels_max)
  1265. spec->channels_max = chans;
  1266. }
  1267. err = snd_hda_query_supported_pcm(codec, cvt_nid,
  1268. &per_cvt->rates,
  1269. &per_cvt->formats,
  1270. &per_cvt->maxbps);
  1271. if (err < 0)
  1272. return err;
  1273. if (spec->num_cvts < ARRAY_SIZE(spec->cvt_nids))
  1274. spec->cvt_nids[spec->num_cvts] = cvt_nid;
  1275. spec->num_cvts++;
  1276. return 0;
  1277. }
  1278. static int hdmi_parse_codec(struct hda_codec *codec)
  1279. {
  1280. hda_nid_t nid;
  1281. int i, nodes;
  1282. nodes = snd_hda_get_sub_nodes(codec, codec->afg, &nid);
  1283. if (!nid || nodes < 0) {
  1284. snd_printk(KERN_WARNING "HDMI: failed to get afg sub nodes\n");
  1285. return -EINVAL;
  1286. }
  1287. for (i = 0; i < nodes; i++, nid++) {
  1288. unsigned int caps;
  1289. unsigned int type;
  1290. caps = get_wcaps(codec, nid);
  1291. type = get_wcaps_type(caps);
  1292. if (!(caps & AC_WCAP_DIGITAL))
  1293. continue;
  1294. switch (type) {
  1295. case AC_WID_AUD_OUT:
  1296. hdmi_add_cvt(codec, nid);
  1297. break;
  1298. case AC_WID_PIN:
  1299. hdmi_add_pin(codec, nid);
  1300. break;
  1301. }
  1302. }
  1303. #ifdef CONFIG_PM
  1304. /* We're seeing some problems with unsolicited hot plug events on
  1305. * PantherPoint after S3, if this is not enabled */
  1306. if (codec->vendor_id == 0x80862806)
  1307. codec->bus->power_keep_link_on = 1;
  1308. /*
  1309. * G45/IbexPeak don't support EPSS: the unsolicited pin hot plug event
  1310. * can be lost and presence sense verb will become inaccurate if the
  1311. * HDA link is powered off at hot plug or hw initialization time.
  1312. */
  1313. else if (!(snd_hda_param_read(codec, codec->afg, AC_PAR_POWER_STATE) &
  1314. AC_PWRST_EPSS))
  1315. codec->bus->power_keep_link_on = 1;
  1316. #endif
  1317. return 0;
  1318. }
  1319. /*
  1320. */
  1321. static bool check_non_pcm_per_cvt(struct hda_codec *codec, hda_nid_t cvt_nid)
  1322. {
  1323. struct hda_spdif_out *spdif;
  1324. bool non_pcm;
  1325. mutex_lock(&codec->spdif_mutex);
  1326. spdif = snd_hda_spdif_out_of_nid(codec, cvt_nid);
  1327. non_pcm = !!(spdif->status & IEC958_AES0_NONAUDIO);
  1328. mutex_unlock(&codec->spdif_mutex);
  1329. return non_pcm;
  1330. }
  1331. /*
  1332. * HDMI callbacks
  1333. */
  1334. static int generic_hdmi_playback_pcm_prepare(struct hda_pcm_stream *hinfo,
  1335. struct hda_codec *codec,
  1336. unsigned int stream_tag,
  1337. unsigned int format,
  1338. struct snd_pcm_substream *substream)
  1339. {
  1340. hda_nid_t cvt_nid = hinfo->nid;
  1341. struct hdmi_spec *spec = codec->spec;
  1342. int pin_idx = hinfo_to_pin_index(spec, hinfo);
  1343. struct hdmi_spec_per_pin *per_pin = get_pin(spec, pin_idx);
  1344. hda_nid_t pin_nid = per_pin->pin_nid;
  1345. bool non_pcm;
  1346. non_pcm = check_non_pcm_per_cvt(codec, cvt_nid);
  1347. per_pin->channels = substream->runtime->channels;
  1348. per_pin->setup = true;
  1349. hdmi_setup_audio_infoframe(codec, per_pin, non_pcm);
  1350. return hdmi_setup_stream(codec, cvt_nid, pin_nid, stream_tag, format);
  1351. }
  1352. static int generic_hdmi_playback_pcm_cleanup(struct hda_pcm_stream *hinfo,
  1353. struct hda_codec *codec,
  1354. struct snd_pcm_substream *substream)
  1355. {
  1356. snd_hda_codec_cleanup_stream(codec, hinfo->nid);
  1357. return 0;
  1358. }
  1359. static int hdmi_pcm_close(struct hda_pcm_stream *hinfo,
  1360. struct hda_codec *codec,
  1361. struct snd_pcm_substream *substream)
  1362. {
  1363. struct hdmi_spec *spec = codec->spec;
  1364. int cvt_idx, pin_idx;
  1365. struct hdmi_spec_per_cvt *per_cvt;
  1366. struct hdmi_spec_per_pin *per_pin;
  1367. if (hinfo->nid) {
  1368. cvt_idx = cvt_nid_to_cvt_index(spec, hinfo->nid);
  1369. if (snd_BUG_ON(cvt_idx < 0))
  1370. return -EINVAL;
  1371. per_cvt = get_cvt(spec, cvt_idx);
  1372. snd_BUG_ON(!per_cvt->assigned);
  1373. per_cvt->assigned = 0;
  1374. hinfo->nid = 0;
  1375. pin_idx = hinfo_to_pin_index(spec, hinfo);
  1376. if (snd_BUG_ON(pin_idx < 0))
  1377. return -EINVAL;
  1378. per_pin = get_pin(spec, pin_idx);
  1379. snd_hda_spdif_ctls_unassign(codec, pin_idx);
  1380. per_pin->chmap_set = false;
  1381. memset(per_pin->chmap, 0, sizeof(per_pin->chmap));
  1382. per_pin->setup = false;
  1383. per_pin->channels = 0;
  1384. }
  1385. return 0;
  1386. }
  1387. static const struct hda_pcm_ops generic_ops = {
  1388. .open = hdmi_pcm_open,
  1389. .close = hdmi_pcm_close,
  1390. .prepare = generic_hdmi_playback_pcm_prepare,
  1391. .cleanup = generic_hdmi_playback_pcm_cleanup,
  1392. };
  1393. /*
  1394. * ALSA API channel-map control callbacks
  1395. */
  1396. static int hdmi_chmap_ctl_info(struct snd_kcontrol *kcontrol,
  1397. struct snd_ctl_elem_info *uinfo)
  1398. {
  1399. struct snd_pcm_chmap *info = snd_kcontrol_chip(kcontrol);
  1400. struct hda_codec *codec = info->private_data;
  1401. struct hdmi_spec *spec = codec->spec;
  1402. uinfo->type = SNDRV_CTL_ELEM_TYPE_INTEGER;
  1403. uinfo->count = spec->channels_max;
  1404. uinfo->value.integer.min = 0;
  1405. uinfo->value.integer.max = SNDRV_CHMAP_LAST;
  1406. return 0;
  1407. }
  1408. static int hdmi_chmap_ctl_tlv(struct snd_kcontrol *kcontrol, int op_flag,
  1409. unsigned int size, unsigned int __user *tlv)
  1410. {
  1411. struct snd_pcm_chmap *info = snd_kcontrol_chip(kcontrol);
  1412. struct hda_codec *codec = info->private_data;
  1413. struct hdmi_spec *spec = codec->spec;
  1414. const unsigned int valid_mask =
  1415. FL | FR | RL | RR | LFE | FC | RLC | RRC;
  1416. unsigned int __user *dst;
  1417. int chs, count = 0;
  1418. if (size < 8)
  1419. return -ENOMEM;
  1420. if (put_user(SNDRV_CTL_TLVT_CONTAINER, tlv))
  1421. return -EFAULT;
  1422. size -= 8;
  1423. dst = tlv + 2;
  1424. for (chs = 2; chs <= spec->channels_max; chs++) {
  1425. int i, c;
  1426. struct cea_channel_speaker_allocation *cap;
  1427. cap = channel_allocations;
  1428. for (i = 0; i < ARRAY_SIZE(channel_allocations); i++, cap++) {
  1429. int chs_bytes = chs * 4;
  1430. if (cap->channels != chs)
  1431. continue;
  1432. if (cap->spk_mask & ~valid_mask)
  1433. continue;
  1434. if (size < 8)
  1435. return -ENOMEM;
  1436. if (put_user(SNDRV_CTL_TLVT_CHMAP_VAR, dst) ||
  1437. put_user(chs_bytes, dst + 1))
  1438. return -EFAULT;
  1439. dst += 2;
  1440. size -= 8;
  1441. count += 8;
  1442. if (size < chs_bytes)
  1443. return -ENOMEM;
  1444. size -= chs_bytes;
  1445. count += chs_bytes;
  1446. for (c = 7; c >= 0; c--) {
  1447. int spk = cap->speakers[c];
  1448. if (!spk)
  1449. continue;
  1450. if (put_user(spk_to_chmap(spk), dst))
  1451. return -EFAULT;
  1452. dst++;
  1453. }
  1454. }
  1455. }
  1456. if (put_user(count, tlv + 1))
  1457. return -EFAULT;
  1458. return 0;
  1459. }
  1460. static int hdmi_chmap_ctl_get(struct snd_kcontrol *kcontrol,
  1461. struct snd_ctl_elem_value *ucontrol)
  1462. {
  1463. struct snd_pcm_chmap *info = snd_kcontrol_chip(kcontrol);
  1464. struct hda_codec *codec = info->private_data;
  1465. struct hdmi_spec *spec = codec->spec;
  1466. int pin_idx = kcontrol->private_value;
  1467. struct hdmi_spec_per_pin *per_pin = get_pin(spec, pin_idx);
  1468. int i;
  1469. for (i = 0; i < ARRAY_SIZE(per_pin->chmap); i++)
  1470. ucontrol->value.integer.value[i] = per_pin->chmap[i];
  1471. return 0;
  1472. }
  1473. static int hdmi_chmap_ctl_put(struct snd_kcontrol *kcontrol,
  1474. struct snd_ctl_elem_value *ucontrol)
  1475. {
  1476. struct snd_pcm_chmap *info = snd_kcontrol_chip(kcontrol);
  1477. struct hda_codec *codec = info->private_data;
  1478. struct hdmi_spec *spec = codec->spec;
  1479. int pin_idx = kcontrol->private_value;
  1480. struct hdmi_spec_per_pin *per_pin = get_pin(spec, pin_idx);
  1481. unsigned int ctl_idx;
  1482. struct snd_pcm_substream *substream;
  1483. unsigned char chmap[8];
  1484. int i, ca, prepared = 0;
  1485. ctl_idx = snd_ctl_get_ioffidx(kcontrol, &ucontrol->id);
  1486. substream = snd_pcm_chmap_substream(info, ctl_idx);
  1487. if (!substream || !substream->runtime)
  1488. return 0; /* just for avoiding error from alsactl restore */
  1489. switch (substream->runtime->status->state) {
  1490. case SNDRV_PCM_STATE_OPEN:
  1491. case SNDRV_PCM_STATE_SETUP:
  1492. break;
  1493. case SNDRV_PCM_STATE_PREPARED:
  1494. prepared = 1;
  1495. break;
  1496. default:
  1497. return -EBUSY;
  1498. }
  1499. memset(chmap, 0, sizeof(chmap));
  1500. for (i = 0; i < ARRAY_SIZE(chmap); i++)
  1501. chmap[i] = ucontrol->value.integer.value[i];
  1502. if (!memcmp(chmap, per_pin->chmap, sizeof(chmap)))
  1503. return 0;
  1504. ca = hdmi_manual_channel_allocation(ARRAY_SIZE(chmap), chmap);
  1505. if (ca < 0)
  1506. return -EINVAL;
  1507. per_pin->chmap_set = true;
  1508. memcpy(per_pin->chmap, chmap, sizeof(chmap));
  1509. if (prepared)
  1510. hdmi_setup_audio_infoframe(codec, per_pin, per_pin->non_pcm);
  1511. return 0;
  1512. }
  1513. static int generic_hdmi_build_pcms(struct hda_codec *codec)
  1514. {
  1515. struct hdmi_spec *spec = codec->spec;
  1516. int pin_idx;
  1517. for (pin_idx = 0; pin_idx < spec->num_pins; pin_idx++) {
  1518. struct hda_pcm *info;
  1519. struct hda_pcm_stream *pstr;
  1520. struct hdmi_spec_per_pin *per_pin;
  1521. per_pin = get_pin(spec, pin_idx);
  1522. sprintf(per_pin->pcm_name, "HDMI %d", pin_idx);
  1523. info = snd_array_new(&spec->pcm_rec);
  1524. if (!info)
  1525. return -ENOMEM;
  1526. info->name = per_pin->pcm_name;
  1527. info->pcm_type = HDA_PCM_TYPE_HDMI;
  1528. info->own_chmap = true;
  1529. pstr = &info->stream[SNDRV_PCM_STREAM_PLAYBACK];
  1530. pstr->substreams = 1;
  1531. pstr->ops = generic_ops;
  1532. /* other pstr fields are set in open */
  1533. }
  1534. codec->num_pcms = spec->num_pins;
  1535. codec->pcm_info = spec->pcm_rec.list;
  1536. return 0;
  1537. }
  1538. static int generic_hdmi_build_jack(struct hda_codec *codec, int pin_idx)
  1539. {
  1540. char hdmi_str[32] = "HDMI/DP";
  1541. struct hdmi_spec *spec = codec->spec;
  1542. struct hdmi_spec_per_pin *per_pin = get_pin(spec, pin_idx);
  1543. int pcmdev = get_pcm_rec(spec, pin_idx)->device;
  1544. if (pcmdev > 0)
  1545. sprintf(hdmi_str + strlen(hdmi_str), ",pcm=%d", pcmdev);
  1546. if (!is_jack_detectable(codec, per_pin->pin_nid))
  1547. strncat(hdmi_str, " Phantom",
  1548. sizeof(hdmi_str) - strlen(hdmi_str) - 1);
  1549. return snd_hda_jack_add_kctl(codec, per_pin->pin_nid, hdmi_str, 0);
  1550. }
  1551. static int generic_hdmi_build_controls(struct hda_codec *codec)
  1552. {
  1553. struct hdmi_spec *spec = codec->spec;
  1554. int err;
  1555. int pin_idx;
  1556. for (pin_idx = 0; pin_idx < spec->num_pins; pin_idx++) {
  1557. struct hdmi_spec_per_pin *per_pin = get_pin(spec, pin_idx);
  1558. err = generic_hdmi_build_jack(codec, pin_idx);
  1559. if (err < 0)
  1560. return err;
  1561. err = snd_hda_create_dig_out_ctls(codec,
  1562. per_pin->pin_nid,
  1563. per_pin->mux_nids[0],
  1564. HDA_PCM_TYPE_HDMI);
  1565. if (err < 0)
  1566. return err;
  1567. snd_hda_spdif_ctls_unassign(codec, pin_idx);
  1568. /* add control for ELD Bytes */
  1569. err = hdmi_create_eld_ctl(codec, pin_idx,
  1570. get_pcm_rec(spec, pin_idx)->device);
  1571. if (err < 0)
  1572. return err;
  1573. hdmi_present_sense(per_pin, 0);
  1574. }
  1575. /* add channel maps */
  1576. for (pin_idx = 0; pin_idx < spec->num_pins; pin_idx++) {
  1577. struct snd_pcm_chmap *chmap;
  1578. struct snd_kcontrol *kctl;
  1579. int i;
  1580. if (!codec->pcm_info[pin_idx].pcm)
  1581. break;
  1582. err = snd_pcm_add_chmap_ctls(codec->pcm_info[pin_idx].pcm,
  1583. SNDRV_PCM_STREAM_PLAYBACK,
  1584. NULL, 0, pin_idx, &chmap);
  1585. if (err < 0)
  1586. return err;
  1587. /* override handlers */
  1588. chmap->private_data = codec;
  1589. kctl = chmap->kctl;
  1590. for (i = 0; i < kctl->count; i++)
  1591. kctl->vd[i].access |= SNDRV_CTL_ELEM_ACCESS_WRITE;
  1592. kctl->info = hdmi_chmap_ctl_info;
  1593. kctl->get = hdmi_chmap_ctl_get;
  1594. kctl->put = hdmi_chmap_ctl_put;
  1595. kctl->tlv.c = hdmi_chmap_ctl_tlv;
  1596. }
  1597. return 0;
  1598. }
  1599. static int generic_hdmi_init_per_pins(struct hda_codec *codec)
  1600. {
  1601. struct hdmi_spec *spec = codec->spec;
  1602. int pin_idx;
  1603. for (pin_idx = 0; pin_idx < spec->num_pins; pin_idx++) {
  1604. struct hdmi_spec_per_pin *per_pin = get_pin(spec, pin_idx);
  1605. struct hdmi_eld *eld = &per_pin->sink_eld;
  1606. per_pin->codec = codec;
  1607. mutex_init(&eld->lock);
  1608. INIT_DELAYED_WORK(&per_pin->work, hdmi_repoll_eld);
  1609. snd_hda_eld_proc_new(codec, eld, pin_idx);
  1610. }
  1611. return 0;
  1612. }
  1613. static int generic_hdmi_init(struct hda_codec *codec)
  1614. {
  1615. struct hdmi_spec *spec = codec->spec;
  1616. int pin_idx;
  1617. for (pin_idx = 0; pin_idx < spec->num_pins; pin_idx++) {
  1618. struct hdmi_spec_per_pin *per_pin = get_pin(spec, pin_idx);
  1619. hda_nid_t pin_nid = per_pin->pin_nid;
  1620. hdmi_init_pin(codec, pin_nid);
  1621. snd_hda_jack_detect_enable(codec, pin_nid, pin_nid);
  1622. }
  1623. return 0;
  1624. }
  1625. static void hdmi_array_init(struct hdmi_spec *spec, int nums)
  1626. {
  1627. snd_array_init(&spec->pins, sizeof(struct hdmi_spec_per_pin), nums);
  1628. snd_array_init(&spec->cvts, sizeof(struct hdmi_spec_per_cvt), nums);
  1629. snd_array_init(&spec->pcm_rec, sizeof(struct hda_pcm), nums);
  1630. }
  1631. static void hdmi_array_free(struct hdmi_spec *spec)
  1632. {
  1633. snd_array_free(&spec->pins);
  1634. snd_array_free(&spec->cvts);
  1635. snd_array_free(&spec->pcm_rec);
  1636. }
  1637. static void generic_hdmi_free(struct hda_codec *codec)
  1638. {
  1639. struct hdmi_spec *spec = codec->spec;
  1640. int pin_idx;
  1641. for (pin_idx = 0; pin_idx < spec->num_pins; pin_idx++) {
  1642. struct hdmi_spec_per_pin *per_pin = get_pin(spec, pin_idx);
  1643. struct hdmi_eld *eld = &per_pin->sink_eld;
  1644. cancel_delayed_work(&per_pin->work);
  1645. snd_hda_eld_proc_free(codec, eld);
  1646. }
  1647. flush_workqueue(codec->bus->workq);
  1648. hdmi_array_free(spec);
  1649. kfree(spec);
  1650. }
  1651. #ifdef CONFIG_PM
  1652. static int generic_hdmi_resume(struct hda_codec *codec)
  1653. {
  1654. struct hdmi_spec *spec = codec->spec;
  1655. int pin_idx;
  1656. generic_hdmi_init(codec);
  1657. snd_hda_codec_resume_amp(codec);
  1658. snd_hda_codec_resume_cache(codec);
  1659. for (pin_idx = 0; pin_idx < spec->num_pins; pin_idx++) {
  1660. struct hdmi_spec_per_pin *per_pin = get_pin(spec, pin_idx);
  1661. hdmi_present_sense(per_pin, 1);
  1662. }
  1663. return 0;
  1664. }
  1665. #endif
  1666. static const struct hda_codec_ops generic_hdmi_patch_ops = {
  1667. .init = generic_hdmi_init,
  1668. .free = generic_hdmi_free,
  1669. .build_pcms = generic_hdmi_build_pcms,
  1670. .build_controls = generic_hdmi_build_controls,
  1671. .unsol_event = hdmi_unsol_event,
  1672. #ifdef CONFIG_PM
  1673. .resume = generic_hdmi_resume,
  1674. #endif
  1675. };
  1676. static void intel_haswell_fixup_connect_list(struct hda_codec *codec,
  1677. hda_nid_t nid)
  1678. {
  1679. struct hdmi_spec *spec = codec->spec;
  1680. hda_nid_t conns[4];
  1681. int nconns;
  1682. nconns = snd_hda_get_connections(codec, nid, conns, ARRAY_SIZE(conns));
  1683. if (nconns == spec->num_cvts &&
  1684. !memcmp(conns, spec->cvt_nids, spec->num_cvts * sizeof(hda_nid_t)))
  1685. return;
  1686. /* override pins connection list */
  1687. snd_printdd("hdmi: haswell: override pin connection 0x%x\n", nid);
  1688. snd_hda_override_conn_list(codec, nid, spec->num_cvts, spec->cvt_nids);
  1689. }
  1690. #define INTEL_VENDOR_NID 0x08
  1691. #define INTEL_GET_VENDOR_VERB 0xf81
  1692. #define INTEL_SET_VENDOR_VERB 0x781
  1693. #define INTEL_EN_DP12 0x02 /* enable DP 1.2 features */
  1694. #define INTEL_EN_ALL_PIN_CVTS 0x01 /* enable 2nd & 3rd pins and convertors */
  1695. static void intel_haswell_enable_all_pins(struct hda_codec *codec,
  1696. bool update_tree)
  1697. {
  1698. unsigned int vendor_param;
  1699. vendor_param = snd_hda_codec_read(codec, INTEL_VENDOR_NID, 0,
  1700. INTEL_GET_VENDOR_VERB, 0);
  1701. if (vendor_param == -1 || vendor_param & INTEL_EN_ALL_PIN_CVTS)
  1702. return;
  1703. vendor_param |= INTEL_EN_ALL_PIN_CVTS;
  1704. vendor_param = snd_hda_codec_read(codec, INTEL_VENDOR_NID, 0,
  1705. INTEL_SET_VENDOR_VERB, vendor_param);
  1706. if (vendor_param == -1)
  1707. return;
  1708. if (update_tree)
  1709. snd_hda_codec_update_widgets(codec);
  1710. }
  1711. static void intel_haswell_fixup_enable_dp12(struct hda_codec *codec)
  1712. {
  1713. unsigned int vendor_param;
  1714. vendor_param = snd_hda_codec_read(codec, INTEL_VENDOR_NID, 0,
  1715. INTEL_GET_VENDOR_VERB, 0);
  1716. if (vendor_param == -1 || vendor_param & INTEL_EN_DP12)
  1717. return;
  1718. /* enable DP1.2 mode */
  1719. vendor_param |= INTEL_EN_DP12;
  1720. snd_hda_codec_write_cache(codec, INTEL_VENDOR_NID, 0,
  1721. INTEL_SET_VENDOR_VERB, vendor_param);
  1722. }
  1723. /* Haswell needs to re-issue the vendor-specific verbs before turning to D0.
  1724. * Otherwise you may get severe h/w communication errors.
  1725. */
  1726. static void haswell_set_power_state(struct hda_codec *codec, hda_nid_t fg,
  1727. unsigned int power_state)
  1728. {
  1729. if (power_state == AC_PWRST_D0) {
  1730. intel_haswell_enable_all_pins(codec, false);
  1731. intel_haswell_fixup_enable_dp12(codec);
  1732. }
  1733. snd_hda_codec_read(codec, fg, 0, AC_VERB_SET_POWER_STATE, power_state);
  1734. snd_hda_codec_set_power_to_all(codec, fg, power_state);
  1735. }
  1736. static int patch_generic_hdmi(struct hda_codec *codec)
  1737. {
  1738. struct hdmi_spec *spec;
  1739. spec = kzalloc(sizeof(*spec), GFP_KERNEL);
  1740. if (spec == NULL)
  1741. return -ENOMEM;
  1742. codec->spec = spec;
  1743. hdmi_array_init(spec, 4);
  1744. if (is_haswell(codec)) {
  1745. intel_haswell_enable_all_pins(codec, true);
  1746. intel_haswell_fixup_enable_dp12(codec);
  1747. }
  1748. if (hdmi_parse_codec(codec) < 0) {
  1749. codec->spec = NULL;
  1750. kfree(spec);
  1751. return -EINVAL;
  1752. }
  1753. codec->patch_ops = generic_hdmi_patch_ops;
  1754. if (is_haswell(codec)) {
  1755. codec->patch_ops.set_power_state = haswell_set_power_state;
  1756. codec->dp_mst = true;
  1757. }
  1758. generic_hdmi_init_per_pins(codec);
  1759. init_channel_allocations();
  1760. return 0;
  1761. }
  1762. /*
  1763. * Shared non-generic implementations
  1764. */
  1765. static int simple_playback_build_pcms(struct hda_codec *codec)
  1766. {
  1767. struct hdmi_spec *spec = codec->spec;
  1768. struct hda_pcm *info;
  1769. unsigned int chans;
  1770. struct hda_pcm_stream *pstr;
  1771. struct hdmi_spec_per_cvt *per_cvt;
  1772. per_cvt = get_cvt(spec, 0);
  1773. chans = get_wcaps(codec, per_cvt->cvt_nid);
  1774. chans = get_wcaps_channels(chans);
  1775. info = snd_array_new(&spec->pcm_rec);
  1776. if (!info)
  1777. return -ENOMEM;
  1778. info->name = get_pin(spec, 0)->pcm_name;
  1779. sprintf(info->name, "HDMI 0");
  1780. info->pcm_type = HDA_PCM_TYPE_HDMI;
  1781. pstr = &info->stream[SNDRV_PCM_STREAM_PLAYBACK];
  1782. *pstr = spec->pcm_playback;
  1783. pstr->nid = per_cvt->cvt_nid;
  1784. if (pstr->channels_max <= 2 && chans && chans <= 16)
  1785. pstr->channels_max = chans;
  1786. codec->num_pcms = 1;
  1787. codec->pcm_info = info;
  1788. return 0;
  1789. }
  1790. /* unsolicited event for jack sensing */
  1791. static void simple_hdmi_unsol_event(struct hda_codec *codec,
  1792. unsigned int res)
  1793. {
  1794. snd_hda_jack_set_dirty_all(codec);
  1795. snd_hda_jack_report_sync(codec);
  1796. }
  1797. /* generic_hdmi_build_jack can be used for simple_hdmi, too,
  1798. * as long as spec->pins[] is set correctly
  1799. */
  1800. #define simple_hdmi_build_jack generic_hdmi_build_jack
  1801. static int simple_playback_build_controls(struct hda_codec *codec)
  1802. {
  1803. struct hdmi_spec *spec = codec->spec;
  1804. struct hdmi_spec_per_cvt *per_cvt;
  1805. int err;
  1806. per_cvt = get_cvt(spec, 0);
  1807. err = snd_hda_create_spdif_out_ctls(codec, per_cvt->cvt_nid,
  1808. per_cvt->cvt_nid);
  1809. if (err < 0)
  1810. return err;
  1811. return simple_hdmi_build_jack(codec, 0);
  1812. }
  1813. static int simple_playback_init(struct hda_codec *codec)
  1814. {
  1815. struct hdmi_spec *spec = codec->spec;
  1816. struct hdmi_spec_per_pin *per_pin = get_pin(spec, 0);
  1817. hda_nid_t pin = per_pin->pin_nid;
  1818. snd_hda_codec_write(codec, pin, 0,
  1819. AC_VERB_SET_PIN_WIDGET_CONTROL, PIN_OUT);
  1820. /* some codecs require to unmute the pin */
  1821. if (get_wcaps(codec, pin) & AC_WCAP_OUT_AMP)
  1822. snd_hda_codec_write(codec, pin, 0, AC_VERB_SET_AMP_GAIN_MUTE,
  1823. AMP_OUT_UNMUTE);
  1824. snd_hda_jack_detect_enable(codec, pin, pin);
  1825. return 0;
  1826. }
  1827. static void simple_playback_free(struct hda_codec *codec)
  1828. {
  1829. struct hdmi_spec *spec = codec->spec;
  1830. hdmi_array_free(spec);
  1831. kfree(spec);
  1832. }
  1833. /*
  1834. * Nvidia specific implementations
  1835. */
  1836. #define Nv_VERB_SET_Channel_Allocation 0xF79
  1837. #define Nv_VERB_SET_Info_Frame_Checksum 0xF7A
  1838. #define Nv_VERB_SET_Audio_Protection_On 0xF98
  1839. #define Nv_VERB_SET_Audio_Protection_Off 0xF99
  1840. #define nvhdmi_master_con_nid_7x 0x04
  1841. #define nvhdmi_master_pin_nid_7x 0x05
  1842. static const hda_nid_t nvhdmi_con_nids_7x[4] = {
  1843. /*front, rear, clfe, rear_surr */
  1844. 0x6, 0x8, 0xa, 0xc,
  1845. };
  1846. static const struct hda_verb nvhdmi_basic_init_7x_2ch[] = {
  1847. /* set audio protect on */
  1848. { 0x1, Nv_VERB_SET_Audio_Protection_On, 0x1},
  1849. /* enable digital output on pin widget */
  1850. { 0x5, AC_VERB_SET_PIN_WIDGET_CONTROL, PIN_OUT | 0x5 },
  1851. {} /* terminator */
  1852. };
  1853. static const struct hda_verb nvhdmi_basic_init_7x_8ch[] = {
  1854. /* set audio protect on */
  1855. { 0x1, Nv_VERB_SET_Audio_Protection_On, 0x1},
  1856. /* enable digital output on pin widget */
  1857. { 0x5, AC_VERB_SET_PIN_WIDGET_CONTROL, PIN_OUT | 0x5 },
  1858. { 0x7, AC_VERB_SET_PIN_WIDGET_CONTROL, PIN_OUT | 0x5 },
  1859. { 0x9, AC_VERB_SET_PIN_WIDGET_CONTROL, PIN_OUT | 0x5 },
  1860. { 0xb, AC_VERB_SET_PIN_WIDGET_CONTROL, PIN_OUT | 0x5 },
  1861. { 0xd, AC_VERB_SET_PIN_WIDGET_CONTROL, PIN_OUT | 0x5 },
  1862. {} /* terminator */
  1863. };
  1864. #ifdef LIMITED_RATE_FMT_SUPPORT
  1865. /* support only the safe format and rate */
  1866. #define SUPPORTED_RATES SNDRV_PCM_RATE_48000
  1867. #define SUPPORTED_MAXBPS 16
  1868. #define SUPPORTED_FORMATS SNDRV_PCM_FMTBIT_S16_LE
  1869. #else
  1870. /* support all rates and formats */
  1871. #define SUPPORTED_RATES \
  1872. (SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_44100 | SNDRV_PCM_RATE_48000 |\
  1873. SNDRV_PCM_RATE_88200 | SNDRV_PCM_RATE_96000 | SNDRV_PCM_RATE_176400 |\
  1874. SNDRV_PCM_RATE_192000)
  1875. #define SUPPORTED_MAXBPS 24
  1876. #define SUPPORTED_FORMATS \
  1877. (SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S32_LE)
  1878. #endif
  1879. static int nvhdmi_7x_init_2ch(struct hda_codec *codec)
  1880. {
  1881. snd_hda_sequence_write(codec, nvhdmi_basic_init_7x_2ch);
  1882. return 0;
  1883. }
  1884. static int nvhdmi_7x_init_8ch(struct hda_codec *codec)
  1885. {
  1886. snd_hda_sequence_write(codec, nvhdmi_basic_init_7x_8ch);
  1887. return 0;
  1888. }
  1889. static unsigned int channels_2_6_8[] = {
  1890. 2, 6, 8
  1891. };
  1892. static unsigned int channels_2_8[] = {
  1893. 2, 8
  1894. };
  1895. static struct snd_pcm_hw_constraint_list hw_constraints_2_6_8_channels = {
  1896. .count = ARRAY_SIZE(channels_2_6_8),
  1897. .list = channels_2_6_8,
  1898. .mask = 0,
  1899. };
  1900. static struct snd_pcm_hw_constraint_list hw_constraints_2_8_channels = {
  1901. .count = ARRAY_SIZE(channels_2_8),
  1902. .list = channels_2_8,
  1903. .mask = 0,
  1904. };
  1905. static int simple_playback_pcm_open(struct hda_pcm_stream *hinfo,
  1906. struct hda_codec *codec,
  1907. struct snd_pcm_substream *substream)
  1908. {
  1909. struct hdmi_spec *spec = codec->spec;
  1910. struct snd_pcm_hw_constraint_list *hw_constraints_channels = NULL;
  1911. switch (codec->preset->id) {
  1912. case 0x10de0002:
  1913. case 0x10de0003:
  1914. case 0x10de0005:
  1915. case 0x10de0006:
  1916. hw_constraints_channels = &hw_constraints_2_8_channels;
  1917. break;
  1918. case 0x10de0007:
  1919. hw_constraints_channels = &hw_constraints_2_6_8_channels;
  1920. break;
  1921. default:
  1922. break;
  1923. }
  1924. if (hw_constraints_channels != NULL) {
  1925. snd_pcm_hw_constraint_list(substream->runtime, 0,
  1926. SNDRV_PCM_HW_PARAM_CHANNELS,
  1927. hw_constraints_channels);
  1928. } else {
  1929. snd_pcm_hw_constraint_step(substream->runtime, 0,
  1930. SNDRV_PCM_HW_PARAM_CHANNELS, 2);
  1931. }
  1932. return snd_hda_multi_out_dig_open(codec, &spec->multiout);
  1933. }
  1934. static int simple_playback_pcm_close(struct hda_pcm_stream *hinfo,
  1935. struct hda_codec *codec,
  1936. struct snd_pcm_substream *substream)
  1937. {
  1938. struct hdmi_spec *spec = codec->spec;
  1939. return snd_hda_multi_out_dig_close(codec, &spec->multiout);
  1940. }
  1941. static int simple_playback_pcm_prepare(struct hda_pcm_stream *hinfo,
  1942. struct hda_codec *codec,
  1943. unsigned int stream_tag,
  1944. unsigned int format,
  1945. struct snd_pcm_substream *substream)
  1946. {
  1947. struct hdmi_spec *spec = codec->spec;
  1948. return snd_hda_multi_out_dig_prepare(codec, &spec->multiout,
  1949. stream_tag, format, substream);
  1950. }
  1951. static const struct hda_pcm_stream simple_pcm_playback = {
  1952. .substreams = 1,
  1953. .channels_min = 2,
  1954. .channels_max = 2,
  1955. .ops = {
  1956. .open = simple_playback_pcm_open,
  1957. .close = simple_playback_pcm_close,
  1958. .prepare = simple_playback_pcm_prepare
  1959. },
  1960. };
  1961. static const struct hda_codec_ops simple_hdmi_patch_ops = {
  1962. .build_controls = simple_playback_build_controls,
  1963. .build_pcms = simple_playback_build_pcms,
  1964. .init = simple_playback_init,
  1965. .free = simple_playback_free,
  1966. .unsol_event = simple_hdmi_unsol_event,
  1967. };
  1968. static int patch_simple_hdmi(struct hda_codec *codec,
  1969. hda_nid_t cvt_nid, hda_nid_t pin_nid)
  1970. {
  1971. struct hdmi_spec *spec;
  1972. struct hdmi_spec_per_cvt *per_cvt;
  1973. struct hdmi_spec_per_pin *per_pin;
  1974. spec = kzalloc(sizeof(*spec), GFP_KERNEL);
  1975. if (!spec)
  1976. return -ENOMEM;
  1977. codec->spec = spec;
  1978. hdmi_array_init(spec, 1);
  1979. spec->multiout.num_dacs = 0; /* no analog */
  1980. spec->multiout.max_channels = 2;
  1981. spec->multiout.dig_out_nid = cvt_nid;
  1982. spec->num_cvts = 1;
  1983. spec->num_pins = 1;
  1984. per_pin = snd_array_new(&spec->pins);
  1985. per_cvt = snd_array_new(&spec->cvts);
  1986. if (!per_pin || !per_cvt) {
  1987. simple_playback_free(codec);
  1988. return -ENOMEM;
  1989. }
  1990. per_cvt->cvt_nid = cvt_nid;
  1991. per_pin->pin_nid = pin_nid;
  1992. spec->pcm_playback = simple_pcm_playback;
  1993. codec->patch_ops = simple_hdmi_patch_ops;
  1994. return 0;
  1995. }
  1996. static void nvhdmi_8ch_7x_set_info_frame_parameters(struct hda_codec *codec,
  1997. int channels)
  1998. {
  1999. unsigned int chanmask;
  2000. int chan = channels ? (channels - 1) : 1;
  2001. switch (channels) {
  2002. default:
  2003. case 0:
  2004. case 2:
  2005. chanmask = 0x00;
  2006. break;
  2007. case 4:
  2008. chanmask = 0x08;
  2009. break;
  2010. case 6:
  2011. chanmask = 0x0b;
  2012. break;
  2013. case 8:
  2014. chanmask = 0x13;
  2015. break;
  2016. }
  2017. /* Set the audio infoframe channel allocation and checksum fields. The
  2018. * channel count is computed implicitly by the hardware. */
  2019. snd_hda_codec_write(codec, 0x1, 0,
  2020. Nv_VERB_SET_Channel_Allocation, chanmask);
  2021. snd_hda_codec_write(codec, 0x1, 0,
  2022. Nv_VERB_SET_Info_Frame_Checksum,
  2023. (0x71 - chan - chanmask));
  2024. }
  2025. static int nvhdmi_8ch_7x_pcm_close(struct hda_pcm_stream *hinfo,
  2026. struct hda_codec *codec,
  2027. struct snd_pcm_substream *substream)
  2028. {
  2029. struct hdmi_spec *spec = codec->spec;
  2030. int i;
  2031. snd_hda_codec_write(codec, nvhdmi_master_con_nid_7x,
  2032. 0, AC_VERB_SET_CHANNEL_STREAMID, 0);
  2033. for (i = 0; i < 4; i++) {
  2034. /* set the stream id */
  2035. snd_hda_codec_write(codec, nvhdmi_con_nids_7x[i], 0,
  2036. AC_VERB_SET_CHANNEL_STREAMID, 0);
  2037. /* set the stream format */
  2038. snd_hda_codec_write(codec, nvhdmi_con_nids_7x[i], 0,
  2039. AC_VERB_SET_STREAM_FORMAT, 0);
  2040. }
  2041. /* The audio hardware sends a channel count of 0x7 (8ch) when all the
  2042. * streams are disabled. */
  2043. nvhdmi_8ch_7x_set_info_frame_parameters(codec, 8);
  2044. return snd_hda_multi_out_dig_close(codec, &spec->multiout);
  2045. }
  2046. static int nvhdmi_8ch_7x_pcm_prepare(struct hda_pcm_stream *hinfo,
  2047. struct hda_codec *codec,
  2048. unsigned int stream_tag,
  2049. unsigned int format,
  2050. struct snd_pcm_substream *substream)
  2051. {
  2052. int chs;
  2053. unsigned int dataDCC2, channel_id;
  2054. int i;
  2055. struct hdmi_spec *spec = codec->spec;
  2056. struct hda_spdif_out *spdif;
  2057. struct hdmi_spec_per_cvt *per_cvt;
  2058. mutex_lock(&codec->spdif_mutex);
  2059. per_cvt = get_cvt(spec, 0);
  2060. spdif = snd_hda_spdif_out_of_nid(codec, per_cvt->cvt_nid);
  2061. chs = substream->runtime->channels;
  2062. dataDCC2 = 0x2;
  2063. /* turn off SPDIF once; otherwise the IEC958 bits won't be updated */
  2064. if (codec->spdif_status_reset && (spdif->ctls & AC_DIG1_ENABLE))
  2065. snd_hda_codec_write(codec,
  2066. nvhdmi_master_con_nid_7x,
  2067. 0,
  2068. AC_VERB_SET_DIGI_CONVERT_1,
  2069. spdif->ctls & ~AC_DIG1_ENABLE & 0xff);
  2070. /* set the stream id */
  2071. snd_hda_codec_write(codec, nvhdmi_master_con_nid_7x, 0,
  2072. AC_VERB_SET_CHANNEL_STREAMID, (stream_tag << 4) | 0x0);
  2073. /* set the stream format */
  2074. snd_hda_codec_write(codec, nvhdmi_master_con_nid_7x, 0,
  2075. AC_VERB_SET_STREAM_FORMAT, format);
  2076. /* turn on again (if needed) */
  2077. /* enable and set the channel status audio/data flag */
  2078. if (codec->spdif_status_reset && (spdif->ctls & AC_DIG1_ENABLE)) {
  2079. snd_hda_codec_write(codec,
  2080. nvhdmi_master_con_nid_7x,
  2081. 0,
  2082. AC_VERB_SET_DIGI_CONVERT_1,
  2083. spdif->ctls & 0xff);
  2084. snd_hda_codec_write(codec,
  2085. nvhdmi_master_con_nid_7x,
  2086. 0,
  2087. AC_VERB_SET_DIGI_CONVERT_2, dataDCC2);
  2088. }
  2089. for (i = 0; i < 4; i++) {
  2090. if (chs == 2)
  2091. channel_id = 0;
  2092. else
  2093. channel_id = i * 2;
  2094. /* turn off SPDIF once;
  2095. *otherwise the IEC958 bits won't be updated
  2096. */
  2097. if (codec->spdif_status_reset &&
  2098. (spdif->ctls & AC_DIG1_ENABLE))
  2099. snd_hda_codec_write(codec,
  2100. nvhdmi_con_nids_7x[i],
  2101. 0,
  2102. AC_VERB_SET_DIGI_CONVERT_1,
  2103. spdif->ctls & ~AC_DIG1_ENABLE & 0xff);
  2104. /* set the stream id */
  2105. snd_hda_codec_write(codec,
  2106. nvhdmi_con_nids_7x[i],
  2107. 0,
  2108. AC_VERB_SET_CHANNEL_STREAMID,
  2109. (stream_tag << 4) | channel_id);
  2110. /* set the stream format */
  2111. snd_hda_codec_write(codec,
  2112. nvhdmi_con_nids_7x[i],
  2113. 0,
  2114. AC_VERB_SET_STREAM_FORMAT,
  2115. format);
  2116. /* turn on again (if needed) */
  2117. /* enable and set the channel status audio/data flag */
  2118. if (codec->spdif_status_reset &&
  2119. (spdif->ctls & AC_DIG1_ENABLE)) {
  2120. snd_hda_codec_write(codec,
  2121. nvhdmi_con_nids_7x[i],
  2122. 0,
  2123. AC_VERB_SET_DIGI_CONVERT_1,
  2124. spdif->ctls & 0xff);
  2125. snd_hda_codec_write(codec,
  2126. nvhdmi_con_nids_7x[i],
  2127. 0,
  2128. AC_VERB_SET_DIGI_CONVERT_2, dataDCC2);
  2129. }
  2130. }
  2131. nvhdmi_8ch_7x_set_info_frame_parameters(codec, chs);
  2132. mutex_unlock(&codec->spdif_mutex);
  2133. return 0;
  2134. }
  2135. static const struct hda_pcm_stream nvhdmi_pcm_playback_8ch_7x = {
  2136. .substreams = 1,
  2137. .channels_min = 2,
  2138. .channels_max = 8,
  2139. .nid = nvhdmi_master_con_nid_7x,
  2140. .rates = SUPPORTED_RATES,
  2141. .maxbps = SUPPORTED_MAXBPS,
  2142. .formats = SUPPORTED_FORMATS,
  2143. .ops = {
  2144. .open = simple_playback_pcm_open,
  2145. .close = nvhdmi_8ch_7x_pcm_close,
  2146. .prepare = nvhdmi_8ch_7x_pcm_prepare
  2147. },
  2148. };
  2149. static int patch_nvhdmi_2ch(struct hda_codec *codec)
  2150. {
  2151. struct hdmi_spec *spec;
  2152. int err = patch_simple_hdmi(codec, nvhdmi_master_con_nid_7x,
  2153. nvhdmi_master_pin_nid_7x);
  2154. if (err < 0)
  2155. return err;
  2156. codec->patch_ops.init = nvhdmi_7x_init_2ch;
  2157. /* override the PCM rates, etc, as the codec doesn't give full list */
  2158. spec = codec->spec;
  2159. spec->pcm_playback.rates = SUPPORTED_RATES;
  2160. spec->pcm_playback.maxbps = SUPPORTED_MAXBPS;
  2161. spec->pcm_playback.formats = SUPPORTED_FORMATS;
  2162. return 0;
  2163. }
  2164. static int nvhdmi_7x_8ch_build_pcms(struct hda_codec *codec)
  2165. {
  2166. struct hdmi_spec *spec = codec->spec;
  2167. int err = simple_playback_build_pcms(codec);
  2168. if (!err) {
  2169. struct hda_pcm *info = get_pcm_rec(spec, 0);
  2170. info->own_chmap = true;
  2171. }
  2172. return err;
  2173. }
  2174. static int nvhdmi_7x_8ch_build_controls(struct hda_codec *codec)
  2175. {
  2176. struct hdmi_spec *spec = codec->spec;
  2177. struct hda_pcm *info;
  2178. struct snd_pcm_chmap *chmap;
  2179. int err;
  2180. err = simple_playback_build_controls(codec);
  2181. if (err < 0)
  2182. return err;
  2183. /* add channel maps */
  2184. info = get_pcm_rec(spec, 0);
  2185. err = snd_pcm_add_chmap_ctls(info->pcm,
  2186. SNDRV_PCM_STREAM_PLAYBACK,
  2187. snd_pcm_alt_chmaps, 8, 0, &chmap);
  2188. if (err < 0)
  2189. return err;
  2190. switch (codec->preset->id) {
  2191. case 0x10de0002:
  2192. case 0x10de0003:
  2193. case 0x10de0005:
  2194. case 0x10de0006:
  2195. chmap->channel_mask = (1U << 2) | (1U << 8);
  2196. break;
  2197. case 0x10de0007:
  2198. chmap->channel_mask = (1U << 2) | (1U << 6) | (1U << 8);
  2199. }
  2200. return 0;
  2201. }
  2202. static int patch_nvhdmi_8ch_7x(struct hda_codec *codec)
  2203. {
  2204. struct hdmi_spec *spec;
  2205. int err = patch_nvhdmi_2ch(codec);
  2206. if (err < 0)
  2207. return err;
  2208. spec = codec->spec;
  2209. spec->multiout.max_channels = 8;
  2210. spec->pcm_playback = nvhdmi_pcm_playback_8ch_7x;
  2211. codec->patch_ops.init = nvhdmi_7x_init_8ch;
  2212. codec->patch_ops.build_pcms = nvhdmi_7x_8ch_build_pcms;
  2213. codec->patch_ops.build_controls = nvhdmi_7x_8ch_build_controls;
  2214. /* Initialize the audio infoframe channel mask and checksum to something
  2215. * valid */
  2216. nvhdmi_8ch_7x_set_info_frame_parameters(codec, 8);
  2217. return 0;
  2218. }
  2219. /*
  2220. * ATI-specific implementations
  2221. *
  2222. * FIXME: we may omit the whole this and use the generic code once after
  2223. * it's confirmed to work.
  2224. */
  2225. #define ATIHDMI_CVT_NID 0x02 /* audio converter */
  2226. #define ATIHDMI_PIN_NID 0x03 /* HDMI output pin */
  2227. static int atihdmi_playback_pcm_prepare(struct hda_pcm_stream *hinfo,
  2228. struct hda_codec *codec,
  2229. unsigned int stream_tag,
  2230. unsigned int format,
  2231. struct snd_pcm_substream *substream)
  2232. {
  2233. struct hdmi_spec *spec = codec->spec;
  2234. struct hdmi_spec_per_cvt *per_cvt = get_cvt(spec, 0);
  2235. int chans = substream->runtime->channels;
  2236. int i, err;
  2237. err = simple_playback_pcm_prepare(hinfo, codec, stream_tag, format,
  2238. substream);
  2239. if (err < 0)
  2240. return err;
  2241. snd_hda_codec_write(codec, per_cvt->cvt_nid, 0,
  2242. AC_VERB_SET_CVT_CHAN_COUNT, chans - 1);
  2243. /* FIXME: XXX */
  2244. for (i = 0; i < chans; i++) {
  2245. snd_hda_codec_write(codec, per_cvt->cvt_nid, 0,
  2246. AC_VERB_SET_HDMI_CHAN_SLOT,
  2247. (i << 4) | i);
  2248. }
  2249. return 0;
  2250. }
  2251. static int patch_atihdmi(struct hda_codec *codec)
  2252. {
  2253. struct hdmi_spec *spec;
  2254. int err = patch_simple_hdmi(codec, ATIHDMI_CVT_NID, ATIHDMI_PIN_NID);
  2255. if (err < 0)
  2256. return err;
  2257. spec = codec->spec;
  2258. spec->pcm_playback.ops.prepare = atihdmi_playback_pcm_prepare;
  2259. return 0;
  2260. }
  2261. /* VIA HDMI Implementation */
  2262. #define VIAHDMI_CVT_NID 0x02 /* audio converter1 */
  2263. #define VIAHDMI_PIN_NID 0x03 /* HDMI output pin1 */
  2264. static int patch_via_hdmi(struct hda_codec *codec)
  2265. {
  2266. return patch_simple_hdmi(codec, VIAHDMI_CVT_NID, VIAHDMI_PIN_NID);
  2267. }
  2268. /*
  2269. * patch entries
  2270. */
  2271. static const struct hda_codec_preset snd_hda_preset_hdmi[] = {
  2272. { .id = 0x1002793c, .name = "RS600 HDMI", .patch = patch_atihdmi },
  2273. { .id = 0x10027919, .name = "RS600 HDMI", .patch = patch_atihdmi },
  2274. { .id = 0x1002791a, .name = "RS690/780 HDMI", .patch = patch_atihdmi },
  2275. { .id = 0x1002aa01, .name = "R6xx HDMI", .patch = patch_generic_hdmi },
  2276. { .id = 0x10951390, .name = "SiI1390 HDMI", .patch = patch_generic_hdmi },
  2277. { .id = 0x10951392, .name = "SiI1392 HDMI", .patch = patch_generic_hdmi },
  2278. { .id = 0x17e80047, .name = "Chrontel HDMI", .patch = patch_generic_hdmi },
  2279. { .id = 0x10de0002, .name = "MCP77/78 HDMI", .patch = patch_nvhdmi_8ch_7x },
  2280. { .id = 0x10de0003, .name = "MCP77/78 HDMI", .patch = patch_nvhdmi_8ch_7x },
  2281. { .id = 0x10de0005, .name = "MCP77/78 HDMI", .patch = patch_nvhdmi_8ch_7x },
  2282. { .id = 0x10de0006, .name = "MCP77/78 HDMI", .patch = patch_nvhdmi_8ch_7x },
  2283. { .id = 0x10de0007, .name = "MCP79/7A HDMI", .patch = patch_nvhdmi_8ch_7x },
  2284. { .id = 0x10de000a, .name = "GPU 0a HDMI/DP", .patch = patch_generic_hdmi },
  2285. { .id = 0x10de000b, .name = "GPU 0b HDMI/DP", .patch = patch_generic_hdmi },
  2286. { .id = 0x10de000c, .name = "MCP89 HDMI", .patch = patch_generic_hdmi },
  2287. { .id = 0x10de000d, .name = "GPU 0d HDMI/DP", .patch = patch_generic_hdmi },
  2288. { .id = 0x10de0010, .name = "GPU 10 HDMI/DP", .patch = patch_generic_hdmi },
  2289. { .id = 0x10de0011, .name = "GPU 11 HDMI/DP", .patch = patch_generic_hdmi },
  2290. { .id = 0x10de0012, .name = "GPU 12 HDMI/DP", .patch = patch_generic_hdmi },
  2291. { .id = 0x10de0013, .name = "GPU 13 HDMI/DP", .patch = patch_generic_hdmi },
  2292. { .id = 0x10de0014, .name = "GPU 14 HDMI/DP", .patch = patch_generic_hdmi },
  2293. { .id = 0x10de0015, .name = "GPU 15 HDMI/DP", .patch = patch_generic_hdmi },
  2294. { .id = 0x10de0016, .name = "GPU 16 HDMI/DP", .patch = patch_generic_hdmi },
  2295. /* 17 is known to be absent */
  2296. { .id = 0x10de0018, .name = "GPU 18 HDMI/DP", .patch = patch_generic_hdmi },
  2297. { .id = 0x10de0019, .name = "GPU 19 HDMI/DP", .patch = patch_generic_hdmi },
  2298. { .id = 0x10de001a, .name = "GPU 1a HDMI/DP", .patch = patch_generic_hdmi },
  2299. { .id = 0x10de001b, .name = "GPU 1b HDMI/DP", .patch = patch_generic_hdmi },
  2300. { .id = 0x10de001c, .name = "GPU 1c HDMI/DP", .patch = patch_generic_hdmi },
  2301. { .id = 0x10de0040, .name = "GPU 40 HDMI/DP", .patch = patch_generic_hdmi },
  2302. { .id = 0x10de0041, .name = "GPU 41 HDMI/DP", .patch = patch_generic_hdmi },
  2303. { .id = 0x10de0042, .name = "GPU 42 HDMI/DP", .patch = patch_generic_hdmi },
  2304. { .id = 0x10de0043, .name = "GPU 43 HDMI/DP", .patch = patch_generic_hdmi },
  2305. { .id = 0x10de0044, .name = "GPU 44 HDMI/DP", .patch = patch_generic_hdmi },
  2306. { .id = 0x10de0051, .name = "GPU 51 HDMI/DP", .patch = patch_generic_hdmi },
  2307. { .id = 0x10de0060, .name = "GPU 60 HDMI/DP", .patch = patch_generic_hdmi },
  2308. { .id = 0x10de0067, .name = "MCP67 HDMI", .patch = patch_nvhdmi_2ch },
  2309. { .id = 0x10de8001, .name = "MCP73 HDMI", .patch = patch_nvhdmi_2ch },
  2310. { .id = 0x11069f80, .name = "VX900 HDMI/DP", .patch = patch_via_hdmi },
  2311. { .id = 0x11069f81, .name = "VX900 HDMI/DP", .patch = patch_via_hdmi },
  2312. { .id = 0x11069f84, .name = "VX11 HDMI/DP", .patch = patch_generic_hdmi },
  2313. { .id = 0x11069f85, .name = "VX11 HDMI/DP", .patch = patch_generic_hdmi },
  2314. { .id = 0x80860054, .name = "IbexPeak HDMI", .patch = patch_generic_hdmi },
  2315. { .id = 0x80862801, .name = "Bearlake HDMI", .patch = patch_generic_hdmi },
  2316. { .id = 0x80862802, .name = "Cantiga HDMI", .patch = patch_generic_hdmi },
  2317. { .id = 0x80862803, .name = "Eaglelake HDMI", .patch = patch_generic_hdmi },
  2318. { .id = 0x80862804, .name = "IbexPeak HDMI", .patch = patch_generic_hdmi },
  2319. { .id = 0x80862805, .name = "CougarPoint HDMI", .patch = patch_generic_hdmi },
  2320. { .id = 0x80862806, .name = "PantherPoint HDMI", .patch = patch_generic_hdmi },
  2321. { .id = 0x80862807, .name = "Haswell HDMI", .patch = patch_generic_hdmi },
  2322. { .id = 0x80862880, .name = "CedarTrail HDMI", .patch = patch_generic_hdmi },
  2323. { .id = 0x808629fb, .name = "Crestline HDMI", .patch = patch_generic_hdmi },
  2324. {} /* terminator */
  2325. };
  2326. MODULE_ALIAS("snd-hda-codec-id:1002793c");
  2327. MODULE_ALIAS("snd-hda-codec-id:10027919");
  2328. MODULE_ALIAS("snd-hda-codec-id:1002791a");
  2329. MODULE_ALIAS("snd-hda-codec-id:1002aa01");
  2330. MODULE_ALIAS("snd-hda-codec-id:10951390");
  2331. MODULE_ALIAS("snd-hda-codec-id:10951392");
  2332. MODULE_ALIAS("snd-hda-codec-id:10de0002");
  2333. MODULE_ALIAS("snd-hda-codec-id:10de0003");
  2334. MODULE_ALIAS("snd-hda-codec-id:10de0005");
  2335. MODULE_ALIAS("snd-hda-codec-id:10de0006");
  2336. MODULE_ALIAS("snd-hda-codec-id:10de0007");
  2337. MODULE_ALIAS("snd-hda-codec-id:10de000a");
  2338. MODULE_ALIAS("snd-hda-codec-id:10de000b");
  2339. MODULE_ALIAS("snd-hda-codec-id:10de000c");
  2340. MODULE_ALIAS("snd-hda-codec-id:10de000d");
  2341. MODULE_ALIAS("snd-hda-codec-id:10de0010");
  2342. MODULE_ALIAS("snd-hda-codec-id:10de0011");
  2343. MODULE_ALIAS("snd-hda-codec-id:10de0012");
  2344. MODULE_ALIAS("snd-hda-codec-id:10de0013");
  2345. MODULE_ALIAS("snd-hda-codec-id:10de0014");
  2346. MODULE_ALIAS("snd-hda-codec-id:10de0015");
  2347. MODULE_ALIAS("snd-hda-codec-id:10de0016");
  2348. MODULE_ALIAS("snd-hda-codec-id:10de0018");
  2349. MODULE_ALIAS("snd-hda-codec-id:10de0019");
  2350. MODULE_ALIAS("snd-hda-codec-id:10de001a");
  2351. MODULE_ALIAS("snd-hda-codec-id:10de001b");
  2352. MODULE_ALIAS("snd-hda-codec-id:10de001c");
  2353. MODULE_ALIAS("snd-hda-codec-id:10de0040");
  2354. MODULE_ALIAS("snd-hda-codec-id:10de0041");
  2355. MODULE_ALIAS("snd-hda-codec-id:10de0042");
  2356. MODULE_ALIAS("snd-hda-codec-id:10de0043");
  2357. MODULE_ALIAS("snd-hda-codec-id:10de0044");
  2358. MODULE_ALIAS("snd-hda-codec-id:10de0051");
  2359. MODULE_ALIAS("snd-hda-codec-id:10de0060");
  2360. MODULE_ALIAS("snd-hda-codec-id:10de0067");
  2361. MODULE_ALIAS("snd-hda-codec-id:10de8001");
  2362. MODULE_ALIAS("snd-hda-codec-id:11069f80");
  2363. MODULE_ALIAS("snd-hda-codec-id:11069f81");
  2364. MODULE_ALIAS("snd-hda-codec-id:11069f84");
  2365. MODULE_ALIAS("snd-hda-codec-id:11069f85");
  2366. MODULE_ALIAS("snd-hda-codec-id:17e80047");
  2367. MODULE_ALIAS("snd-hda-codec-id:80860054");
  2368. MODULE_ALIAS("snd-hda-codec-id:80862801");
  2369. MODULE_ALIAS("snd-hda-codec-id:80862802");
  2370. MODULE_ALIAS("snd-hda-codec-id:80862803");
  2371. MODULE_ALIAS("snd-hda-codec-id:80862804");
  2372. MODULE_ALIAS("snd-hda-codec-id:80862805");
  2373. MODULE_ALIAS("snd-hda-codec-id:80862806");
  2374. MODULE_ALIAS("snd-hda-codec-id:80862807");
  2375. MODULE_ALIAS("snd-hda-codec-id:80862880");
  2376. MODULE_ALIAS("snd-hda-codec-id:808629fb");
  2377. MODULE_LICENSE("GPL");
  2378. MODULE_DESCRIPTION("HDMI HD-audio codec");
  2379. MODULE_ALIAS("snd-hda-codec-intelhdmi");
  2380. MODULE_ALIAS("snd-hda-codec-nvhdmi");
  2381. MODULE_ALIAS("snd-hda-codec-atihdmi");
  2382. static struct hda_codec_preset_list intel_list = {
  2383. .preset = snd_hda_preset_hdmi,
  2384. .owner = THIS_MODULE,
  2385. };
  2386. static int __init patch_hdmi_init(void)
  2387. {
  2388. return snd_hda_add_codec_preset(&intel_list);
  2389. }
  2390. static void __exit patch_hdmi_exit(void)
  2391. {
  2392. snd_hda_delete_codec_preset(&intel_list);
  2393. }
  2394. module_init(patch_hdmi_init)
  2395. module_exit(patch_hdmi_exit)