sata_sil24.c 30 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114
  1. /*
  2. * sata_sil24.c - Driver for Silicon Image 3124/3132 SATA-2 controllers
  3. *
  4. * Copyright 2005 Tejun Heo
  5. *
  6. * Based on preview driver from Silicon Image.
  7. *
  8. * This program is free software; you can redistribute it and/or modify it
  9. * under the terms of the GNU General Public License as published by the
  10. * Free Software Foundation; either version 2, or (at your option) any
  11. * later version.
  12. *
  13. * This program is distributed in the hope that it will be useful, but
  14. * WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  16. * General Public License for more details.
  17. *
  18. */
  19. #include <linux/kernel.h>
  20. #include <linux/module.h>
  21. #include <linux/pci.h>
  22. #include <linux/blkdev.h>
  23. #include <linux/delay.h>
  24. #include <linux/interrupt.h>
  25. #include <linux/dma-mapping.h>
  26. #include <linux/device.h>
  27. #include <scsi/scsi_host.h>
  28. #include <scsi/scsi_cmnd.h>
  29. #include <linux/libata.h>
  30. #include <asm/io.h>
  31. #define DRV_NAME "sata_sil24"
  32. #define DRV_VERSION "0.24"
  33. /*
  34. * Port request block (PRB) 32 bytes
  35. */
  36. struct sil24_prb {
  37. u16 ctrl;
  38. u16 prot;
  39. u32 rx_cnt;
  40. u8 fis[6 * 4];
  41. };
  42. /*
  43. * Scatter gather entry (SGE) 16 bytes
  44. */
  45. struct sil24_sge {
  46. u64 addr;
  47. u32 cnt;
  48. u32 flags;
  49. };
  50. /*
  51. * Port multiplier
  52. */
  53. struct sil24_port_multiplier {
  54. u32 diag;
  55. u32 sactive;
  56. };
  57. enum {
  58. /*
  59. * Global controller registers (128 bytes @ BAR0)
  60. */
  61. /* 32 bit regs */
  62. HOST_SLOT_STAT = 0x00, /* 32 bit slot stat * 4 */
  63. HOST_CTRL = 0x40,
  64. HOST_IRQ_STAT = 0x44,
  65. HOST_PHY_CFG = 0x48,
  66. HOST_BIST_CTRL = 0x50,
  67. HOST_BIST_PTRN = 0x54,
  68. HOST_BIST_STAT = 0x58,
  69. HOST_MEM_BIST_STAT = 0x5c,
  70. HOST_FLASH_CMD = 0x70,
  71. /* 8 bit regs */
  72. HOST_FLASH_DATA = 0x74,
  73. HOST_TRANSITION_DETECT = 0x75,
  74. HOST_GPIO_CTRL = 0x76,
  75. HOST_I2C_ADDR = 0x78, /* 32 bit */
  76. HOST_I2C_DATA = 0x7c,
  77. HOST_I2C_XFER_CNT = 0x7e,
  78. HOST_I2C_CTRL = 0x7f,
  79. /* HOST_SLOT_STAT bits */
  80. HOST_SSTAT_ATTN = (1 << 31),
  81. /* HOST_CTRL bits */
  82. HOST_CTRL_M66EN = (1 << 16), /* M66EN PCI bus signal */
  83. HOST_CTRL_TRDY = (1 << 17), /* latched PCI TRDY */
  84. HOST_CTRL_STOP = (1 << 18), /* latched PCI STOP */
  85. HOST_CTRL_DEVSEL = (1 << 19), /* latched PCI DEVSEL */
  86. HOST_CTRL_REQ64 = (1 << 20), /* latched PCI REQ64 */
  87. /*
  88. * Port registers
  89. * (8192 bytes @ +0x0000, +0x2000, +0x4000 and +0x6000 @ BAR2)
  90. */
  91. PORT_REGS_SIZE = 0x2000,
  92. PORT_PRB = 0x0000, /* (32 bytes PRB + 16 bytes SGEs * 6) * 31 (3968 bytes) */
  93. PORT_PM = 0x0f80, /* 8 bytes PM * 16 (128 bytes) */
  94. /* 32 bit regs */
  95. PORT_CTRL_STAT = 0x1000, /* write: ctrl-set, read: stat */
  96. PORT_CTRL_CLR = 0x1004, /* write: ctrl-clear */
  97. PORT_IRQ_STAT = 0x1008, /* high: status, low: interrupt */
  98. PORT_IRQ_ENABLE_SET = 0x1010, /* write: enable-set */
  99. PORT_IRQ_ENABLE_CLR = 0x1014, /* write: enable-clear */
  100. PORT_ACTIVATE_UPPER_ADDR= 0x101c,
  101. PORT_EXEC_FIFO = 0x1020, /* command execution fifo */
  102. PORT_CMD_ERR = 0x1024, /* command error number */
  103. PORT_FIS_CFG = 0x1028,
  104. PORT_FIFO_THRES = 0x102c,
  105. /* 16 bit regs */
  106. PORT_DECODE_ERR_CNT = 0x1040,
  107. PORT_DECODE_ERR_THRESH = 0x1042,
  108. PORT_CRC_ERR_CNT = 0x1044,
  109. PORT_CRC_ERR_THRESH = 0x1046,
  110. PORT_HSHK_ERR_CNT = 0x1048,
  111. PORT_HSHK_ERR_THRESH = 0x104a,
  112. /* 32 bit regs */
  113. PORT_PHY_CFG = 0x1050,
  114. PORT_SLOT_STAT = 0x1800,
  115. PORT_CMD_ACTIVATE = 0x1c00, /* 64 bit cmd activate * 31 (248 bytes) */
  116. PORT_EXEC_DIAG = 0x1e00, /* 32bit exec diag * 16 (64 bytes, 0-10 used on 3124) */
  117. PORT_PSD_DIAG = 0x1e40, /* 32bit psd diag * 16 (64 bytes, 0-8 used on 3124) */
  118. PORT_SCONTROL = 0x1f00,
  119. PORT_SSTATUS = 0x1f04,
  120. PORT_SERROR = 0x1f08,
  121. PORT_SACTIVE = 0x1f0c,
  122. /* PORT_CTRL_STAT bits */
  123. PORT_CS_PORT_RST = (1 << 0), /* port reset */
  124. PORT_CS_DEV_RST = (1 << 1), /* device reset */
  125. PORT_CS_INIT = (1 << 2), /* port initialize */
  126. PORT_CS_IRQ_WOC = (1 << 3), /* interrupt write one to clear */
  127. PORT_CS_CDB16 = (1 << 5), /* 0=12b cdb, 1=16b cdb */
  128. PORT_CS_RESUME = (1 << 6), /* port resume */
  129. PORT_CS_32BIT_ACTV = (1 << 10), /* 32-bit activation */
  130. PORT_CS_PM_EN = (1 << 13), /* port multiplier enable */
  131. PORT_CS_RDY = (1 << 31), /* port ready to accept commands */
  132. /* PORT_IRQ_STAT/ENABLE_SET/CLR */
  133. /* bits[11:0] are masked */
  134. PORT_IRQ_COMPLETE = (1 << 0), /* command(s) completed */
  135. PORT_IRQ_ERROR = (1 << 1), /* command execution error */
  136. PORT_IRQ_PORTRDY_CHG = (1 << 2), /* port ready change */
  137. PORT_IRQ_PWR_CHG = (1 << 3), /* power management change */
  138. PORT_IRQ_PHYRDY_CHG = (1 << 4), /* PHY ready change */
  139. PORT_IRQ_COMWAKE = (1 << 5), /* COMWAKE received */
  140. PORT_IRQ_UNK_FIS = (1 << 6), /* unknown FIS received */
  141. PORT_IRQ_DEV_XCHG = (1 << 7), /* device exchanged */
  142. PORT_IRQ_8B10B = (1 << 8), /* 8b/10b decode error threshold */
  143. PORT_IRQ_CRC = (1 << 9), /* CRC error threshold */
  144. PORT_IRQ_HANDSHAKE = (1 << 10), /* handshake error threshold */
  145. PORT_IRQ_SDB_NOTIFY = (1 << 11), /* SDB notify received */
  146. /* bits[27:16] are unmasked (raw) */
  147. PORT_IRQ_RAW_SHIFT = 16,
  148. PORT_IRQ_MASKED_MASK = 0x7ff,
  149. PORT_IRQ_RAW_MASK = (0x7ff << PORT_IRQ_RAW_SHIFT),
  150. /* ENABLE_SET/CLR specific, intr steering - 2 bit field */
  151. PORT_IRQ_STEER_SHIFT = 30,
  152. PORT_IRQ_STEER_MASK = (3 << PORT_IRQ_STEER_SHIFT),
  153. /* PORT_CMD_ERR constants */
  154. PORT_CERR_DEV = 1, /* Error bit in D2H Register FIS */
  155. PORT_CERR_SDB = 2, /* Error bit in SDB FIS */
  156. PORT_CERR_DATA = 3, /* Error in data FIS not detected by dev */
  157. PORT_CERR_SEND = 4, /* Initial cmd FIS transmission failure */
  158. PORT_CERR_INCONSISTENT = 5, /* Protocol mismatch */
  159. PORT_CERR_DIRECTION = 6, /* Data direction mismatch */
  160. PORT_CERR_UNDERRUN = 7, /* Ran out of SGEs while writing */
  161. PORT_CERR_OVERRUN = 8, /* Ran out of SGEs while reading */
  162. PORT_CERR_PKT_PROT = 11, /* DIR invalid in 1st PIO setup of ATAPI */
  163. PORT_CERR_SGT_BOUNDARY = 16, /* PLD ecode 00 - SGT not on qword boundary */
  164. PORT_CERR_SGT_TGTABRT = 17, /* PLD ecode 01 - target abort */
  165. PORT_CERR_SGT_MSTABRT = 18, /* PLD ecode 10 - master abort */
  166. PORT_CERR_SGT_PCIPERR = 19, /* PLD ecode 11 - PCI parity err while fetching SGT */
  167. PORT_CERR_CMD_BOUNDARY = 24, /* ctrl[15:13] 001 - PRB not on qword boundary */
  168. PORT_CERR_CMD_TGTABRT = 25, /* ctrl[15:13] 010 - target abort */
  169. PORT_CERR_CMD_MSTABRT = 26, /* ctrl[15:13] 100 - master abort */
  170. PORT_CERR_CMD_PCIPERR = 27, /* ctrl[15:13] 110 - PCI parity err while fetching PRB */
  171. PORT_CERR_XFR_UNDEF = 32, /* PSD ecode 00 - undefined */
  172. PORT_CERR_XFR_TGTABRT = 33, /* PSD ecode 01 - target abort */
  173. PORT_CERR_XFR_MSTABRT = 34, /* PSD ecode 10 - master abort */
  174. PORT_CERR_XFR_PCIPERR = 35, /* PSD ecode 11 - PCI prity err during transfer */
  175. PORT_CERR_SENDSERVICE = 36, /* FIS received while sending service */
  176. /* bits of PRB control field */
  177. PRB_CTRL_PROTOCOL = (1 << 0), /* override def. ATA protocol */
  178. PRB_CTRL_PACKET_READ = (1 << 4), /* PACKET cmd read */
  179. PRB_CTRL_PACKET_WRITE = (1 << 5), /* PACKET cmd write */
  180. PRB_CTRL_NIEN = (1 << 6), /* Mask completion irq */
  181. PRB_CTRL_SRST = (1 << 7), /* Soft reset request (ign BSY?) */
  182. /* PRB protocol field */
  183. PRB_PROT_PACKET = (1 << 0),
  184. PRB_PROT_TCQ = (1 << 1),
  185. PRB_PROT_NCQ = (1 << 2),
  186. PRB_PROT_READ = (1 << 3),
  187. PRB_PROT_WRITE = (1 << 4),
  188. PRB_PROT_TRANSPARENT = (1 << 5),
  189. /*
  190. * Other constants
  191. */
  192. SGE_TRM = (1 << 31), /* Last SGE in chain */
  193. SGE_LNK = (1 << 30), /* linked list
  194. Points to SGT, not SGE */
  195. SGE_DRD = (1 << 29), /* discard data read (/dev/null)
  196. data address ignored */
  197. /* board id */
  198. BID_SIL3124 = 0,
  199. BID_SIL3132 = 1,
  200. BID_SIL3131 = 2,
  201. /* host flags */
  202. SIL24_COMMON_FLAGS = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
  203. ATA_FLAG_MMIO | ATA_FLAG_PIO_DMA,
  204. SIL24_FLAG_PCIX_IRQ_WOC = (1 << 24), /* IRQ loss errata on PCI-X */
  205. IRQ_STAT_4PORTS = 0xf,
  206. };
  207. struct sil24_ata_block {
  208. struct sil24_prb prb;
  209. struct sil24_sge sge[LIBATA_MAX_PRD];
  210. };
  211. struct sil24_atapi_block {
  212. struct sil24_prb prb;
  213. u8 cdb[16];
  214. struct sil24_sge sge[LIBATA_MAX_PRD - 1];
  215. };
  216. union sil24_cmd_block {
  217. struct sil24_ata_block ata;
  218. struct sil24_atapi_block atapi;
  219. };
  220. /*
  221. * ap->private_data
  222. *
  223. * The preview driver always returned 0 for status. We emulate it
  224. * here from the previous interrupt.
  225. */
  226. struct sil24_port_priv {
  227. union sil24_cmd_block *cmd_block; /* 32 cmd blocks */
  228. dma_addr_t cmd_block_dma; /* DMA base addr for them */
  229. struct ata_taskfile tf; /* Cached taskfile registers */
  230. };
  231. /* ap->host_set->private_data */
  232. struct sil24_host_priv {
  233. void __iomem *host_base; /* global controller control (128 bytes @BAR0) */
  234. void __iomem *port_base; /* port registers (4 * 8192 bytes @BAR2) */
  235. };
  236. static void sil24_dev_config(struct ata_port *ap, struct ata_device *dev);
  237. static u8 sil24_check_status(struct ata_port *ap);
  238. static u32 sil24_scr_read(struct ata_port *ap, unsigned sc_reg);
  239. static void sil24_scr_write(struct ata_port *ap, unsigned sc_reg, u32 val);
  240. static void sil24_tf_read(struct ata_port *ap, struct ata_taskfile *tf);
  241. static int sil24_probe_reset(struct ata_port *ap, unsigned int *classes);
  242. static void sil24_qc_prep(struct ata_queued_cmd *qc);
  243. static unsigned int sil24_qc_issue(struct ata_queued_cmd *qc);
  244. static void sil24_irq_clear(struct ata_port *ap);
  245. static void sil24_eng_timeout(struct ata_port *ap);
  246. static irqreturn_t sil24_interrupt(int irq, void *dev_instance, struct pt_regs *regs);
  247. static int sil24_port_start(struct ata_port *ap);
  248. static void sil24_port_stop(struct ata_port *ap);
  249. static void sil24_host_stop(struct ata_host_set *host_set);
  250. static int sil24_init_one(struct pci_dev *pdev, const struct pci_device_id *ent);
  251. static const struct pci_device_id sil24_pci_tbl[] = {
  252. { 0x1095, 0x3124, PCI_ANY_ID, PCI_ANY_ID, 0, 0, BID_SIL3124 },
  253. { 0x8086, 0x3124, PCI_ANY_ID, PCI_ANY_ID, 0, 0, BID_SIL3124 },
  254. { 0x1095, 0x3132, PCI_ANY_ID, PCI_ANY_ID, 0, 0, BID_SIL3132 },
  255. { 0x1095, 0x3131, PCI_ANY_ID, PCI_ANY_ID, 0, 0, BID_SIL3131 },
  256. { 0x1095, 0x3531, PCI_ANY_ID, PCI_ANY_ID, 0, 0, BID_SIL3131 },
  257. { } /* terminate list */
  258. };
  259. static struct pci_driver sil24_pci_driver = {
  260. .name = DRV_NAME,
  261. .id_table = sil24_pci_tbl,
  262. .probe = sil24_init_one,
  263. .remove = ata_pci_remove_one, /* safe? */
  264. };
  265. static struct scsi_host_template sil24_sht = {
  266. .module = THIS_MODULE,
  267. .name = DRV_NAME,
  268. .ioctl = ata_scsi_ioctl,
  269. .queuecommand = ata_scsi_queuecmd,
  270. .can_queue = ATA_DEF_QUEUE,
  271. .this_id = ATA_SHT_THIS_ID,
  272. .sg_tablesize = LIBATA_MAX_PRD,
  273. .cmd_per_lun = ATA_SHT_CMD_PER_LUN,
  274. .emulated = ATA_SHT_EMULATED,
  275. .use_clustering = ATA_SHT_USE_CLUSTERING,
  276. .proc_name = DRV_NAME,
  277. .dma_boundary = ATA_DMA_BOUNDARY,
  278. .slave_configure = ata_scsi_slave_config,
  279. .bios_param = ata_std_bios_param,
  280. };
  281. static const struct ata_port_operations sil24_ops = {
  282. .port_disable = ata_port_disable,
  283. .dev_config = sil24_dev_config,
  284. .check_status = sil24_check_status,
  285. .check_altstatus = sil24_check_status,
  286. .dev_select = ata_noop_dev_select,
  287. .tf_read = sil24_tf_read,
  288. .probe_reset = sil24_probe_reset,
  289. .qc_prep = sil24_qc_prep,
  290. .qc_issue = sil24_qc_issue,
  291. .eng_timeout = sil24_eng_timeout,
  292. .irq_handler = sil24_interrupt,
  293. .irq_clear = sil24_irq_clear,
  294. .scr_read = sil24_scr_read,
  295. .scr_write = sil24_scr_write,
  296. .port_start = sil24_port_start,
  297. .port_stop = sil24_port_stop,
  298. .host_stop = sil24_host_stop,
  299. };
  300. /*
  301. * Use bits 30-31 of host_flags to encode available port numbers.
  302. * Current maxium is 4.
  303. */
  304. #define SIL24_NPORTS2FLAG(nports) ((((unsigned)(nports) - 1) & 0x3) << 30)
  305. #define SIL24_FLAG2NPORTS(flag) ((((flag) >> 30) & 0x3) + 1)
  306. static struct ata_port_info sil24_port_info[] = {
  307. /* sil_3124 */
  308. {
  309. .sht = &sil24_sht,
  310. .host_flags = SIL24_COMMON_FLAGS | SIL24_NPORTS2FLAG(4) |
  311. SIL24_FLAG_PCIX_IRQ_WOC,
  312. .pio_mask = 0x1f, /* pio0-4 */
  313. .mwdma_mask = 0x07, /* mwdma0-2 */
  314. .udma_mask = 0x3f, /* udma0-5 */
  315. .port_ops = &sil24_ops,
  316. },
  317. /* sil_3132 */
  318. {
  319. .sht = &sil24_sht,
  320. .host_flags = SIL24_COMMON_FLAGS | SIL24_NPORTS2FLAG(2),
  321. .pio_mask = 0x1f, /* pio0-4 */
  322. .mwdma_mask = 0x07, /* mwdma0-2 */
  323. .udma_mask = 0x3f, /* udma0-5 */
  324. .port_ops = &sil24_ops,
  325. },
  326. /* sil_3131/sil_3531 */
  327. {
  328. .sht = &sil24_sht,
  329. .host_flags = SIL24_COMMON_FLAGS | SIL24_NPORTS2FLAG(1),
  330. .pio_mask = 0x1f, /* pio0-4 */
  331. .mwdma_mask = 0x07, /* mwdma0-2 */
  332. .udma_mask = 0x3f, /* udma0-5 */
  333. .port_ops = &sil24_ops,
  334. },
  335. };
  336. static void sil24_dev_config(struct ata_port *ap, struct ata_device *dev)
  337. {
  338. void __iomem *port = (void __iomem *)ap->ioaddr.cmd_addr;
  339. if (dev->cdb_len == 16)
  340. writel(PORT_CS_CDB16, port + PORT_CTRL_STAT);
  341. else
  342. writel(PORT_CS_CDB16, port + PORT_CTRL_CLR);
  343. }
  344. static inline void sil24_update_tf(struct ata_port *ap)
  345. {
  346. struct sil24_port_priv *pp = ap->private_data;
  347. void __iomem *port = (void __iomem *)ap->ioaddr.cmd_addr;
  348. struct sil24_prb __iomem *prb = port;
  349. u8 fis[6 * 4];
  350. memcpy_fromio(fis, prb->fis, 6 * 4);
  351. ata_tf_from_fis(fis, &pp->tf);
  352. }
  353. static u8 sil24_check_status(struct ata_port *ap)
  354. {
  355. struct sil24_port_priv *pp = ap->private_data;
  356. return pp->tf.command;
  357. }
  358. static int sil24_scr_map[] = {
  359. [SCR_CONTROL] = 0,
  360. [SCR_STATUS] = 1,
  361. [SCR_ERROR] = 2,
  362. [SCR_ACTIVE] = 3,
  363. };
  364. static u32 sil24_scr_read(struct ata_port *ap, unsigned sc_reg)
  365. {
  366. void __iomem *scr_addr = (void __iomem *)ap->ioaddr.scr_addr;
  367. if (sc_reg < ARRAY_SIZE(sil24_scr_map)) {
  368. void __iomem *addr;
  369. addr = scr_addr + sil24_scr_map[sc_reg] * 4;
  370. return readl(scr_addr + sil24_scr_map[sc_reg] * 4);
  371. }
  372. return 0xffffffffU;
  373. }
  374. static void sil24_scr_write(struct ata_port *ap, unsigned sc_reg, u32 val)
  375. {
  376. void __iomem *scr_addr = (void __iomem *)ap->ioaddr.scr_addr;
  377. if (sc_reg < ARRAY_SIZE(sil24_scr_map)) {
  378. void __iomem *addr;
  379. addr = scr_addr + sil24_scr_map[sc_reg] * 4;
  380. writel(val, scr_addr + sil24_scr_map[sc_reg] * 4);
  381. }
  382. }
  383. static void sil24_tf_read(struct ata_port *ap, struct ata_taskfile *tf)
  384. {
  385. struct sil24_port_priv *pp = ap->private_data;
  386. *tf = pp->tf;
  387. }
  388. static int sil24_init_port(struct ata_port *ap)
  389. {
  390. void __iomem *port = (void __iomem *)ap->ioaddr.cmd_addr;
  391. u32 tmp;
  392. writel(PORT_CS_INIT, port + PORT_CTRL_STAT);
  393. ata_wait_register(port + PORT_CTRL_STAT,
  394. PORT_CS_INIT, PORT_CS_INIT, 10, 100);
  395. tmp = ata_wait_register(port + PORT_CTRL_STAT,
  396. PORT_CS_RDY, 0, 10, 100);
  397. if ((tmp & (PORT_CS_INIT | PORT_CS_RDY)) != PORT_CS_RDY)
  398. return -EIO;
  399. return 0;
  400. }
  401. static int sil24_softreset(struct ata_port *ap, unsigned int *class)
  402. {
  403. void __iomem *port = (void __iomem *)ap->ioaddr.cmd_addr;
  404. struct sil24_port_priv *pp = ap->private_data;
  405. struct sil24_prb *prb = &pp->cmd_block[0].ata.prb;
  406. dma_addr_t paddr = pp->cmd_block_dma;
  407. u32 mask, irq_enable, irq_stat;
  408. const char *reason;
  409. DPRINTK("ENTER\n");
  410. if (!sata_dev_present(ap)) {
  411. DPRINTK("PHY reports no device\n");
  412. *class = ATA_DEV_NONE;
  413. goto out;
  414. }
  415. /* temporarily turn off IRQs during SRST */
  416. irq_enable = readl(port + PORT_IRQ_ENABLE_SET);
  417. writel(irq_enable, port + PORT_IRQ_ENABLE_CLR);
  418. /* put the port into known state */
  419. if (sil24_init_port(ap)) {
  420. reason ="port not ready";
  421. goto err;
  422. }
  423. /* do SRST */
  424. prb->ctrl = PRB_CTRL_SRST;
  425. prb->fis[1] = 0; /* no PM yet */
  426. writel((u32)paddr, port + PORT_CMD_ACTIVATE);
  427. mask = (PORT_IRQ_COMPLETE | PORT_IRQ_ERROR) << PORT_IRQ_RAW_SHIFT;
  428. irq_stat = ata_wait_register(port + PORT_IRQ_STAT, mask, 0x0,
  429. 100, ATA_TMOUT_BOOT / HZ * 1000);
  430. writel(irq_stat, port + PORT_IRQ_STAT); /* clear IRQs */
  431. irq_stat >>= PORT_IRQ_RAW_SHIFT;
  432. /* restore IRQs */
  433. writel(irq_enable, port + PORT_IRQ_ENABLE_SET);
  434. if (!(irq_stat & PORT_IRQ_COMPLETE)) {
  435. if (irq_stat & PORT_IRQ_ERROR)
  436. reason = "SRST command error";
  437. else
  438. reason = "timeout";
  439. goto err;
  440. }
  441. sil24_update_tf(ap);
  442. *class = ata_dev_classify(&pp->tf);
  443. if (*class == ATA_DEV_UNKNOWN)
  444. *class = ATA_DEV_NONE;
  445. out:
  446. DPRINTK("EXIT, class=%u\n", *class);
  447. return 0;
  448. err:
  449. printk(KERN_ERR "ata%u: softreset failed (%s)\n", ap->id, reason);
  450. return -EIO;
  451. }
  452. static int sil24_hardreset(struct ata_port *ap, unsigned int *class)
  453. {
  454. void __iomem *port = (void __iomem *)ap->ioaddr.cmd_addr;
  455. const char *reason;
  456. int tout_msec;
  457. u32 tmp;
  458. /* sil24 does the right thing(tm) without any protection */
  459. ata_set_sata_spd(ap);
  460. tout_msec = 100;
  461. if (sata_dev_present(ap))
  462. tout_msec = 5000;
  463. writel(PORT_CS_DEV_RST, port + PORT_CTRL_STAT);
  464. tmp = ata_wait_register(port + PORT_CTRL_STAT,
  465. PORT_CS_DEV_RST, PORT_CS_DEV_RST, 10, tout_msec);
  466. /* SStatus oscillates between zero and valid status for short
  467. * duration after DEV_RST, give it time to settle.
  468. */
  469. msleep(100);
  470. if (tmp & PORT_CS_DEV_RST) {
  471. if (!sata_dev_present(ap))
  472. return 0;
  473. reason = "link not ready";
  474. goto err;
  475. }
  476. if (ata_busy_sleep(ap, ATA_TMOUT_BOOT_QUICK, ATA_TMOUT_BOOT)) {
  477. reason = "device not ready";
  478. goto err;
  479. }
  480. /* sil24 doesn't report device class code after hardreset,
  481. * leave *class alone.
  482. */
  483. return 0;
  484. err:
  485. printk(KERN_ERR "ata%u: hardreset failed (%s)\n", ap->id, reason);
  486. return -EIO;
  487. }
  488. static int sil24_probe_reset(struct ata_port *ap, unsigned int *classes)
  489. {
  490. return ata_drive_probe_reset(ap, ata_std_probeinit,
  491. sil24_softreset, sil24_hardreset,
  492. ata_std_postreset, classes);
  493. }
  494. static inline void sil24_fill_sg(struct ata_queued_cmd *qc,
  495. struct sil24_sge *sge)
  496. {
  497. struct scatterlist *sg;
  498. unsigned int idx = 0;
  499. ata_for_each_sg(sg, qc) {
  500. sge->addr = cpu_to_le64(sg_dma_address(sg));
  501. sge->cnt = cpu_to_le32(sg_dma_len(sg));
  502. if (ata_sg_is_last(sg, qc))
  503. sge->flags = cpu_to_le32(SGE_TRM);
  504. else
  505. sge->flags = 0;
  506. sge++;
  507. idx++;
  508. }
  509. }
  510. static void sil24_qc_prep(struct ata_queued_cmd *qc)
  511. {
  512. struct ata_port *ap = qc->ap;
  513. struct sil24_port_priv *pp = ap->private_data;
  514. union sil24_cmd_block *cb = pp->cmd_block + qc->tag;
  515. struct sil24_prb *prb;
  516. struct sil24_sge *sge;
  517. switch (qc->tf.protocol) {
  518. case ATA_PROT_PIO:
  519. case ATA_PROT_DMA:
  520. case ATA_PROT_NODATA:
  521. prb = &cb->ata.prb;
  522. sge = cb->ata.sge;
  523. prb->ctrl = 0;
  524. break;
  525. case ATA_PROT_ATAPI:
  526. case ATA_PROT_ATAPI_DMA:
  527. case ATA_PROT_ATAPI_NODATA:
  528. prb = &cb->atapi.prb;
  529. sge = cb->atapi.sge;
  530. memset(cb->atapi.cdb, 0, 32);
  531. memcpy(cb->atapi.cdb, qc->cdb, qc->dev->cdb_len);
  532. if (qc->tf.protocol != ATA_PROT_ATAPI_NODATA) {
  533. if (qc->tf.flags & ATA_TFLAG_WRITE)
  534. prb->ctrl = PRB_CTRL_PACKET_WRITE;
  535. else
  536. prb->ctrl = PRB_CTRL_PACKET_READ;
  537. } else
  538. prb->ctrl = 0;
  539. break;
  540. default:
  541. prb = NULL; /* shut up, gcc */
  542. sge = NULL;
  543. BUG();
  544. }
  545. ata_tf_to_fis(&qc->tf, prb->fis, 0);
  546. if (qc->flags & ATA_QCFLAG_DMAMAP)
  547. sil24_fill_sg(qc, sge);
  548. }
  549. static unsigned int sil24_qc_issue(struct ata_queued_cmd *qc)
  550. {
  551. struct ata_port *ap = qc->ap;
  552. void __iomem *port = (void __iomem *)ap->ioaddr.cmd_addr;
  553. struct sil24_port_priv *pp = ap->private_data;
  554. dma_addr_t paddr = pp->cmd_block_dma + qc->tag * sizeof(*pp->cmd_block);
  555. writel((u32)paddr, port + PORT_CMD_ACTIVATE);
  556. return 0;
  557. }
  558. static void sil24_irq_clear(struct ata_port *ap)
  559. {
  560. /* unused */
  561. }
  562. static int __sil24_restart_controller(void __iomem *port)
  563. {
  564. u32 tmp;
  565. int cnt;
  566. writel(PORT_CS_INIT, port + PORT_CTRL_STAT);
  567. /* Max ~10ms */
  568. for (cnt = 0; cnt < 10000; cnt++) {
  569. tmp = readl(port + PORT_CTRL_STAT);
  570. if (tmp & PORT_CS_RDY)
  571. return 0;
  572. udelay(1);
  573. }
  574. return -1;
  575. }
  576. static void sil24_restart_controller(struct ata_port *ap)
  577. {
  578. if (__sil24_restart_controller((void __iomem *)ap->ioaddr.cmd_addr))
  579. printk(KERN_ERR DRV_NAME
  580. " ata%u: failed to restart controller\n", ap->id);
  581. }
  582. static int __sil24_reset_controller(void __iomem *port)
  583. {
  584. int cnt;
  585. u32 tmp;
  586. /* Reset controller state. Is this correct? */
  587. writel(PORT_CS_DEV_RST, port + PORT_CTRL_STAT);
  588. readl(port + PORT_CTRL_STAT); /* sync */
  589. /* Max ~100ms */
  590. for (cnt = 0; cnt < 1000; cnt++) {
  591. udelay(100);
  592. tmp = readl(port + PORT_CTRL_STAT);
  593. if (!(tmp & PORT_CS_DEV_RST))
  594. break;
  595. }
  596. if (tmp & PORT_CS_DEV_RST)
  597. return -1;
  598. if (tmp & PORT_CS_RDY)
  599. return 0;
  600. return __sil24_restart_controller(port);
  601. }
  602. static void sil24_reset_controller(struct ata_port *ap)
  603. {
  604. printk(KERN_NOTICE DRV_NAME
  605. " ata%u: resetting controller...\n", ap->id);
  606. if (__sil24_reset_controller((void __iomem *)ap->ioaddr.cmd_addr))
  607. printk(KERN_ERR DRV_NAME
  608. " ata%u: failed to reset controller\n", ap->id);
  609. }
  610. static void sil24_eng_timeout(struct ata_port *ap)
  611. {
  612. struct ata_queued_cmd *qc;
  613. qc = ata_qc_from_tag(ap, ap->active_tag);
  614. printk(KERN_ERR "ata%u: command timeout\n", ap->id);
  615. qc->err_mask |= AC_ERR_TIMEOUT;
  616. ata_eh_qc_complete(qc);
  617. sil24_reset_controller(ap);
  618. }
  619. static void sil24_error_intr(struct ata_port *ap, u32 slot_stat)
  620. {
  621. struct ata_queued_cmd *qc = ata_qc_from_tag(ap, ap->active_tag);
  622. struct sil24_port_priv *pp = ap->private_data;
  623. void __iomem *port = (void __iomem *)ap->ioaddr.cmd_addr;
  624. u32 irq_stat, cmd_err, sstatus, serror;
  625. unsigned int err_mask;
  626. irq_stat = readl(port + PORT_IRQ_STAT);
  627. writel(irq_stat, port + PORT_IRQ_STAT); /* clear irq */
  628. if (!(irq_stat & PORT_IRQ_ERROR)) {
  629. /* ignore non-completion, non-error irqs for now */
  630. printk(KERN_WARNING DRV_NAME
  631. "ata%u: non-error exception irq (irq_stat %x)\n",
  632. ap->id, irq_stat);
  633. return;
  634. }
  635. cmd_err = readl(port + PORT_CMD_ERR);
  636. sstatus = readl(port + PORT_SSTATUS);
  637. serror = readl(port + PORT_SERROR);
  638. if (serror)
  639. writel(serror, port + PORT_SERROR);
  640. /*
  641. * Don't log ATAPI device errors. They're supposed to happen
  642. * and any serious errors will be logged using sense data by
  643. * the SCSI layer.
  644. */
  645. if (ap->device[0].class != ATA_DEV_ATAPI || cmd_err > PORT_CERR_SDB)
  646. printk("ata%u: error interrupt on port%d\n"
  647. " stat=0x%x irq=0x%x cmd_err=%d sstatus=0x%x serror=0x%x\n",
  648. ap->id, ap->port_no, slot_stat, irq_stat, cmd_err, sstatus, serror);
  649. if (cmd_err == PORT_CERR_DEV || cmd_err == PORT_CERR_SDB) {
  650. /*
  651. * Device is reporting error, tf registers are valid.
  652. */
  653. sil24_update_tf(ap);
  654. err_mask = ac_err_mask(pp->tf.command);
  655. sil24_restart_controller(ap);
  656. } else {
  657. /*
  658. * Other errors. libata currently doesn't have any
  659. * mechanism to report these errors. Just turn on
  660. * ATA_ERR.
  661. */
  662. err_mask = AC_ERR_OTHER;
  663. sil24_reset_controller(ap);
  664. }
  665. if (qc) {
  666. qc->err_mask |= err_mask;
  667. ata_qc_complete(qc);
  668. }
  669. }
  670. static inline void sil24_host_intr(struct ata_port *ap)
  671. {
  672. struct ata_queued_cmd *qc = ata_qc_from_tag(ap, ap->active_tag);
  673. void __iomem *port = (void __iomem *)ap->ioaddr.cmd_addr;
  674. u32 slot_stat;
  675. slot_stat = readl(port + PORT_SLOT_STAT);
  676. if (!(slot_stat & HOST_SSTAT_ATTN)) {
  677. struct sil24_port_priv *pp = ap->private_data;
  678. if (ap->flags & SIL24_FLAG_PCIX_IRQ_WOC)
  679. writel(PORT_IRQ_COMPLETE, port + PORT_IRQ_STAT);
  680. /*
  681. * !HOST_SSAT_ATTN guarantees successful completion,
  682. * so reading back tf registers is unnecessary for
  683. * most commands. TODO: read tf registers for
  684. * commands which require these values on successful
  685. * completion (EXECUTE DEVICE DIAGNOSTIC, CHECK POWER,
  686. * DEVICE RESET and READ PORT MULTIPLIER (any more?).
  687. */
  688. sil24_update_tf(ap);
  689. if (qc) {
  690. qc->err_mask |= ac_err_mask(pp->tf.command);
  691. ata_qc_complete(qc);
  692. }
  693. } else
  694. sil24_error_intr(ap, slot_stat);
  695. }
  696. static irqreturn_t sil24_interrupt(int irq, void *dev_instance, struct pt_regs *regs)
  697. {
  698. struct ata_host_set *host_set = dev_instance;
  699. struct sil24_host_priv *hpriv = host_set->private_data;
  700. unsigned handled = 0;
  701. u32 status;
  702. int i;
  703. status = readl(hpriv->host_base + HOST_IRQ_STAT);
  704. if (status == 0xffffffff) {
  705. printk(KERN_ERR DRV_NAME ": IRQ status == 0xffffffff, "
  706. "PCI fault or device removal?\n");
  707. goto out;
  708. }
  709. if (!(status & IRQ_STAT_4PORTS))
  710. goto out;
  711. spin_lock(&host_set->lock);
  712. for (i = 0; i < host_set->n_ports; i++)
  713. if (status & (1 << i)) {
  714. struct ata_port *ap = host_set->ports[i];
  715. if (ap && !(ap->flags & ATA_FLAG_DISABLED)) {
  716. sil24_host_intr(host_set->ports[i]);
  717. handled++;
  718. } else
  719. printk(KERN_ERR DRV_NAME
  720. ": interrupt from disabled port %d\n", i);
  721. }
  722. spin_unlock(&host_set->lock);
  723. out:
  724. return IRQ_RETVAL(handled);
  725. }
  726. static inline void sil24_cblk_free(struct sil24_port_priv *pp, struct device *dev)
  727. {
  728. const size_t cb_size = sizeof(*pp->cmd_block);
  729. dma_free_coherent(dev, cb_size, pp->cmd_block, pp->cmd_block_dma);
  730. }
  731. static int sil24_port_start(struct ata_port *ap)
  732. {
  733. struct device *dev = ap->host_set->dev;
  734. struct sil24_port_priv *pp;
  735. union sil24_cmd_block *cb;
  736. size_t cb_size = sizeof(*cb);
  737. dma_addr_t cb_dma;
  738. int rc = -ENOMEM;
  739. pp = kzalloc(sizeof(*pp), GFP_KERNEL);
  740. if (!pp)
  741. goto err_out;
  742. pp->tf.command = ATA_DRDY;
  743. cb = dma_alloc_coherent(dev, cb_size, &cb_dma, GFP_KERNEL);
  744. if (!cb)
  745. goto err_out_pp;
  746. memset(cb, 0, cb_size);
  747. rc = ata_pad_alloc(ap, dev);
  748. if (rc)
  749. goto err_out_pad;
  750. pp->cmd_block = cb;
  751. pp->cmd_block_dma = cb_dma;
  752. ap->private_data = pp;
  753. return 0;
  754. err_out_pad:
  755. sil24_cblk_free(pp, dev);
  756. err_out_pp:
  757. kfree(pp);
  758. err_out:
  759. return rc;
  760. }
  761. static void sil24_port_stop(struct ata_port *ap)
  762. {
  763. struct device *dev = ap->host_set->dev;
  764. struct sil24_port_priv *pp = ap->private_data;
  765. sil24_cblk_free(pp, dev);
  766. ata_pad_free(ap, dev);
  767. kfree(pp);
  768. }
  769. static void sil24_host_stop(struct ata_host_set *host_set)
  770. {
  771. struct sil24_host_priv *hpriv = host_set->private_data;
  772. struct pci_dev *pdev = to_pci_dev(host_set->dev);
  773. pci_iounmap(pdev, hpriv->host_base);
  774. pci_iounmap(pdev, hpriv->port_base);
  775. kfree(hpriv);
  776. }
  777. static int sil24_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
  778. {
  779. static int printed_version = 0;
  780. unsigned int board_id = (unsigned int)ent->driver_data;
  781. struct ata_port_info *pinfo = &sil24_port_info[board_id];
  782. struct ata_probe_ent *probe_ent = NULL;
  783. struct sil24_host_priv *hpriv = NULL;
  784. void __iomem *host_base = NULL;
  785. void __iomem *port_base = NULL;
  786. int i, rc;
  787. u32 tmp;
  788. if (!printed_version++)
  789. dev_printk(KERN_DEBUG, &pdev->dev, "version " DRV_VERSION "\n");
  790. rc = pci_enable_device(pdev);
  791. if (rc)
  792. return rc;
  793. rc = pci_request_regions(pdev, DRV_NAME);
  794. if (rc)
  795. goto out_disable;
  796. rc = -ENOMEM;
  797. /* map mmio registers */
  798. host_base = pci_iomap(pdev, 0, 0);
  799. if (!host_base)
  800. goto out_free;
  801. port_base = pci_iomap(pdev, 2, 0);
  802. if (!port_base)
  803. goto out_free;
  804. /* allocate & init probe_ent and hpriv */
  805. probe_ent = kzalloc(sizeof(*probe_ent), GFP_KERNEL);
  806. if (!probe_ent)
  807. goto out_free;
  808. hpriv = kzalloc(sizeof(*hpriv), GFP_KERNEL);
  809. if (!hpriv)
  810. goto out_free;
  811. probe_ent->dev = pci_dev_to_dev(pdev);
  812. INIT_LIST_HEAD(&probe_ent->node);
  813. probe_ent->sht = pinfo->sht;
  814. probe_ent->host_flags = pinfo->host_flags;
  815. probe_ent->pio_mask = pinfo->pio_mask;
  816. probe_ent->mwdma_mask = pinfo->mwdma_mask;
  817. probe_ent->udma_mask = pinfo->udma_mask;
  818. probe_ent->port_ops = pinfo->port_ops;
  819. probe_ent->n_ports = SIL24_FLAG2NPORTS(pinfo->host_flags);
  820. probe_ent->irq = pdev->irq;
  821. probe_ent->irq_flags = SA_SHIRQ;
  822. probe_ent->mmio_base = port_base;
  823. probe_ent->private_data = hpriv;
  824. hpriv->host_base = host_base;
  825. hpriv->port_base = port_base;
  826. /*
  827. * Configure the device
  828. */
  829. /*
  830. * FIXME: This device is certainly 64-bit capable. We just
  831. * don't know how to use it. After fixing 32bit activation in
  832. * this function, enable 64bit masks here.
  833. */
  834. rc = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
  835. if (rc) {
  836. dev_printk(KERN_ERR, &pdev->dev,
  837. "32-bit DMA enable failed\n");
  838. goto out_free;
  839. }
  840. rc = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK);
  841. if (rc) {
  842. dev_printk(KERN_ERR, &pdev->dev,
  843. "32-bit consistent DMA enable failed\n");
  844. goto out_free;
  845. }
  846. /* GPIO off */
  847. writel(0, host_base + HOST_FLASH_CMD);
  848. /* Apply workaround for completion IRQ loss on PCI-X errata */
  849. if (probe_ent->host_flags & SIL24_FLAG_PCIX_IRQ_WOC) {
  850. tmp = readl(host_base + HOST_CTRL);
  851. if (tmp & (HOST_CTRL_TRDY | HOST_CTRL_STOP | HOST_CTRL_DEVSEL))
  852. dev_printk(KERN_INFO, &pdev->dev,
  853. "Applying completion IRQ loss on PCI-X "
  854. "errata fix\n");
  855. else
  856. probe_ent->host_flags &= ~SIL24_FLAG_PCIX_IRQ_WOC;
  857. }
  858. /* clear global reset & mask interrupts during initialization */
  859. writel(0, host_base + HOST_CTRL);
  860. for (i = 0; i < probe_ent->n_ports; i++) {
  861. void __iomem *port = port_base + i * PORT_REGS_SIZE;
  862. unsigned long portu = (unsigned long)port;
  863. probe_ent->port[i].cmd_addr = portu + PORT_PRB;
  864. probe_ent->port[i].scr_addr = portu + PORT_SCONTROL;
  865. ata_std_ports(&probe_ent->port[i]);
  866. /* Initial PHY setting */
  867. writel(0x20c, port + PORT_PHY_CFG);
  868. /* Clear port RST */
  869. tmp = readl(port + PORT_CTRL_STAT);
  870. if (tmp & PORT_CS_PORT_RST) {
  871. writel(PORT_CS_PORT_RST, port + PORT_CTRL_CLR);
  872. tmp = ata_wait_register(port + PORT_CTRL_STAT,
  873. PORT_CS_PORT_RST,
  874. PORT_CS_PORT_RST, 10, 100);
  875. if (tmp & PORT_CS_PORT_RST)
  876. dev_printk(KERN_ERR, &pdev->dev,
  877. "failed to clear port RST\n");
  878. }
  879. /* Configure IRQ WoC */
  880. if (probe_ent->host_flags & SIL24_FLAG_PCIX_IRQ_WOC)
  881. writel(PORT_CS_IRQ_WOC, port + PORT_CTRL_STAT);
  882. else
  883. writel(PORT_CS_IRQ_WOC, port + PORT_CTRL_CLR);
  884. /* Zero error counters. */
  885. writel(0x8000, port + PORT_DECODE_ERR_THRESH);
  886. writel(0x8000, port + PORT_CRC_ERR_THRESH);
  887. writel(0x8000, port + PORT_HSHK_ERR_THRESH);
  888. writel(0x0000, port + PORT_DECODE_ERR_CNT);
  889. writel(0x0000, port + PORT_CRC_ERR_CNT);
  890. writel(0x0000, port + PORT_HSHK_ERR_CNT);
  891. /* FIXME: 32bit activation? */
  892. writel(0, port + PORT_ACTIVATE_UPPER_ADDR);
  893. writel(PORT_CS_32BIT_ACTV, port + PORT_CTRL_STAT);
  894. /* Configure interrupts */
  895. writel(0xffff, port + PORT_IRQ_ENABLE_CLR);
  896. writel(PORT_IRQ_COMPLETE | PORT_IRQ_ERROR |
  897. PORT_IRQ_SDB_NOTIFY, port + PORT_IRQ_ENABLE_SET);
  898. /* Clear interrupts */
  899. writel(0x0fff0fff, port + PORT_IRQ_STAT);
  900. writel(PORT_CS_IRQ_WOC, port + PORT_CTRL_CLR);
  901. /* Clear port multiplier enable and resume bits */
  902. writel(PORT_CS_PM_EN | PORT_CS_RESUME, port + PORT_CTRL_CLR);
  903. }
  904. /* Turn on interrupts */
  905. writel(IRQ_STAT_4PORTS, host_base + HOST_CTRL);
  906. pci_set_master(pdev);
  907. /* FIXME: check ata_device_add return value */
  908. ata_device_add(probe_ent);
  909. kfree(probe_ent);
  910. return 0;
  911. out_free:
  912. if (host_base)
  913. pci_iounmap(pdev, host_base);
  914. if (port_base)
  915. pci_iounmap(pdev, port_base);
  916. kfree(probe_ent);
  917. kfree(hpriv);
  918. pci_release_regions(pdev);
  919. out_disable:
  920. pci_disable_device(pdev);
  921. return rc;
  922. }
  923. static int __init sil24_init(void)
  924. {
  925. return pci_module_init(&sil24_pci_driver);
  926. }
  927. static void __exit sil24_exit(void)
  928. {
  929. pci_unregister_driver(&sil24_pci_driver);
  930. }
  931. MODULE_AUTHOR("Tejun Heo");
  932. MODULE_DESCRIPTION("Silicon Image 3124/3132 SATA low-level driver");
  933. MODULE_LICENSE("GPL");
  934. MODULE_DEVICE_TABLE(pci, sil24_pci_tbl);
  935. module_init(sil24_init);
  936. module_exit(sil24_exit);