drm_edid.c 94 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266
  1. /*
  2. * Copyright (c) 2006 Luc Verhaegen (quirks list)
  3. * Copyright (c) 2007-2008 Intel Corporation
  4. * Jesse Barnes <jesse.barnes@intel.com>
  5. * Copyright 2010 Red Hat, Inc.
  6. *
  7. * DDC probing routines (drm_ddc_read & drm_do_probe_ddc_edid) originally from
  8. * FB layer.
  9. * Copyright (C) 2006 Dennis Munsie <dmunsie@cecropia.com>
  10. *
  11. * Permission is hereby granted, free of charge, to any person obtaining a
  12. * copy of this software and associated documentation files (the "Software"),
  13. * to deal in the Software without restriction, including without limitation
  14. * the rights to use, copy, modify, merge, publish, distribute, sub license,
  15. * and/or sell copies of the Software, and to permit persons to whom the
  16. * Software is furnished to do so, subject to the following conditions:
  17. *
  18. * The above copyright notice and this permission notice (including the
  19. * next paragraph) shall be included in all copies or substantial portions
  20. * of the Software.
  21. *
  22. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  23. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  24. * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
  25. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  26. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  27. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
  28. * DEALINGS IN THE SOFTWARE.
  29. */
  30. #include <linux/kernel.h>
  31. #include <linux/slab.h>
  32. #include <linux/hdmi.h>
  33. #include <linux/i2c.h>
  34. #include <linux/module.h>
  35. #include <drm/drmP.h>
  36. #include <drm/drm_edid.h>
  37. #define version_greater(edid, maj, min) \
  38. (((edid)->version > (maj)) || \
  39. ((edid)->version == (maj) && (edid)->revision > (min)))
  40. #define EDID_EST_TIMINGS 16
  41. #define EDID_STD_TIMINGS 8
  42. #define EDID_DETAILED_TIMINGS 4
  43. /*
  44. * EDID blocks out in the wild have a variety of bugs, try to collect
  45. * them here (note that userspace may work around broken monitors first,
  46. * but fixes should make their way here so that the kernel "just works"
  47. * on as many displays as possible).
  48. */
  49. /* First detailed mode wrong, use largest 60Hz mode */
  50. #define EDID_QUIRK_PREFER_LARGE_60 (1 << 0)
  51. /* Reported 135MHz pixel clock is too high, needs adjustment */
  52. #define EDID_QUIRK_135_CLOCK_TOO_HIGH (1 << 1)
  53. /* Prefer the largest mode at 75 Hz */
  54. #define EDID_QUIRK_PREFER_LARGE_75 (1 << 2)
  55. /* Detail timing is in cm not mm */
  56. #define EDID_QUIRK_DETAILED_IN_CM (1 << 3)
  57. /* Detailed timing descriptors have bogus size values, so just take the
  58. * maximum size and use that.
  59. */
  60. #define EDID_QUIRK_DETAILED_USE_MAXIMUM_SIZE (1 << 4)
  61. /* Monitor forgot to set the first detailed is preferred bit. */
  62. #define EDID_QUIRK_FIRST_DETAILED_PREFERRED (1 << 5)
  63. /* use +hsync +vsync for detailed mode */
  64. #define EDID_QUIRK_DETAILED_SYNC_PP (1 << 6)
  65. /* Force reduced-blanking timings for detailed modes */
  66. #define EDID_QUIRK_FORCE_REDUCED_BLANKING (1 << 7)
  67. struct detailed_mode_closure {
  68. struct drm_connector *connector;
  69. struct edid *edid;
  70. bool preferred;
  71. u32 quirks;
  72. int modes;
  73. };
  74. #define LEVEL_DMT 0
  75. #define LEVEL_GTF 1
  76. #define LEVEL_GTF2 2
  77. #define LEVEL_CVT 3
  78. static struct edid_quirk {
  79. char vendor[4];
  80. int product_id;
  81. u32 quirks;
  82. } edid_quirk_list[] = {
  83. /* Acer AL1706 */
  84. { "ACR", 44358, EDID_QUIRK_PREFER_LARGE_60 },
  85. /* Acer F51 */
  86. { "API", 0x7602, EDID_QUIRK_PREFER_LARGE_60 },
  87. /* Unknown Acer */
  88. { "ACR", 2423, EDID_QUIRK_FIRST_DETAILED_PREFERRED },
  89. /* Belinea 10 15 55 */
  90. { "MAX", 1516, EDID_QUIRK_PREFER_LARGE_60 },
  91. { "MAX", 0x77e, EDID_QUIRK_PREFER_LARGE_60 },
  92. /* Envision Peripherals, Inc. EN-7100e */
  93. { "EPI", 59264, EDID_QUIRK_135_CLOCK_TOO_HIGH },
  94. /* Envision EN2028 */
  95. { "EPI", 8232, EDID_QUIRK_PREFER_LARGE_60 },
  96. /* Funai Electronics PM36B */
  97. { "FCM", 13600, EDID_QUIRK_PREFER_LARGE_75 |
  98. EDID_QUIRK_DETAILED_IN_CM },
  99. /* LG Philips LCD LP154W01-A5 */
  100. { "LPL", 0, EDID_QUIRK_DETAILED_USE_MAXIMUM_SIZE },
  101. { "LPL", 0x2a00, EDID_QUIRK_DETAILED_USE_MAXIMUM_SIZE },
  102. /* Philips 107p5 CRT */
  103. { "PHL", 57364, EDID_QUIRK_FIRST_DETAILED_PREFERRED },
  104. /* Proview AY765C */
  105. { "PTS", 765, EDID_QUIRK_FIRST_DETAILED_PREFERRED },
  106. /* Samsung SyncMaster 205BW. Note: irony */
  107. { "SAM", 541, EDID_QUIRK_DETAILED_SYNC_PP },
  108. /* Samsung SyncMaster 22[5-6]BW */
  109. { "SAM", 596, EDID_QUIRK_PREFER_LARGE_60 },
  110. { "SAM", 638, EDID_QUIRK_PREFER_LARGE_60 },
  111. /* ViewSonic VA2026w */
  112. { "VSC", 5020, EDID_QUIRK_FORCE_REDUCED_BLANKING },
  113. };
  114. /*
  115. * Autogenerated from the DMT spec.
  116. * This table is copied from xfree86/modes/xf86EdidModes.c.
  117. */
  118. static const struct drm_display_mode drm_dmt_modes[] = {
  119. /* 640x350@85Hz */
  120. { DRM_MODE("640x350", DRM_MODE_TYPE_DRIVER, 31500, 640, 672,
  121. 736, 832, 0, 350, 382, 385, 445, 0,
  122. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
  123. /* 640x400@85Hz */
  124. { DRM_MODE("640x400", DRM_MODE_TYPE_DRIVER, 31500, 640, 672,
  125. 736, 832, 0, 400, 401, 404, 445, 0,
  126. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
  127. /* 720x400@85Hz */
  128. { DRM_MODE("720x400", DRM_MODE_TYPE_DRIVER, 35500, 720, 756,
  129. 828, 936, 0, 400, 401, 404, 446, 0,
  130. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
  131. /* 640x480@60Hz */
  132. { DRM_MODE("640x480", DRM_MODE_TYPE_DRIVER, 25175, 640, 656,
  133. 752, 800, 0, 480, 489, 492, 525, 0,
  134. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) },
  135. /* 640x480@72Hz */
  136. { DRM_MODE("640x480", DRM_MODE_TYPE_DRIVER, 31500, 640, 664,
  137. 704, 832, 0, 480, 489, 492, 520, 0,
  138. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) },
  139. /* 640x480@75Hz */
  140. { DRM_MODE("640x480", DRM_MODE_TYPE_DRIVER, 31500, 640, 656,
  141. 720, 840, 0, 480, 481, 484, 500, 0,
  142. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) },
  143. /* 640x480@85Hz */
  144. { DRM_MODE("640x480", DRM_MODE_TYPE_DRIVER, 36000, 640, 696,
  145. 752, 832, 0, 480, 481, 484, 509, 0,
  146. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) },
  147. /* 800x600@56Hz */
  148. { DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 36000, 800, 824,
  149. 896, 1024, 0, 600, 601, 603, 625, 0,
  150. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  151. /* 800x600@60Hz */
  152. { DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 40000, 800, 840,
  153. 968, 1056, 0, 600, 601, 605, 628, 0,
  154. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  155. /* 800x600@72Hz */
  156. { DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 50000, 800, 856,
  157. 976, 1040, 0, 600, 637, 643, 666, 0,
  158. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  159. /* 800x600@75Hz */
  160. { DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 49500, 800, 816,
  161. 896, 1056, 0, 600, 601, 604, 625, 0,
  162. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  163. /* 800x600@85Hz */
  164. { DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 56250, 800, 832,
  165. 896, 1048, 0, 600, 601, 604, 631, 0,
  166. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  167. /* 800x600@120Hz RB */
  168. { DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 73250, 800, 848,
  169. 880, 960, 0, 600, 603, 607, 636, 0,
  170. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
  171. /* 848x480@60Hz */
  172. { DRM_MODE("848x480", DRM_MODE_TYPE_DRIVER, 33750, 848, 864,
  173. 976, 1088, 0, 480, 486, 494, 517, 0,
  174. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  175. /* 1024x768@43Hz, interlace */
  176. { DRM_MODE("1024x768i", DRM_MODE_TYPE_DRIVER, 44900, 1024, 1032,
  177. 1208, 1264, 0, 768, 768, 772, 817, 0,
  178. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC |
  179. DRM_MODE_FLAG_INTERLACE) },
  180. /* 1024x768@60Hz */
  181. { DRM_MODE("1024x768", DRM_MODE_TYPE_DRIVER, 65000, 1024, 1048,
  182. 1184, 1344, 0, 768, 771, 777, 806, 0,
  183. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) },
  184. /* 1024x768@70Hz */
  185. { DRM_MODE("1024x768", DRM_MODE_TYPE_DRIVER, 75000, 1024, 1048,
  186. 1184, 1328, 0, 768, 771, 777, 806, 0,
  187. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) },
  188. /* 1024x768@75Hz */
  189. { DRM_MODE("1024x768", DRM_MODE_TYPE_DRIVER, 78750, 1024, 1040,
  190. 1136, 1312, 0, 768, 769, 772, 800, 0,
  191. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  192. /* 1024x768@85Hz */
  193. { DRM_MODE("1024x768", DRM_MODE_TYPE_DRIVER, 94500, 1024, 1072,
  194. 1168, 1376, 0, 768, 769, 772, 808, 0,
  195. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  196. /* 1024x768@120Hz RB */
  197. { DRM_MODE("1024x768", DRM_MODE_TYPE_DRIVER, 115500, 1024, 1072,
  198. 1104, 1184, 0, 768, 771, 775, 813, 0,
  199. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
  200. /* 1152x864@75Hz */
  201. { DRM_MODE("1152x864", DRM_MODE_TYPE_DRIVER, 108000, 1152, 1216,
  202. 1344, 1600, 0, 864, 865, 868, 900, 0,
  203. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  204. /* 1280x768@60Hz RB */
  205. { DRM_MODE("1280x768", DRM_MODE_TYPE_DRIVER, 68250, 1280, 1328,
  206. 1360, 1440, 0, 768, 771, 778, 790, 0,
  207. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
  208. /* 1280x768@60Hz */
  209. { DRM_MODE("1280x768", DRM_MODE_TYPE_DRIVER, 79500, 1280, 1344,
  210. 1472, 1664, 0, 768, 771, 778, 798, 0,
  211. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
  212. /* 1280x768@75Hz */
  213. { DRM_MODE("1280x768", DRM_MODE_TYPE_DRIVER, 102250, 1280, 1360,
  214. 1488, 1696, 0, 768, 771, 778, 805, 0,
  215. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
  216. /* 1280x768@85Hz */
  217. { DRM_MODE("1280x768", DRM_MODE_TYPE_DRIVER, 117500, 1280, 1360,
  218. 1496, 1712, 0, 768, 771, 778, 809, 0,
  219. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
  220. /* 1280x768@120Hz RB */
  221. { DRM_MODE("1280x768", DRM_MODE_TYPE_DRIVER, 140250, 1280, 1328,
  222. 1360, 1440, 0, 768, 771, 778, 813, 0,
  223. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
  224. /* 1280x800@60Hz RB */
  225. { DRM_MODE("1280x800", DRM_MODE_TYPE_DRIVER, 71000, 1280, 1328,
  226. 1360, 1440, 0, 800, 803, 809, 823, 0,
  227. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
  228. /* 1280x800@60Hz */
  229. { DRM_MODE("1280x800", DRM_MODE_TYPE_DRIVER, 83500, 1280, 1352,
  230. 1480, 1680, 0, 800, 803, 809, 831, 0,
  231. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
  232. /* 1280x800@75Hz */
  233. { DRM_MODE("1280x800", DRM_MODE_TYPE_DRIVER, 106500, 1280, 1360,
  234. 1488, 1696, 0, 800, 803, 809, 838, 0,
  235. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
  236. /* 1280x800@85Hz */
  237. { DRM_MODE("1280x800", DRM_MODE_TYPE_DRIVER, 122500, 1280, 1360,
  238. 1496, 1712, 0, 800, 803, 809, 843, 0,
  239. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
  240. /* 1280x800@120Hz RB */
  241. { DRM_MODE("1280x800", DRM_MODE_TYPE_DRIVER, 146250, 1280, 1328,
  242. 1360, 1440, 0, 800, 803, 809, 847, 0,
  243. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
  244. /* 1280x960@60Hz */
  245. { DRM_MODE("1280x960", DRM_MODE_TYPE_DRIVER, 108000, 1280, 1376,
  246. 1488, 1800, 0, 960, 961, 964, 1000, 0,
  247. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  248. /* 1280x960@85Hz */
  249. { DRM_MODE("1280x960", DRM_MODE_TYPE_DRIVER, 148500, 1280, 1344,
  250. 1504, 1728, 0, 960, 961, 964, 1011, 0,
  251. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  252. /* 1280x960@120Hz RB */
  253. { DRM_MODE("1280x960", DRM_MODE_TYPE_DRIVER, 175500, 1280, 1328,
  254. 1360, 1440, 0, 960, 963, 967, 1017, 0,
  255. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
  256. /* 1280x1024@60Hz */
  257. { DRM_MODE("1280x1024", DRM_MODE_TYPE_DRIVER, 108000, 1280, 1328,
  258. 1440, 1688, 0, 1024, 1025, 1028, 1066, 0,
  259. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  260. /* 1280x1024@75Hz */
  261. { DRM_MODE("1280x1024", DRM_MODE_TYPE_DRIVER, 135000, 1280, 1296,
  262. 1440, 1688, 0, 1024, 1025, 1028, 1066, 0,
  263. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  264. /* 1280x1024@85Hz */
  265. { DRM_MODE("1280x1024", DRM_MODE_TYPE_DRIVER, 157500, 1280, 1344,
  266. 1504, 1728, 0, 1024, 1025, 1028, 1072, 0,
  267. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  268. /* 1280x1024@120Hz RB */
  269. { DRM_MODE("1280x1024", DRM_MODE_TYPE_DRIVER, 187250, 1280, 1328,
  270. 1360, 1440, 0, 1024, 1027, 1034, 1084, 0,
  271. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
  272. /* 1360x768@60Hz */
  273. { DRM_MODE("1360x768", DRM_MODE_TYPE_DRIVER, 85500, 1360, 1424,
  274. 1536, 1792, 0, 768, 771, 777, 795, 0,
  275. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  276. /* 1360x768@120Hz RB */
  277. { DRM_MODE("1360x768", DRM_MODE_TYPE_DRIVER, 148250, 1360, 1408,
  278. 1440, 1520, 0, 768, 771, 776, 813, 0,
  279. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
  280. /* 1400x1050@60Hz RB */
  281. { DRM_MODE("1400x1050", DRM_MODE_TYPE_DRIVER, 101000, 1400, 1448,
  282. 1480, 1560, 0, 1050, 1053, 1057, 1080, 0,
  283. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
  284. /* 1400x1050@60Hz */
  285. { DRM_MODE("1400x1050", DRM_MODE_TYPE_DRIVER, 121750, 1400, 1488,
  286. 1632, 1864, 0, 1050, 1053, 1057, 1089, 0,
  287. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
  288. /* 1400x1050@75Hz */
  289. { DRM_MODE("1400x1050", DRM_MODE_TYPE_DRIVER, 156000, 1400, 1504,
  290. 1648, 1896, 0, 1050, 1053, 1057, 1099, 0,
  291. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
  292. /* 1400x1050@85Hz */
  293. { DRM_MODE("1400x1050", DRM_MODE_TYPE_DRIVER, 179500, 1400, 1504,
  294. 1656, 1912, 0, 1050, 1053, 1057, 1105, 0,
  295. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
  296. /* 1400x1050@120Hz RB */
  297. { DRM_MODE("1400x1050", DRM_MODE_TYPE_DRIVER, 208000, 1400, 1448,
  298. 1480, 1560, 0, 1050, 1053, 1057, 1112, 0,
  299. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
  300. /* 1440x900@60Hz RB */
  301. { DRM_MODE("1440x900", DRM_MODE_TYPE_DRIVER, 88750, 1440, 1488,
  302. 1520, 1600, 0, 900, 903, 909, 926, 0,
  303. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
  304. /* 1440x900@60Hz */
  305. { DRM_MODE("1440x900", DRM_MODE_TYPE_DRIVER, 106500, 1440, 1520,
  306. 1672, 1904, 0, 900, 903, 909, 934, 0,
  307. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
  308. /* 1440x900@75Hz */
  309. { DRM_MODE("1440x900", DRM_MODE_TYPE_DRIVER, 136750, 1440, 1536,
  310. 1688, 1936, 0, 900, 903, 909, 942, 0,
  311. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
  312. /* 1440x900@85Hz */
  313. { DRM_MODE("1440x900", DRM_MODE_TYPE_DRIVER, 157000, 1440, 1544,
  314. 1696, 1952, 0, 900, 903, 909, 948, 0,
  315. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
  316. /* 1440x900@120Hz RB */
  317. { DRM_MODE("1440x900", DRM_MODE_TYPE_DRIVER, 182750, 1440, 1488,
  318. 1520, 1600, 0, 900, 903, 909, 953, 0,
  319. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
  320. /* 1600x1200@60Hz */
  321. { DRM_MODE("1600x1200", DRM_MODE_TYPE_DRIVER, 162000, 1600, 1664,
  322. 1856, 2160, 0, 1200, 1201, 1204, 1250, 0,
  323. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  324. /* 1600x1200@65Hz */
  325. { DRM_MODE("1600x1200", DRM_MODE_TYPE_DRIVER, 175500, 1600, 1664,
  326. 1856, 2160, 0, 1200, 1201, 1204, 1250, 0,
  327. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  328. /* 1600x1200@70Hz */
  329. { DRM_MODE("1600x1200", DRM_MODE_TYPE_DRIVER, 189000, 1600, 1664,
  330. 1856, 2160, 0, 1200, 1201, 1204, 1250, 0,
  331. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  332. /* 1600x1200@75Hz */
  333. { DRM_MODE("1600x1200", DRM_MODE_TYPE_DRIVER, 202500, 1600, 1664,
  334. 1856, 2160, 0, 1200, 1201, 1204, 1250, 0,
  335. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  336. /* 1600x1200@85Hz */
  337. { DRM_MODE("1600x1200", DRM_MODE_TYPE_DRIVER, 229500, 1600, 1664,
  338. 1856, 2160, 0, 1200, 1201, 1204, 1250, 0,
  339. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  340. /* 1600x1200@120Hz RB */
  341. { DRM_MODE("1600x1200", DRM_MODE_TYPE_DRIVER, 268250, 1600, 1648,
  342. 1680, 1760, 0, 1200, 1203, 1207, 1271, 0,
  343. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
  344. /* 1680x1050@60Hz RB */
  345. { DRM_MODE("1680x1050", DRM_MODE_TYPE_DRIVER, 119000, 1680, 1728,
  346. 1760, 1840, 0, 1050, 1053, 1059, 1080, 0,
  347. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
  348. /* 1680x1050@60Hz */
  349. { DRM_MODE("1680x1050", DRM_MODE_TYPE_DRIVER, 146250, 1680, 1784,
  350. 1960, 2240, 0, 1050, 1053, 1059, 1089, 0,
  351. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
  352. /* 1680x1050@75Hz */
  353. { DRM_MODE("1680x1050", DRM_MODE_TYPE_DRIVER, 187000, 1680, 1800,
  354. 1976, 2272, 0, 1050, 1053, 1059, 1099, 0,
  355. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
  356. /* 1680x1050@85Hz */
  357. { DRM_MODE("1680x1050", DRM_MODE_TYPE_DRIVER, 214750, 1680, 1808,
  358. 1984, 2288, 0, 1050, 1053, 1059, 1105, 0,
  359. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
  360. /* 1680x1050@120Hz RB */
  361. { DRM_MODE("1680x1050", DRM_MODE_TYPE_DRIVER, 245500, 1680, 1728,
  362. 1760, 1840, 0, 1050, 1053, 1059, 1112, 0,
  363. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
  364. /* 1792x1344@60Hz */
  365. { DRM_MODE("1792x1344", DRM_MODE_TYPE_DRIVER, 204750, 1792, 1920,
  366. 2120, 2448, 0, 1344, 1345, 1348, 1394, 0,
  367. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
  368. /* 1792x1344@75Hz */
  369. { DRM_MODE("1792x1344", DRM_MODE_TYPE_DRIVER, 261000, 1792, 1888,
  370. 2104, 2456, 0, 1344, 1345, 1348, 1417, 0,
  371. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
  372. /* 1792x1344@120Hz RB */
  373. { DRM_MODE("1792x1344", DRM_MODE_TYPE_DRIVER, 333250, 1792, 1840,
  374. 1872, 1952, 0, 1344, 1347, 1351, 1423, 0,
  375. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
  376. /* 1856x1392@60Hz */
  377. { DRM_MODE("1856x1392", DRM_MODE_TYPE_DRIVER, 218250, 1856, 1952,
  378. 2176, 2528, 0, 1392, 1393, 1396, 1439, 0,
  379. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
  380. /* 1856x1392@75Hz */
  381. { DRM_MODE("1856x1392", DRM_MODE_TYPE_DRIVER, 288000, 1856, 1984,
  382. 2208, 2560, 0, 1392, 1395, 1399, 1500, 0,
  383. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
  384. /* 1856x1392@120Hz RB */
  385. { DRM_MODE("1856x1392", DRM_MODE_TYPE_DRIVER, 356500, 1856, 1904,
  386. 1936, 2016, 0, 1392, 1395, 1399, 1474, 0,
  387. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
  388. /* 1920x1200@60Hz RB */
  389. { DRM_MODE("1920x1200", DRM_MODE_TYPE_DRIVER, 154000, 1920, 1968,
  390. 2000, 2080, 0, 1200, 1203, 1209, 1235, 0,
  391. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
  392. /* 1920x1200@60Hz */
  393. { DRM_MODE("1920x1200", DRM_MODE_TYPE_DRIVER, 193250, 1920, 2056,
  394. 2256, 2592, 0, 1200, 1203, 1209, 1245, 0,
  395. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
  396. /* 1920x1200@75Hz */
  397. { DRM_MODE("1920x1200", DRM_MODE_TYPE_DRIVER, 245250, 1920, 2056,
  398. 2264, 2608, 0, 1200, 1203, 1209, 1255, 0,
  399. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
  400. /* 1920x1200@85Hz */
  401. { DRM_MODE("1920x1200", DRM_MODE_TYPE_DRIVER, 281250, 1920, 2064,
  402. 2272, 2624, 0, 1200, 1203, 1209, 1262, 0,
  403. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
  404. /* 1920x1200@120Hz RB */
  405. { DRM_MODE("1920x1200", DRM_MODE_TYPE_DRIVER, 317000, 1920, 1968,
  406. 2000, 2080, 0, 1200, 1203, 1209, 1271, 0,
  407. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
  408. /* 1920x1440@60Hz */
  409. { DRM_MODE("1920x1440", DRM_MODE_TYPE_DRIVER, 234000, 1920, 2048,
  410. 2256, 2600, 0, 1440, 1441, 1444, 1500, 0,
  411. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
  412. /* 1920x1440@75Hz */
  413. { DRM_MODE("1920x1440", DRM_MODE_TYPE_DRIVER, 297000, 1920, 2064,
  414. 2288, 2640, 0, 1440, 1441, 1444, 1500, 0,
  415. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
  416. /* 1920x1440@120Hz RB */
  417. { DRM_MODE("1920x1440", DRM_MODE_TYPE_DRIVER, 380500, 1920, 1968,
  418. 2000, 2080, 0, 1440, 1443, 1447, 1525, 0,
  419. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
  420. /* 2560x1600@60Hz RB */
  421. { DRM_MODE("2560x1600", DRM_MODE_TYPE_DRIVER, 268500, 2560, 2608,
  422. 2640, 2720, 0, 1600, 1603, 1609, 1646, 0,
  423. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
  424. /* 2560x1600@60Hz */
  425. { DRM_MODE("2560x1600", DRM_MODE_TYPE_DRIVER, 348500, 2560, 2752,
  426. 3032, 3504, 0, 1600, 1603, 1609, 1658, 0,
  427. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
  428. /* 2560x1600@75HZ */
  429. { DRM_MODE("2560x1600", DRM_MODE_TYPE_DRIVER, 443250, 2560, 2768,
  430. 3048, 3536, 0, 1600, 1603, 1609, 1672, 0,
  431. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
  432. /* 2560x1600@85HZ */
  433. { DRM_MODE("2560x1600", DRM_MODE_TYPE_DRIVER, 505250, 2560, 2768,
  434. 3048, 3536, 0, 1600, 1603, 1609, 1682, 0,
  435. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
  436. /* 2560x1600@120Hz RB */
  437. { DRM_MODE("2560x1600", DRM_MODE_TYPE_DRIVER, 552750, 2560, 2608,
  438. 2640, 2720, 0, 1600, 1603, 1609, 1694, 0,
  439. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
  440. };
  441. static const struct drm_display_mode edid_est_modes[] = {
  442. { DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 40000, 800, 840,
  443. 968, 1056, 0, 600, 601, 605, 628, 0,
  444. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) }, /* 800x600@60Hz */
  445. { DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 36000, 800, 824,
  446. 896, 1024, 0, 600, 601, 603, 625, 0,
  447. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) }, /* 800x600@56Hz */
  448. { DRM_MODE("640x480", DRM_MODE_TYPE_DRIVER, 31500, 640, 656,
  449. 720, 840, 0, 480, 481, 484, 500, 0,
  450. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) }, /* 640x480@75Hz */
  451. { DRM_MODE("640x480", DRM_MODE_TYPE_DRIVER, 31500, 640, 664,
  452. 704, 832, 0, 480, 489, 491, 520, 0,
  453. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) }, /* 640x480@72Hz */
  454. { DRM_MODE("640x480", DRM_MODE_TYPE_DRIVER, 30240, 640, 704,
  455. 768, 864, 0, 480, 483, 486, 525, 0,
  456. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) }, /* 640x480@67Hz */
  457. { DRM_MODE("640x480", DRM_MODE_TYPE_DRIVER, 25200, 640, 656,
  458. 752, 800, 0, 480, 490, 492, 525, 0,
  459. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) }, /* 640x480@60Hz */
  460. { DRM_MODE("720x400", DRM_MODE_TYPE_DRIVER, 35500, 720, 738,
  461. 846, 900, 0, 400, 421, 423, 449, 0,
  462. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) }, /* 720x400@88Hz */
  463. { DRM_MODE("720x400", DRM_MODE_TYPE_DRIVER, 28320, 720, 738,
  464. 846, 900, 0, 400, 412, 414, 449, 0,
  465. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) }, /* 720x400@70Hz */
  466. { DRM_MODE("1280x1024", DRM_MODE_TYPE_DRIVER, 135000, 1280, 1296,
  467. 1440, 1688, 0, 1024, 1025, 1028, 1066, 0,
  468. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) }, /* 1280x1024@75Hz */
  469. { DRM_MODE("1024x768", DRM_MODE_TYPE_DRIVER, 78800, 1024, 1040,
  470. 1136, 1312, 0, 768, 769, 772, 800, 0,
  471. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) }, /* 1024x768@75Hz */
  472. { DRM_MODE("1024x768", DRM_MODE_TYPE_DRIVER, 75000, 1024, 1048,
  473. 1184, 1328, 0, 768, 771, 777, 806, 0,
  474. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) }, /* 1024x768@70Hz */
  475. { DRM_MODE("1024x768", DRM_MODE_TYPE_DRIVER, 65000, 1024, 1048,
  476. 1184, 1344, 0, 768, 771, 777, 806, 0,
  477. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) }, /* 1024x768@60Hz */
  478. { DRM_MODE("1024x768i", DRM_MODE_TYPE_DRIVER,44900, 1024, 1032,
  479. 1208, 1264, 0, 768, 768, 776, 817, 0,
  480. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_INTERLACE) }, /* 1024x768@43Hz */
  481. { DRM_MODE("832x624", DRM_MODE_TYPE_DRIVER, 57284, 832, 864,
  482. 928, 1152, 0, 624, 625, 628, 667, 0,
  483. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) }, /* 832x624@75Hz */
  484. { DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 49500, 800, 816,
  485. 896, 1056, 0, 600, 601, 604, 625, 0,
  486. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) }, /* 800x600@75Hz */
  487. { DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 50000, 800, 856,
  488. 976, 1040, 0, 600, 637, 643, 666, 0,
  489. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) }, /* 800x600@72Hz */
  490. { DRM_MODE("1152x864", DRM_MODE_TYPE_DRIVER, 108000, 1152, 1216,
  491. 1344, 1600, 0, 864, 865, 868, 900, 0,
  492. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) }, /* 1152x864@75Hz */
  493. };
  494. struct minimode {
  495. short w;
  496. short h;
  497. short r;
  498. short rb;
  499. };
  500. static const struct minimode est3_modes[] = {
  501. /* byte 6 */
  502. { 640, 350, 85, 0 },
  503. { 640, 400, 85, 0 },
  504. { 720, 400, 85, 0 },
  505. { 640, 480, 85, 0 },
  506. { 848, 480, 60, 0 },
  507. { 800, 600, 85, 0 },
  508. { 1024, 768, 85, 0 },
  509. { 1152, 864, 75, 0 },
  510. /* byte 7 */
  511. { 1280, 768, 60, 1 },
  512. { 1280, 768, 60, 0 },
  513. { 1280, 768, 75, 0 },
  514. { 1280, 768, 85, 0 },
  515. { 1280, 960, 60, 0 },
  516. { 1280, 960, 85, 0 },
  517. { 1280, 1024, 60, 0 },
  518. { 1280, 1024, 85, 0 },
  519. /* byte 8 */
  520. { 1360, 768, 60, 0 },
  521. { 1440, 900, 60, 1 },
  522. { 1440, 900, 60, 0 },
  523. { 1440, 900, 75, 0 },
  524. { 1440, 900, 85, 0 },
  525. { 1400, 1050, 60, 1 },
  526. { 1400, 1050, 60, 0 },
  527. { 1400, 1050, 75, 0 },
  528. /* byte 9 */
  529. { 1400, 1050, 85, 0 },
  530. { 1680, 1050, 60, 1 },
  531. { 1680, 1050, 60, 0 },
  532. { 1680, 1050, 75, 0 },
  533. { 1680, 1050, 85, 0 },
  534. { 1600, 1200, 60, 0 },
  535. { 1600, 1200, 65, 0 },
  536. { 1600, 1200, 70, 0 },
  537. /* byte 10 */
  538. { 1600, 1200, 75, 0 },
  539. { 1600, 1200, 85, 0 },
  540. { 1792, 1344, 60, 0 },
  541. { 1792, 1344, 85, 0 },
  542. { 1856, 1392, 60, 0 },
  543. { 1856, 1392, 75, 0 },
  544. { 1920, 1200, 60, 1 },
  545. { 1920, 1200, 60, 0 },
  546. /* byte 11 */
  547. { 1920, 1200, 75, 0 },
  548. { 1920, 1200, 85, 0 },
  549. { 1920, 1440, 60, 0 },
  550. { 1920, 1440, 75, 0 },
  551. };
  552. static const struct minimode extra_modes[] = {
  553. { 1024, 576, 60, 0 },
  554. { 1366, 768, 60, 0 },
  555. { 1600, 900, 60, 0 },
  556. { 1680, 945, 60, 0 },
  557. { 1920, 1080, 60, 0 },
  558. { 2048, 1152, 60, 0 },
  559. { 2048, 1536, 60, 0 },
  560. };
  561. /*
  562. * Probably taken from CEA-861 spec.
  563. * This table is converted from xorg's hw/xfree86/modes/xf86EdidModes.c.
  564. */
  565. static const struct drm_display_mode edid_cea_modes[] = {
  566. /* 1 - 640x480@60Hz */
  567. { DRM_MODE("640x480", DRM_MODE_TYPE_DRIVER, 25175, 640, 656,
  568. 752, 800, 0, 480, 490, 492, 525, 0,
  569. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
  570. .vrefresh = 60, },
  571. /* 2 - 720x480@60Hz */
  572. { DRM_MODE("720x480", DRM_MODE_TYPE_DRIVER, 27000, 720, 736,
  573. 798, 858, 0, 480, 489, 495, 525, 0,
  574. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
  575. .vrefresh = 60, },
  576. /* 3 - 720x480@60Hz */
  577. { DRM_MODE("720x480", DRM_MODE_TYPE_DRIVER, 27000, 720, 736,
  578. 798, 858, 0, 480, 489, 495, 525, 0,
  579. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
  580. .vrefresh = 60, },
  581. /* 4 - 1280x720@60Hz */
  582. { DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 74250, 1280, 1390,
  583. 1430, 1650, 0, 720, 725, 730, 750, 0,
  584. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
  585. .vrefresh = 60, },
  586. /* 5 - 1920x1080i@60Hz */
  587. { DRM_MODE("1920x1080i", DRM_MODE_TYPE_DRIVER, 74250, 1920, 2008,
  588. 2052, 2200, 0, 1080, 1084, 1094, 1125, 0,
  589. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC |
  590. DRM_MODE_FLAG_INTERLACE),
  591. .vrefresh = 60, },
  592. /* 6 - 1440x480i@60Hz */
  593. { DRM_MODE("1440x480i", DRM_MODE_TYPE_DRIVER, 27000, 1440, 1478,
  594. 1602, 1716, 0, 480, 488, 494, 525, 0,
  595. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
  596. DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_DBLCLK),
  597. .vrefresh = 60, },
  598. /* 7 - 1440x480i@60Hz */
  599. { DRM_MODE("1440x480i", DRM_MODE_TYPE_DRIVER, 27000, 1440, 1478,
  600. 1602, 1716, 0, 480, 488, 494, 525, 0,
  601. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
  602. DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_DBLCLK),
  603. .vrefresh = 60, },
  604. /* 8 - 1440x240@60Hz */
  605. { DRM_MODE("1440x240", DRM_MODE_TYPE_DRIVER, 27000, 1440, 1478,
  606. 1602, 1716, 0, 240, 244, 247, 262, 0,
  607. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
  608. DRM_MODE_FLAG_DBLCLK),
  609. .vrefresh = 60, },
  610. /* 9 - 1440x240@60Hz */
  611. { DRM_MODE("1440x240", DRM_MODE_TYPE_DRIVER, 27000, 1440, 1478,
  612. 1602, 1716, 0, 240, 244, 247, 262, 0,
  613. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
  614. DRM_MODE_FLAG_DBLCLK),
  615. .vrefresh = 60, },
  616. /* 10 - 2880x480i@60Hz */
  617. { DRM_MODE("2880x480i", DRM_MODE_TYPE_DRIVER, 54000, 2880, 2956,
  618. 3204, 3432, 0, 480, 488, 494, 525, 0,
  619. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
  620. DRM_MODE_FLAG_INTERLACE),
  621. .vrefresh = 60, },
  622. /* 11 - 2880x480i@60Hz */
  623. { DRM_MODE("2880x480i", DRM_MODE_TYPE_DRIVER, 54000, 2880, 2956,
  624. 3204, 3432, 0, 480, 488, 494, 525, 0,
  625. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
  626. DRM_MODE_FLAG_INTERLACE),
  627. .vrefresh = 60, },
  628. /* 12 - 2880x240@60Hz */
  629. { DRM_MODE("2880x240", DRM_MODE_TYPE_DRIVER, 54000, 2880, 2956,
  630. 3204, 3432, 0, 240, 244, 247, 262, 0,
  631. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
  632. .vrefresh = 60, },
  633. /* 13 - 2880x240@60Hz */
  634. { DRM_MODE("2880x240", DRM_MODE_TYPE_DRIVER, 54000, 2880, 2956,
  635. 3204, 3432, 0, 240, 244, 247, 262, 0,
  636. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
  637. .vrefresh = 60, },
  638. /* 14 - 1440x480@60Hz */
  639. { DRM_MODE("1440x480", DRM_MODE_TYPE_DRIVER, 54000, 1440, 1472,
  640. 1596, 1716, 0, 480, 489, 495, 525, 0,
  641. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
  642. .vrefresh = 60, },
  643. /* 15 - 1440x480@60Hz */
  644. { DRM_MODE("1440x480", DRM_MODE_TYPE_DRIVER, 54000, 1440, 1472,
  645. 1596, 1716, 0, 480, 489, 495, 525, 0,
  646. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
  647. .vrefresh = 60, },
  648. /* 16 - 1920x1080@60Hz */
  649. { DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 148500, 1920, 2008,
  650. 2052, 2200, 0, 1080, 1084, 1089, 1125, 0,
  651. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
  652. .vrefresh = 60, },
  653. /* 17 - 720x576@50Hz */
  654. { DRM_MODE("720x576", DRM_MODE_TYPE_DRIVER, 27000, 720, 732,
  655. 796, 864, 0, 576, 581, 586, 625, 0,
  656. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
  657. .vrefresh = 50, },
  658. /* 18 - 720x576@50Hz */
  659. { DRM_MODE("720x576", DRM_MODE_TYPE_DRIVER, 27000, 720, 732,
  660. 796, 864, 0, 576, 581, 586, 625, 0,
  661. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
  662. .vrefresh = 50, },
  663. /* 19 - 1280x720@50Hz */
  664. { DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 74250, 1280, 1720,
  665. 1760, 1980, 0, 720, 725, 730, 750, 0,
  666. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
  667. .vrefresh = 50, },
  668. /* 20 - 1920x1080i@50Hz */
  669. { DRM_MODE("1920x1080i", DRM_MODE_TYPE_DRIVER, 74250, 1920, 2448,
  670. 2492, 2640, 0, 1080, 1084, 1094, 1125, 0,
  671. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC |
  672. DRM_MODE_FLAG_INTERLACE),
  673. .vrefresh = 50, },
  674. /* 21 - 1440x576i@50Hz */
  675. { DRM_MODE("1440x576i", DRM_MODE_TYPE_DRIVER, 27000, 1440, 1464,
  676. 1590, 1728, 0, 576, 580, 586, 625, 0,
  677. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
  678. DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_DBLCLK),
  679. .vrefresh = 50, },
  680. /* 22 - 1440x576i@50Hz */
  681. { DRM_MODE("1440x576i", DRM_MODE_TYPE_DRIVER, 27000, 1440, 1464,
  682. 1590, 1728, 0, 576, 580, 586, 625, 0,
  683. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
  684. DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_DBLCLK),
  685. .vrefresh = 50, },
  686. /* 23 - 1440x288@50Hz */
  687. { DRM_MODE("1440x288", DRM_MODE_TYPE_DRIVER, 27000, 1440, 1464,
  688. 1590, 1728, 0, 288, 290, 293, 312, 0,
  689. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
  690. DRM_MODE_FLAG_DBLCLK),
  691. .vrefresh = 50, },
  692. /* 24 - 1440x288@50Hz */
  693. { DRM_MODE("1440x288", DRM_MODE_TYPE_DRIVER, 27000, 1440, 1464,
  694. 1590, 1728, 0, 288, 290, 293, 312, 0,
  695. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
  696. DRM_MODE_FLAG_DBLCLK),
  697. .vrefresh = 50, },
  698. /* 25 - 2880x576i@50Hz */
  699. { DRM_MODE("2880x576i", DRM_MODE_TYPE_DRIVER, 54000, 2880, 2928,
  700. 3180, 3456, 0, 576, 580, 586, 625, 0,
  701. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
  702. DRM_MODE_FLAG_INTERLACE),
  703. .vrefresh = 50, },
  704. /* 26 - 2880x576i@50Hz */
  705. { DRM_MODE("2880x576i", DRM_MODE_TYPE_DRIVER, 54000, 2880, 2928,
  706. 3180, 3456, 0, 576, 580, 586, 625, 0,
  707. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
  708. DRM_MODE_FLAG_INTERLACE),
  709. .vrefresh = 50, },
  710. /* 27 - 2880x288@50Hz */
  711. { DRM_MODE("2880x288", DRM_MODE_TYPE_DRIVER, 54000, 2880, 2928,
  712. 3180, 3456, 0, 288, 290, 293, 312, 0,
  713. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
  714. .vrefresh = 50, },
  715. /* 28 - 2880x288@50Hz */
  716. { DRM_MODE("2880x288", DRM_MODE_TYPE_DRIVER, 54000, 2880, 2928,
  717. 3180, 3456, 0, 288, 290, 293, 312, 0,
  718. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
  719. .vrefresh = 50, },
  720. /* 29 - 1440x576@50Hz */
  721. { DRM_MODE("1440x576", DRM_MODE_TYPE_DRIVER, 54000, 1440, 1464,
  722. 1592, 1728, 0, 576, 581, 586, 625, 0,
  723. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
  724. .vrefresh = 50, },
  725. /* 30 - 1440x576@50Hz */
  726. { DRM_MODE("1440x576", DRM_MODE_TYPE_DRIVER, 54000, 1440, 1464,
  727. 1592, 1728, 0, 576, 581, 586, 625, 0,
  728. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
  729. .vrefresh = 50, },
  730. /* 31 - 1920x1080@50Hz */
  731. { DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 148500, 1920, 2448,
  732. 2492, 2640, 0, 1080, 1084, 1089, 1125, 0,
  733. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
  734. .vrefresh = 50, },
  735. /* 32 - 1920x1080@24Hz */
  736. { DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 74250, 1920, 2558,
  737. 2602, 2750, 0, 1080, 1084, 1089, 1125, 0,
  738. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
  739. .vrefresh = 24, },
  740. /* 33 - 1920x1080@25Hz */
  741. { DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 74250, 1920, 2448,
  742. 2492, 2640, 0, 1080, 1084, 1089, 1125, 0,
  743. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
  744. .vrefresh = 25, },
  745. /* 34 - 1920x1080@30Hz */
  746. { DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 74250, 1920, 2008,
  747. 2052, 2200, 0, 1080, 1084, 1089, 1125, 0,
  748. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
  749. .vrefresh = 30, },
  750. /* 35 - 2880x480@60Hz */
  751. { DRM_MODE("2880x480", DRM_MODE_TYPE_DRIVER, 108000, 2880, 2944,
  752. 3192, 3432, 0, 480, 489, 495, 525, 0,
  753. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
  754. .vrefresh = 60, },
  755. /* 36 - 2880x480@60Hz */
  756. { DRM_MODE("2880x480", DRM_MODE_TYPE_DRIVER, 108000, 2880, 2944,
  757. 3192, 3432, 0, 480, 489, 495, 525, 0,
  758. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
  759. .vrefresh = 60, },
  760. /* 37 - 2880x576@50Hz */
  761. { DRM_MODE("2880x576", DRM_MODE_TYPE_DRIVER, 108000, 2880, 2928,
  762. 3184, 3456, 0, 576, 581, 586, 625, 0,
  763. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
  764. .vrefresh = 50, },
  765. /* 38 - 2880x576@50Hz */
  766. { DRM_MODE("2880x576", DRM_MODE_TYPE_DRIVER, 108000, 2880, 2928,
  767. 3184, 3456, 0, 576, 581, 586, 625, 0,
  768. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
  769. .vrefresh = 50, },
  770. /* 39 - 1920x1080i@50Hz */
  771. { DRM_MODE("1920x1080i", DRM_MODE_TYPE_DRIVER, 72000, 1920, 1952,
  772. 2120, 2304, 0, 1080, 1126, 1136, 1250, 0,
  773. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC |
  774. DRM_MODE_FLAG_INTERLACE),
  775. .vrefresh = 50, },
  776. /* 40 - 1920x1080i@100Hz */
  777. { DRM_MODE("1920x1080i", DRM_MODE_TYPE_DRIVER, 148500, 1920, 2448,
  778. 2492, 2640, 0, 1080, 1084, 1094, 1125, 0,
  779. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC |
  780. DRM_MODE_FLAG_INTERLACE),
  781. .vrefresh = 100, },
  782. /* 41 - 1280x720@100Hz */
  783. { DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 148500, 1280, 1720,
  784. 1760, 1980, 0, 720, 725, 730, 750, 0,
  785. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
  786. .vrefresh = 100, },
  787. /* 42 - 720x576@100Hz */
  788. { DRM_MODE("720x576", DRM_MODE_TYPE_DRIVER, 54000, 720, 732,
  789. 796, 864, 0, 576, 581, 586, 625, 0,
  790. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
  791. .vrefresh = 100, },
  792. /* 43 - 720x576@100Hz */
  793. { DRM_MODE("720x576", DRM_MODE_TYPE_DRIVER, 54000, 720, 732,
  794. 796, 864, 0, 576, 581, 586, 625, 0,
  795. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
  796. .vrefresh = 100, },
  797. /* 44 - 1440x576i@100Hz */
  798. { DRM_MODE("1440x576", DRM_MODE_TYPE_DRIVER, 54000, 1440, 1464,
  799. 1590, 1728, 0, 576, 580, 586, 625, 0,
  800. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
  801. DRM_MODE_FLAG_DBLCLK),
  802. .vrefresh = 100, },
  803. /* 45 - 1440x576i@100Hz */
  804. { DRM_MODE("1440x576", DRM_MODE_TYPE_DRIVER, 54000, 1440, 1464,
  805. 1590, 1728, 0, 576, 580, 586, 625, 0,
  806. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
  807. DRM_MODE_FLAG_DBLCLK),
  808. .vrefresh = 100, },
  809. /* 46 - 1920x1080i@120Hz */
  810. { DRM_MODE("1920x1080i", DRM_MODE_TYPE_DRIVER, 148500, 1920, 2008,
  811. 2052, 2200, 0, 1080, 1084, 1094, 1125, 0,
  812. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC |
  813. DRM_MODE_FLAG_INTERLACE),
  814. .vrefresh = 120, },
  815. /* 47 - 1280x720@120Hz */
  816. { DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 148500, 1280, 1390,
  817. 1430, 1650, 0, 720, 725, 730, 750, 0,
  818. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
  819. .vrefresh = 120, },
  820. /* 48 - 720x480@120Hz */
  821. { DRM_MODE("720x480", DRM_MODE_TYPE_DRIVER, 54000, 720, 736,
  822. 798, 858, 0, 480, 489, 495, 525, 0,
  823. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
  824. .vrefresh = 120, },
  825. /* 49 - 720x480@120Hz */
  826. { DRM_MODE("720x480", DRM_MODE_TYPE_DRIVER, 54000, 720, 736,
  827. 798, 858, 0, 480, 489, 495, 525, 0,
  828. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
  829. .vrefresh = 120, },
  830. /* 50 - 1440x480i@120Hz */
  831. { DRM_MODE("1440x480i", DRM_MODE_TYPE_DRIVER, 54000, 1440, 1478,
  832. 1602, 1716, 0, 480, 488, 494, 525, 0,
  833. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
  834. DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_DBLCLK),
  835. .vrefresh = 120, },
  836. /* 51 - 1440x480i@120Hz */
  837. { DRM_MODE("1440x480i", DRM_MODE_TYPE_DRIVER, 54000, 1440, 1478,
  838. 1602, 1716, 0, 480, 488, 494, 525, 0,
  839. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
  840. DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_DBLCLK),
  841. .vrefresh = 120, },
  842. /* 52 - 720x576@200Hz */
  843. { DRM_MODE("720x576", DRM_MODE_TYPE_DRIVER, 108000, 720, 732,
  844. 796, 864, 0, 576, 581, 586, 625, 0,
  845. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
  846. .vrefresh = 200, },
  847. /* 53 - 720x576@200Hz */
  848. { DRM_MODE("720x576", DRM_MODE_TYPE_DRIVER, 108000, 720, 732,
  849. 796, 864, 0, 576, 581, 586, 625, 0,
  850. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
  851. .vrefresh = 200, },
  852. /* 54 - 1440x576i@200Hz */
  853. { DRM_MODE("1440x576i", DRM_MODE_TYPE_DRIVER, 108000, 1440, 1464,
  854. 1590, 1728, 0, 576, 580, 586, 625, 0,
  855. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
  856. DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_DBLCLK),
  857. .vrefresh = 200, },
  858. /* 55 - 1440x576i@200Hz */
  859. { DRM_MODE("1440x576i", DRM_MODE_TYPE_DRIVER, 108000, 1440, 1464,
  860. 1590, 1728, 0, 576, 580, 586, 625, 0,
  861. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
  862. DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_DBLCLK),
  863. .vrefresh = 200, },
  864. /* 56 - 720x480@240Hz */
  865. { DRM_MODE("720x480", DRM_MODE_TYPE_DRIVER, 108000, 720, 736,
  866. 798, 858, 0, 480, 489, 495, 525, 0,
  867. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
  868. .vrefresh = 240, },
  869. /* 57 - 720x480@240Hz */
  870. { DRM_MODE("720x480", DRM_MODE_TYPE_DRIVER, 108000, 720, 736,
  871. 798, 858, 0, 480, 489, 495, 525, 0,
  872. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
  873. .vrefresh = 240, },
  874. /* 58 - 1440x480i@240 */
  875. { DRM_MODE("1440x480i", DRM_MODE_TYPE_DRIVER, 108000, 1440, 1478,
  876. 1602, 1716, 0, 480, 488, 494, 525, 0,
  877. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
  878. DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_DBLCLK),
  879. .vrefresh = 240, },
  880. /* 59 - 1440x480i@240 */
  881. { DRM_MODE("1440x480i", DRM_MODE_TYPE_DRIVER, 108000, 1440, 1478,
  882. 1602, 1716, 0, 480, 488, 494, 525, 0,
  883. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
  884. DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_DBLCLK),
  885. .vrefresh = 240, },
  886. /* 60 - 1280x720@24Hz */
  887. { DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 59400, 1280, 3040,
  888. 3080, 3300, 0, 720, 725, 730, 750, 0,
  889. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
  890. .vrefresh = 24, },
  891. /* 61 - 1280x720@25Hz */
  892. { DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 74250, 1280, 3700,
  893. 3740, 3960, 0, 720, 725, 730, 750, 0,
  894. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
  895. .vrefresh = 25, },
  896. /* 62 - 1280x720@30Hz */
  897. { DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 74250, 1280, 3040,
  898. 3080, 3300, 0, 720, 725, 730, 750, 0,
  899. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
  900. .vrefresh = 30, },
  901. /* 63 - 1920x1080@120Hz */
  902. { DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 297000, 1920, 2008,
  903. 2052, 2200, 0, 1080, 1084, 1089, 1125, 0,
  904. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
  905. .vrefresh = 120, },
  906. /* 64 - 1920x1080@100Hz */
  907. { DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 297000, 1920, 2448,
  908. 2492, 2640, 0, 1080, 1084, 1094, 1125, 0,
  909. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
  910. .vrefresh = 100, },
  911. };
  912. /*
  913. * HDMI 1.4 4k modes.
  914. */
  915. static const struct drm_display_mode edid_4k_modes[] = {
  916. /* 1 - 3840x2160@30Hz */
  917. { DRM_MODE("3840x2160", DRM_MODE_TYPE_DRIVER, 297000,
  918. 3840, 4016, 4104, 4400, 0,
  919. 2160, 2168, 2178, 2250, 0,
  920. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
  921. .vrefresh = 30, },
  922. /* 2 - 3840x2160@25Hz */
  923. { DRM_MODE("3840x2160", DRM_MODE_TYPE_DRIVER, 297000,
  924. 3840, 4896, 4984, 5280, 0,
  925. 2160, 2168, 2178, 2250, 0,
  926. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
  927. .vrefresh = 25, },
  928. /* 3 - 3840x2160@24Hz */
  929. { DRM_MODE("3840x2160", DRM_MODE_TYPE_DRIVER, 297000,
  930. 3840, 5116, 5204, 5500, 0,
  931. 2160, 2168, 2178, 2250, 0,
  932. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
  933. .vrefresh = 24, },
  934. /* 4 - 4096x2160@24Hz (SMPTE) */
  935. { DRM_MODE("4096x2160", DRM_MODE_TYPE_DRIVER, 297000,
  936. 4096, 5116, 5204, 5500, 0,
  937. 2160, 2168, 2178, 2250, 0,
  938. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
  939. .vrefresh = 24, },
  940. };
  941. /*** DDC fetch and block validation ***/
  942. static const u8 edid_header[] = {
  943. 0x00, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0x00
  944. };
  945. /*
  946. * Sanity check the header of the base EDID block. Return 8 if the header
  947. * is perfect, down to 0 if it's totally wrong.
  948. */
  949. int drm_edid_header_is_valid(const u8 *raw_edid)
  950. {
  951. int i, score = 0;
  952. for (i = 0; i < sizeof(edid_header); i++)
  953. if (raw_edid[i] == edid_header[i])
  954. score++;
  955. return score;
  956. }
  957. EXPORT_SYMBOL(drm_edid_header_is_valid);
  958. static int edid_fixup __read_mostly = 6;
  959. module_param_named(edid_fixup, edid_fixup, int, 0400);
  960. MODULE_PARM_DESC(edid_fixup,
  961. "Minimum number of valid EDID header bytes (0-8, default 6)");
  962. /*
  963. * Sanity check the EDID block (base or extension). Return 0 if the block
  964. * doesn't check out, or 1 if it's valid.
  965. */
  966. bool drm_edid_block_valid(u8 *raw_edid, int block, bool print_bad_edid)
  967. {
  968. int i;
  969. u8 csum = 0;
  970. struct edid *edid = (struct edid *)raw_edid;
  971. if (WARN_ON(!raw_edid))
  972. return false;
  973. if (edid_fixup > 8 || edid_fixup < 0)
  974. edid_fixup = 6;
  975. if (block == 0) {
  976. int score = drm_edid_header_is_valid(raw_edid);
  977. if (score == 8) ;
  978. else if (score >= edid_fixup) {
  979. DRM_DEBUG("Fixing EDID header, your hardware may be failing\n");
  980. memcpy(raw_edid, edid_header, sizeof(edid_header));
  981. } else {
  982. goto bad;
  983. }
  984. }
  985. for (i = 0; i < EDID_LENGTH; i++)
  986. csum += raw_edid[i];
  987. if (csum) {
  988. if (print_bad_edid) {
  989. DRM_ERROR("EDID checksum is invalid, remainder is %d\n", csum);
  990. }
  991. /* allow CEA to slide through, switches mangle this */
  992. if (raw_edid[0] != 0x02)
  993. goto bad;
  994. }
  995. /* per-block-type checks */
  996. switch (raw_edid[0]) {
  997. case 0: /* base */
  998. if (edid->version != 1) {
  999. DRM_ERROR("EDID has major version %d, instead of 1\n", edid->version);
  1000. goto bad;
  1001. }
  1002. if (edid->revision > 4)
  1003. DRM_DEBUG("EDID minor > 4, assuming backward compatibility\n");
  1004. break;
  1005. default:
  1006. break;
  1007. }
  1008. return true;
  1009. bad:
  1010. if (print_bad_edid) {
  1011. printk(KERN_ERR "Raw EDID:\n");
  1012. print_hex_dump(KERN_ERR, " \t", DUMP_PREFIX_NONE, 16, 1,
  1013. raw_edid, EDID_LENGTH, false);
  1014. }
  1015. return false;
  1016. }
  1017. EXPORT_SYMBOL(drm_edid_block_valid);
  1018. /**
  1019. * drm_edid_is_valid - sanity check EDID data
  1020. * @edid: EDID data
  1021. *
  1022. * Sanity-check an entire EDID record (including extensions)
  1023. */
  1024. bool drm_edid_is_valid(struct edid *edid)
  1025. {
  1026. int i;
  1027. u8 *raw = (u8 *)edid;
  1028. if (!edid)
  1029. return false;
  1030. for (i = 0; i <= edid->extensions; i++)
  1031. if (!drm_edid_block_valid(raw + i * EDID_LENGTH, i, true))
  1032. return false;
  1033. return true;
  1034. }
  1035. EXPORT_SYMBOL(drm_edid_is_valid);
  1036. #define DDC_SEGMENT_ADDR 0x30
  1037. /**
  1038. * Get EDID information via I2C.
  1039. *
  1040. * \param adapter : i2c device adaptor
  1041. * \param buf : EDID data buffer to be filled
  1042. * \param len : EDID data buffer length
  1043. * \return 0 on success or -1 on failure.
  1044. *
  1045. * Try to fetch EDID information by calling i2c driver function.
  1046. */
  1047. static int
  1048. drm_do_probe_ddc_edid(struct i2c_adapter *adapter, unsigned char *buf,
  1049. int block, int len)
  1050. {
  1051. unsigned char start = block * EDID_LENGTH;
  1052. unsigned char segment = block >> 1;
  1053. unsigned char xfers = segment ? 3 : 2;
  1054. int ret, retries = 5;
  1055. /* The core i2c driver will automatically retry the transfer if the
  1056. * adapter reports EAGAIN. However, we find that bit-banging transfers
  1057. * are susceptible to errors under a heavily loaded machine and
  1058. * generate spurious NAKs and timeouts. Retrying the transfer
  1059. * of the individual block a few times seems to overcome this.
  1060. */
  1061. do {
  1062. struct i2c_msg msgs[] = {
  1063. {
  1064. .addr = DDC_SEGMENT_ADDR,
  1065. .flags = 0,
  1066. .len = 1,
  1067. .buf = &segment,
  1068. }, {
  1069. .addr = DDC_ADDR,
  1070. .flags = 0,
  1071. .len = 1,
  1072. .buf = &start,
  1073. }, {
  1074. .addr = DDC_ADDR,
  1075. .flags = I2C_M_RD,
  1076. .len = len,
  1077. .buf = buf,
  1078. }
  1079. };
  1080. /*
  1081. * Avoid sending the segment addr to not upset non-compliant ddc
  1082. * monitors.
  1083. */
  1084. ret = i2c_transfer(adapter, &msgs[3 - xfers], xfers);
  1085. if (ret == -ENXIO) {
  1086. DRM_DEBUG_KMS("drm: skipping non-existent adapter %s\n",
  1087. adapter->name);
  1088. break;
  1089. }
  1090. } while (ret != xfers && --retries);
  1091. return ret == xfers ? 0 : -1;
  1092. }
  1093. static bool drm_edid_is_zero(u8 *in_edid, int length)
  1094. {
  1095. if (memchr_inv(in_edid, 0, length))
  1096. return false;
  1097. return true;
  1098. }
  1099. static u8 *
  1100. drm_do_get_edid(struct drm_connector *connector, struct i2c_adapter *adapter)
  1101. {
  1102. int i, j = 0, valid_extensions = 0;
  1103. u8 *block, *new;
  1104. bool print_bad_edid = !connector->bad_edid_counter || (drm_debug & DRM_UT_KMS);
  1105. if ((block = kmalloc(EDID_LENGTH, GFP_KERNEL)) == NULL)
  1106. return NULL;
  1107. /* base block fetch */
  1108. for (i = 0; i < 4; i++) {
  1109. if (drm_do_probe_ddc_edid(adapter, block, 0, EDID_LENGTH))
  1110. goto out;
  1111. if (drm_edid_block_valid(block, 0, print_bad_edid))
  1112. break;
  1113. if (i == 0 && drm_edid_is_zero(block, EDID_LENGTH)) {
  1114. connector->null_edid_counter++;
  1115. goto carp;
  1116. }
  1117. }
  1118. if (i == 4)
  1119. goto carp;
  1120. /* if there's no extensions, we're done */
  1121. if (block[0x7e] == 0)
  1122. return block;
  1123. new = krealloc(block, (block[0x7e] + 1) * EDID_LENGTH, GFP_KERNEL);
  1124. if (!new)
  1125. goto out;
  1126. block = new;
  1127. for (j = 1; j <= block[0x7e]; j++) {
  1128. for (i = 0; i < 4; i++) {
  1129. if (drm_do_probe_ddc_edid(adapter,
  1130. block + (valid_extensions + 1) * EDID_LENGTH,
  1131. j, EDID_LENGTH))
  1132. goto out;
  1133. if (drm_edid_block_valid(block + (valid_extensions + 1) * EDID_LENGTH, j, print_bad_edid)) {
  1134. valid_extensions++;
  1135. break;
  1136. }
  1137. }
  1138. if (i == 4 && print_bad_edid) {
  1139. dev_warn(connector->dev->dev,
  1140. "%s: Ignoring invalid EDID block %d.\n",
  1141. drm_get_connector_name(connector), j);
  1142. connector->bad_edid_counter++;
  1143. }
  1144. }
  1145. if (valid_extensions != block[0x7e]) {
  1146. block[EDID_LENGTH-1] += block[0x7e] - valid_extensions;
  1147. block[0x7e] = valid_extensions;
  1148. new = krealloc(block, (valid_extensions + 1) * EDID_LENGTH, GFP_KERNEL);
  1149. if (!new)
  1150. goto out;
  1151. block = new;
  1152. }
  1153. return block;
  1154. carp:
  1155. if (print_bad_edid) {
  1156. dev_warn(connector->dev->dev, "%s: EDID block %d invalid.\n",
  1157. drm_get_connector_name(connector), j);
  1158. }
  1159. connector->bad_edid_counter++;
  1160. out:
  1161. kfree(block);
  1162. return NULL;
  1163. }
  1164. /**
  1165. * Probe DDC presence.
  1166. *
  1167. * \param adapter : i2c device adaptor
  1168. * \return 1 on success
  1169. */
  1170. bool
  1171. drm_probe_ddc(struct i2c_adapter *adapter)
  1172. {
  1173. unsigned char out;
  1174. return (drm_do_probe_ddc_edid(adapter, &out, 0, 1) == 0);
  1175. }
  1176. EXPORT_SYMBOL(drm_probe_ddc);
  1177. /**
  1178. * drm_get_edid - get EDID data, if available
  1179. * @connector: connector we're probing
  1180. * @adapter: i2c adapter to use for DDC
  1181. *
  1182. * Poke the given i2c channel to grab EDID data if possible. If found,
  1183. * attach it to the connector.
  1184. *
  1185. * Return edid data or NULL if we couldn't find any.
  1186. */
  1187. struct edid *drm_get_edid(struct drm_connector *connector,
  1188. struct i2c_adapter *adapter)
  1189. {
  1190. struct edid *edid = NULL;
  1191. if (drm_probe_ddc(adapter))
  1192. edid = (struct edid *)drm_do_get_edid(connector, adapter);
  1193. return edid;
  1194. }
  1195. EXPORT_SYMBOL(drm_get_edid);
  1196. /*** EDID parsing ***/
  1197. /**
  1198. * edid_vendor - match a string against EDID's obfuscated vendor field
  1199. * @edid: EDID to match
  1200. * @vendor: vendor string
  1201. *
  1202. * Returns true if @vendor is in @edid, false otherwise
  1203. */
  1204. static bool edid_vendor(struct edid *edid, char *vendor)
  1205. {
  1206. char edid_vendor[3];
  1207. edid_vendor[0] = ((edid->mfg_id[0] & 0x7c) >> 2) + '@';
  1208. edid_vendor[1] = (((edid->mfg_id[0] & 0x3) << 3) |
  1209. ((edid->mfg_id[1] & 0xe0) >> 5)) + '@';
  1210. edid_vendor[2] = (edid->mfg_id[1] & 0x1f) + '@';
  1211. return !strncmp(edid_vendor, vendor, 3);
  1212. }
  1213. /**
  1214. * edid_get_quirks - return quirk flags for a given EDID
  1215. * @edid: EDID to process
  1216. *
  1217. * This tells subsequent routines what fixes they need to apply.
  1218. */
  1219. static u32 edid_get_quirks(struct edid *edid)
  1220. {
  1221. struct edid_quirk *quirk;
  1222. int i;
  1223. for (i = 0; i < ARRAY_SIZE(edid_quirk_list); i++) {
  1224. quirk = &edid_quirk_list[i];
  1225. if (edid_vendor(edid, quirk->vendor) &&
  1226. (EDID_PRODUCT_ID(edid) == quirk->product_id))
  1227. return quirk->quirks;
  1228. }
  1229. return 0;
  1230. }
  1231. #define MODE_SIZE(m) ((m)->hdisplay * (m)->vdisplay)
  1232. #define MODE_REFRESH_DIFF(m,r) (abs((m)->vrefresh - target_refresh))
  1233. /**
  1234. * edid_fixup_preferred - set preferred modes based on quirk list
  1235. * @connector: has mode list to fix up
  1236. * @quirks: quirks list
  1237. *
  1238. * Walk the mode list for @connector, clearing the preferred status
  1239. * on existing modes and setting it anew for the right mode ala @quirks.
  1240. */
  1241. static void edid_fixup_preferred(struct drm_connector *connector,
  1242. u32 quirks)
  1243. {
  1244. struct drm_display_mode *t, *cur_mode, *preferred_mode;
  1245. int target_refresh = 0;
  1246. if (list_empty(&connector->probed_modes))
  1247. return;
  1248. if (quirks & EDID_QUIRK_PREFER_LARGE_60)
  1249. target_refresh = 60;
  1250. if (quirks & EDID_QUIRK_PREFER_LARGE_75)
  1251. target_refresh = 75;
  1252. preferred_mode = list_first_entry(&connector->probed_modes,
  1253. struct drm_display_mode, head);
  1254. list_for_each_entry_safe(cur_mode, t, &connector->probed_modes, head) {
  1255. cur_mode->type &= ~DRM_MODE_TYPE_PREFERRED;
  1256. if (cur_mode == preferred_mode)
  1257. continue;
  1258. /* Largest mode is preferred */
  1259. if (MODE_SIZE(cur_mode) > MODE_SIZE(preferred_mode))
  1260. preferred_mode = cur_mode;
  1261. /* At a given size, try to get closest to target refresh */
  1262. if ((MODE_SIZE(cur_mode) == MODE_SIZE(preferred_mode)) &&
  1263. MODE_REFRESH_DIFF(cur_mode, target_refresh) <
  1264. MODE_REFRESH_DIFF(preferred_mode, target_refresh)) {
  1265. preferred_mode = cur_mode;
  1266. }
  1267. }
  1268. preferred_mode->type |= DRM_MODE_TYPE_PREFERRED;
  1269. }
  1270. static bool
  1271. mode_is_rb(const struct drm_display_mode *mode)
  1272. {
  1273. return (mode->htotal - mode->hdisplay == 160) &&
  1274. (mode->hsync_end - mode->hdisplay == 80) &&
  1275. (mode->hsync_end - mode->hsync_start == 32) &&
  1276. (mode->vsync_start - mode->vdisplay == 3);
  1277. }
  1278. /*
  1279. * drm_mode_find_dmt - Create a copy of a mode if present in DMT
  1280. * @dev: Device to duplicate against
  1281. * @hsize: Mode width
  1282. * @vsize: Mode height
  1283. * @fresh: Mode refresh rate
  1284. * @rb: Mode reduced-blanking-ness
  1285. *
  1286. * Walk the DMT mode list looking for a match for the given parameters.
  1287. * Return a newly allocated copy of the mode, or NULL if not found.
  1288. */
  1289. struct drm_display_mode *drm_mode_find_dmt(struct drm_device *dev,
  1290. int hsize, int vsize, int fresh,
  1291. bool rb)
  1292. {
  1293. int i;
  1294. for (i = 0; i < ARRAY_SIZE(drm_dmt_modes); i++) {
  1295. const struct drm_display_mode *ptr = &drm_dmt_modes[i];
  1296. if (hsize != ptr->hdisplay)
  1297. continue;
  1298. if (vsize != ptr->vdisplay)
  1299. continue;
  1300. if (fresh != drm_mode_vrefresh(ptr))
  1301. continue;
  1302. if (rb != mode_is_rb(ptr))
  1303. continue;
  1304. return drm_mode_duplicate(dev, ptr);
  1305. }
  1306. return NULL;
  1307. }
  1308. EXPORT_SYMBOL(drm_mode_find_dmt);
  1309. typedef void detailed_cb(struct detailed_timing *timing, void *closure);
  1310. static void
  1311. cea_for_each_detailed_block(u8 *ext, detailed_cb *cb, void *closure)
  1312. {
  1313. int i, n = 0;
  1314. u8 d = ext[0x02];
  1315. u8 *det_base = ext + d;
  1316. n = (127 - d) / 18;
  1317. for (i = 0; i < n; i++)
  1318. cb((struct detailed_timing *)(det_base + 18 * i), closure);
  1319. }
  1320. static void
  1321. vtb_for_each_detailed_block(u8 *ext, detailed_cb *cb, void *closure)
  1322. {
  1323. unsigned int i, n = min((int)ext[0x02], 6);
  1324. u8 *det_base = ext + 5;
  1325. if (ext[0x01] != 1)
  1326. return; /* unknown version */
  1327. for (i = 0; i < n; i++)
  1328. cb((struct detailed_timing *)(det_base + 18 * i), closure);
  1329. }
  1330. static void
  1331. drm_for_each_detailed_block(u8 *raw_edid, detailed_cb *cb, void *closure)
  1332. {
  1333. int i;
  1334. struct edid *edid = (struct edid *)raw_edid;
  1335. if (edid == NULL)
  1336. return;
  1337. for (i = 0; i < EDID_DETAILED_TIMINGS; i++)
  1338. cb(&(edid->detailed_timings[i]), closure);
  1339. for (i = 1; i <= raw_edid[0x7e]; i++) {
  1340. u8 *ext = raw_edid + (i * EDID_LENGTH);
  1341. switch (*ext) {
  1342. case CEA_EXT:
  1343. cea_for_each_detailed_block(ext, cb, closure);
  1344. break;
  1345. case VTB_EXT:
  1346. vtb_for_each_detailed_block(ext, cb, closure);
  1347. break;
  1348. default:
  1349. break;
  1350. }
  1351. }
  1352. }
  1353. static void
  1354. is_rb(struct detailed_timing *t, void *data)
  1355. {
  1356. u8 *r = (u8 *)t;
  1357. if (r[3] == EDID_DETAIL_MONITOR_RANGE)
  1358. if (r[15] & 0x10)
  1359. *(bool *)data = true;
  1360. }
  1361. /* EDID 1.4 defines this explicitly. For EDID 1.3, we guess, badly. */
  1362. static bool
  1363. drm_monitor_supports_rb(struct edid *edid)
  1364. {
  1365. if (edid->revision >= 4) {
  1366. bool ret = false;
  1367. drm_for_each_detailed_block((u8 *)edid, is_rb, &ret);
  1368. return ret;
  1369. }
  1370. return ((edid->input & DRM_EDID_INPUT_DIGITAL) != 0);
  1371. }
  1372. static void
  1373. find_gtf2(struct detailed_timing *t, void *data)
  1374. {
  1375. u8 *r = (u8 *)t;
  1376. if (r[3] == EDID_DETAIL_MONITOR_RANGE && r[10] == 0x02)
  1377. *(u8 **)data = r;
  1378. }
  1379. /* Secondary GTF curve kicks in above some break frequency */
  1380. static int
  1381. drm_gtf2_hbreak(struct edid *edid)
  1382. {
  1383. u8 *r = NULL;
  1384. drm_for_each_detailed_block((u8 *)edid, find_gtf2, &r);
  1385. return r ? (r[12] * 2) : 0;
  1386. }
  1387. static int
  1388. drm_gtf2_2c(struct edid *edid)
  1389. {
  1390. u8 *r = NULL;
  1391. drm_for_each_detailed_block((u8 *)edid, find_gtf2, &r);
  1392. return r ? r[13] : 0;
  1393. }
  1394. static int
  1395. drm_gtf2_m(struct edid *edid)
  1396. {
  1397. u8 *r = NULL;
  1398. drm_for_each_detailed_block((u8 *)edid, find_gtf2, &r);
  1399. return r ? (r[15] << 8) + r[14] : 0;
  1400. }
  1401. static int
  1402. drm_gtf2_k(struct edid *edid)
  1403. {
  1404. u8 *r = NULL;
  1405. drm_for_each_detailed_block((u8 *)edid, find_gtf2, &r);
  1406. return r ? r[16] : 0;
  1407. }
  1408. static int
  1409. drm_gtf2_2j(struct edid *edid)
  1410. {
  1411. u8 *r = NULL;
  1412. drm_for_each_detailed_block((u8 *)edid, find_gtf2, &r);
  1413. return r ? r[17] : 0;
  1414. }
  1415. /**
  1416. * standard_timing_level - get std. timing level(CVT/GTF/DMT)
  1417. * @edid: EDID block to scan
  1418. */
  1419. static int standard_timing_level(struct edid *edid)
  1420. {
  1421. if (edid->revision >= 2) {
  1422. if (edid->revision >= 4 && (edid->features & DRM_EDID_FEATURE_DEFAULT_GTF))
  1423. return LEVEL_CVT;
  1424. if (drm_gtf2_hbreak(edid))
  1425. return LEVEL_GTF2;
  1426. return LEVEL_GTF;
  1427. }
  1428. return LEVEL_DMT;
  1429. }
  1430. /*
  1431. * 0 is reserved. The spec says 0x01 fill for unused timings. Some old
  1432. * monitors fill with ascii space (0x20) instead.
  1433. */
  1434. static int
  1435. bad_std_timing(u8 a, u8 b)
  1436. {
  1437. return (a == 0x00 && b == 0x00) ||
  1438. (a == 0x01 && b == 0x01) ||
  1439. (a == 0x20 && b == 0x20);
  1440. }
  1441. /**
  1442. * drm_mode_std - convert standard mode info (width, height, refresh) into mode
  1443. * @t: standard timing params
  1444. * @timing_level: standard timing level
  1445. *
  1446. * Take the standard timing params (in this case width, aspect, and refresh)
  1447. * and convert them into a real mode using CVT/GTF/DMT.
  1448. */
  1449. static struct drm_display_mode *
  1450. drm_mode_std(struct drm_connector *connector, struct edid *edid,
  1451. struct std_timing *t, int revision)
  1452. {
  1453. struct drm_device *dev = connector->dev;
  1454. struct drm_display_mode *m, *mode = NULL;
  1455. int hsize, vsize;
  1456. int vrefresh_rate;
  1457. unsigned aspect_ratio = (t->vfreq_aspect & EDID_TIMING_ASPECT_MASK)
  1458. >> EDID_TIMING_ASPECT_SHIFT;
  1459. unsigned vfreq = (t->vfreq_aspect & EDID_TIMING_VFREQ_MASK)
  1460. >> EDID_TIMING_VFREQ_SHIFT;
  1461. int timing_level = standard_timing_level(edid);
  1462. if (bad_std_timing(t->hsize, t->vfreq_aspect))
  1463. return NULL;
  1464. /* According to the EDID spec, the hdisplay = hsize * 8 + 248 */
  1465. hsize = t->hsize * 8 + 248;
  1466. /* vrefresh_rate = vfreq + 60 */
  1467. vrefresh_rate = vfreq + 60;
  1468. /* the vdisplay is calculated based on the aspect ratio */
  1469. if (aspect_ratio == 0) {
  1470. if (revision < 3)
  1471. vsize = hsize;
  1472. else
  1473. vsize = (hsize * 10) / 16;
  1474. } else if (aspect_ratio == 1)
  1475. vsize = (hsize * 3) / 4;
  1476. else if (aspect_ratio == 2)
  1477. vsize = (hsize * 4) / 5;
  1478. else
  1479. vsize = (hsize * 9) / 16;
  1480. /* HDTV hack, part 1 */
  1481. if (vrefresh_rate == 60 &&
  1482. ((hsize == 1360 && vsize == 765) ||
  1483. (hsize == 1368 && vsize == 769))) {
  1484. hsize = 1366;
  1485. vsize = 768;
  1486. }
  1487. /*
  1488. * If this connector already has a mode for this size and refresh
  1489. * rate (because it came from detailed or CVT info), use that
  1490. * instead. This way we don't have to guess at interlace or
  1491. * reduced blanking.
  1492. */
  1493. list_for_each_entry(m, &connector->probed_modes, head)
  1494. if (m->hdisplay == hsize && m->vdisplay == vsize &&
  1495. drm_mode_vrefresh(m) == vrefresh_rate)
  1496. return NULL;
  1497. /* HDTV hack, part 2 */
  1498. if (hsize == 1366 && vsize == 768 && vrefresh_rate == 60) {
  1499. mode = drm_cvt_mode(dev, 1366, 768, vrefresh_rate, 0, 0,
  1500. false);
  1501. mode->hdisplay = 1366;
  1502. mode->hsync_start = mode->hsync_start - 1;
  1503. mode->hsync_end = mode->hsync_end - 1;
  1504. return mode;
  1505. }
  1506. /* check whether it can be found in default mode table */
  1507. if (drm_monitor_supports_rb(edid)) {
  1508. mode = drm_mode_find_dmt(dev, hsize, vsize, vrefresh_rate,
  1509. true);
  1510. if (mode)
  1511. return mode;
  1512. }
  1513. mode = drm_mode_find_dmt(dev, hsize, vsize, vrefresh_rate, false);
  1514. if (mode)
  1515. return mode;
  1516. /* okay, generate it */
  1517. switch (timing_level) {
  1518. case LEVEL_DMT:
  1519. break;
  1520. case LEVEL_GTF:
  1521. mode = drm_gtf_mode(dev, hsize, vsize, vrefresh_rate, 0, 0);
  1522. break;
  1523. case LEVEL_GTF2:
  1524. /*
  1525. * This is potentially wrong if there's ever a monitor with
  1526. * more than one ranges section, each claiming a different
  1527. * secondary GTF curve. Please don't do that.
  1528. */
  1529. mode = drm_gtf_mode(dev, hsize, vsize, vrefresh_rate, 0, 0);
  1530. if (!mode)
  1531. return NULL;
  1532. if (drm_mode_hsync(mode) > drm_gtf2_hbreak(edid)) {
  1533. drm_mode_destroy(dev, mode);
  1534. mode = drm_gtf_mode_complex(dev, hsize, vsize,
  1535. vrefresh_rate, 0, 0,
  1536. drm_gtf2_m(edid),
  1537. drm_gtf2_2c(edid),
  1538. drm_gtf2_k(edid),
  1539. drm_gtf2_2j(edid));
  1540. }
  1541. break;
  1542. case LEVEL_CVT:
  1543. mode = drm_cvt_mode(dev, hsize, vsize, vrefresh_rate, 0, 0,
  1544. false);
  1545. break;
  1546. }
  1547. return mode;
  1548. }
  1549. /*
  1550. * EDID is delightfully ambiguous about how interlaced modes are to be
  1551. * encoded. Our internal representation is of frame height, but some
  1552. * HDTV detailed timings are encoded as field height.
  1553. *
  1554. * The format list here is from CEA, in frame size. Technically we
  1555. * should be checking refresh rate too. Whatever.
  1556. */
  1557. static void
  1558. drm_mode_do_interlace_quirk(struct drm_display_mode *mode,
  1559. struct detailed_pixel_timing *pt)
  1560. {
  1561. int i;
  1562. static const struct {
  1563. int w, h;
  1564. } cea_interlaced[] = {
  1565. { 1920, 1080 },
  1566. { 720, 480 },
  1567. { 1440, 480 },
  1568. { 2880, 480 },
  1569. { 720, 576 },
  1570. { 1440, 576 },
  1571. { 2880, 576 },
  1572. };
  1573. if (!(pt->misc & DRM_EDID_PT_INTERLACED))
  1574. return;
  1575. for (i = 0; i < ARRAY_SIZE(cea_interlaced); i++) {
  1576. if ((mode->hdisplay == cea_interlaced[i].w) &&
  1577. (mode->vdisplay == cea_interlaced[i].h / 2)) {
  1578. mode->vdisplay *= 2;
  1579. mode->vsync_start *= 2;
  1580. mode->vsync_end *= 2;
  1581. mode->vtotal *= 2;
  1582. mode->vtotal |= 1;
  1583. }
  1584. }
  1585. mode->flags |= DRM_MODE_FLAG_INTERLACE;
  1586. }
  1587. /**
  1588. * drm_mode_detailed - create a new mode from an EDID detailed timing section
  1589. * @dev: DRM device (needed to create new mode)
  1590. * @edid: EDID block
  1591. * @timing: EDID detailed timing info
  1592. * @quirks: quirks to apply
  1593. *
  1594. * An EDID detailed timing block contains enough info for us to create and
  1595. * return a new struct drm_display_mode.
  1596. */
  1597. static struct drm_display_mode *drm_mode_detailed(struct drm_device *dev,
  1598. struct edid *edid,
  1599. struct detailed_timing *timing,
  1600. u32 quirks)
  1601. {
  1602. struct drm_display_mode *mode;
  1603. struct detailed_pixel_timing *pt = &timing->data.pixel_data;
  1604. unsigned hactive = (pt->hactive_hblank_hi & 0xf0) << 4 | pt->hactive_lo;
  1605. unsigned vactive = (pt->vactive_vblank_hi & 0xf0) << 4 | pt->vactive_lo;
  1606. unsigned hblank = (pt->hactive_hblank_hi & 0xf) << 8 | pt->hblank_lo;
  1607. unsigned vblank = (pt->vactive_vblank_hi & 0xf) << 8 | pt->vblank_lo;
  1608. unsigned hsync_offset = (pt->hsync_vsync_offset_pulse_width_hi & 0xc0) << 2 | pt->hsync_offset_lo;
  1609. unsigned hsync_pulse_width = (pt->hsync_vsync_offset_pulse_width_hi & 0x30) << 4 | pt->hsync_pulse_width_lo;
  1610. unsigned vsync_offset = (pt->hsync_vsync_offset_pulse_width_hi & 0xc) << 2 | pt->vsync_offset_pulse_width_lo >> 4;
  1611. unsigned vsync_pulse_width = (pt->hsync_vsync_offset_pulse_width_hi & 0x3) << 4 | (pt->vsync_offset_pulse_width_lo & 0xf);
  1612. /* ignore tiny modes */
  1613. if (hactive < 64 || vactive < 64)
  1614. return NULL;
  1615. if (pt->misc & DRM_EDID_PT_STEREO) {
  1616. DRM_DEBUG_KMS("stereo mode not supported\n");
  1617. return NULL;
  1618. }
  1619. if (!(pt->misc & DRM_EDID_PT_SEPARATE_SYNC)) {
  1620. DRM_DEBUG_KMS("composite sync not supported\n");
  1621. }
  1622. /* it is incorrect if hsync/vsync width is zero */
  1623. if (!hsync_pulse_width || !vsync_pulse_width) {
  1624. DRM_DEBUG_KMS("Incorrect Detailed timing. "
  1625. "Wrong Hsync/Vsync pulse width\n");
  1626. return NULL;
  1627. }
  1628. if (quirks & EDID_QUIRK_FORCE_REDUCED_BLANKING) {
  1629. mode = drm_cvt_mode(dev, hactive, vactive, 60, true, false, false);
  1630. if (!mode)
  1631. return NULL;
  1632. goto set_size;
  1633. }
  1634. mode = drm_mode_create(dev);
  1635. if (!mode)
  1636. return NULL;
  1637. if (quirks & EDID_QUIRK_135_CLOCK_TOO_HIGH)
  1638. timing->pixel_clock = cpu_to_le16(1088);
  1639. mode->clock = le16_to_cpu(timing->pixel_clock) * 10;
  1640. mode->hdisplay = hactive;
  1641. mode->hsync_start = mode->hdisplay + hsync_offset;
  1642. mode->hsync_end = mode->hsync_start + hsync_pulse_width;
  1643. mode->htotal = mode->hdisplay + hblank;
  1644. mode->vdisplay = vactive;
  1645. mode->vsync_start = mode->vdisplay + vsync_offset;
  1646. mode->vsync_end = mode->vsync_start + vsync_pulse_width;
  1647. mode->vtotal = mode->vdisplay + vblank;
  1648. /* Some EDIDs have bogus h/vtotal values */
  1649. if (mode->hsync_end > mode->htotal)
  1650. mode->htotal = mode->hsync_end + 1;
  1651. if (mode->vsync_end > mode->vtotal)
  1652. mode->vtotal = mode->vsync_end + 1;
  1653. drm_mode_do_interlace_quirk(mode, pt);
  1654. if (quirks & EDID_QUIRK_DETAILED_SYNC_PP) {
  1655. pt->misc |= DRM_EDID_PT_HSYNC_POSITIVE | DRM_EDID_PT_VSYNC_POSITIVE;
  1656. }
  1657. mode->flags |= (pt->misc & DRM_EDID_PT_HSYNC_POSITIVE) ?
  1658. DRM_MODE_FLAG_PHSYNC : DRM_MODE_FLAG_NHSYNC;
  1659. mode->flags |= (pt->misc & DRM_EDID_PT_VSYNC_POSITIVE) ?
  1660. DRM_MODE_FLAG_PVSYNC : DRM_MODE_FLAG_NVSYNC;
  1661. set_size:
  1662. mode->width_mm = pt->width_mm_lo | (pt->width_height_mm_hi & 0xf0) << 4;
  1663. mode->height_mm = pt->height_mm_lo | (pt->width_height_mm_hi & 0xf) << 8;
  1664. if (quirks & EDID_QUIRK_DETAILED_IN_CM) {
  1665. mode->width_mm *= 10;
  1666. mode->height_mm *= 10;
  1667. }
  1668. if (quirks & EDID_QUIRK_DETAILED_USE_MAXIMUM_SIZE) {
  1669. mode->width_mm = edid->width_cm * 10;
  1670. mode->height_mm = edid->height_cm * 10;
  1671. }
  1672. mode->type = DRM_MODE_TYPE_DRIVER;
  1673. mode->vrefresh = drm_mode_vrefresh(mode);
  1674. drm_mode_set_name(mode);
  1675. return mode;
  1676. }
  1677. static bool
  1678. mode_in_hsync_range(const struct drm_display_mode *mode,
  1679. struct edid *edid, u8 *t)
  1680. {
  1681. int hsync, hmin, hmax;
  1682. hmin = t[7];
  1683. if (edid->revision >= 4)
  1684. hmin += ((t[4] & 0x04) ? 255 : 0);
  1685. hmax = t[8];
  1686. if (edid->revision >= 4)
  1687. hmax += ((t[4] & 0x08) ? 255 : 0);
  1688. hsync = drm_mode_hsync(mode);
  1689. return (hsync <= hmax && hsync >= hmin);
  1690. }
  1691. static bool
  1692. mode_in_vsync_range(const struct drm_display_mode *mode,
  1693. struct edid *edid, u8 *t)
  1694. {
  1695. int vsync, vmin, vmax;
  1696. vmin = t[5];
  1697. if (edid->revision >= 4)
  1698. vmin += ((t[4] & 0x01) ? 255 : 0);
  1699. vmax = t[6];
  1700. if (edid->revision >= 4)
  1701. vmax += ((t[4] & 0x02) ? 255 : 0);
  1702. vsync = drm_mode_vrefresh(mode);
  1703. return (vsync <= vmax && vsync >= vmin);
  1704. }
  1705. static u32
  1706. range_pixel_clock(struct edid *edid, u8 *t)
  1707. {
  1708. /* unspecified */
  1709. if (t[9] == 0 || t[9] == 255)
  1710. return 0;
  1711. /* 1.4 with CVT support gives us real precision, yay */
  1712. if (edid->revision >= 4 && t[10] == 0x04)
  1713. return (t[9] * 10000) - ((t[12] >> 2) * 250);
  1714. /* 1.3 is pathetic, so fuzz up a bit */
  1715. return t[9] * 10000 + 5001;
  1716. }
  1717. static bool
  1718. mode_in_range(const struct drm_display_mode *mode, struct edid *edid,
  1719. struct detailed_timing *timing)
  1720. {
  1721. u32 max_clock;
  1722. u8 *t = (u8 *)timing;
  1723. if (!mode_in_hsync_range(mode, edid, t))
  1724. return false;
  1725. if (!mode_in_vsync_range(mode, edid, t))
  1726. return false;
  1727. if ((max_clock = range_pixel_clock(edid, t)))
  1728. if (mode->clock > max_clock)
  1729. return false;
  1730. /* 1.4 max horizontal check */
  1731. if (edid->revision >= 4 && t[10] == 0x04)
  1732. if (t[13] && mode->hdisplay > 8 * (t[13] + (256 * (t[12]&0x3))))
  1733. return false;
  1734. if (mode_is_rb(mode) && !drm_monitor_supports_rb(edid))
  1735. return false;
  1736. return true;
  1737. }
  1738. static bool valid_inferred_mode(const struct drm_connector *connector,
  1739. const struct drm_display_mode *mode)
  1740. {
  1741. struct drm_display_mode *m;
  1742. bool ok = false;
  1743. list_for_each_entry(m, &connector->probed_modes, head) {
  1744. if (mode->hdisplay == m->hdisplay &&
  1745. mode->vdisplay == m->vdisplay &&
  1746. drm_mode_vrefresh(mode) == drm_mode_vrefresh(m))
  1747. return false; /* duplicated */
  1748. if (mode->hdisplay <= m->hdisplay &&
  1749. mode->vdisplay <= m->vdisplay)
  1750. ok = true;
  1751. }
  1752. return ok;
  1753. }
  1754. static int
  1755. drm_dmt_modes_for_range(struct drm_connector *connector, struct edid *edid,
  1756. struct detailed_timing *timing)
  1757. {
  1758. int i, modes = 0;
  1759. struct drm_display_mode *newmode;
  1760. struct drm_device *dev = connector->dev;
  1761. for (i = 0; i < ARRAY_SIZE(drm_dmt_modes); i++) {
  1762. if (mode_in_range(drm_dmt_modes + i, edid, timing) &&
  1763. valid_inferred_mode(connector, drm_dmt_modes + i)) {
  1764. newmode = drm_mode_duplicate(dev, &drm_dmt_modes[i]);
  1765. if (newmode) {
  1766. drm_mode_probed_add(connector, newmode);
  1767. modes++;
  1768. }
  1769. }
  1770. }
  1771. return modes;
  1772. }
  1773. /* fix up 1366x768 mode from 1368x768;
  1774. * GFT/CVT can't express 1366 width which isn't dividable by 8
  1775. */
  1776. static void fixup_mode_1366x768(struct drm_display_mode *mode)
  1777. {
  1778. if (mode->hdisplay == 1368 && mode->vdisplay == 768) {
  1779. mode->hdisplay = 1366;
  1780. mode->hsync_start--;
  1781. mode->hsync_end--;
  1782. drm_mode_set_name(mode);
  1783. }
  1784. }
  1785. static int
  1786. drm_gtf_modes_for_range(struct drm_connector *connector, struct edid *edid,
  1787. struct detailed_timing *timing)
  1788. {
  1789. int i, modes = 0;
  1790. struct drm_display_mode *newmode;
  1791. struct drm_device *dev = connector->dev;
  1792. for (i = 0; i < ARRAY_SIZE(extra_modes); i++) {
  1793. const struct minimode *m = &extra_modes[i];
  1794. newmode = drm_gtf_mode(dev, m->w, m->h, m->r, 0, 0);
  1795. if (!newmode)
  1796. return modes;
  1797. fixup_mode_1366x768(newmode);
  1798. if (!mode_in_range(newmode, edid, timing) ||
  1799. !valid_inferred_mode(connector, newmode)) {
  1800. drm_mode_destroy(dev, newmode);
  1801. continue;
  1802. }
  1803. drm_mode_probed_add(connector, newmode);
  1804. modes++;
  1805. }
  1806. return modes;
  1807. }
  1808. static int
  1809. drm_cvt_modes_for_range(struct drm_connector *connector, struct edid *edid,
  1810. struct detailed_timing *timing)
  1811. {
  1812. int i, modes = 0;
  1813. struct drm_display_mode *newmode;
  1814. struct drm_device *dev = connector->dev;
  1815. bool rb = drm_monitor_supports_rb(edid);
  1816. for (i = 0; i < ARRAY_SIZE(extra_modes); i++) {
  1817. const struct minimode *m = &extra_modes[i];
  1818. newmode = drm_cvt_mode(dev, m->w, m->h, m->r, rb, 0, 0);
  1819. if (!newmode)
  1820. return modes;
  1821. fixup_mode_1366x768(newmode);
  1822. if (!mode_in_range(newmode, edid, timing) ||
  1823. !valid_inferred_mode(connector, newmode)) {
  1824. drm_mode_destroy(dev, newmode);
  1825. continue;
  1826. }
  1827. drm_mode_probed_add(connector, newmode);
  1828. modes++;
  1829. }
  1830. return modes;
  1831. }
  1832. static void
  1833. do_inferred_modes(struct detailed_timing *timing, void *c)
  1834. {
  1835. struct detailed_mode_closure *closure = c;
  1836. struct detailed_non_pixel *data = &timing->data.other_data;
  1837. struct detailed_data_monitor_range *range = &data->data.range;
  1838. if (data->type != EDID_DETAIL_MONITOR_RANGE)
  1839. return;
  1840. closure->modes += drm_dmt_modes_for_range(closure->connector,
  1841. closure->edid,
  1842. timing);
  1843. if (!version_greater(closure->edid, 1, 1))
  1844. return; /* GTF not defined yet */
  1845. switch (range->flags) {
  1846. case 0x02: /* secondary gtf, XXX could do more */
  1847. case 0x00: /* default gtf */
  1848. closure->modes += drm_gtf_modes_for_range(closure->connector,
  1849. closure->edid,
  1850. timing);
  1851. break;
  1852. case 0x04: /* cvt, only in 1.4+ */
  1853. if (!version_greater(closure->edid, 1, 3))
  1854. break;
  1855. closure->modes += drm_cvt_modes_for_range(closure->connector,
  1856. closure->edid,
  1857. timing);
  1858. break;
  1859. case 0x01: /* just the ranges, no formula */
  1860. default:
  1861. break;
  1862. }
  1863. }
  1864. static int
  1865. add_inferred_modes(struct drm_connector *connector, struct edid *edid)
  1866. {
  1867. struct detailed_mode_closure closure = {
  1868. connector, edid, 0, 0, 0
  1869. };
  1870. if (version_greater(edid, 1, 0))
  1871. drm_for_each_detailed_block((u8 *)edid, do_inferred_modes,
  1872. &closure);
  1873. return closure.modes;
  1874. }
  1875. static int
  1876. drm_est3_modes(struct drm_connector *connector, struct detailed_timing *timing)
  1877. {
  1878. int i, j, m, modes = 0;
  1879. struct drm_display_mode *mode;
  1880. u8 *est = ((u8 *)timing) + 5;
  1881. for (i = 0; i < 6; i++) {
  1882. for (j = 7; j > 0; j--) {
  1883. m = (i * 8) + (7 - j);
  1884. if (m >= ARRAY_SIZE(est3_modes))
  1885. break;
  1886. if (est[i] & (1 << j)) {
  1887. mode = drm_mode_find_dmt(connector->dev,
  1888. est3_modes[m].w,
  1889. est3_modes[m].h,
  1890. est3_modes[m].r,
  1891. est3_modes[m].rb);
  1892. if (mode) {
  1893. drm_mode_probed_add(connector, mode);
  1894. modes++;
  1895. }
  1896. }
  1897. }
  1898. }
  1899. return modes;
  1900. }
  1901. static void
  1902. do_established_modes(struct detailed_timing *timing, void *c)
  1903. {
  1904. struct detailed_mode_closure *closure = c;
  1905. struct detailed_non_pixel *data = &timing->data.other_data;
  1906. if (data->type == EDID_DETAIL_EST_TIMINGS)
  1907. closure->modes += drm_est3_modes(closure->connector, timing);
  1908. }
  1909. /**
  1910. * add_established_modes - get est. modes from EDID and add them
  1911. * @edid: EDID block to scan
  1912. *
  1913. * Each EDID block contains a bitmap of the supported "established modes" list
  1914. * (defined above). Tease them out and add them to the global modes list.
  1915. */
  1916. static int
  1917. add_established_modes(struct drm_connector *connector, struct edid *edid)
  1918. {
  1919. struct drm_device *dev = connector->dev;
  1920. unsigned long est_bits = edid->established_timings.t1 |
  1921. (edid->established_timings.t2 << 8) |
  1922. ((edid->established_timings.mfg_rsvd & 0x80) << 9);
  1923. int i, modes = 0;
  1924. struct detailed_mode_closure closure = {
  1925. connector, edid, 0, 0, 0
  1926. };
  1927. for (i = 0; i <= EDID_EST_TIMINGS; i++) {
  1928. if (est_bits & (1<<i)) {
  1929. struct drm_display_mode *newmode;
  1930. newmode = drm_mode_duplicate(dev, &edid_est_modes[i]);
  1931. if (newmode) {
  1932. drm_mode_probed_add(connector, newmode);
  1933. modes++;
  1934. }
  1935. }
  1936. }
  1937. if (version_greater(edid, 1, 0))
  1938. drm_for_each_detailed_block((u8 *)edid,
  1939. do_established_modes, &closure);
  1940. return modes + closure.modes;
  1941. }
  1942. static void
  1943. do_standard_modes(struct detailed_timing *timing, void *c)
  1944. {
  1945. struct detailed_mode_closure *closure = c;
  1946. struct detailed_non_pixel *data = &timing->data.other_data;
  1947. struct drm_connector *connector = closure->connector;
  1948. struct edid *edid = closure->edid;
  1949. if (data->type == EDID_DETAIL_STD_MODES) {
  1950. int i;
  1951. for (i = 0; i < 6; i++) {
  1952. struct std_timing *std;
  1953. struct drm_display_mode *newmode;
  1954. std = &data->data.timings[i];
  1955. newmode = drm_mode_std(connector, edid, std,
  1956. edid->revision);
  1957. if (newmode) {
  1958. drm_mode_probed_add(connector, newmode);
  1959. closure->modes++;
  1960. }
  1961. }
  1962. }
  1963. }
  1964. /**
  1965. * add_standard_modes - get std. modes from EDID and add them
  1966. * @edid: EDID block to scan
  1967. *
  1968. * Standard modes can be calculated using the appropriate standard (DMT,
  1969. * GTF or CVT. Grab them from @edid and add them to the list.
  1970. */
  1971. static int
  1972. add_standard_modes(struct drm_connector *connector, struct edid *edid)
  1973. {
  1974. int i, modes = 0;
  1975. struct detailed_mode_closure closure = {
  1976. connector, edid, 0, 0, 0
  1977. };
  1978. for (i = 0; i < EDID_STD_TIMINGS; i++) {
  1979. struct drm_display_mode *newmode;
  1980. newmode = drm_mode_std(connector, edid,
  1981. &edid->standard_timings[i],
  1982. edid->revision);
  1983. if (newmode) {
  1984. drm_mode_probed_add(connector, newmode);
  1985. modes++;
  1986. }
  1987. }
  1988. if (version_greater(edid, 1, 0))
  1989. drm_for_each_detailed_block((u8 *)edid, do_standard_modes,
  1990. &closure);
  1991. /* XXX should also look for standard codes in VTB blocks */
  1992. return modes + closure.modes;
  1993. }
  1994. static int drm_cvt_modes(struct drm_connector *connector,
  1995. struct detailed_timing *timing)
  1996. {
  1997. int i, j, modes = 0;
  1998. struct drm_display_mode *newmode;
  1999. struct drm_device *dev = connector->dev;
  2000. struct cvt_timing *cvt;
  2001. const int rates[] = { 60, 85, 75, 60, 50 };
  2002. const u8 empty[3] = { 0, 0, 0 };
  2003. for (i = 0; i < 4; i++) {
  2004. int uninitialized_var(width), height;
  2005. cvt = &(timing->data.other_data.data.cvt[i]);
  2006. if (!memcmp(cvt->code, empty, 3))
  2007. continue;
  2008. height = (cvt->code[0] + ((cvt->code[1] & 0xf0) << 4) + 1) * 2;
  2009. switch (cvt->code[1] & 0x0c) {
  2010. case 0x00:
  2011. width = height * 4 / 3;
  2012. break;
  2013. case 0x04:
  2014. width = height * 16 / 9;
  2015. break;
  2016. case 0x08:
  2017. width = height * 16 / 10;
  2018. break;
  2019. case 0x0c:
  2020. width = height * 15 / 9;
  2021. break;
  2022. }
  2023. for (j = 1; j < 5; j++) {
  2024. if (cvt->code[2] & (1 << j)) {
  2025. newmode = drm_cvt_mode(dev, width, height,
  2026. rates[j], j == 0,
  2027. false, false);
  2028. if (newmode) {
  2029. drm_mode_probed_add(connector, newmode);
  2030. modes++;
  2031. }
  2032. }
  2033. }
  2034. }
  2035. return modes;
  2036. }
  2037. static void
  2038. do_cvt_mode(struct detailed_timing *timing, void *c)
  2039. {
  2040. struct detailed_mode_closure *closure = c;
  2041. struct detailed_non_pixel *data = &timing->data.other_data;
  2042. if (data->type == EDID_DETAIL_CVT_3BYTE)
  2043. closure->modes += drm_cvt_modes(closure->connector, timing);
  2044. }
  2045. static int
  2046. add_cvt_modes(struct drm_connector *connector, struct edid *edid)
  2047. {
  2048. struct detailed_mode_closure closure = {
  2049. connector, edid, 0, 0, 0
  2050. };
  2051. if (version_greater(edid, 1, 2))
  2052. drm_for_each_detailed_block((u8 *)edid, do_cvt_mode, &closure);
  2053. /* XXX should also look for CVT codes in VTB blocks */
  2054. return closure.modes;
  2055. }
  2056. static void
  2057. do_detailed_mode(struct detailed_timing *timing, void *c)
  2058. {
  2059. struct detailed_mode_closure *closure = c;
  2060. struct drm_display_mode *newmode;
  2061. if (timing->pixel_clock) {
  2062. newmode = drm_mode_detailed(closure->connector->dev,
  2063. closure->edid, timing,
  2064. closure->quirks);
  2065. if (!newmode)
  2066. return;
  2067. if (closure->preferred)
  2068. newmode->type |= DRM_MODE_TYPE_PREFERRED;
  2069. drm_mode_probed_add(closure->connector, newmode);
  2070. closure->modes++;
  2071. closure->preferred = 0;
  2072. }
  2073. }
  2074. /*
  2075. * add_detailed_modes - Add modes from detailed timings
  2076. * @connector: attached connector
  2077. * @edid: EDID block to scan
  2078. * @quirks: quirks to apply
  2079. */
  2080. static int
  2081. add_detailed_modes(struct drm_connector *connector, struct edid *edid,
  2082. u32 quirks)
  2083. {
  2084. struct detailed_mode_closure closure = {
  2085. connector,
  2086. edid,
  2087. 1,
  2088. quirks,
  2089. 0
  2090. };
  2091. if (closure.preferred && !version_greater(edid, 1, 3))
  2092. closure.preferred =
  2093. (edid->features & DRM_EDID_FEATURE_PREFERRED_TIMING);
  2094. drm_for_each_detailed_block((u8 *)edid, do_detailed_mode, &closure);
  2095. return closure.modes;
  2096. }
  2097. #define HDMI_IDENTIFIER 0x000C03
  2098. #define AUDIO_BLOCK 0x01
  2099. #define VIDEO_BLOCK 0x02
  2100. #define VENDOR_BLOCK 0x03
  2101. #define SPEAKER_BLOCK 0x04
  2102. #define VIDEO_CAPABILITY_BLOCK 0x07
  2103. #define EDID_BASIC_AUDIO (1 << 6)
  2104. #define EDID_CEA_YCRCB444 (1 << 5)
  2105. #define EDID_CEA_YCRCB422 (1 << 4)
  2106. #define EDID_CEA_VCDB_QS (1 << 6)
  2107. /*
  2108. * Search EDID for CEA extension block.
  2109. */
  2110. static u8 *drm_find_cea_extension(struct edid *edid)
  2111. {
  2112. u8 *edid_ext = NULL;
  2113. int i;
  2114. /* No EDID or EDID extensions */
  2115. if (edid == NULL || edid->extensions == 0)
  2116. return NULL;
  2117. /* Find CEA extension */
  2118. for (i = 0; i < edid->extensions; i++) {
  2119. edid_ext = (u8 *)edid + EDID_LENGTH * (i + 1);
  2120. if (edid_ext[0] == CEA_EXT)
  2121. break;
  2122. }
  2123. if (i == edid->extensions)
  2124. return NULL;
  2125. return edid_ext;
  2126. }
  2127. /*
  2128. * Calculate the alternate clock for the CEA mode
  2129. * (60Hz vs. 59.94Hz etc.)
  2130. */
  2131. static unsigned int
  2132. cea_mode_alternate_clock(const struct drm_display_mode *cea_mode)
  2133. {
  2134. unsigned int clock = cea_mode->clock;
  2135. if (cea_mode->vrefresh % 6 != 0)
  2136. return clock;
  2137. /*
  2138. * edid_cea_modes contains the 59.94Hz
  2139. * variant for 240 and 480 line modes,
  2140. * and the 60Hz variant otherwise.
  2141. */
  2142. if (cea_mode->vdisplay == 240 || cea_mode->vdisplay == 480)
  2143. clock = clock * 1001 / 1000;
  2144. else
  2145. clock = DIV_ROUND_UP(clock * 1000, 1001);
  2146. return clock;
  2147. }
  2148. /**
  2149. * drm_match_cea_mode - look for a CEA mode matching given mode
  2150. * @to_match: display mode
  2151. *
  2152. * Returns the CEA Video ID (VIC) of the mode or 0 if it isn't a CEA-861
  2153. * mode.
  2154. */
  2155. u8 drm_match_cea_mode(const struct drm_display_mode *to_match)
  2156. {
  2157. u8 mode;
  2158. if (!to_match->clock)
  2159. return 0;
  2160. for (mode = 0; mode < ARRAY_SIZE(edid_cea_modes); mode++) {
  2161. const struct drm_display_mode *cea_mode = &edid_cea_modes[mode];
  2162. unsigned int clock1, clock2;
  2163. /* Check both 60Hz and 59.94Hz */
  2164. clock1 = cea_mode->clock;
  2165. clock2 = cea_mode_alternate_clock(cea_mode);
  2166. if ((KHZ2PICOS(to_match->clock) == KHZ2PICOS(clock1) ||
  2167. KHZ2PICOS(to_match->clock) == KHZ2PICOS(clock2)) &&
  2168. drm_mode_equal_no_clocks(to_match, cea_mode))
  2169. return mode + 1;
  2170. }
  2171. return 0;
  2172. }
  2173. EXPORT_SYMBOL(drm_match_cea_mode);
  2174. /*
  2175. * Calculate the alternate clock for HDMI modes (those from the HDMI vendor
  2176. * specific block).
  2177. *
  2178. * It's almost like cea_mode_alternate_clock(), we just need to add an
  2179. * exception for the VIC 4 mode (4096x2160@24Hz): no alternate clock for this
  2180. * one.
  2181. */
  2182. static unsigned int
  2183. hdmi_mode_alternate_clock(const struct drm_display_mode *hdmi_mode)
  2184. {
  2185. if (hdmi_mode->vdisplay == 4096 && hdmi_mode->hdisplay == 2160)
  2186. return hdmi_mode->clock;
  2187. return cea_mode_alternate_clock(hdmi_mode);
  2188. }
  2189. /*
  2190. * drm_match_hdmi_mode - look for a HDMI mode matching given mode
  2191. * @to_match: display mode
  2192. *
  2193. * An HDMI mode is one defined in the HDMI vendor specific block.
  2194. *
  2195. * Returns the HDMI Video ID (VIC) of the mode or 0 if it isn't one.
  2196. */
  2197. static u8 drm_match_hdmi_mode(const struct drm_display_mode *to_match)
  2198. {
  2199. u8 mode;
  2200. if (!to_match->clock)
  2201. return 0;
  2202. for (mode = 0; mode < ARRAY_SIZE(edid_4k_modes); mode++) {
  2203. const struct drm_display_mode *hdmi_mode = &edid_4k_modes[mode];
  2204. unsigned int clock1, clock2;
  2205. /* Make sure to also match alternate clocks */
  2206. clock1 = hdmi_mode->clock;
  2207. clock2 = hdmi_mode_alternate_clock(hdmi_mode);
  2208. if ((KHZ2PICOS(to_match->clock) == KHZ2PICOS(clock1) ||
  2209. KHZ2PICOS(to_match->clock) == KHZ2PICOS(clock2)) &&
  2210. drm_mode_equal_no_clocks(to_match, hdmi_mode))
  2211. return mode + 1;
  2212. }
  2213. return 0;
  2214. }
  2215. static int
  2216. add_alternate_cea_modes(struct drm_connector *connector, struct edid *edid)
  2217. {
  2218. struct drm_device *dev = connector->dev;
  2219. struct drm_display_mode *mode, *tmp;
  2220. LIST_HEAD(list);
  2221. int modes = 0;
  2222. /* Don't add CEA modes if the CEA extension block is missing */
  2223. if (!drm_find_cea_extension(edid))
  2224. return 0;
  2225. /*
  2226. * Go through all probed modes and create a new mode
  2227. * with the alternate clock for certain CEA modes.
  2228. */
  2229. list_for_each_entry(mode, &connector->probed_modes, head) {
  2230. const struct drm_display_mode *cea_mode = NULL;
  2231. struct drm_display_mode *newmode;
  2232. u8 mode_idx = drm_match_cea_mode(mode) - 1;
  2233. unsigned int clock1, clock2;
  2234. if (mode_idx < ARRAY_SIZE(edid_cea_modes)) {
  2235. cea_mode = &edid_cea_modes[mode_idx];
  2236. clock2 = cea_mode_alternate_clock(cea_mode);
  2237. } else {
  2238. mode_idx = drm_match_hdmi_mode(mode) - 1;
  2239. if (mode_idx < ARRAY_SIZE(edid_4k_modes)) {
  2240. cea_mode = &edid_4k_modes[mode_idx];
  2241. clock2 = hdmi_mode_alternate_clock(cea_mode);
  2242. }
  2243. }
  2244. if (!cea_mode)
  2245. continue;
  2246. clock1 = cea_mode->clock;
  2247. if (clock1 == clock2)
  2248. continue;
  2249. if (mode->clock != clock1 && mode->clock != clock2)
  2250. continue;
  2251. newmode = drm_mode_duplicate(dev, cea_mode);
  2252. if (!newmode)
  2253. continue;
  2254. /*
  2255. * The current mode could be either variant. Make
  2256. * sure to pick the "other" clock for the new mode.
  2257. */
  2258. if (mode->clock != clock1)
  2259. newmode->clock = clock1;
  2260. else
  2261. newmode->clock = clock2;
  2262. list_add_tail(&newmode->head, &list);
  2263. }
  2264. list_for_each_entry_safe(mode, tmp, &list, head) {
  2265. list_del(&mode->head);
  2266. drm_mode_probed_add(connector, mode);
  2267. modes++;
  2268. }
  2269. return modes;
  2270. }
  2271. static int
  2272. do_cea_modes(struct drm_connector *connector, const u8 *db, u8 len)
  2273. {
  2274. struct drm_device *dev = connector->dev;
  2275. const u8 *mode;
  2276. u8 cea_mode;
  2277. int modes = 0;
  2278. for (mode = db; mode < db + len; mode++) {
  2279. cea_mode = (*mode & 127) - 1; /* CEA modes are numbered 1..127 */
  2280. if (cea_mode < ARRAY_SIZE(edid_cea_modes)) {
  2281. struct drm_display_mode *newmode;
  2282. newmode = drm_mode_duplicate(dev,
  2283. &edid_cea_modes[cea_mode]);
  2284. if (newmode) {
  2285. newmode->vrefresh = 0;
  2286. drm_mode_probed_add(connector, newmode);
  2287. modes++;
  2288. }
  2289. }
  2290. }
  2291. return modes;
  2292. }
  2293. /*
  2294. * do_hdmi_vsdb_modes - Parse the HDMI Vendor Specific data block
  2295. * @connector: connector corresponding to the HDMI sink
  2296. * @db: start of the CEA vendor specific block
  2297. * @len: length of the CEA block payload, ie. one can access up to db[len]
  2298. *
  2299. * Parses the HDMI VSDB looking for modes to add to @connector.
  2300. */
  2301. static int
  2302. do_hdmi_vsdb_modes(struct drm_connector *connector, const u8 *db, u8 len)
  2303. {
  2304. struct drm_device *dev = connector->dev;
  2305. int modes = 0, offset = 0, i;
  2306. u8 vic_len;
  2307. if (len < 8)
  2308. goto out;
  2309. /* no HDMI_Video_Present */
  2310. if (!(db[8] & (1 << 5)))
  2311. goto out;
  2312. /* Latency_Fields_Present */
  2313. if (db[8] & (1 << 7))
  2314. offset += 2;
  2315. /* I_Latency_Fields_Present */
  2316. if (db[8] & (1 << 6))
  2317. offset += 2;
  2318. /* the declared length is not long enough for the 2 first bytes
  2319. * of additional video format capabilities */
  2320. offset += 2;
  2321. if (len < (8 + offset))
  2322. goto out;
  2323. vic_len = db[8 + offset] >> 5;
  2324. for (i = 0; i < vic_len && len >= (9 + offset + i); i++) {
  2325. struct drm_display_mode *newmode;
  2326. u8 vic;
  2327. vic = db[9 + offset + i];
  2328. vic--; /* VICs start at 1 */
  2329. if (vic >= ARRAY_SIZE(edid_4k_modes)) {
  2330. DRM_ERROR("Unknown HDMI VIC: %d\n", vic);
  2331. continue;
  2332. }
  2333. newmode = drm_mode_duplicate(dev, &edid_4k_modes[vic]);
  2334. if (!newmode)
  2335. continue;
  2336. drm_mode_probed_add(connector, newmode);
  2337. modes++;
  2338. }
  2339. out:
  2340. return modes;
  2341. }
  2342. static int
  2343. cea_db_payload_len(const u8 *db)
  2344. {
  2345. return db[0] & 0x1f;
  2346. }
  2347. static int
  2348. cea_db_tag(const u8 *db)
  2349. {
  2350. return db[0] >> 5;
  2351. }
  2352. static int
  2353. cea_revision(const u8 *cea)
  2354. {
  2355. return cea[1];
  2356. }
  2357. static int
  2358. cea_db_offsets(const u8 *cea, int *start, int *end)
  2359. {
  2360. /* Data block offset in CEA extension block */
  2361. *start = 4;
  2362. *end = cea[2];
  2363. if (*end == 0)
  2364. *end = 127;
  2365. if (*end < 4 || *end > 127)
  2366. return -ERANGE;
  2367. return 0;
  2368. }
  2369. static bool cea_db_is_hdmi_vsdb(const u8 *db)
  2370. {
  2371. int hdmi_id;
  2372. if (cea_db_tag(db) != VENDOR_BLOCK)
  2373. return false;
  2374. if (cea_db_payload_len(db) < 5)
  2375. return false;
  2376. hdmi_id = db[1] | (db[2] << 8) | (db[3] << 16);
  2377. return hdmi_id == HDMI_IDENTIFIER;
  2378. }
  2379. #define for_each_cea_db(cea, i, start, end) \
  2380. for ((i) = (start); (i) < (end) && (i) + cea_db_payload_len(&(cea)[(i)]) < (end); (i) += cea_db_payload_len(&(cea)[(i)]) + 1)
  2381. static int
  2382. add_cea_modes(struct drm_connector *connector, struct edid *edid)
  2383. {
  2384. const u8 *cea = drm_find_cea_extension(edid);
  2385. const u8 *db;
  2386. u8 dbl;
  2387. int modes = 0;
  2388. if (cea && cea_revision(cea) >= 3) {
  2389. int i, start, end;
  2390. if (cea_db_offsets(cea, &start, &end))
  2391. return 0;
  2392. for_each_cea_db(cea, i, start, end) {
  2393. db = &cea[i];
  2394. dbl = cea_db_payload_len(db);
  2395. if (cea_db_tag(db) == VIDEO_BLOCK)
  2396. modes += do_cea_modes(connector, db + 1, dbl);
  2397. else if (cea_db_is_hdmi_vsdb(db))
  2398. modes += do_hdmi_vsdb_modes(connector, db, dbl);
  2399. }
  2400. }
  2401. return modes;
  2402. }
  2403. static void
  2404. parse_hdmi_vsdb(struct drm_connector *connector, const u8 *db)
  2405. {
  2406. u8 len = cea_db_payload_len(db);
  2407. if (len >= 6) {
  2408. connector->eld[5] |= (db[6] >> 7) << 1; /* Supports_AI */
  2409. connector->dvi_dual = db[6] & 1;
  2410. }
  2411. if (len >= 7)
  2412. connector->max_tmds_clock = db[7] * 5;
  2413. if (len >= 8) {
  2414. connector->latency_present[0] = db[8] >> 7;
  2415. connector->latency_present[1] = (db[8] >> 6) & 1;
  2416. }
  2417. if (len >= 9)
  2418. connector->video_latency[0] = db[9];
  2419. if (len >= 10)
  2420. connector->audio_latency[0] = db[10];
  2421. if (len >= 11)
  2422. connector->video_latency[1] = db[11];
  2423. if (len >= 12)
  2424. connector->audio_latency[1] = db[12];
  2425. DRM_DEBUG_KMS("HDMI: DVI dual %d, "
  2426. "max TMDS clock %d, "
  2427. "latency present %d %d, "
  2428. "video latency %d %d, "
  2429. "audio latency %d %d\n",
  2430. connector->dvi_dual,
  2431. connector->max_tmds_clock,
  2432. (int) connector->latency_present[0],
  2433. (int) connector->latency_present[1],
  2434. connector->video_latency[0],
  2435. connector->video_latency[1],
  2436. connector->audio_latency[0],
  2437. connector->audio_latency[1]);
  2438. }
  2439. static void
  2440. monitor_name(struct detailed_timing *t, void *data)
  2441. {
  2442. if (t->data.other_data.type == EDID_DETAIL_MONITOR_NAME)
  2443. *(u8 **)data = t->data.other_data.data.str.str;
  2444. }
  2445. /**
  2446. * drm_edid_to_eld - build ELD from EDID
  2447. * @connector: connector corresponding to the HDMI/DP sink
  2448. * @edid: EDID to parse
  2449. *
  2450. * Fill the ELD (EDID-Like Data) buffer for passing to the audio driver.
  2451. * Some ELD fields are left to the graphics driver caller:
  2452. * - Conn_Type
  2453. * - HDCP
  2454. * - Port_ID
  2455. */
  2456. void drm_edid_to_eld(struct drm_connector *connector, struct edid *edid)
  2457. {
  2458. uint8_t *eld = connector->eld;
  2459. u8 *cea;
  2460. u8 *name;
  2461. u8 *db;
  2462. int sad_count = 0;
  2463. int mnl;
  2464. int dbl;
  2465. memset(eld, 0, sizeof(connector->eld));
  2466. cea = drm_find_cea_extension(edid);
  2467. if (!cea) {
  2468. DRM_DEBUG_KMS("ELD: no CEA Extension found\n");
  2469. return;
  2470. }
  2471. name = NULL;
  2472. drm_for_each_detailed_block((u8 *)edid, monitor_name, &name);
  2473. for (mnl = 0; name && mnl < 13; mnl++) {
  2474. if (name[mnl] == 0x0a)
  2475. break;
  2476. eld[20 + mnl] = name[mnl];
  2477. }
  2478. eld[4] = (cea[1] << 5) | mnl;
  2479. DRM_DEBUG_KMS("ELD monitor %s\n", eld + 20);
  2480. eld[0] = 2 << 3; /* ELD version: 2 */
  2481. eld[16] = edid->mfg_id[0];
  2482. eld[17] = edid->mfg_id[1];
  2483. eld[18] = edid->prod_code[0];
  2484. eld[19] = edid->prod_code[1];
  2485. if (cea_revision(cea) >= 3) {
  2486. int i, start, end;
  2487. if (cea_db_offsets(cea, &start, &end)) {
  2488. start = 0;
  2489. end = 0;
  2490. }
  2491. for_each_cea_db(cea, i, start, end) {
  2492. db = &cea[i];
  2493. dbl = cea_db_payload_len(db);
  2494. switch (cea_db_tag(db)) {
  2495. case AUDIO_BLOCK:
  2496. /* Audio Data Block, contains SADs */
  2497. sad_count = dbl / 3;
  2498. if (dbl >= 1)
  2499. memcpy(eld + 20 + mnl, &db[1], dbl);
  2500. break;
  2501. case SPEAKER_BLOCK:
  2502. /* Speaker Allocation Data Block */
  2503. if (dbl >= 1)
  2504. eld[7] = db[1];
  2505. break;
  2506. case VENDOR_BLOCK:
  2507. /* HDMI Vendor-Specific Data Block */
  2508. if (cea_db_is_hdmi_vsdb(db))
  2509. parse_hdmi_vsdb(connector, db);
  2510. break;
  2511. default:
  2512. break;
  2513. }
  2514. }
  2515. }
  2516. eld[5] |= sad_count << 4;
  2517. eld[2] = (20 + mnl + sad_count * 3 + 3) / 4;
  2518. DRM_DEBUG_KMS("ELD size %d, SAD count %d\n", (int)eld[2], sad_count);
  2519. }
  2520. EXPORT_SYMBOL(drm_edid_to_eld);
  2521. /**
  2522. * drm_edid_to_sad - extracts SADs from EDID
  2523. * @edid: EDID to parse
  2524. * @sads: pointer that will be set to the extracted SADs
  2525. *
  2526. * Looks for CEA EDID block and extracts SADs (Short Audio Descriptors) from it.
  2527. * Note: returned pointer needs to be kfreed
  2528. *
  2529. * Return number of found SADs or negative number on error.
  2530. */
  2531. int drm_edid_to_sad(struct edid *edid, struct cea_sad **sads)
  2532. {
  2533. int count = 0;
  2534. int i, start, end, dbl;
  2535. u8 *cea;
  2536. cea = drm_find_cea_extension(edid);
  2537. if (!cea) {
  2538. DRM_DEBUG_KMS("SAD: no CEA Extension found\n");
  2539. return -ENOENT;
  2540. }
  2541. if (cea_revision(cea) < 3) {
  2542. DRM_DEBUG_KMS("SAD: wrong CEA revision\n");
  2543. return -ENOTSUPP;
  2544. }
  2545. if (cea_db_offsets(cea, &start, &end)) {
  2546. DRM_DEBUG_KMS("SAD: invalid data block offsets\n");
  2547. return -EPROTO;
  2548. }
  2549. for_each_cea_db(cea, i, start, end) {
  2550. u8 *db = &cea[i];
  2551. if (cea_db_tag(db) == AUDIO_BLOCK) {
  2552. int j;
  2553. dbl = cea_db_payload_len(db);
  2554. count = dbl / 3; /* SAD is 3B */
  2555. *sads = kcalloc(count, sizeof(**sads), GFP_KERNEL);
  2556. if (!*sads)
  2557. return -ENOMEM;
  2558. for (j = 0; j < count; j++) {
  2559. u8 *sad = &db[1 + j * 3];
  2560. (*sads)[j].format = (sad[0] & 0x78) >> 3;
  2561. (*sads)[j].channels = sad[0] & 0x7;
  2562. (*sads)[j].freq = sad[1] & 0x7F;
  2563. (*sads)[j].byte2 = sad[2];
  2564. }
  2565. break;
  2566. }
  2567. }
  2568. return count;
  2569. }
  2570. EXPORT_SYMBOL(drm_edid_to_sad);
  2571. /**
  2572. * drm_av_sync_delay - HDMI/DP sink audio-video sync delay in millisecond
  2573. * @connector: connector associated with the HDMI/DP sink
  2574. * @mode: the display mode
  2575. */
  2576. int drm_av_sync_delay(struct drm_connector *connector,
  2577. struct drm_display_mode *mode)
  2578. {
  2579. int i = !!(mode->flags & DRM_MODE_FLAG_INTERLACE);
  2580. int a, v;
  2581. if (!connector->latency_present[0])
  2582. return 0;
  2583. if (!connector->latency_present[1])
  2584. i = 0;
  2585. a = connector->audio_latency[i];
  2586. v = connector->video_latency[i];
  2587. /*
  2588. * HDMI/DP sink doesn't support audio or video?
  2589. */
  2590. if (a == 255 || v == 255)
  2591. return 0;
  2592. /*
  2593. * Convert raw EDID values to millisecond.
  2594. * Treat unknown latency as 0ms.
  2595. */
  2596. if (a)
  2597. a = min(2 * (a - 1), 500);
  2598. if (v)
  2599. v = min(2 * (v - 1), 500);
  2600. return max(v - a, 0);
  2601. }
  2602. EXPORT_SYMBOL(drm_av_sync_delay);
  2603. /**
  2604. * drm_select_eld - select one ELD from multiple HDMI/DP sinks
  2605. * @encoder: the encoder just changed display mode
  2606. * @mode: the adjusted display mode
  2607. *
  2608. * It's possible for one encoder to be associated with multiple HDMI/DP sinks.
  2609. * The policy is now hard coded to simply use the first HDMI/DP sink's ELD.
  2610. */
  2611. struct drm_connector *drm_select_eld(struct drm_encoder *encoder,
  2612. struct drm_display_mode *mode)
  2613. {
  2614. struct drm_connector *connector;
  2615. struct drm_device *dev = encoder->dev;
  2616. list_for_each_entry(connector, &dev->mode_config.connector_list, head)
  2617. if (connector->encoder == encoder && connector->eld[0])
  2618. return connector;
  2619. return NULL;
  2620. }
  2621. EXPORT_SYMBOL(drm_select_eld);
  2622. /**
  2623. * drm_detect_hdmi_monitor - detect whether monitor is hdmi.
  2624. * @edid: monitor EDID information
  2625. *
  2626. * Parse the CEA extension according to CEA-861-B.
  2627. * Return true if HDMI, false if not or unknown.
  2628. */
  2629. bool drm_detect_hdmi_monitor(struct edid *edid)
  2630. {
  2631. u8 *edid_ext;
  2632. int i;
  2633. int start_offset, end_offset;
  2634. edid_ext = drm_find_cea_extension(edid);
  2635. if (!edid_ext)
  2636. return false;
  2637. if (cea_db_offsets(edid_ext, &start_offset, &end_offset))
  2638. return false;
  2639. /*
  2640. * Because HDMI identifier is in Vendor Specific Block,
  2641. * search it from all data blocks of CEA extension.
  2642. */
  2643. for_each_cea_db(edid_ext, i, start_offset, end_offset) {
  2644. if (cea_db_is_hdmi_vsdb(&edid_ext[i]))
  2645. return true;
  2646. }
  2647. return false;
  2648. }
  2649. EXPORT_SYMBOL(drm_detect_hdmi_monitor);
  2650. /**
  2651. * drm_detect_monitor_audio - check monitor audio capability
  2652. *
  2653. * Monitor should have CEA extension block.
  2654. * If monitor has 'basic audio', but no CEA audio blocks, it's 'basic
  2655. * audio' only. If there is any audio extension block and supported
  2656. * audio format, assume at least 'basic audio' support, even if 'basic
  2657. * audio' is not defined in EDID.
  2658. *
  2659. */
  2660. bool drm_detect_monitor_audio(struct edid *edid)
  2661. {
  2662. u8 *edid_ext;
  2663. int i, j;
  2664. bool has_audio = false;
  2665. int start_offset, end_offset;
  2666. edid_ext = drm_find_cea_extension(edid);
  2667. if (!edid_ext)
  2668. goto end;
  2669. has_audio = ((edid_ext[3] & EDID_BASIC_AUDIO) != 0);
  2670. if (has_audio) {
  2671. DRM_DEBUG_KMS("Monitor has basic audio support\n");
  2672. goto end;
  2673. }
  2674. if (cea_db_offsets(edid_ext, &start_offset, &end_offset))
  2675. goto end;
  2676. for_each_cea_db(edid_ext, i, start_offset, end_offset) {
  2677. if (cea_db_tag(&edid_ext[i]) == AUDIO_BLOCK) {
  2678. has_audio = true;
  2679. for (j = 1; j < cea_db_payload_len(&edid_ext[i]) + 1; j += 3)
  2680. DRM_DEBUG_KMS("CEA audio format %d\n",
  2681. (edid_ext[i + j] >> 3) & 0xf);
  2682. goto end;
  2683. }
  2684. }
  2685. end:
  2686. return has_audio;
  2687. }
  2688. EXPORT_SYMBOL(drm_detect_monitor_audio);
  2689. /**
  2690. * drm_rgb_quant_range_selectable - is RGB quantization range selectable?
  2691. *
  2692. * Check whether the monitor reports the RGB quantization range selection
  2693. * as supported. The AVI infoframe can then be used to inform the monitor
  2694. * which quantization range (full or limited) is used.
  2695. */
  2696. bool drm_rgb_quant_range_selectable(struct edid *edid)
  2697. {
  2698. u8 *edid_ext;
  2699. int i, start, end;
  2700. edid_ext = drm_find_cea_extension(edid);
  2701. if (!edid_ext)
  2702. return false;
  2703. if (cea_db_offsets(edid_ext, &start, &end))
  2704. return false;
  2705. for_each_cea_db(edid_ext, i, start, end) {
  2706. if (cea_db_tag(&edid_ext[i]) == VIDEO_CAPABILITY_BLOCK &&
  2707. cea_db_payload_len(&edid_ext[i]) == 2) {
  2708. DRM_DEBUG_KMS("CEA VCDB 0x%02x\n", edid_ext[i + 2]);
  2709. return edid_ext[i + 2] & EDID_CEA_VCDB_QS;
  2710. }
  2711. }
  2712. return false;
  2713. }
  2714. EXPORT_SYMBOL(drm_rgb_quant_range_selectable);
  2715. /**
  2716. * drm_add_display_info - pull display info out if present
  2717. * @edid: EDID data
  2718. * @info: display info (attached to connector)
  2719. *
  2720. * Grab any available display info and stuff it into the drm_display_info
  2721. * structure that's part of the connector. Useful for tracking bpp and
  2722. * color spaces.
  2723. */
  2724. static void drm_add_display_info(struct edid *edid,
  2725. struct drm_display_info *info)
  2726. {
  2727. u8 *edid_ext;
  2728. info->width_mm = edid->width_cm * 10;
  2729. info->height_mm = edid->height_cm * 10;
  2730. /* driver figures it out in this case */
  2731. info->bpc = 0;
  2732. info->color_formats = 0;
  2733. if (edid->revision < 3)
  2734. return;
  2735. if (!(edid->input & DRM_EDID_INPUT_DIGITAL))
  2736. return;
  2737. /* Get data from CEA blocks if present */
  2738. edid_ext = drm_find_cea_extension(edid);
  2739. if (edid_ext) {
  2740. info->cea_rev = edid_ext[1];
  2741. /* The existence of a CEA block should imply RGB support */
  2742. info->color_formats = DRM_COLOR_FORMAT_RGB444;
  2743. if (edid_ext[3] & EDID_CEA_YCRCB444)
  2744. info->color_formats |= DRM_COLOR_FORMAT_YCRCB444;
  2745. if (edid_ext[3] & EDID_CEA_YCRCB422)
  2746. info->color_formats |= DRM_COLOR_FORMAT_YCRCB422;
  2747. }
  2748. /* Only defined for 1.4 with digital displays */
  2749. if (edid->revision < 4)
  2750. return;
  2751. switch (edid->input & DRM_EDID_DIGITAL_DEPTH_MASK) {
  2752. case DRM_EDID_DIGITAL_DEPTH_6:
  2753. info->bpc = 6;
  2754. break;
  2755. case DRM_EDID_DIGITAL_DEPTH_8:
  2756. info->bpc = 8;
  2757. break;
  2758. case DRM_EDID_DIGITAL_DEPTH_10:
  2759. info->bpc = 10;
  2760. break;
  2761. case DRM_EDID_DIGITAL_DEPTH_12:
  2762. info->bpc = 12;
  2763. break;
  2764. case DRM_EDID_DIGITAL_DEPTH_14:
  2765. info->bpc = 14;
  2766. break;
  2767. case DRM_EDID_DIGITAL_DEPTH_16:
  2768. info->bpc = 16;
  2769. break;
  2770. case DRM_EDID_DIGITAL_DEPTH_UNDEF:
  2771. default:
  2772. info->bpc = 0;
  2773. break;
  2774. }
  2775. info->color_formats |= DRM_COLOR_FORMAT_RGB444;
  2776. if (edid->features & DRM_EDID_FEATURE_RGB_YCRCB444)
  2777. info->color_formats |= DRM_COLOR_FORMAT_YCRCB444;
  2778. if (edid->features & DRM_EDID_FEATURE_RGB_YCRCB422)
  2779. info->color_formats |= DRM_COLOR_FORMAT_YCRCB422;
  2780. }
  2781. /**
  2782. * drm_add_edid_modes - add modes from EDID data, if available
  2783. * @connector: connector we're probing
  2784. * @edid: edid data
  2785. *
  2786. * Add the specified modes to the connector's mode list.
  2787. *
  2788. * Return number of modes added or 0 if we couldn't find any.
  2789. */
  2790. int drm_add_edid_modes(struct drm_connector *connector, struct edid *edid)
  2791. {
  2792. int num_modes = 0;
  2793. u32 quirks;
  2794. if (edid == NULL) {
  2795. return 0;
  2796. }
  2797. if (!drm_edid_is_valid(edid)) {
  2798. dev_warn(connector->dev->dev, "%s: EDID invalid.\n",
  2799. drm_get_connector_name(connector));
  2800. return 0;
  2801. }
  2802. quirks = edid_get_quirks(edid);
  2803. /*
  2804. * EDID spec says modes should be preferred in this order:
  2805. * - preferred detailed mode
  2806. * - other detailed modes from base block
  2807. * - detailed modes from extension blocks
  2808. * - CVT 3-byte code modes
  2809. * - standard timing codes
  2810. * - established timing codes
  2811. * - modes inferred from GTF or CVT range information
  2812. *
  2813. * We get this pretty much right.
  2814. *
  2815. * XXX order for additional mode types in extension blocks?
  2816. */
  2817. num_modes += add_detailed_modes(connector, edid, quirks);
  2818. num_modes += add_cvt_modes(connector, edid);
  2819. num_modes += add_standard_modes(connector, edid);
  2820. num_modes += add_established_modes(connector, edid);
  2821. if (edid->features & DRM_EDID_FEATURE_DEFAULT_GTF)
  2822. num_modes += add_inferred_modes(connector, edid);
  2823. num_modes += add_cea_modes(connector, edid);
  2824. num_modes += add_alternate_cea_modes(connector, edid);
  2825. if (quirks & (EDID_QUIRK_PREFER_LARGE_60 | EDID_QUIRK_PREFER_LARGE_75))
  2826. edid_fixup_preferred(connector, quirks);
  2827. drm_add_display_info(edid, &connector->display_info);
  2828. return num_modes;
  2829. }
  2830. EXPORT_SYMBOL(drm_add_edid_modes);
  2831. /**
  2832. * drm_add_modes_noedid - add modes for the connectors without EDID
  2833. * @connector: connector we're probing
  2834. * @hdisplay: the horizontal display limit
  2835. * @vdisplay: the vertical display limit
  2836. *
  2837. * Add the specified modes to the connector's mode list. Only when the
  2838. * hdisplay/vdisplay is not beyond the given limit, it will be added.
  2839. *
  2840. * Return number of modes added or 0 if we couldn't find any.
  2841. */
  2842. int drm_add_modes_noedid(struct drm_connector *connector,
  2843. int hdisplay, int vdisplay)
  2844. {
  2845. int i, count, num_modes = 0;
  2846. struct drm_display_mode *mode;
  2847. struct drm_device *dev = connector->dev;
  2848. count = sizeof(drm_dmt_modes) / sizeof(struct drm_display_mode);
  2849. if (hdisplay < 0)
  2850. hdisplay = 0;
  2851. if (vdisplay < 0)
  2852. vdisplay = 0;
  2853. for (i = 0; i < count; i++) {
  2854. const struct drm_display_mode *ptr = &drm_dmt_modes[i];
  2855. if (hdisplay && vdisplay) {
  2856. /*
  2857. * Only when two are valid, they will be used to check
  2858. * whether the mode should be added to the mode list of
  2859. * the connector.
  2860. */
  2861. if (ptr->hdisplay > hdisplay ||
  2862. ptr->vdisplay > vdisplay)
  2863. continue;
  2864. }
  2865. if (drm_mode_vrefresh(ptr) > 61)
  2866. continue;
  2867. mode = drm_mode_duplicate(dev, ptr);
  2868. if (mode) {
  2869. drm_mode_probed_add(connector, mode);
  2870. num_modes++;
  2871. }
  2872. }
  2873. return num_modes;
  2874. }
  2875. EXPORT_SYMBOL(drm_add_modes_noedid);
  2876. /**
  2877. * drm_hdmi_avi_infoframe_from_display_mode() - fill an HDMI AVI infoframe with
  2878. * data from a DRM display mode
  2879. * @frame: HDMI AVI infoframe
  2880. * @mode: DRM display mode
  2881. *
  2882. * Returns 0 on success or a negative error code on failure.
  2883. */
  2884. int
  2885. drm_hdmi_avi_infoframe_from_display_mode(struct hdmi_avi_infoframe *frame,
  2886. const struct drm_display_mode *mode)
  2887. {
  2888. int err;
  2889. if (!frame || !mode)
  2890. return -EINVAL;
  2891. err = hdmi_avi_infoframe_init(frame);
  2892. if (err < 0)
  2893. return err;
  2894. if (mode->flags & DRM_MODE_FLAG_DBLCLK)
  2895. frame->pixel_repeat = 1;
  2896. frame->video_code = drm_match_cea_mode(mode);
  2897. frame->picture_aspect = HDMI_PICTURE_ASPECT_NONE;
  2898. frame->active_aspect = HDMI_ACTIVE_ASPECT_PICTURE;
  2899. return 0;
  2900. }
  2901. EXPORT_SYMBOL(drm_hdmi_avi_infoframe_from_display_mode);