time.c 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462
  1. /*
  2. *
  3. * Copyright (C) 2001 MontaVista Software, ppopov@mvista.com
  4. * Copied and modified Carsten Langgaard's time.c
  5. *
  6. * Carsten Langgaard, carstenl@mips.com
  7. * Copyright (C) 1999,2000 MIPS Technologies, Inc. All rights reserved.
  8. *
  9. * ########################################################################
  10. *
  11. * This program is free software; you can distribute it and/or modify it
  12. * under the terms of the GNU General Public License (Version 2) as
  13. * published by the Free Software Foundation.
  14. *
  15. * This program is distributed in the hope it will be useful, but WITHOUT
  16. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  17. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
  18. * for more details.
  19. *
  20. * You should have received a copy of the GNU General Public License along
  21. * with this program; if not, write to the Free Software Foundation, Inc.,
  22. * 59 Temple Place - Suite 330, Boston MA 02111-1307, USA.
  23. *
  24. * ########################################################################
  25. *
  26. * Setting up the clock on the MIPS boards.
  27. *
  28. * Update. Always configure the kernel with CONFIG_NEW_TIME_C. This
  29. * will use the user interface gettimeofday() functions from the
  30. * arch/mips/kernel/time.c, and we provide the clock interrupt processing
  31. * and the timer offset compute functions. If CONFIG_PM is selected,
  32. * we also ensure the 32KHz timer is available. -- Dan
  33. */
  34. #include <linux/types.h>
  35. #include <linux/init.h>
  36. #include <linux/kernel_stat.h>
  37. #include <linux/sched.h>
  38. #include <linux/spinlock.h>
  39. #include <linux/hardirq.h>
  40. #include <asm/compiler.h>
  41. #include <asm/mipsregs.h>
  42. #include <asm/time.h>
  43. #include <asm/div64.h>
  44. #include <asm/mach-au1x00/au1000.h>
  45. #include <linux/mc146818rtc.h>
  46. #include <linux/timex.h>
  47. static unsigned long r4k_offset; /* Amount to increment compare reg each time */
  48. static unsigned long r4k_cur; /* What counter should be at next timer irq */
  49. int no_au1xxx_32khz;
  50. extern int allow_au1k_wait; /* default off for CP0 Counter */
  51. /* Cycle counter value at the previous timer interrupt.. */
  52. static unsigned int timerhi = 0, timerlo = 0;
  53. #ifdef CONFIG_PM
  54. #if HZ < 100 || HZ > 1000
  55. #error "unsupported HZ value! Must be in [100,1000]"
  56. #endif
  57. #define MATCH20_INC (328*100/HZ) /* magic number 328 is for HZ=100... */
  58. extern void startup_match20_interrupt(irq_handler_t handler);
  59. static unsigned long last_pc0, last_match20;
  60. #endif
  61. static DEFINE_SPINLOCK(time_lock);
  62. static inline void ack_r4ktimer(unsigned long newval)
  63. {
  64. write_c0_compare(newval);
  65. }
  66. /*
  67. * There are a lot of conceptually broken versions of the MIPS timer interrupt
  68. * handler floating around. This one is rather different, but the algorithm
  69. * is provably more robust.
  70. */
  71. unsigned long wtimer;
  72. void mips_timer_interrupt(void)
  73. {
  74. int irq = 63;
  75. irq_enter();
  76. kstat_this_cpu.irqs[irq]++;
  77. if (r4k_offset == 0)
  78. goto null;
  79. do {
  80. count = read_c0_count();
  81. timerhi += (count < timerlo); /* Wrap around */
  82. timerlo = count;
  83. kstat_this_cpu.irqs[irq]++;
  84. do_timer(1);
  85. #ifndef CONFIG_SMP
  86. update_process_times(user_mode(get_irq_regs()));
  87. #endif
  88. r4k_cur += r4k_offset;
  89. ack_r4ktimer(r4k_cur);
  90. } while (((unsigned long)read_c0_count()
  91. - r4k_cur) < 0x7fffffff);
  92. irq_exit();
  93. return;
  94. null:
  95. ack_r4ktimer(0);
  96. irq_exit();
  97. }
  98. #ifdef CONFIG_PM
  99. irqreturn_t counter0_irq(int irq, void *dev_id)
  100. {
  101. unsigned long pc0;
  102. int time_elapsed;
  103. static int jiffie_drift = 0;
  104. if (au_readl(SYS_COUNTER_CNTRL) & SYS_CNTRL_M20) {
  105. /* should never happen! */
  106. printk(KERN_WARNING "counter 0 w status error\n");
  107. return IRQ_NONE;
  108. }
  109. pc0 = au_readl(SYS_TOYREAD);
  110. if (pc0 < last_match20) {
  111. /* counter overflowed */
  112. time_elapsed = (0xffffffff - last_match20) + pc0;
  113. }
  114. else {
  115. time_elapsed = pc0 - last_match20;
  116. }
  117. while (time_elapsed > 0) {
  118. do_timer(1);
  119. #ifndef CONFIG_SMP
  120. update_process_times(user_mode(get_irq_regs()));
  121. #endif
  122. time_elapsed -= MATCH20_INC;
  123. last_match20 += MATCH20_INC;
  124. jiffie_drift++;
  125. }
  126. last_pc0 = pc0;
  127. au_writel(last_match20 + MATCH20_INC, SYS_TOYMATCH2);
  128. au_sync();
  129. /* our counter ticks at 10.009765625 ms/tick, we we're running
  130. * almost 10uS too slow per tick.
  131. */
  132. if (jiffie_drift >= 999) {
  133. jiffie_drift -= 999;
  134. do_timer(1); /* increment jiffies by one */
  135. #ifndef CONFIG_SMP
  136. update_process_times(user_mode(get_irq_regs()));
  137. #endif
  138. }
  139. return IRQ_HANDLED;
  140. }
  141. /* When we wakeup from sleep, we have to "catch up" on all of the
  142. * timer ticks we have missed.
  143. */
  144. void
  145. wakeup_counter0_adjust(void)
  146. {
  147. unsigned long pc0;
  148. int time_elapsed;
  149. pc0 = au_readl(SYS_TOYREAD);
  150. if (pc0 < last_match20) {
  151. /* counter overflowed */
  152. time_elapsed = (0xffffffff - last_match20) + pc0;
  153. }
  154. else {
  155. time_elapsed = pc0 - last_match20;
  156. }
  157. while (time_elapsed > 0) {
  158. time_elapsed -= MATCH20_INC;
  159. last_match20 += MATCH20_INC;
  160. }
  161. last_pc0 = pc0;
  162. au_writel(last_match20 + MATCH20_INC, SYS_TOYMATCH2);
  163. au_sync();
  164. }
  165. /* This is just for debugging to set the timer for a sleep delay.
  166. */
  167. void
  168. wakeup_counter0_set(int ticks)
  169. {
  170. unsigned long pc0;
  171. pc0 = au_readl(SYS_TOYREAD);
  172. last_pc0 = pc0;
  173. au_writel(last_match20 + (MATCH20_INC * ticks), SYS_TOYMATCH2);
  174. au_sync();
  175. }
  176. #endif
  177. /* I haven't found anyone that doesn't use a 12 MHz source clock,
  178. * but just in case.....
  179. */
  180. #ifdef CONFIG_AU1000_SRC_CLK
  181. #define AU1000_SRC_CLK CONFIG_AU1000_SRC_CLK
  182. #else
  183. #define AU1000_SRC_CLK 12000000
  184. #endif
  185. /*
  186. * We read the real processor speed from the PLL. This is important
  187. * because it is more accurate than computing it from the 32KHz
  188. * counter, if it exists. If we don't have an accurate processor
  189. * speed, all of the peripherals that derive their clocks based on
  190. * this advertised speed will introduce error and sometimes not work
  191. * properly. This function is futher convoluted to still allow configurations
  192. * to do that in case they have really, really old silicon with a
  193. * write-only PLL register, that we need the 32KHz when power management
  194. * "wait" is enabled, and we need to detect if the 32KHz isn't present
  195. * but requested......got it? :-) -- Dan
  196. */
  197. unsigned long cal_r4koff(void)
  198. {
  199. unsigned long cpu_speed;
  200. unsigned long flags;
  201. unsigned long counter;
  202. spin_lock_irqsave(&time_lock, flags);
  203. /* Power management cares if we don't have a 32KHz counter.
  204. */
  205. no_au1xxx_32khz = 0;
  206. counter = au_readl(SYS_COUNTER_CNTRL);
  207. if (counter & SYS_CNTRL_E0) {
  208. int trim_divide = 16;
  209. au_writel(counter | SYS_CNTRL_EN1, SYS_COUNTER_CNTRL);
  210. while (au_readl(SYS_COUNTER_CNTRL) & SYS_CNTRL_T1S);
  211. /* RTC now ticks at 32.768/16 kHz */
  212. au_writel(trim_divide-1, SYS_RTCTRIM);
  213. while (au_readl(SYS_COUNTER_CNTRL) & SYS_CNTRL_T1S);
  214. while (au_readl(SYS_COUNTER_CNTRL) & SYS_CNTRL_C1S);
  215. au_writel (0, SYS_TOYWRITE);
  216. while (au_readl(SYS_COUNTER_CNTRL) & SYS_CNTRL_C1S);
  217. #if defined(CONFIG_AU1000_USE32K)
  218. {
  219. unsigned long start, end, count;
  220. start = au_readl(SYS_RTCREAD);
  221. start += 2;
  222. /* wait for the beginning of a new tick
  223. */
  224. while (au_readl(SYS_RTCREAD) < start);
  225. /* Start r4k counter.
  226. */
  227. write_c0_count(0);
  228. /* Wait 0.5 seconds.
  229. */
  230. end = start + (32768 / trim_divide)/2;
  231. while (end > au_readl(SYS_RTCREAD));
  232. count = read_c0_count();
  233. cpu_speed = count * 2;
  234. }
  235. #else
  236. cpu_speed = (au_readl(SYS_CPUPLL) & 0x0000003f) *
  237. AU1000_SRC_CLK;
  238. #endif
  239. }
  240. else {
  241. /* The 32KHz oscillator isn't running, so assume there
  242. * isn't one and grab the processor speed from the PLL.
  243. * NOTE: some old silicon doesn't allow reading the PLL.
  244. */
  245. cpu_speed = (au_readl(SYS_CPUPLL) & 0x0000003f) * AU1000_SRC_CLK;
  246. no_au1xxx_32khz = 1;
  247. }
  248. mips_hpt_frequency = cpu_speed;
  249. // Equation: Baudrate = CPU / (SD * 2 * CLKDIV * 16)
  250. set_au1x00_uart_baud_base(cpu_speed / (2 * ((int)(au_readl(SYS_POWERCTRL)&0x03) + 2) * 16));
  251. spin_unlock_irqrestore(&time_lock, flags);
  252. return (cpu_speed / HZ);
  253. }
  254. /* This is for machines which generate the exact clock. */
  255. #define USECS_PER_JIFFY (1000000/HZ)
  256. #define USECS_PER_JIFFY_FRAC (0x100000000LL*1000000/HZ&0xffffffff)
  257. static unsigned long
  258. div64_32(unsigned long v1, unsigned long v2, unsigned long v3)
  259. {
  260. unsigned long r0;
  261. do_div64_32(r0, v1, v2, v3);
  262. return r0;
  263. }
  264. static unsigned long do_fast_cp0_gettimeoffset(void)
  265. {
  266. u32 count;
  267. unsigned long res, tmp;
  268. unsigned long r0;
  269. /* Last jiffy when do_fast_gettimeoffset() was called. */
  270. static unsigned long last_jiffies=0;
  271. unsigned long quotient;
  272. /*
  273. * Cached "1/(clocks per usec)*2^32" value.
  274. * It has to be recalculated once each jiffy.
  275. */
  276. static unsigned long cached_quotient=0;
  277. tmp = jiffies;
  278. quotient = cached_quotient;
  279. if (tmp && last_jiffies != tmp) {
  280. last_jiffies = tmp;
  281. if (last_jiffies != 0) {
  282. r0 = div64_32(timerhi, timerlo, tmp);
  283. quotient = div64_32(USECS_PER_JIFFY, USECS_PER_JIFFY_FRAC, r0);
  284. cached_quotient = quotient;
  285. }
  286. }
  287. /* Get last timer tick in absolute kernel time */
  288. count = read_c0_count();
  289. /* .. relative to previous jiffy (32 bits is enough) */
  290. count -= timerlo;
  291. __asm__("multu\t%1,%2\n\t"
  292. "mfhi\t%0"
  293. : "=r" (res)
  294. : "r" (count), "r" (quotient)
  295. : "hi", "lo", GCC_REG_ACCUM);
  296. /*
  297. * Due to possible jiffies inconsistencies, we need to check
  298. * the result so that we'll get a timer that is monotonic.
  299. */
  300. if (res >= USECS_PER_JIFFY)
  301. res = USECS_PER_JIFFY-1;
  302. return res;
  303. }
  304. #ifdef CONFIG_PM
  305. static unsigned long do_fast_pm_gettimeoffset(void)
  306. {
  307. unsigned long pc0;
  308. unsigned long offset;
  309. pc0 = au_readl(SYS_TOYREAD);
  310. au_sync();
  311. offset = pc0 - last_pc0;
  312. if (offset > 2*MATCH20_INC) {
  313. printk("huge offset %x, last_pc0 %x last_match20 %x pc0 %x\n",
  314. (unsigned)offset, (unsigned)last_pc0,
  315. (unsigned)last_match20, (unsigned)pc0);
  316. }
  317. offset = (unsigned long)((offset * 305) / 10);
  318. return offset;
  319. }
  320. #endif
  321. void __init plat_timer_setup(struct irqaction *irq)
  322. {
  323. unsigned int est_freq;
  324. printk("calculating r4koff... ");
  325. r4k_offset = cal_r4koff();
  326. printk("%08lx(%d)\n", r4k_offset, (int) r4k_offset);
  327. //est_freq = 2*r4k_offset*HZ;
  328. est_freq = r4k_offset*HZ;
  329. est_freq += 5000; /* round */
  330. est_freq -= est_freq%10000;
  331. printk("CPU frequency %d.%02d MHz\n", est_freq/1000000,
  332. (est_freq%1000000)*100/1000000);
  333. set_au1x00_speed(est_freq);
  334. set_au1x00_lcd_clock(); // program the LCD clock
  335. r4k_cur = (read_c0_count() + r4k_offset);
  336. write_c0_compare(r4k_cur);
  337. #ifdef CONFIG_PM
  338. /*
  339. * setup counter 0, since it keeps ticking after a
  340. * 'wait' instruction has been executed. The CP0 timer and
  341. * counter 1 do NOT continue running after 'wait'
  342. *
  343. * It's too early to call request_irq() here, so we handle
  344. * counter 0 interrupt as a special irq and it doesn't show
  345. * up under /proc/interrupts.
  346. *
  347. * Check to ensure we really have a 32KHz oscillator before
  348. * we do this.
  349. */
  350. if (no_au1xxx_32khz) {
  351. unsigned int c0_status;
  352. printk("WARNING: no 32KHz clock found.\n");
  353. do_gettimeoffset = do_fast_cp0_gettimeoffset;
  354. /* Ensure we get CPO_COUNTER interrupts.
  355. */
  356. c0_status = read_c0_status();
  357. c0_status |= IE_IRQ5;
  358. write_c0_status(c0_status);
  359. }
  360. else {
  361. while (au_readl(SYS_COUNTER_CNTRL) & SYS_CNTRL_C0S);
  362. au_writel(0, SYS_TOYWRITE);
  363. while (au_readl(SYS_COUNTER_CNTRL) & SYS_CNTRL_C0S);
  364. au_writel(au_readl(SYS_WAKEMSK) | (1<<8), SYS_WAKEMSK);
  365. au_writel(~0, SYS_WAKESRC);
  366. au_sync();
  367. while (au_readl(SYS_COUNTER_CNTRL) & SYS_CNTRL_M20);
  368. /* setup match20 to interrupt once every HZ */
  369. last_pc0 = last_match20 = au_readl(SYS_TOYREAD);
  370. au_writel(last_match20 + MATCH20_INC, SYS_TOYMATCH2);
  371. au_sync();
  372. while (au_readl(SYS_COUNTER_CNTRL) & SYS_CNTRL_M20);
  373. startup_match20_interrupt(counter0_irq);
  374. do_gettimeoffset = do_fast_pm_gettimeoffset;
  375. /* We can use the real 'wait' instruction.
  376. */
  377. allow_au1k_wait = 1;
  378. }
  379. #else
  380. /* We have to do this here instead of in timer_init because
  381. * the generic code in arch/mips/kernel/time.c will write
  382. * over our function pointer.
  383. */
  384. do_gettimeoffset = do_fast_cp0_gettimeoffset;
  385. #endif
  386. }
  387. void __init au1xxx_time_init(void)
  388. {
  389. }