main.c 57 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366
  1. /*
  2. * Copyright (c) 2008-2011 Atheros Communications Inc.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for any
  5. * purpose with or without fee is hereby granted, provided that the above
  6. * copyright notice and this permission notice appear in all copies.
  7. *
  8. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  9. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  10. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
  11. * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  12. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
  13. * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
  14. * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  15. */
  16. #include <linux/nl80211.h>
  17. #include <linux/delay.h>
  18. #include "ath9k.h"
  19. #include "btcoex.h"
  20. static void ath9k_set_assoc_state(struct ath_softc *sc,
  21. struct ieee80211_vif *vif);
  22. u8 ath9k_parse_mpdudensity(u8 mpdudensity)
  23. {
  24. /*
  25. * 802.11n D2.0 defined values for "Minimum MPDU Start Spacing":
  26. * 0 for no restriction
  27. * 1 for 1/4 us
  28. * 2 for 1/2 us
  29. * 3 for 1 us
  30. * 4 for 2 us
  31. * 5 for 4 us
  32. * 6 for 8 us
  33. * 7 for 16 us
  34. */
  35. switch (mpdudensity) {
  36. case 0:
  37. return 0;
  38. case 1:
  39. case 2:
  40. case 3:
  41. /* Our lower layer calculations limit our precision to
  42. 1 microsecond */
  43. return 1;
  44. case 4:
  45. return 2;
  46. case 5:
  47. return 4;
  48. case 6:
  49. return 8;
  50. case 7:
  51. return 16;
  52. default:
  53. return 0;
  54. }
  55. }
  56. static bool ath9k_has_pending_frames(struct ath_softc *sc, struct ath_txq *txq)
  57. {
  58. bool pending = false;
  59. spin_lock_bh(&txq->axq_lock);
  60. if (txq->axq_depth || !list_empty(&txq->axq_acq))
  61. pending = true;
  62. spin_unlock_bh(&txq->axq_lock);
  63. return pending;
  64. }
  65. static bool ath9k_setpower(struct ath_softc *sc, enum ath9k_power_mode mode)
  66. {
  67. unsigned long flags;
  68. bool ret;
  69. spin_lock_irqsave(&sc->sc_pm_lock, flags);
  70. ret = ath9k_hw_setpower(sc->sc_ah, mode);
  71. spin_unlock_irqrestore(&sc->sc_pm_lock, flags);
  72. return ret;
  73. }
  74. void ath9k_ps_wakeup(struct ath_softc *sc)
  75. {
  76. struct ath_common *common = ath9k_hw_common(sc->sc_ah);
  77. unsigned long flags;
  78. enum ath9k_power_mode power_mode;
  79. spin_lock_irqsave(&sc->sc_pm_lock, flags);
  80. if (++sc->ps_usecount != 1)
  81. goto unlock;
  82. power_mode = sc->sc_ah->power_mode;
  83. ath9k_hw_setpower(sc->sc_ah, ATH9K_PM_AWAKE);
  84. /*
  85. * While the hardware is asleep, the cycle counters contain no
  86. * useful data. Better clear them now so that they don't mess up
  87. * survey data results.
  88. */
  89. if (power_mode != ATH9K_PM_AWAKE) {
  90. spin_lock(&common->cc_lock);
  91. ath_hw_cycle_counters_update(common);
  92. memset(&common->cc_survey, 0, sizeof(common->cc_survey));
  93. memset(&common->cc_ani, 0, sizeof(common->cc_ani));
  94. spin_unlock(&common->cc_lock);
  95. }
  96. unlock:
  97. spin_unlock_irqrestore(&sc->sc_pm_lock, flags);
  98. }
  99. void ath9k_ps_restore(struct ath_softc *sc)
  100. {
  101. struct ath_common *common = ath9k_hw_common(sc->sc_ah);
  102. enum ath9k_power_mode mode;
  103. unsigned long flags;
  104. bool reset;
  105. spin_lock_irqsave(&sc->sc_pm_lock, flags);
  106. if (--sc->ps_usecount != 0)
  107. goto unlock;
  108. if (sc->ps_idle) {
  109. ath9k_hw_setrxabort(sc->sc_ah, 1);
  110. ath9k_hw_stopdmarecv(sc->sc_ah, &reset);
  111. mode = ATH9K_PM_FULL_SLEEP;
  112. } else if (sc->ps_enabled &&
  113. !(sc->ps_flags & (PS_WAIT_FOR_BEACON |
  114. PS_WAIT_FOR_CAB |
  115. PS_WAIT_FOR_PSPOLL_DATA |
  116. PS_WAIT_FOR_TX_ACK |
  117. PS_WAIT_FOR_ANI))) {
  118. mode = ATH9K_PM_NETWORK_SLEEP;
  119. if (ath9k_hw_btcoex_is_enabled(sc->sc_ah))
  120. ath9k_btcoex_stop_gen_timer(sc);
  121. } else {
  122. goto unlock;
  123. }
  124. spin_lock(&common->cc_lock);
  125. ath_hw_cycle_counters_update(common);
  126. spin_unlock(&common->cc_lock);
  127. ath9k_hw_setpower(sc->sc_ah, mode);
  128. unlock:
  129. spin_unlock_irqrestore(&sc->sc_pm_lock, flags);
  130. }
  131. static void __ath_cancel_work(struct ath_softc *sc)
  132. {
  133. cancel_work_sync(&sc->paprd_work);
  134. cancel_work_sync(&sc->hw_check_work);
  135. cancel_delayed_work_sync(&sc->tx_complete_work);
  136. cancel_delayed_work_sync(&sc->hw_pll_work);
  137. #ifdef CONFIG_ATH9K_BTCOEX_SUPPORT
  138. if (ath9k_hw_mci_is_enabled(sc->sc_ah))
  139. cancel_work_sync(&sc->mci_work);
  140. #endif
  141. }
  142. static void ath_cancel_work(struct ath_softc *sc)
  143. {
  144. __ath_cancel_work(sc);
  145. cancel_work_sync(&sc->hw_reset_work);
  146. }
  147. static void ath_restart_work(struct ath_softc *sc)
  148. {
  149. ieee80211_queue_delayed_work(sc->hw, &sc->tx_complete_work, 0);
  150. if (AR_SREV_9340(sc->sc_ah) || AR_SREV_9485(sc->sc_ah) ||
  151. AR_SREV_9550(sc->sc_ah))
  152. ieee80211_queue_delayed_work(sc->hw, &sc->hw_pll_work,
  153. msecs_to_jiffies(ATH_PLL_WORK_INTERVAL));
  154. ath_start_rx_poll(sc, 3);
  155. ath_start_ani(sc);
  156. }
  157. static bool ath_prepare_reset(struct ath_softc *sc)
  158. {
  159. struct ath_hw *ah = sc->sc_ah;
  160. bool ret = true;
  161. ieee80211_stop_queues(sc->hw);
  162. sc->hw_busy_count = 0;
  163. ath_stop_ani(sc);
  164. del_timer_sync(&sc->rx_poll_timer);
  165. ath9k_hw_disable_interrupts(ah);
  166. if (!ath_drain_all_txq(sc))
  167. ret = false;
  168. if (!ath_stoprecv(sc))
  169. ret = false;
  170. return ret;
  171. }
  172. static bool ath_complete_reset(struct ath_softc *sc, bool start)
  173. {
  174. struct ath_hw *ah = sc->sc_ah;
  175. struct ath_common *common = ath9k_hw_common(ah);
  176. unsigned long flags;
  177. if (ath_startrecv(sc) != 0) {
  178. ath_err(common, "Unable to restart recv logic\n");
  179. return false;
  180. }
  181. ath9k_cmn_update_txpow(ah, sc->curtxpow,
  182. sc->config.txpowlimit, &sc->curtxpow);
  183. clear_bit(SC_OP_HW_RESET, &sc->sc_flags);
  184. ath9k_hw_set_interrupts(ah);
  185. ath9k_hw_enable_interrupts(ah);
  186. if (!(sc->hw->conf.flags & IEEE80211_CONF_OFFCHANNEL) && start) {
  187. if (!test_bit(SC_OP_BEACONS, &sc->sc_flags))
  188. goto work;
  189. if (ah->opmode == NL80211_IFTYPE_STATION &&
  190. test_bit(SC_OP_PRIM_STA_VIF, &sc->sc_flags)) {
  191. spin_lock_irqsave(&sc->sc_pm_lock, flags);
  192. sc->ps_flags |= PS_BEACON_SYNC | PS_WAIT_FOR_BEACON;
  193. spin_unlock_irqrestore(&sc->sc_pm_lock, flags);
  194. } else {
  195. ath9k_set_beacon(sc);
  196. }
  197. work:
  198. ath_restart_work(sc);
  199. }
  200. if ((ah->caps.hw_caps & ATH9K_HW_CAP_ANT_DIV_COMB) && sc->ant_rx != 3)
  201. ath_ant_comb_update(sc);
  202. ieee80211_wake_queues(sc->hw);
  203. return true;
  204. }
  205. static int ath_reset_internal(struct ath_softc *sc, struct ath9k_channel *hchan)
  206. {
  207. struct ath_hw *ah = sc->sc_ah;
  208. struct ath_common *common = ath9k_hw_common(ah);
  209. struct ath9k_hw_cal_data *caldata = NULL;
  210. bool fastcc = true;
  211. int r;
  212. __ath_cancel_work(sc);
  213. tasklet_disable(&sc->intr_tq);
  214. spin_lock_bh(&sc->sc_pcu_lock);
  215. if (!(sc->hw->conf.flags & IEEE80211_CONF_OFFCHANNEL)) {
  216. fastcc = false;
  217. caldata = &sc->caldata;
  218. }
  219. if (!hchan) {
  220. fastcc = false;
  221. hchan = ah->curchan;
  222. }
  223. if (!ath_prepare_reset(sc))
  224. fastcc = false;
  225. ath_dbg(common, CONFIG, "Reset to %u MHz, HT40: %d fastcc: %d\n",
  226. hchan->channel, IS_CHAN_HT40(hchan), fastcc);
  227. r = ath9k_hw_reset(ah, hchan, caldata, fastcc);
  228. if (r) {
  229. ath_err(common,
  230. "Unable to reset channel, reset status %d\n", r);
  231. ath9k_hw_enable_interrupts(ah);
  232. ath9k_queue_reset(sc, RESET_TYPE_BB_HANG);
  233. goto out;
  234. }
  235. if (ath9k_hw_mci_is_enabled(sc->sc_ah) &&
  236. (sc->hw->conf.flags & IEEE80211_CONF_OFFCHANNEL))
  237. ath9k_mci_set_txpower(sc, true, false);
  238. if (!ath_complete_reset(sc, true))
  239. r = -EIO;
  240. out:
  241. spin_unlock_bh(&sc->sc_pcu_lock);
  242. tasklet_enable(&sc->intr_tq);
  243. return r;
  244. }
  245. /*
  246. * Set/change channels. If the channel is really being changed, it's done
  247. * by reseting the chip. To accomplish this we must first cleanup any pending
  248. * DMA, then restart stuff.
  249. */
  250. static int ath_set_channel(struct ath_softc *sc, struct ieee80211_hw *hw,
  251. struct ath9k_channel *hchan)
  252. {
  253. int r;
  254. if (test_bit(SC_OP_INVALID, &sc->sc_flags))
  255. return -EIO;
  256. r = ath_reset_internal(sc, hchan);
  257. return r;
  258. }
  259. static void ath_node_attach(struct ath_softc *sc, struct ieee80211_sta *sta,
  260. struct ieee80211_vif *vif)
  261. {
  262. struct ath_node *an;
  263. an = (struct ath_node *)sta->drv_priv;
  264. an->sc = sc;
  265. an->sta = sta;
  266. an->vif = vif;
  267. ath_tx_node_init(sc, an);
  268. if (sta->ht_cap.ht_supported) {
  269. an->maxampdu = 1 << (IEEE80211_HT_MAX_AMPDU_FACTOR +
  270. sta->ht_cap.ampdu_factor);
  271. an->mpdudensity = ath9k_parse_mpdudensity(sta->ht_cap.ampdu_density);
  272. }
  273. }
  274. static void ath_node_detach(struct ath_softc *sc, struct ieee80211_sta *sta)
  275. {
  276. struct ath_node *an = (struct ath_node *)sta->drv_priv;
  277. ath_tx_node_cleanup(sc, an);
  278. }
  279. void ath9k_tasklet(unsigned long data)
  280. {
  281. struct ath_softc *sc = (struct ath_softc *)data;
  282. struct ath_hw *ah = sc->sc_ah;
  283. struct ath_common *common = ath9k_hw_common(ah);
  284. enum ath_reset_type type;
  285. unsigned long flags;
  286. u32 status = sc->intrstatus;
  287. u32 rxmask;
  288. ath9k_ps_wakeup(sc);
  289. spin_lock(&sc->sc_pcu_lock);
  290. if ((status & ATH9K_INT_FATAL) ||
  291. (status & ATH9K_INT_BB_WATCHDOG)) {
  292. if (status & ATH9K_INT_FATAL)
  293. type = RESET_TYPE_FATAL_INT;
  294. else
  295. type = RESET_TYPE_BB_WATCHDOG;
  296. ath9k_queue_reset(sc, type);
  297. goto out;
  298. }
  299. spin_lock_irqsave(&sc->sc_pm_lock, flags);
  300. if ((status & ATH9K_INT_TSFOOR) && sc->ps_enabled) {
  301. /*
  302. * TSF sync does not look correct; remain awake to sync with
  303. * the next Beacon.
  304. */
  305. ath_dbg(common, PS, "TSFOOR - Sync with next Beacon\n");
  306. sc->ps_flags |= PS_WAIT_FOR_BEACON | PS_BEACON_SYNC;
  307. }
  308. spin_unlock_irqrestore(&sc->sc_pm_lock, flags);
  309. if (ah->caps.hw_caps & ATH9K_HW_CAP_EDMA)
  310. rxmask = (ATH9K_INT_RXHP | ATH9K_INT_RXLP | ATH9K_INT_RXEOL |
  311. ATH9K_INT_RXORN);
  312. else
  313. rxmask = (ATH9K_INT_RX | ATH9K_INT_RXEOL | ATH9K_INT_RXORN);
  314. if (status & rxmask) {
  315. /* Check for high priority Rx first */
  316. if ((ah->caps.hw_caps & ATH9K_HW_CAP_EDMA) &&
  317. (status & ATH9K_INT_RXHP))
  318. ath_rx_tasklet(sc, 0, true);
  319. ath_rx_tasklet(sc, 0, false);
  320. }
  321. if (status & ATH9K_INT_TX) {
  322. if (ah->caps.hw_caps & ATH9K_HW_CAP_EDMA)
  323. ath_tx_edma_tasklet(sc);
  324. else
  325. ath_tx_tasklet(sc);
  326. }
  327. ath9k_btcoex_handle_interrupt(sc, status);
  328. out:
  329. /* re-enable hardware interrupt */
  330. ath9k_hw_enable_interrupts(ah);
  331. spin_unlock(&sc->sc_pcu_lock);
  332. ath9k_ps_restore(sc);
  333. }
  334. irqreturn_t ath_isr(int irq, void *dev)
  335. {
  336. #define SCHED_INTR ( \
  337. ATH9K_INT_FATAL | \
  338. ATH9K_INT_BB_WATCHDOG | \
  339. ATH9K_INT_RXORN | \
  340. ATH9K_INT_RXEOL | \
  341. ATH9K_INT_RX | \
  342. ATH9K_INT_RXLP | \
  343. ATH9K_INT_RXHP | \
  344. ATH9K_INT_TX | \
  345. ATH9K_INT_BMISS | \
  346. ATH9K_INT_CST | \
  347. ATH9K_INT_TSFOOR | \
  348. ATH9K_INT_GENTIMER | \
  349. ATH9K_INT_MCI)
  350. struct ath_softc *sc = dev;
  351. struct ath_hw *ah = sc->sc_ah;
  352. struct ath_common *common = ath9k_hw_common(ah);
  353. enum ath9k_int status;
  354. bool sched = false;
  355. /*
  356. * The hardware is not ready/present, don't
  357. * touch anything. Note this can happen early
  358. * on if the IRQ is shared.
  359. */
  360. if (test_bit(SC_OP_INVALID, &sc->sc_flags))
  361. return IRQ_NONE;
  362. /* shared irq, not for us */
  363. if (!ath9k_hw_intrpend(ah))
  364. return IRQ_NONE;
  365. if (test_bit(SC_OP_HW_RESET, &sc->sc_flags)) {
  366. ath9k_hw_kill_interrupts(ah);
  367. return IRQ_HANDLED;
  368. }
  369. /*
  370. * Figure out the reason(s) for the interrupt. Note
  371. * that the hal returns a pseudo-ISR that may include
  372. * bits we haven't explicitly enabled so we mask the
  373. * value to insure we only process bits we requested.
  374. */
  375. ath9k_hw_getisr(ah, &status); /* NB: clears ISR too */
  376. status &= ah->imask; /* discard unasked-for bits */
  377. /*
  378. * If there are no status bits set, then this interrupt was not
  379. * for me (should have been caught above).
  380. */
  381. if (!status)
  382. return IRQ_NONE;
  383. /* Cache the status */
  384. sc->intrstatus = status;
  385. if (status & SCHED_INTR)
  386. sched = true;
  387. /*
  388. * If a FATAL or RXORN interrupt is received, we have to reset the
  389. * chip immediately.
  390. */
  391. if ((status & ATH9K_INT_FATAL) || ((status & ATH9K_INT_RXORN) &&
  392. !(ah->caps.hw_caps & ATH9K_HW_CAP_EDMA)))
  393. goto chip_reset;
  394. if ((ah->caps.hw_caps & ATH9K_HW_CAP_EDMA) &&
  395. (status & ATH9K_INT_BB_WATCHDOG)) {
  396. spin_lock(&common->cc_lock);
  397. ath_hw_cycle_counters_update(common);
  398. ar9003_hw_bb_watchdog_dbg_info(ah);
  399. spin_unlock(&common->cc_lock);
  400. goto chip_reset;
  401. }
  402. #ifdef CONFIG_PM_SLEEP
  403. if (status & ATH9K_INT_BMISS) {
  404. if (atomic_read(&sc->wow_sleep_proc_intr) == 0) {
  405. ath_dbg(common, ANY, "during WoW we got a BMISS\n");
  406. atomic_inc(&sc->wow_got_bmiss_intr);
  407. atomic_dec(&sc->wow_sleep_proc_intr);
  408. }
  409. }
  410. #endif
  411. if (status & ATH9K_INT_SWBA)
  412. tasklet_schedule(&sc->bcon_tasklet);
  413. if (status & ATH9K_INT_TXURN)
  414. ath9k_hw_updatetxtriglevel(ah, true);
  415. if (status & ATH9K_INT_RXEOL) {
  416. ah->imask &= ~(ATH9K_INT_RXEOL | ATH9K_INT_RXORN);
  417. ath9k_hw_set_interrupts(ah);
  418. }
  419. if (!(ah->caps.hw_caps & ATH9K_HW_CAP_AUTOSLEEP))
  420. if (status & ATH9K_INT_TIM_TIMER) {
  421. if (ATH_DBG_WARN_ON_ONCE(sc->ps_idle))
  422. goto chip_reset;
  423. /* Clear RxAbort bit so that we can
  424. * receive frames */
  425. ath9k_setpower(sc, ATH9K_PM_AWAKE);
  426. spin_lock(&sc->sc_pm_lock);
  427. ath9k_hw_setrxabort(sc->sc_ah, 0);
  428. sc->ps_flags |= PS_WAIT_FOR_BEACON;
  429. spin_unlock(&sc->sc_pm_lock);
  430. }
  431. chip_reset:
  432. ath_debug_stat_interrupt(sc, status);
  433. if (sched) {
  434. /* turn off every interrupt */
  435. ath9k_hw_disable_interrupts(ah);
  436. tasklet_schedule(&sc->intr_tq);
  437. }
  438. return IRQ_HANDLED;
  439. #undef SCHED_INTR
  440. }
  441. static int ath_reset(struct ath_softc *sc)
  442. {
  443. int i, r;
  444. ath9k_ps_wakeup(sc);
  445. r = ath_reset_internal(sc, NULL);
  446. for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++) {
  447. if (!ATH_TXQ_SETUP(sc, i))
  448. continue;
  449. spin_lock_bh(&sc->tx.txq[i].axq_lock);
  450. ath_txq_schedule(sc, &sc->tx.txq[i]);
  451. spin_unlock_bh(&sc->tx.txq[i].axq_lock);
  452. }
  453. ath9k_ps_restore(sc);
  454. return r;
  455. }
  456. void ath9k_queue_reset(struct ath_softc *sc, enum ath_reset_type type)
  457. {
  458. #ifdef CONFIG_ATH9K_DEBUGFS
  459. RESET_STAT_INC(sc, type);
  460. #endif
  461. set_bit(SC_OP_HW_RESET, &sc->sc_flags);
  462. ieee80211_queue_work(sc->hw, &sc->hw_reset_work);
  463. }
  464. void ath_reset_work(struct work_struct *work)
  465. {
  466. struct ath_softc *sc = container_of(work, struct ath_softc, hw_reset_work);
  467. ath_reset(sc);
  468. }
  469. /**********************/
  470. /* mac80211 callbacks */
  471. /**********************/
  472. static int ath9k_start(struct ieee80211_hw *hw)
  473. {
  474. struct ath_softc *sc = hw->priv;
  475. struct ath_hw *ah = sc->sc_ah;
  476. struct ath_common *common = ath9k_hw_common(ah);
  477. struct ieee80211_channel *curchan = hw->conf.chandef.chan;
  478. struct ath9k_channel *init_channel;
  479. int r;
  480. ath_dbg(common, CONFIG,
  481. "Starting driver with initial channel: %d MHz\n",
  482. curchan->center_freq);
  483. ath9k_ps_wakeup(sc);
  484. mutex_lock(&sc->mutex);
  485. init_channel = ath9k_cmn_get_curchannel(hw, ah);
  486. /* Reset SERDES registers */
  487. ath9k_hw_configpcipowersave(ah, false);
  488. /*
  489. * The basic interface to setting the hardware in a good
  490. * state is ``reset''. On return the hardware is known to
  491. * be powered up and with interrupts disabled. This must
  492. * be followed by initialization of the appropriate bits
  493. * and then setup of the interrupt mask.
  494. */
  495. spin_lock_bh(&sc->sc_pcu_lock);
  496. atomic_set(&ah->intr_ref_cnt, -1);
  497. r = ath9k_hw_reset(ah, init_channel, ah->caldata, false);
  498. if (r) {
  499. ath_err(common,
  500. "Unable to reset hardware; reset status %d (freq %u MHz)\n",
  501. r, curchan->center_freq);
  502. ah->reset_power_on = false;
  503. }
  504. /* Setup our intr mask. */
  505. ah->imask = ATH9K_INT_TX | ATH9K_INT_RXEOL |
  506. ATH9K_INT_RXORN | ATH9K_INT_FATAL |
  507. ATH9K_INT_GLOBAL;
  508. if (ah->caps.hw_caps & ATH9K_HW_CAP_EDMA)
  509. ah->imask |= ATH9K_INT_RXHP |
  510. ATH9K_INT_RXLP |
  511. ATH9K_INT_BB_WATCHDOG;
  512. else
  513. ah->imask |= ATH9K_INT_RX;
  514. ah->imask |= ATH9K_INT_GTT;
  515. if (ah->caps.hw_caps & ATH9K_HW_CAP_HT)
  516. ah->imask |= ATH9K_INT_CST;
  517. ath_mci_enable(sc);
  518. clear_bit(SC_OP_INVALID, &sc->sc_flags);
  519. sc->sc_ah->is_monitoring = false;
  520. if (!ath_complete_reset(sc, false))
  521. ah->reset_power_on = false;
  522. if (ah->led_pin >= 0) {
  523. ath9k_hw_cfg_output(ah, ah->led_pin,
  524. AR_GPIO_OUTPUT_MUX_AS_OUTPUT);
  525. ath9k_hw_set_gpio(ah, ah->led_pin, 0);
  526. }
  527. /*
  528. * Reset key cache to sane defaults (all entries cleared) instead of
  529. * semi-random values after suspend/resume.
  530. */
  531. ath9k_cmn_init_crypto(sc->sc_ah);
  532. spin_unlock_bh(&sc->sc_pcu_lock);
  533. mutex_unlock(&sc->mutex);
  534. ath9k_ps_restore(sc);
  535. return 0;
  536. }
  537. static void ath9k_tx(struct ieee80211_hw *hw,
  538. struct ieee80211_tx_control *control,
  539. struct sk_buff *skb)
  540. {
  541. struct ath_softc *sc = hw->priv;
  542. struct ath_common *common = ath9k_hw_common(sc->sc_ah);
  543. struct ath_tx_control txctl;
  544. struct ieee80211_hdr *hdr = (struct ieee80211_hdr *) skb->data;
  545. unsigned long flags;
  546. if (sc->ps_enabled) {
  547. /*
  548. * mac80211 does not set PM field for normal data frames, so we
  549. * need to update that based on the current PS mode.
  550. */
  551. if (ieee80211_is_data(hdr->frame_control) &&
  552. !ieee80211_is_nullfunc(hdr->frame_control) &&
  553. !ieee80211_has_pm(hdr->frame_control)) {
  554. ath_dbg(common, PS,
  555. "Add PM=1 for a TX frame while in PS mode\n");
  556. hdr->frame_control |= cpu_to_le16(IEEE80211_FCTL_PM);
  557. }
  558. }
  559. if (unlikely(sc->sc_ah->power_mode == ATH9K_PM_NETWORK_SLEEP)) {
  560. /*
  561. * We are using PS-Poll and mac80211 can request TX while in
  562. * power save mode. Need to wake up hardware for the TX to be
  563. * completed and if needed, also for RX of buffered frames.
  564. */
  565. ath9k_ps_wakeup(sc);
  566. spin_lock_irqsave(&sc->sc_pm_lock, flags);
  567. if (!(sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_AUTOSLEEP))
  568. ath9k_hw_setrxabort(sc->sc_ah, 0);
  569. if (ieee80211_is_pspoll(hdr->frame_control)) {
  570. ath_dbg(common, PS,
  571. "Sending PS-Poll to pick a buffered frame\n");
  572. sc->ps_flags |= PS_WAIT_FOR_PSPOLL_DATA;
  573. } else {
  574. ath_dbg(common, PS, "Wake up to complete TX\n");
  575. sc->ps_flags |= PS_WAIT_FOR_TX_ACK;
  576. }
  577. /*
  578. * The actual restore operation will happen only after
  579. * the ps_flags bit is cleared. We are just dropping
  580. * the ps_usecount here.
  581. */
  582. spin_unlock_irqrestore(&sc->sc_pm_lock, flags);
  583. ath9k_ps_restore(sc);
  584. }
  585. /*
  586. * Cannot tx while the hardware is in full sleep, it first needs a full
  587. * chip reset to recover from that
  588. */
  589. if (unlikely(sc->sc_ah->power_mode == ATH9K_PM_FULL_SLEEP)) {
  590. ath_err(common, "TX while HW is in FULL_SLEEP mode\n");
  591. goto exit;
  592. }
  593. memset(&txctl, 0, sizeof(struct ath_tx_control));
  594. txctl.txq = sc->tx.txq_map[skb_get_queue_mapping(skb)];
  595. txctl.sta = control->sta;
  596. ath_dbg(common, XMIT, "transmitting packet, skb: %p\n", skb);
  597. if (ath_tx_start(hw, skb, &txctl) != 0) {
  598. ath_dbg(common, XMIT, "TX failed\n");
  599. TX_STAT_INC(txctl.txq->axq_qnum, txfailed);
  600. goto exit;
  601. }
  602. return;
  603. exit:
  604. ieee80211_free_txskb(hw, skb);
  605. }
  606. static void ath9k_stop(struct ieee80211_hw *hw)
  607. {
  608. struct ath_softc *sc = hw->priv;
  609. struct ath_hw *ah = sc->sc_ah;
  610. struct ath_common *common = ath9k_hw_common(ah);
  611. bool prev_idle;
  612. mutex_lock(&sc->mutex);
  613. ath_cancel_work(sc);
  614. del_timer_sync(&sc->rx_poll_timer);
  615. if (test_bit(SC_OP_INVALID, &sc->sc_flags)) {
  616. ath_dbg(common, ANY, "Device not present\n");
  617. mutex_unlock(&sc->mutex);
  618. return;
  619. }
  620. /* Ensure HW is awake when we try to shut it down. */
  621. ath9k_ps_wakeup(sc);
  622. spin_lock_bh(&sc->sc_pcu_lock);
  623. /* prevent tasklets to enable interrupts once we disable them */
  624. ah->imask &= ~ATH9K_INT_GLOBAL;
  625. /* make sure h/w will not generate any interrupt
  626. * before setting the invalid flag. */
  627. ath9k_hw_disable_interrupts(ah);
  628. spin_unlock_bh(&sc->sc_pcu_lock);
  629. /* we can now sync irq and kill any running tasklets, since we already
  630. * disabled interrupts and not holding a spin lock */
  631. synchronize_irq(sc->irq);
  632. tasklet_kill(&sc->intr_tq);
  633. tasklet_kill(&sc->bcon_tasklet);
  634. prev_idle = sc->ps_idle;
  635. sc->ps_idle = true;
  636. spin_lock_bh(&sc->sc_pcu_lock);
  637. if (ah->led_pin >= 0) {
  638. ath9k_hw_set_gpio(ah, ah->led_pin, 1);
  639. ath9k_hw_cfg_gpio_input(ah, ah->led_pin);
  640. }
  641. ath_prepare_reset(sc);
  642. if (sc->rx.frag) {
  643. dev_kfree_skb_any(sc->rx.frag);
  644. sc->rx.frag = NULL;
  645. }
  646. if (!ah->curchan)
  647. ah->curchan = ath9k_cmn_get_curchannel(hw, ah);
  648. ath9k_hw_reset(ah, ah->curchan, ah->caldata, false);
  649. ath9k_hw_phy_disable(ah);
  650. ath9k_hw_configpcipowersave(ah, true);
  651. spin_unlock_bh(&sc->sc_pcu_lock);
  652. ath9k_ps_restore(sc);
  653. set_bit(SC_OP_INVALID, &sc->sc_flags);
  654. sc->ps_idle = prev_idle;
  655. mutex_unlock(&sc->mutex);
  656. ath_dbg(common, CONFIG, "Driver halt\n");
  657. }
  658. bool ath9k_uses_beacons(int type)
  659. {
  660. switch (type) {
  661. case NL80211_IFTYPE_AP:
  662. case NL80211_IFTYPE_ADHOC:
  663. case NL80211_IFTYPE_MESH_POINT:
  664. return true;
  665. default:
  666. return false;
  667. }
  668. }
  669. static void ath9k_vif_iter(void *data, u8 *mac, struct ieee80211_vif *vif)
  670. {
  671. struct ath9k_vif_iter_data *iter_data = data;
  672. int i;
  673. if (iter_data->has_hw_macaddr) {
  674. for (i = 0; i < ETH_ALEN; i++)
  675. iter_data->mask[i] &=
  676. ~(iter_data->hw_macaddr[i] ^ mac[i]);
  677. } else {
  678. memcpy(iter_data->hw_macaddr, mac, ETH_ALEN);
  679. iter_data->has_hw_macaddr = true;
  680. }
  681. switch (vif->type) {
  682. case NL80211_IFTYPE_AP:
  683. iter_data->naps++;
  684. break;
  685. case NL80211_IFTYPE_STATION:
  686. iter_data->nstations++;
  687. break;
  688. case NL80211_IFTYPE_ADHOC:
  689. iter_data->nadhocs++;
  690. break;
  691. case NL80211_IFTYPE_MESH_POINT:
  692. iter_data->nmeshes++;
  693. break;
  694. case NL80211_IFTYPE_WDS:
  695. iter_data->nwds++;
  696. break;
  697. default:
  698. break;
  699. }
  700. }
  701. static void ath9k_sta_vif_iter(void *data, u8 *mac, struct ieee80211_vif *vif)
  702. {
  703. struct ath_softc *sc = data;
  704. struct ath_vif *avp = (void *)vif->drv_priv;
  705. if (vif->type != NL80211_IFTYPE_STATION)
  706. return;
  707. if (avp->primary_sta_vif)
  708. ath9k_set_assoc_state(sc, vif);
  709. }
  710. /* Called with sc->mutex held. */
  711. void ath9k_calculate_iter_data(struct ieee80211_hw *hw,
  712. struct ieee80211_vif *vif,
  713. struct ath9k_vif_iter_data *iter_data)
  714. {
  715. struct ath_softc *sc = hw->priv;
  716. struct ath_hw *ah = sc->sc_ah;
  717. struct ath_common *common = ath9k_hw_common(ah);
  718. /*
  719. * Use the hardware MAC address as reference, the hardware uses it
  720. * together with the BSSID mask when matching addresses.
  721. */
  722. memset(iter_data, 0, sizeof(*iter_data));
  723. memset(&iter_data->mask, 0xff, ETH_ALEN);
  724. if (vif)
  725. ath9k_vif_iter(iter_data, vif->addr, vif);
  726. /* Get list of all active MAC addresses */
  727. ieee80211_iterate_active_interfaces_atomic(
  728. sc->hw, IEEE80211_IFACE_ITER_RESUME_ALL,
  729. ath9k_vif_iter, iter_data);
  730. memcpy(common->macaddr, iter_data->hw_macaddr, ETH_ALEN);
  731. }
  732. /* Called with sc->mutex held. */
  733. static void ath9k_calculate_summary_state(struct ieee80211_hw *hw,
  734. struct ieee80211_vif *vif)
  735. {
  736. struct ath_softc *sc = hw->priv;
  737. struct ath_hw *ah = sc->sc_ah;
  738. struct ath_common *common = ath9k_hw_common(ah);
  739. struct ath9k_vif_iter_data iter_data;
  740. enum nl80211_iftype old_opmode = ah->opmode;
  741. ath9k_calculate_iter_data(hw, vif, &iter_data);
  742. memcpy(common->bssidmask, iter_data.mask, ETH_ALEN);
  743. ath_hw_setbssidmask(common);
  744. if (iter_data.naps > 0) {
  745. ath9k_hw_set_tsfadjust(ah, true);
  746. ah->opmode = NL80211_IFTYPE_AP;
  747. } else {
  748. ath9k_hw_set_tsfadjust(ah, false);
  749. if (iter_data.nmeshes)
  750. ah->opmode = NL80211_IFTYPE_MESH_POINT;
  751. else if (iter_data.nwds)
  752. ah->opmode = NL80211_IFTYPE_AP;
  753. else if (iter_data.nadhocs)
  754. ah->opmode = NL80211_IFTYPE_ADHOC;
  755. else
  756. ah->opmode = NL80211_IFTYPE_STATION;
  757. }
  758. ath9k_hw_setopmode(ah);
  759. if ((iter_data.nstations + iter_data.nadhocs + iter_data.nmeshes) > 0)
  760. ah->imask |= ATH9K_INT_TSFOOR;
  761. else
  762. ah->imask &= ~ATH9K_INT_TSFOOR;
  763. ath9k_hw_set_interrupts(ah);
  764. /*
  765. * If we are changing the opmode to STATION,
  766. * a beacon sync needs to be done.
  767. */
  768. if (ah->opmode == NL80211_IFTYPE_STATION &&
  769. old_opmode == NL80211_IFTYPE_AP &&
  770. test_bit(SC_OP_PRIM_STA_VIF, &sc->sc_flags)) {
  771. ieee80211_iterate_active_interfaces_atomic(
  772. sc->hw, IEEE80211_IFACE_ITER_RESUME_ALL,
  773. ath9k_sta_vif_iter, sc);
  774. }
  775. }
  776. static int ath9k_add_interface(struct ieee80211_hw *hw,
  777. struct ieee80211_vif *vif)
  778. {
  779. struct ath_softc *sc = hw->priv;
  780. struct ath_hw *ah = sc->sc_ah;
  781. struct ath_common *common = ath9k_hw_common(ah);
  782. mutex_lock(&sc->mutex);
  783. ath_dbg(common, CONFIG, "Attach a VIF of type: %d\n", vif->type);
  784. sc->nvifs++;
  785. ath9k_ps_wakeup(sc);
  786. ath9k_calculate_summary_state(hw, vif);
  787. ath9k_ps_restore(sc);
  788. if (ath9k_uses_beacons(vif->type))
  789. ath9k_beacon_assign_slot(sc, vif);
  790. mutex_unlock(&sc->mutex);
  791. return 0;
  792. }
  793. static int ath9k_change_interface(struct ieee80211_hw *hw,
  794. struct ieee80211_vif *vif,
  795. enum nl80211_iftype new_type,
  796. bool p2p)
  797. {
  798. struct ath_softc *sc = hw->priv;
  799. struct ath_common *common = ath9k_hw_common(sc->sc_ah);
  800. ath_dbg(common, CONFIG, "Change Interface\n");
  801. mutex_lock(&sc->mutex);
  802. if (ath9k_uses_beacons(vif->type))
  803. ath9k_beacon_remove_slot(sc, vif);
  804. vif->type = new_type;
  805. vif->p2p = p2p;
  806. ath9k_ps_wakeup(sc);
  807. ath9k_calculate_summary_state(hw, vif);
  808. ath9k_ps_restore(sc);
  809. if (ath9k_uses_beacons(vif->type))
  810. ath9k_beacon_assign_slot(sc, vif);
  811. mutex_unlock(&sc->mutex);
  812. return 0;
  813. }
  814. static void ath9k_remove_interface(struct ieee80211_hw *hw,
  815. struct ieee80211_vif *vif)
  816. {
  817. struct ath_softc *sc = hw->priv;
  818. struct ath_common *common = ath9k_hw_common(sc->sc_ah);
  819. ath_dbg(common, CONFIG, "Detach Interface\n");
  820. mutex_lock(&sc->mutex);
  821. sc->nvifs--;
  822. if (ath9k_uses_beacons(vif->type))
  823. ath9k_beacon_remove_slot(sc, vif);
  824. ath9k_ps_wakeup(sc);
  825. ath9k_calculate_summary_state(hw, NULL);
  826. ath9k_ps_restore(sc);
  827. mutex_unlock(&sc->mutex);
  828. }
  829. static void ath9k_enable_ps(struct ath_softc *sc)
  830. {
  831. struct ath_hw *ah = sc->sc_ah;
  832. struct ath_common *common = ath9k_hw_common(ah);
  833. sc->ps_enabled = true;
  834. if (!(ah->caps.hw_caps & ATH9K_HW_CAP_AUTOSLEEP)) {
  835. if ((ah->imask & ATH9K_INT_TIM_TIMER) == 0) {
  836. ah->imask |= ATH9K_INT_TIM_TIMER;
  837. ath9k_hw_set_interrupts(ah);
  838. }
  839. ath9k_hw_setrxabort(ah, 1);
  840. }
  841. ath_dbg(common, PS, "PowerSave enabled\n");
  842. }
  843. static void ath9k_disable_ps(struct ath_softc *sc)
  844. {
  845. struct ath_hw *ah = sc->sc_ah;
  846. struct ath_common *common = ath9k_hw_common(ah);
  847. sc->ps_enabled = false;
  848. ath9k_hw_setpower(ah, ATH9K_PM_AWAKE);
  849. if (!(ah->caps.hw_caps & ATH9K_HW_CAP_AUTOSLEEP)) {
  850. ath9k_hw_setrxabort(ah, 0);
  851. sc->ps_flags &= ~(PS_WAIT_FOR_BEACON |
  852. PS_WAIT_FOR_CAB |
  853. PS_WAIT_FOR_PSPOLL_DATA |
  854. PS_WAIT_FOR_TX_ACK);
  855. if (ah->imask & ATH9K_INT_TIM_TIMER) {
  856. ah->imask &= ~ATH9K_INT_TIM_TIMER;
  857. ath9k_hw_set_interrupts(ah);
  858. }
  859. }
  860. ath_dbg(common, PS, "PowerSave disabled\n");
  861. }
  862. void ath9k_spectral_scan_trigger(struct ieee80211_hw *hw)
  863. {
  864. struct ath_softc *sc = hw->priv;
  865. struct ath_hw *ah = sc->sc_ah;
  866. struct ath_common *common = ath9k_hw_common(ah);
  867. u32 rxfilter;
  868. if (!ath9k_hw_ops(ah)->spectral_scan_trigger) {
  869. ath_err(common, "spectrum analyzer not implemented on this hardware\n");
  870. return;
  871. }
  872. ath9k_ps_wakeup(sc);
  873. rxfilter = ath9k_hw_getrxfilter(ah);
  874. ath9k_hw_setrxfilter(ah, rxfilter |
  875. ATH9K_RX_FILTER_PHYRADAR |
  876. ATH9K_RX_FILTER_PHYERR);
  877. /* TODO: usually this should not be neccesary, but for some reason
  878. * (or in some mode?) the trigger must be called after the
  879. * configuration, otherwise the register will have its values reset
  880. * (on my ar9220 to value 0x01002310)
  881. */
  882. ath9k_spectral_scan_config(hw, sc->spectral_mode);
  883. ath9k_hw_ops(ah)->spectral_scan_trigger(ah);
  884. ath9k_ps_restore(sc);
  885. }
  886. int ath9k_spectral_scan_config(struct ieee80211_hw *hw,
  887. enum spectral_mode spectral_mode)
  888. {
  889. struct ath_softc *sc = hw->priv;
  890. struct ath_hw *ah = sc->sc_ah;
  891. struct ath_common *common = ath9k_hw_common(ah);
  892. if (!ath9k_hw_ops(ah)->spectral_scan_trigger) {
  893. ath_err(common, "spectrum analyzer not implemented on this hardware\n");
  894. return -1;
  895. }
  896. switch (spectral_mode) {
  897. case SPECTRAL_DISABLED:
  898. sc->spec_config.enabled = 0;
  899. break;
  900. case SPECTRAL_BACKGROUND:
  901. /* send endless samples.
  902. * TODO: is this really useful for "background"?
  903. */
  904. sc->spec_config.endless = 1;
  905. sc->spec_config.enabled = 1;
  906. break;
  907. case SPECTRAL_CHANSCAN:
  908. case SPECTRAL_MANUAL:
  909. sc->spec_config.endless = 0;
  910. sc->spec_config.enabled = 1;
  911. break;
  912. default:
  913. return -1;
  914. }
  915. ath9k_ps_wakeup(sc);
  916. ath9k_hw_ops(ah)->spectral_scan_config(ah, &sc->spec_config);
  917. ath9k_ps_restore(sc);
  918. sc->spectral_mode = spectral_mode;
  919. return 0;
  920. }
  921. static int ath9k_config(struct ieee80211_hw *hw, u32 changed)
  922. {
  923. struct ath_softc *sc = hw->priv;
  924. struct ath_hw *ah = sc->sc_ah;
  925. struct ath_common *common = ath9k_hw_common(ah);
  926. struct ieee80211_conf *conf = &hw->conf;
  927. bool reset_channel = false;
  928. ath9k_ps_wakeup(sc);
  929. mutex_lock(&sc->mutex);
  930. if (changed & IEEE80211_CONF_CHANGE_IDLE) {
  931. sc->ps_idle = !!(conf->flags & IEEE80211_CONF_IDLE);
  932. if (sc->ps_idle) {
  933. ath_cancel_work(sc);
  934. ath9k_stop_btcoex(sc);
  935. } else {
  936. ath9k_start_btcoex(sc);
  937. /*
  938. * The chip needs a reset to properly wake up from
  939. * full sleep
  940. */
  941. reset_channel = ah->chip_fullsleep;
  942. }
  943. }
  944. /*
  945. * We just prepare to enable PS. We have to wait until our AP has
  946. * ACK'd our null data frame to disable RX otherwise we'll ignore
  947. * those ACKs and end up retransmitting the same null data frames.
  948. * IEEE80211_CONF_CHANGE_PS is only passed by mac80211 for STA mode.
  949. */
  950. if (changed & IEEE80211_CONF_CHANGE_PS) {
  951. unsigned long flags;
  952. spin_lock_irqsave(&sc->sc_pm_lock, flags);
  953. if (conf->flags & IEEE80211_CONF_PS)
  954. ath9k_enable_ps(sc);
  955. else
  956. ath9k_disable_ps(sc);
  957. spin_unlock_irqrestore(&sc->sc_pm_lock, flags);
  958. }
  959. if (changed & IEEE80211_CONF_CHANGE_MONITOR) {
  960. if (conf->flags & IEEE80211_CONF_MONITOR) {
  961. ath_dbg(common, CONFIG, "Monitor mode is enabled\n");
  962. sc->sc_ah->is_monitoring = true;
  963. } else {
  964. ath_dbg(common, CONFIG, "Monitor mode is disabled\n");
  965. sc->sc_ah->is_monitoring = false;
  966. }
  967. }
  968. if ((changed & IEEE80211_CONF_CHANGE_CHANNEL) || reset_channel) {
  969. struct ieee80211_channel *curchan = hw->conf.chandef.chan;
  970. enum nl80211_channel_type channel_type =
  971. cfg80211_get_chandef_type(&conf->chandef);
  972. int pos = curchan->hw_value;
  973. int old_pos = -1;
  974. unsigned long flags;
  975. if (ah->curchan)
  976. old_pos = ah->curchan - &ah->channels[0];
  977. ath_dbg(common, CONFIG, "Set channel: %d MHz type: %d\n",
  978. curchan->center_freq, channel_type);
  979. /* update survey stats for the old channel before switching */
  980. spin_lock_irqsave(&common->cc_lock, flags);
  981. ath_update_survey_stats(sc);
  982. spin_unlock_irqrestore(&common->cc_lock, flags);
  983. ath9k_cmn_update_ichannel(&sc->sc_ah->channels[pos],
  984. curchan, channel_type);
  985. /*
  986. * If the operating channel changes, change the survey in-use flags
  987. * along with it.
  988. * Reset the survey data for the new channel, unless we're switching
  989. * back to the operating channel from an off-channel operation.
  990. */
  991. if (!(hw->conf.flags & IEEE80211_CONF_OFFCHANNEL) &&
  992. sc->cur_survey != &sc->survey[pos]) {
  993. if (sc->cur_survey)
  994. sc->cur_survey->filled &= ~SURVEY_INFO_IN_USE;
  995. sc->cur_survey = &sc->survey[pos];
  996. memset(sc->cur_survey, 0, sizeof(struct survey_info));
  997. sc->cur_survey->filled |= SURVEY_INFO_IN_USE;
  998. } else if (!(sc->survey[pos].filled & SURVEY_INFO_IN_USE)) {
  999. memset(&sc->survey[pos], 0, sizeof(struct survey_info));
  1000. }
  1001. if (ath_set_channel(sc, hw, &sc->sc_ah->channels[pos]) < 0) {
  1002. ath_err(common, "Unable to set channel\n");
  1003. mutex_unlock(&sc->mutex);
  1004. ath9k_ps_restore(sc);
  1005. return -EINVAL;
  1006. }
  1007. /*
  1008. * The most recent snapshot of channel->noisefloor for the old
  1009. * channel is only available after the hardware reset. Copy it to
  1010. * the survey stats now.
  1011. */
  1012. if (old_pos >= 0)
  1013. ath_update_survey_nf(sc, old_pos);
  1014. /*
  1015. * Enable radar pulse detection if on a DFS channel. Spectral
  1016. * scanning and radar detection can not be used concurrently.
  1017. */
  1018. if (hw->conf.radar_enabled) {
  1019. u32 rxfilter;
  1020. /* set HW specific DFS configuration */
  1021. ath9k_hw_set_radar_params(ah);
  1022. rxfilter = ath9k_hw_getrxfilter(ah);
  1023. rxfilter |= ATH9K_RX_FILTER_PHYRADAR |
  1024. ATH9K_RX_FILTER_PHYERR;
  1025. ath9k_hw_setrxfilter(ah, rxfilter);
  1026. ath_dbg(common, DFS, "DFS enabled at freq %d\n",
  1027. curchan->center_freq);
  1028. } else {
  1029. /* perform spectral scan if requested. */
  1030. if (test_bit(SC_OP_SCANNING, &sc->sc_flags) &&
  1031. sc->spectral_mode == SPECTRAL_CHANSCAN)
  1032. ath9k_spectral_scan_trigger(hw);
  1033. }
  1034. }
  1035. if (changed & IEEE80211_CONF_CHANGE_POWER) {
  1036. ath_dbg(common, CONFIG, "Set power: %d\n", conf->power_level);
  1037. sc->config.txpowlimit = 2 * conf->power_level;
  1038. ath9k_cmn_update_txpow(ah, sc->curtxpow,
  1039. sc->config.txpowlimit, &sc->curtxpow);
  1040. }
  1041. mutex_unlock(&sc->mutex);
  1042. ath9k_ps_restore(sc);
  1043. return 0;
  1044. }
  1045. #define SUPPORTED_FILTERS \
  1046. (FIF_PROMISC_IN_BSS | \
  1047. FIF_ALLMULTI | \
  1048. FIF_CONTROL | \
  1049. FIF_PSPOLL | \
  1050. FIF_OTHER_BSS | \
  1051. FIF_BCN_PRBRESP_PROMISC | \
  1052. FIF_PROBE_REQ | \
  1053. FIF_FCSFAIL)
  1054. /* FIXME: sc->sc_full_reset ? */
  1055. static void ath9k_configure_filter(struct ieee80211_hw *hw,
  1056. unsigned int changed_flags,
  1057. unsigned int *total_flags,
  1058. u64 multicast)
  1059. {
  1060. struct ath_softc *sc = hw->priv;
  1061. u32 rfilt;
  1062. changed_flags &= SUPPORTED_FILTERS;
  1063. *total_flags &= SUPPORTED_FILTERS;
  1064. sc->rx.rxfilter = *total_flags;
  1065. ath9k_ps_wakeup(sc);
  1066. rfilt = ath_calcrxfilter(sc);
  1067. ath9k_hw_setrxfilter(sc->sc_ah, rfilt);
  1068. ath9k_ps_restore(sc);
  1069. ath_dbg(ath9k_hw_common(sc->sc_ah), CONFIG, "Set HW RX filter: 0x%x\n",
  1070. rfilt);
  1071. }
  1072. static int ath9k_sta_add(struct ieee80211_hw *hw,
  1073. struct ieee80211_vif *vif,
  1074. struct ieee80211_sta *sta)
  1075. {
  1076. struct ath_softc *sc = hw->priv;
  1077. struct ath_common *common = ath9k_hw_common(sc->sc_ah);
  1078. struct ath_node *an = (struct ath_node *) sta->drv_priv;
  1079. struct ieee80211_key_conf ps_key = { };
  1080. int key;
  1081. ath_node_attach(sc, sta, vif);
  1082. if (vif->type != NL80211_IFTYPE_AP &&
  1083. vif->type != NL80211_IFTYPE_AP_VLAN)
  1084. return 0;
  1085. key = ath_key_config(common, vif, sta, &ps_key);
  1086. if (key > 0)
  1087. an->ps_key = key;
  1088. return 0;
  1089. }
  1090. static void ath9k_del_ps_key(struct ath_softc *sc,
  1091. struct ieee80211_vif *vif,
  1092. struct ieee80211_sta *sta)
  1093. {
  1094. struct ath_common *common = ath9k_hw_common(sc->sc_ah);
  1095. struct ath_node *an = (struct ath_node *) sta->drv_priv;
  1096. struct ieee80211_key_conf ps_key = { .hw_key_idx = an->ps_key };
  1097. if (!an->ps_key)
  1098. return;
  1099. ath_key_delete(common, &ps_key);
  1100. an->ps_key = 0;
  1101. }
  1102. static int ath9k_sta_remove(struct ieee80211_hw *hw,
  1103. struct ieee80211_vif *vif,
  1104. struct ieee80211_sta *sta)
  1105. {
  1106. struct ath_softc *sc = hw->priv;
  1107. ath9k_del_ps_key(sc, vif, sta);
  1108. ath_node_detach(sc, sta);
  1109. return 0;
  1110. }
  1111. static void ath9k_sta_notify(struct ieee80211_hw *hw,
  1112. struct ieee80211_vif *vif,
  1113. enum sta_notify_cmd cmd,
  1114. struct ieee80211_sta *sta)
  1115. {
  1116. struct ath_softc *sc = hw->priv;
  1117. struct ath_node *an = (struct ath_node *) sta->drv_priv;
  1118. if (!sta->ht_cap.ht_supported)
  1119. return;
  1120. switch (cmd) {
  1121. case STA_NOTIFY_SLEEP:
  1122. an->sleeping = true;
  1123. ath_tx_aggr_sleep(sta, sc, an);
  1124. break;
  1125. case STA_NOTIFY_AWAKE:
  1126. an->sleeping = false;
  1127. ath_tx_aggr_wakeup(sc, an);
  1128. break;
  1129. }
  1130. }
  1131. static int ath9k_conf_tx(struct ieee80211_hw *hw,
  1132. struct ieee80211_vif *vif, u16 queue,
  1133. const struct ieee80211_tx_queue_params *params)
  1134. {
  1135. struct ath_softc *sc = hw->priv;
  1136. struct ath_common *common = ath9k_hw_common(sc->sc_ah);
  1137. struct ath_txq *txq;
  1138. struct ath9k_tx_queue_info qi;
  1139. int ret = 0;
  1140. if (queue >= IEEE80211_NUM_ACS)
  1141. return 0;
  1142. txq = sc->tx.txq_map[queue];
  1143. ath9k_ps_wakeup(sc);
  1144. mutex_lock(&sc->mutex);
  1145. memset(&qi, 0, sizeof(struct ath9k_tx_queue_info));
  1146. qi.tqi_aifs = params->aifs;
  1147. qi.tqi_cwmin = params->cw_min;
  1148. qi.tqi_cwmax = params->cw_max;
  1149. qi.tqi_burstTime = params->txop * 32;
  1150. ath_dbg(common, CONFIG,
  1151. "Configure tx [queue/halq] [%d/%d], aifs: %d, cw_min: %d, cw_max: %d, txop: %d\n",
  1152. queue, txq->axq_qnum, params->aifs, params->cw_min,
  1153. params->cw_max, params->txop);
  1154. ath_update_max_aggr_framelen(sc, queue, qi.tqi_burstTime);
  1155. ret = ath_txq_update(sc, txq->axq_qnum, &qi);
  1156. if (ret)
  1157. ath_err(common, "TXQ Update failed\n");
  1158. mutex_unlock(&sc->mutex);
  1159. ath9k_ps_restore(sc);
  1160. return ret;
  1161. }
  1162. static int ath9k_set_key(struct ieee80211_hw *hw,
  1163. enum set_key_cmd cmd,
  1164. struct ieee80211_vif *vif,
  1165. struct ieee80211_sta *sta,
  1166. struct ieee80211_key_conf *key)
  1167. {
  1168. struct ath_softc *sc = hw->priv;
  1169. struct ath_common *common = ath9k_hw_common(sc->sc_ah);
  1170. int ret = 0;
  1171. if (ath9k_modparam_nohwcrypt)
  1172. return -ENOSPC;
  1173. if ((vif->type == NL80211_IFTYPE_ADHOC ||
  1174. vif->type == NL80211_IFTYPE_MESH_POINT) &&
  1175. (key->cipher == WLAN_CIPHER_SUITE_TKIP ||
  1176. key->cipher == WLAN_CIPHER_SUITE_CCMP) &&
  1177. !(key->flags & IEEE80211_KEY_FLAG_PAIRWISE)) {
  1178. /*
  1179. * For now, disable hw crypto for the RSN IBSS group keys. This
  1180. * could be optimized in the future to use a modified key cache
  1181. * design to support per-STA RX GTK, but until that gets
  1182. * implemented, use of software crypto for group addressed
  1183. * frames is a acceptable to allow RSN IBSS to be used.
  1184. */
  1185. return -EOPNOTSUPP;
  1186. }
  1187. mutex_lock(&sc->mutex);
  1188. ath9k_ps_wakeup(sc);
  1189. ath_dbg(common, CONFIG, "Set HW Key\n");
  1190. switch (cmd) {
  1191. case SET_KEY:
  1192. if (sta)
  1193. ath9k_del_ps_key(sc, vif, sta);
  1194. ret = ath_key_config(common, vif, sta, key);
  1195. if (ret >= 0) {
  1196. key->hw_key_idx = ret;
  1197. /* push IV and Michael MIC generation to stack */
  1198. key->flags |= IEEE80211_KEY_FLAG_GENERATE_IV;
  1199. if (key->cipher == WLAN_CIPHER_SUITE_TKIP)
  1200. key->flags |= IEEE80211_KEY_FLAG_GENERATE_MMIC;
  1201. if (sc->sc_ah->sw_mgmt_crypto &&
  1202. key->cipher == WLAN_CIPHER_SUITE_CCMP)
  1203. key->flags |= IEEE80211_KEY_FLAG_SW_MGMT_TX;
  1204. ret = 0;
  1205. }
  1206. break;
  1207. case DISABLE_KEY:
  1208. ath_key_delete(common, key);
  1209. break;
  1210. default:
  1211. ret = -EINVAL;
  1212. }
  1213. ath9k_ps_restore(sc);
  1214. mutex_unlock(&sc->mutex);
  1215. return ret;
  1216. }
  1217. static void ath9k_set_assoc_state(struct ath_softc *sc,
  1218. struct ieee80211_vif *vif)
  1219. {
  1220. struct ath_common *common = ath9k_hw_common(sc->sc_ah);
  1221. struct ath_vif *avp = (void *)vif->drv_priv;
  1222. struct ieee80211_bss_conf *bss_conf = &vif->bss_conf;
  1223. unsigned long flags;
  1224. set_bit(SC_OP_PRIM_STA_VIF, &sc->sc_flags);
  1225. avp->primary_sta_vif = true;
  1226. /*
  1227. * Set the AID, BSSID and do beacon-sync only when
  1228. * the HW opmode is STATION.
  1229. *
  1230. * But the primary bit is set above in any case.
  1231. */
  1232. if (sc->sc_ah->opmode != NL80211_IFTYPE_STATION)
  1233. return;
  1234. memcpy(common->curbssid, bss_conf->bssid, ETH_ALEN);
  1235. common->curaid = bss_conf->aid;
  1236. ath9k_hw_write_associd(sc->sc_ah);
  1237. sc->last_rssi = ATH_RSSI_DUMMY_MARKER;
  1238. sc->sc_ah->stats.avgbrssi = ATH_RSSI_DUMMY_MARKER;
  1239. spin_lock_irqsave(&sc->sc_pm_lock, flags);
  1240. sc->ps_flags |= PS_BEACON_SYNC | PS_WAIT_FOR_BEACON;
  1241. spin_unlock_irqrestore(&sc->sc_pm_lock, flags);
  1242. if (ath9k_hw_mci_is_enabled(sc->sc_ah))
  1243. ath9k_mci_update_wlan_channels(sc, false);
  1244. ath_dbg(common, CONFIG,
  1245. "Primary Station interface: %pM, BSSID: %pM\n",
  1246. vif->addr, common->curbssid);
  1247. }
  1248. static void ath9k_bss_assoc_iter(void *data, u8 *mac, struct ieee80211_vif *vif)
  1249. {
  1250. struct ath_softc *sc = data;
  1251. struct ieee80211_bss_conf *bss_conf = &vif->bss_conf;
  1252. if (test_bit(SC_OP_PRIM_STA_VIF, &sc->sc_flags))
  1253. return;
  1254. if (bss_conf->assoc)
  1255. ath9k_set_assoc_state(sc, vif);
  1256. }
  1257. static void ath9k_bss_info_changed(struct ieee80211_hw *hw,
  1258. struct ieee80211_vif *vif,
  1259. struct ieee80211_bss_conf *bss_conf,
  1260. u32 changed)
  1261. {
  1262. #define CHECK_ANI \
  1263. (BSS_CHANGED_ASSOC | \
  1264. BSS_CHANGED_IBSS | \
  1265. BSS_CHANGED_BEACON_ENABLED)
  1266. struct ath_softc *sc = hw->priv;
  1267. struct ath_hw *ah = sc->sc_ah;
  1268. struct ath_common *common = ath9k_hw_common(ah);
  1269. struct ath_vif *avp = (void *)vif->drv_priv;
  1270. int slottime;
  1271. ath9k_ps_wakeup(sc);
  1272. mutex_lock(&sc->mutex);
  1273. if (changed & BSS_CHANGED_ASSOC) {
  1274. ath_dbg(common, CONFIG, "BSSID %pM Changed ASSOC %d\n",
  1275. bss_conf->bssid, bss_conf->assoc);
  1276. if (avp->primary_sta_vif && !bss_conf->assoc) {
  1277. clear_bit(SC_OP_PRIM_STA_VIF, &sc->sc_flags);
  1278. avp->primary_sta_vif = false;
  1279. if (ah->opmode == NL80211_IFTYPE_STATION)
  1280. clear_bit(SC_OP_BEACONS, &sc->sc_flags);
  1281. }
  1282. ieee80211_iterate_active_interfaces_atomic(
  1283. sc->hw, IEEE80211_IFACE_ITER_RESUME_ALL,
  1284. ath9k_bss_assoc_iter, sc);
  1285. if (!test_bit(SC_OP_PRIM_STA_VIF, &sc->sc_flags) &&
  1286. ah->opmode == NL80211_IFTYPE_STATION) {
  1287. memset(common->curbssid, 0, ETH_ALEN);
  1288. common->curaid = 0;
  1289. ath9k_hw_write_associd(sc->sc_ah);
  1290. if (ath9k_hw_mci_is_enabled(sc->sc_ah))
  1291. ath9k_mci_update_wlan_channels(sc, true);
  1292. }
  1293. }
  1294. if (changed & BSS_CHANGED_IBSS) {
  1295. memcpy(common->curbssid, bss_conf->bssid, ETH_ALEN);
  1296. common->curaid = bss_conf->aid;
  1297. ath9k_hw_write_associd(sc->sc_ah);
  1298. }
  1299. if ((changed & BSS_CHANGED_BEACON_ENABLED) ||
  1300. (changed & BSS_CHANGED_BEACON_INT)) {
  1301. if (ah->opmode == NL80211_IFTYPE_AP &&
  1302. bss_conf->enable_beacon)
  1303. ath9k_set_tsfadjust(sc, vif);
  1304. if (ath9k_allow_beacon_config(sc, vif))
  1305. ath9k_beacon_config(sc, vif, changed);
  1306. }
  1307. if (changed & BSS_CHANGED_ERP_SLOT) {
  1308. if (bss_conf->use_short_slot)
  1309. slottime = 9;
  1310. else
  1311. slottime = 20;
  1312. if (vif->type == NL80211_IFTYPE_AP) {
  1313. /*
  1314. * Defer update, so that connected stations can adjust
  1315. * their settings at the same time.
  1316. * See beacon.c for more details
  1317. */
  1318. sc->beacon.slottime = slottime;
  1319. sc->beacon.updateslot = UPDATE;
  1320. } else {
  1321. ah->slottime = slottime;
  1322. ath9k_hw_init_global_settings(ah);
  1323. }
  1324. }
  1325. if (changed & CHECK_ANI)
  1326. ath_check_ani(sc);
  1327. mutex_unlock(&sc->mutex);
  1328. ath9k_ps_restore(sc);
  1329. #undef CHECK_ANI
  1330. }
  1331. static u64 ath9k_get_tsf(struct ieee80211_hw *hw, struct ieee80211_vif *vif)
  1332. {
  1333. struct ath_softc *sc = hw->priv;
  1334. u64 tsf;
  1335. mutex_lock(&sc->mutex);
  1336. ath9k_ps_wakeup(sc);
  1337. tsf = ath9k_hw_gettsf64(sc->sc_ah);
  1338. ath9k_ps_restore(sc);
  1339. mutex_unlock(&sc->mutex);
  1340. return tsf;
  1341. }
  1342. static void ath9k_set_tsf(struct ieee80211_hw *hw,
  1343. struct ieee80211_vif *vif,
  1344. u64 tsf)
  1345. {
  1346. struct ath_softc *sc = hw->priv;
  1347. mutex_lock(&sc->mutex);
  1348. ath9k_ps_wakeup(sc);
  1349. ath9k_hw_settsf64(sc->sc_ah, tsf);
  1350. ath9k_ps_restore(sc);
  1351. mutex_unlock(&sc->mutex);
  1352. }
  1353. static void ath9k_reset_tsf(struct ieee80211_hw *hw, struct ieee80211_vif *vif)
  1354. {
  1355. struct ath_softc *sc = hw->priv;
  1356. mutex_lock(&sc->mutex);
  1357. ath9k_ps_wakeup(sc);
  1358. ath9k_hw_reset_tsf(sc->sc_ah);
  1359. ath9k_ps_restore(sc);
  1360. mutex_unlock(&sc->mutex);
  1361. }
  1362. static int ath9k_ampdu_action(struct ieee80211_hw *hw,
  1363. struct ieee80211_vif *vif,
  1364. enum ieee80211_ampdu_mlme_action action,
  1365. struct ieee80211_sta *sta,
  1366. u16 tid, u16 *ssn, u8 buf_size)
  1367. {
  1368. struct ath_softc *sc = hw->priv;
  1369. bool flush = false;
  1370. int ret = 0;
  1371. mutex_lock(&sc->mutex);
  1372. switch (action) {
  1373. case IEEE80211_AMPDU_RX_START:
  1374. break;
  1375. case IEEE80211_AMPDU_RX_STOP:
  1376. break;
  1377. case IEEE80211_AMPDU_TX_START:
  1378. ath9k_ps_wakeup(sc);
  1379. ret = ath_tx_aggr_start(sc, sta, tid, ssn);
  1380. if (!ret)
  1381. ieee80211_start_tx_ba_cb_irqsafe(vif, sta->addr, tid);
  1382. ath9k_ps_restore(sc);
  1383. break;
  1384. case IEEE80211_AMPDU_TX_STOP_FLUSH:
  1385. case IEEE80211_AMPDU_TX_STOP_FLUSH_CONT:
  1386. flush = true;
  1387. case IEEE80211_AMPDU_TX_STOP_CONT:
  1388. ath9k_ps_wakeup(sc);
  1389. ath_tx_aggr_stop(sc, sta, tid);
  1390. if (!flush)
  1391. ieee80211_stop_tx_ba_cb_irqsafe(vif, sta->addr, tid);
  1392. ath9k_ps_restore(sc);
  1393. break;
  1394. case IEEE80211_AMPDU_TX_OPERATIONAL:
  1395. ath9k_ps_wakeup(sc);
  1396. ath_tx_aggr_resume(sc, sta, tid);
  1397. ath9k_ps_restore(sc);
  1398. break;
  1399. default:
  1400. ath_err(ath9k_hw_common(sc->sc_ah), "Unknown AMPDU action\n");
  1401. }
  1402. mutex_unlock(&sc->mutex);
  1403. return ret;
  1404. }
  1405. static int ath9k_get_survey(struct ieee80211_hw *hw, int idx,
  1406. struct survey_info *survey)
  1407. {
  1408. struct ath_softc *sc = hw->priv;
  1409. struct ath_common *common = ath9k_hw_common(sc->sc_ah);
  1410. struct ieee80211_supported_band *sband;
  1411. struct ieee80211_channel *chan;
  1412. unsigned long flags;
  1413. int pos;
  1414. spin_lock_irqsave(&common->cc_lock, flags);
  1415. if (idx == 0)
  1416. ath_update_survey_stats(sc);
  1417. sband = hw->wiphy->bands[IEEE80211_BAND_2GHZ];
  1418. if (sband && idx >= sband->n_channels) {
  1419. idx -= sband->n_channels;
  1420. sband = NULL;
  1421. }
  1422. if (!sband)
  1423. sband = hw->wiphy->bands[IEEE80211_BAND_5GHZ];
  1424. if (!sband || idx >= sband->n_channels) {
  1425. spin_unlock_irqrestore(&common->cc_lock, flags);
  1426. return -ENOENT;
  1427. }
  1428. chan = &sband->channels[idx];
  1429. pos = chan->hw_value;
  1430. memcpy(survey, &sc->survey[pos], sizeof(*survey));
  1431. survey->channel = chan;
  1432. spin_unlock_irqrestore(&common->cc_lock, flags);
  1433. return 0;
  1434. }
  1435. static void ath9k_set_coverage_class(struct ieee80211_hw *hw, u8 coverage_class)
  1436. {
  1437. struct ath_softc *sc = hw->priv;
  1438. struct ath_hw *ah = sc->sc_ah;
  1439. mutex_lock(&sc->mutex);
  1440. ah->coverage_class = coverage_class;
  1441. ath9k_ps_wakeup(sc);
  1442. ath9k_hw_init_global_settings(ah);
  1443. ath9k_ps_restore(sc);
  1444. mutex_unlock(&sc->mutex);
  1445. }
  1446. static void ath9k_flush(struct ieee80211_hw *hw, u32 queues, bool drop)
  1447. {
  1448. struct ath_softc *sc = hw->priv;
  1449. struct ath_hw *ah = sc->sc_ah;
  1450. struct ath_common *common = ath9k_hw_common(ah);
  1451. int timeout = 200; /* ms */
  1452. int i, j;
  1453. bool drain_txq;
  1454. mutex_lock(&sc->mutex);
  1455. cancel_delayed_work_sync(&sc->tx_complete_work);
  1456. if (ah->ah_flags & AH_UNPLUGGED) {
  1457. ath_dbg(common, ANY, "Device has been unplugged!\n");
  1458. mutex_unlock(&sc->mutex);
  1459. return;
  1460. }
  1461. if (test_bit(SC_OP_INVALID, &sc->sc_flags)) {
  1462. ath_dbg(common, ANY, "Device not present\n");
  1463. mutex_unlock(&sc->mutex);
  1464. return;
  1465. }
  1466. for (j = 0; j < timeout; j++) {
  1467. bool npend = false;
  1468. if (j)
  1469. usleep_range(1000, 2000);
  1470. for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++) {
  1471. if (!ATH_TXQ_SETUP(sc, i))
  1472. continue;
  1473. npend = ath9k_has_pending_frames(sc, &sc->tx.txq[i]);
  1474. if (npend)
  1475. break;
  1476. }
  1477. if (!npend)
  1478. break;
  1479. }
  1480. if (drop) {
  1481. ath9k_ps_wakeup(sc);
  1482. spin_lock_bh(&sc->sc_pcu_lock);
  1483. drain_txq = ath_drain_all_txq(sc);
  1484. spin_unlock_bh(&sc->sc_pcu_lock);
  1485. if (!drain_txq)
  1486. ath_reset(sc);
  1487. ath9k_ps_restore(sc);
  1488. ieee80211_wake_queues(hw);
  1489. }
  1490. ieee80211_queue_delayed_work(hw, &sc->tx_complete_work, 0);
  1491. mutex_unlock(&sc->mutex);
  1492. }
  1493. static bool ath9k_tx_frames_pending(struct ieee80211_hw *hw)
  1494. {
  1495. struct ath_softc *sc = hw->priv;
  1496. int i;
  1497. for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++) {
  1498. if (!ATH_TXQ_SETUP(sc, i))
  1499. continue;
  1500. if (ath9k_has_pending_frames(sc, &sc->tx.txq[i]))
  1501. return true;
  1502. }
  1503. return false;
  1504. }
  1505. static int ath9k_tx_last_beacon(struct ieee80211_hw *hw)
  1506. {
  1507. struct ath_softc *sc = hw->priv;
  1508. struct ath_hw *ah = sc->sc_ah;
  1509. struct ieee80211_vif *vif;
  1510. struct ath_vif *avp;
  1511. struct ath_buf *bf;
  1512. struct ath_tx_status ts;
  1513. bool edma = !!(ah->caps.hw_caps & ATH9K_HW_CAP_EDMA);
  1514. int status;
  1515. vif = sc->beacon.bslot[0];
  1516. if (!vif)
  1517. return 0;
  1518. if (!vif->bss_conf.enable_beacon)
  1519. return 0;
  1520. avp = (void *)vif->drv_priv;
  1521. if (!sc->beacon.tx_processed && !edma) {
  1522. tasklet_disable(&sc->bcon_tasklet);
  1523. bf = avp->av_bcbuf;
  1524. if (!bf || !bf->bf_mpdu)
  1525. goto skip;
  1526. status = ath9k_hw_txprocdesc(ah, bf->bf_desc, &ts);
  1527. if (status == -EINPROGRESS)
  1528. goto skip;
  1529. sc->beacon.tx_processed = true;
  1530. sc->beacon.tx_last = !(ts.ts_status & ATH9K_TXERR_MASK);
  1531. skip:
  1532. tasklet_enable(&sc->bcon_tasklet);
  1533. }
  1534. return sc->beacon.tx_last;
  1535. }
  1536. static int ath9k_get_stats(struct ieee80211_hw *hw,
  1537. struct ieee80211_low_level_stats *stats)
  1538. {
  1539. struct ath_softc *sc = hw->priv;
  1540. struct ath_hw *ah = sc->sc_ah;
  1541. struct ath9k_mib_stats *mib_stats = &ah->ah_mibStats;
  1542. stats->dot11ACKFailureCount = mib_stats->ackrcv_bad;
  1543. stats->dot11RTSFailureCount = mib_stats->rts_bad;
  1544. stats->dot11FCSErrorCount = mib_stats->fcs_bad;
  1545. stats->dot11RTSSuccessCount = mib_stats->rts_good;
  1546. return 0;
  1547. }
  1548. static u32 fill_chainmask(u32 cap, u32 new)
  1549. {
  1550. u32 filled = 0;
  1551. int i;
  1552. for (i = 0; cap && new; i++, cap >>= 1) {
  1553. if (!(cap & BIT(0)))
  1554. continue;
  1555. if (new & BIT(0))
  1556. filled |= BIT(i);
  1557. new >>= 1;
  1558. }
  1559. return filled;
  1560. }
  1561. static bool validate_antenna_mask(struct ath_hw *ah, u32 val)
  1562. {
  1563. if (AR_SREV_9300_20_OR_LATER(ah))
  1564. return true;
  1565. switch (val & 0x7) {
  1566. case 0x1:
  1567. case 0x3:
  1568. case 0x7:
  1569. return true;
  1570. case 0x2:
  1571. return (ah->caps.rx_chainmask == 1);
  1572. default:
  1573. return false;
  1574. }
  1575. }
  1576. static int ath9k_set_antenna(struct ieee80211_hw *hw, u32 tx_ant, u32 rx_ant)
  1577. {
  1578. struct ath_softc *sc = hw->priv;
  1579. struct ath_hw *ah = sc->sc_ah;
  1580. if (ah->caps.rx_chainmask != 1)
  1581. rx_ant |= tx_ant;
  1582. if (!validate_antenna_mask(ah, rx_ant) || !tx_ant)
  1583. return -EINVAL;
  1584. sc->ant_rx = rx_ant;
  1585. sc->ant_tx = tx_ant;
  1586. if (ah->caps.rx_chainmask == 1)
  1587. return 0;
  1588. /* AR9100 runs into calibration issues if not all rx chains are enabled */
  1589. if (AR_SREV_9100(ah))
  1590. ah->rxchainmask = 0x7;
  1591. else
  1592. ah->rxchainmask = fill_chainmask(ah->caps.rx_chainmask, rx_ant);
  1593. ah->txchainmask = fill_chainmask(ah->caps.tx_chainmask, tx_ant);
  1594. ath9k_reload_chainmask_settings(sc);
  1595. return 0;
  1596. }
  1597. static int ath9k_get_antenna(struct ieee80211_hw *hw, u32 *tx_ant, u32 *rx_ant)
  1598. {
  1599. struct ath_softc *sc = hw->priv;
  1600. *tx_ant = sc->ant_tx;
  1601. *rx_ant = sc->ant_rx;
  1602. return 0;
  1603. }
  1604. #ifdef CONFIG_PM_SLEEP
  1605. static void ath9k_wow_map_triggers(struct ath_softc *sc,
  1606. struct cfg80211_wowlan *wowlan,
  1607. u32 *wow_triggers)
  1608. {
  1609. if (wowlan->disconnect)
  1610. *wow_triggers |= AH_WOW_LINK_CHANGE |
  1611. AH_WOW_BEACON_MISS;
  1612. if (wowlan->magic_pkt)
  1613. *wow_triggers |= AH_WOW_MAGIC_PATTERN_EN;
  1614. if (wowlan->n_patterns)
  1615. *wow_triggers |= AH_WOW_USER_PATTERN_EN;
  1616. sc->wow_enabled = *wow_triggers;
  1617. }
  1618. static void ath9k_wow_add_disassoc_deauth_pattern(struct ath_softc *sc)
  1619. {
  1620. struct ath_hw *ah = sc->sc_ah;
  1621. struct ath_common *common = ath9k_hw_common(ah);
  1622. int pattern_count = 0;
  1623. int i, byte_cnt;
  1624. u8 dis_deauth_pattern[MAX_PATTERN_SIZE];
  1625. u8 dis_deauth_mask[MAX_PATTERN_SIZE];
  1626. memset(dis_deauth_pattern, 0, MAX_PATTERN_SIZE);
  1627. memset(dis_deauth_mask, 0, MAX_PATTERN_SIZE);
  1628. /*
  1629. * Create Dissassociate / Deauthenticate packet filter
  1630. *
  1631. * 2 bytes 2 byte 6 bytes 6 bytes 6 bytes
  1632. * +--------------+----------+---------+--------+--------+----
  1633. * + Frame Control+ Duration + DA + SA + BSSID +
  1634. * +--------------+----------+---------+--------+--------+----
  1635. *
  1636. * The above is the management frame format for disassociate/
  1637. * deauthenticate pattern, from this we need to match the first byte
  1638. * of 'Frame Control' and DA, SA, and BSSID fields
  1639. * (skipping 2nd byte of FC and Duration feild.
  1640. *
  1641. * Disassociate pattern
  1642. * --------------------
  1643. * Frame control = 00 00 1010
  1644. * DA, SA, BSSID = x:x:x:x:x:x
  1645. * Pattern will be A0000000 | x:x:x:x:x:x | x:x:x:x:x:x
  1646. * | x:x:x:x:x:x -- 22 bytes
  1647. *
  1648. * Deauthenticate pattern
  1649. * ----------------------
  1650. * Frame control = 00 00 1100
  1651. * DA, SA, BSSID = x:x:x:x:x:x
  1652. * Pattern will be C0000000 | x:x:x:x:x:x | x:x:x:x:x:x
  1653. * | x:x:x:x:x:x -- 22 bytes
  1654. */
  1655. /* Create Disassociate Pattern first */
  1656. byte_cnt = 0;
  1657. /* Fill out the mask with all FF's */
  1658. for (i = 0; i < MAX_PATTERN_MASK_SIZE; i++)
  1659. dis_deauth_mask[i] = 0xff;
  1660. /* copy the first byte of frame control field */
  1661. dis_deauth_pattern[byte_cnt] = 0xa0;
  1662. byte_cnt++;
  1663. /* skip 2nd byte of frame control and Duration field */
  1664. byte_cnt += 3;
  1665. /*
  1666. * need not match the destination mac address, it can be a broadcast
  1667. * mac address or an unicast to this station
  1668. */
  1669. byte_cnt += 6;
  1670. /* copy the source mac address */
  1671. memcpy((dis_deauth_pattern + byte_cnt), common->curbssid, ETH_ALEN);
  1672. byte_cnt += 6;
  1673. /* copy the bssid, its same as the source mac address */
  1674. memcpy((dis_deauth_pattern + byte_cnt), common->curbssid, ETH_ALEN);
  1675. /* Create Disassociate pattern mask */
  1676. dis_deauth_mask[0] = 0xfe;
  1677. dis_deauth_mask[1] = 0x03;
  1678. dis_deauth_mask[2] = 0xc0;
  1679. ath_dbg(common, WOW, "Adding disassoc/deauth patterns for WoW\n");
  1680. ath9k_hw_wow_apply_pattern(ah, dis_deauth_pattern, dis_deauth_mask,
  1681. pattern_count, byte_cnt);
  1682. pattern_count++;
  1683. /*
  1684. * for de-authenticate pattern, only the first byte of the frame
  1685. * control field gets changed from 0xA0 to 0xC0
  1686. */
  1687. dis_deauth_pattern[0] = 0xC0;
  1688. ath9k_hw_wow_apply_pattern(ah, dis_deauth_pattern, dis_deauth_mask,
  1689. pattern_count, byte_cnt);
  1690. }
  1691. static void ath9k_wow_add_pattern(struct ath_softc *sc,
  1692. struct cfg80211_wowlan *wowlan)
  1693. {
  1694. struct ath_hw *ah = sc->sc_ah;
  1695. struct ath9k_wow_pattern *wow_pattern = NULL;
  1696. struct cfg80211_wowlan_trig_pkt_pattern *patterns = wowlan->patterns;
  1697. int mask_len;
  1698. s8 i = 0;
  1699. if (!wowlan->n_patterns)
  1700. return;
  1701. /*
  1702. * Add the new user configured patterns
  1703. */
  1704. for (i = 0; i < wowlan->n_patterns; i++) {
  1705. wow_pattern = kzalloc(sizeof(*wow_pattern), GFP_KERNEL);
  1706. if (!wow_pattern)
  1707. return;
  1708. /*
  1709. * TODO: convert the generic user space pattern to
  1710. * appropriate chip specific/802.11 pattern.
  1711. */
  1712. mask_len = DIV_ROUND_UP(wowlan->patterns[i].pattern_len, 8);
  1713. memset(wow_pattern->pattern_bytes, 0, MAX_PATTERN_SIZE);
  1714. memset(wow_pattern->mask_bytes, 0, MAX_PATTERN_SIZE);
  1715. memcpy(wow_pattern->pattern_bytes, patterns[i].pattern,
  1716. patterns[i].pattern_len);
  1717. memcpy(wow_pattern->mask_bytes, patterns[i].mask, mask_len);
  1718. wow_pattern->pattern_len = patterns[i].pattern_len;
  1719. /*
  1720. * just need to take care of deauth and disssoc pattern,
  1721. * make sure we don't overwrite them.
  1722. */
  1723. ath9k_hw_wow_apply_pattern(ah, wow_pattern->pattern_bytes,
  1724. wow_pattern->mask_bytes,
  1725. i + 2,
  1726. wow_pattern->pattern_len);
  1727. kfree(wow_pattern);
  1728. }
  1729. }
  1730. static int ath9k_suspend(struct ieee80211_hw *hw,
  1731. struct cfg80211_wowlan *wowlan)
  1732. {
  1733. struct ath_softc *sc = hw->priv;
  1734. struct ath_hw *ah = sc->sc_ah;
  1735. struct ath_common *common = ath9k_hw_common(ah);
  1736. u32 wow_triggers_enabled = 0;
  1737. int ret = 0;
  1738. mutex_lock(&sc->mutex);
  1739. ath_cancel_work(sc);
  1740. ath_stop_ani(sc);
  1741. del_timer_sync(&sc->rx_poll_timer);
  1742. if (test_bit(SC_OP_INVALID, &sc->sc_flags)) {
  1743. ath_dbg(common, ANY, "Device not present\n");
  1744. ret = -EINVAL;
  1745. goto fail_wow;
  1746. }
  1747. if (WARN_ON(!wowlan)) {
  1748. ath_dbg(common, WOW, "None of the WoW triggers enabled\n");
  1749. ret = -EINVAL;
  1750. goto fail_wow;
  1751. }
  1752. if (!device_can_wakeup(sc->dev)) {
  1753. ath_dbg(common, WOW, "device_can_wakeup failed, WoW is not enabled\n");
  1754. ret = 1;
  1755. goto fail_wow;
  1756. }
  1757. /*
  1758. * none of the sta vifs are associated
  1759. * and we are not currently handling multivif
  1760. * cases, for instance we have to seperately
  1761. * configure 'keep alive frame' for each
  1762. * STA.
  1763. */
  1764. if (!test_bit(SC_OP_PRIM_STA_VIF, &sc->sc_flags)) {
  1765. ath_dbg(common, WOW, "None of the STA vifs are associated\n");
  1766. ret = 1;
  1767. goto fail_wow;
  1768. }
  1769. if (sc->nvifs > 1) {
  1770. ath_dbg(common, WOW, "WoW for multivif is not yet supported\n");
  1771. ret = 1;
  1772. goto fail_wow;
  1773. }
  1774. ath9k_wow_map_triggers(sc, wowlan, &wow_triggers_enabled);
  1775. ath_dbg(common, WOW, "WoW triggers enabled 0x%x\n",
  1776. wow_triggers_enabled);
  1777. ath9k_ps_wakeup(sc);
  1778. ath9k_stop_btcoex(sc);
  1779. /*
  1780. * Enable wake up on recieving disassoc/deauth
  1781. * frame by default.
  1782. */
  1783. ath9k_wow_add_disassoc_deauth_pattern(sc);
  1784. if (wow_triggers_enabled & AH_WOW_USER_PATTERN_EN)
  1785. ath9k_wow_add_pattern(sc, wowlan);
  1786. spin_lock_bh(&sc->sc_pcu_lock);
  1787. /*
  1788. * To avoid false wake, we enable beacon miss interrupt only
  1789. * when we go to sleep. We save the current interrupt mask
  1790. * so we can restore it after the system wakes up
  1791. */
  1792. sc->wow_intr_before_sleep = ah->imask;
  1793. ah->imask &= ~ATH9K_INT_GLOBAL;
  1794. ath9k_hw_disable_interrupts(ah);
  1795. ah->imask = ATH9K_INT_BMISS | ATH9K_INT_GLOBAL;
  1796. ath9k_hw_set_interrupts(ah);
  1797. ath9k_hw_enable_interrupts(ah);
  1798. spin_unlock_bh(&sc->sc_pcu_lock);
  1799. /*
  1800. * we can now sync irq and kill any running tasklets, since we already
  1801. * disabled interrupts and not holding a spin lock
  1802. */
  1803. synchronize_irq(sc->irq);
  1804. tasklet_kill(&sc->intr_tq);
  1805. ath9k_hw_wow_enable(ah, wow_triggers_enabled);
  1806. ath9k_ps_restore(sc);
  1807. ath_dbg(common, ANY, "WoW enabled in ath9k\n");
  1808. atomic_inc(&sc->wow_sleep_proc_intr);
  1809. fail_wow:
  1810. mutex_unlock(&sc->mutex);
  1811. return ret;
  1812. }
  1813. static int ath9k_resume(struct ieee80211_hw *hw)
  1814. {
  1815. struct ath_softc *sc = hw->priv;
  1816. struct ath_hw *ah = sc->sc_ah;
  1817. struct ath_common *common = ath9k_hw_common(ah);
  1818. u32 wow_status;
  1819. mutex_lock(&sc->mutex);
  1820. ath9k_ps_wakeup(sc);
  1821. spin_lock_bh(&sc->sc_pcu_lock);
  1822. ath9k_hw_disable_interrupts(ah);
  1823. ah->imask = sc->wow_intr_before_sleep;
  1824. ath9k_hw_set_interrupts(ah);
  1825. ath9k_hw_enable_interrupts(ah);
  1826. spin_unlock_bh(&sc->sc_pcu_lock);
  1827. wow_status = ath9k_hw_wow_wakeup(ah);
  1828. if (atomic_read(&sc->wow_got_bmiss_intr) == 0) {
  1829. /*
  1830. * some devices may not pick beacon miss
  1831. * as the reason they woke up so we add
  1832. * that here for that shortcoming.
  1833. */
  1834. wow_status |= AH_WOW_BEACON_MISS;
  1835. atomic_dec(&sc->wow_got_bmiss_intr);
  1836. ath_dbg(common, ANY, "Beacon miss interrupt picked up during WoW sleep\n");
  1837. }
  1838. atomic_dec(&sc->wow_sleep_proc_intr);
  1839. if (wow_status) {
  1840. ath_dbg(common, ANY, "Waking up due to WoW triggers %s with WoW status = %x\n",
  1841. ath9k_hw_wow_event_to_string(wow_status), wow_status);
  1842. }
  1843. ath_restart_work(sc);
  1844. ath9k_start_btcoex(sc);
  1845. ath9k_ps_restore(sc);
  1846. mutex_unlock(&sc->mutex);
  1847. return 0;
  1848. }
  1849. static void ath9k_set_wakeup(struct ieee80211_hw *hw, bool enabled)
  1850. {
  1851. struct ath_softc *sc = hw->priv;
  1852. mutex_lock(&sc->mutex);
  1853. device_init_wakeup(sc->dev, 1);
  1854. device_set_wakeup_enable(sc->dev, enabled);
  1855. mutex_unlock(&sc->mutex);
  1856. }
  1857. #endif
  1858. static void ath9k_sw_scan_start(struct ieee80211_hw *hw)
  1859. {
  1860. struct ath_softc *sc = hw->priv;
  1861. set_bit(SC_OP_SCANNING, &sc->sc_flags);
  1862. }
  1863. static void ath9k_sw_scan_complete(struct ieee80211_hw *hw)
  1864. {
  1865. struct ath_softc *sc = hw->priv;
  1866. clear_bit(SC_OP_SCANNING, &sc->sc_flags);
  1867. }
  1868. struct ieee80211_ops ath9k_ops = {
  1869. .tx = ath9k_tx,
  1870. .start = ath9k_start,
  1871. .stop = ath9k_stop,
  1872. .add_interface = ath9k_add_interface,
  1873. .change_interface = ath9k_change_interface,
  1874. .remove_interface = ath9k_remove_interface,
  1875. .config = ath9k_config,
  1876. .configure_filter = ath9k_configure_filter,
  1877. .sta_add = ath9k_sta_add,
  1878. .sta_remove = ath9k_sta_remove,
  1879. .sta_notify = ath9k_sta_notify,
  1880. .conf_tx = ath9k_conf_tx,
  1881. .bss_info_changed = ath9k_bss_info_changed,
  1882. .set_key = ath9k_set_key,
  1883. .get_tsf = ath9k_get_tsf,
  1884. .set_tsf = ath9k_set_tsf,
  1885. .reset_tsf = ath9k_reset_tsf,
  1886. .ampdu_action = ath9k_ampdu_action,
  1887. .get_survey = ath9k_get_survey,
  1888. .rfkill_poll = ath9k_rfkill_poll_state,
  1889. .set_coverage_class = ath9k_set_coverage_class,
  1890. .flush = ath9k_flush,
  1891. .tx_frames_pending = ath9k_tx_frames_pending,
  1892. .tx_last_beacon = ath9k_tx_last_beacon,
  1893. .release_buffered_frames = ath9k_release_buffered_frames,
  1894. .get_stats = ath9k_get_stats,
  1895. .set_antenna = ath9k_set_antenna,
  1896. .get_antenna = ath9k_get_antenna,
  1897. #ifdef CONFIG_PM_SLEEP
  1898. .suspend = ath9k_suspend,
  1899. .resume = ath9k_resume,
  1900. .set_wakeup = ath9k_set_wakeup,
  1901. #endif
  1902. #ifdef CONFIG_ATH9K_DEBUGFS
  1903. .get_et_sset_count = ath9k_get_et_sset_count,
  1904. .get_et_stats = ath9k_get_et_stats,
  1905. .get_et_strings = ath9k_get_et_strings,
  1906. #endif
  1907. #if defined(CONFIG_MAC80211_DEBUGFS) && defined(CONFIG_ATH9K_DEBUGFS)
  1908. .sta_add_debugfs = ath9k_sta_add_debugfs,
  1909. .sta_remove_debugfs = ath9k_sta_remove_debugfs,
  1910. #endif
  1911. .sw_scan_start = ath9k_sw_scan_start,
  1912. .sw_scan_complete = ath9k_sw_scan_complete,
  1913. };