wm8580.c 27 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089
  1. /*
  2. * wm8580.c -- WM8580 ALSA Soc Audio driver
  3. *
  4. * Copyright 2008, 2009 Wolfson Microelectronics PLC.
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms of the GNU General Public License as published by the
  8. * Free Software Foundation; either version 2 of the License, or (at your
  9. * option) any later version.
  10. *
  11. * Notes:
  12. * The WM8580 is a multichannel codec with S/PDIF support, featuring six
  13. * DAC channels and two ADC channels.
  14. *
  15. * Currently only the primary audio interface is supported - S/PDIF and
  16. * the secondary audio interfaces are not.
  17. */
  18. #include <linux/module.h>
  19. #include <linux/moduleparam.h>
  20. #include <linux/kernel.h>
  21. #include <linux/init.h>
  22. #include <linux/delay.h>
  23. #include <linux/pm.h>
  24. #include <linux/i2c.h>
  25. #include <linux/platform_device.h>
  26. #include <linux/regulator/consumer.h>
  27. #include <sound/core.h>
  28. #include <sound/pcm.h>
  29. #include <sound/pcm_params.h>
  30. #include <sound/soc.h>
  31. #include <sound/soc-dapm.h>
  32. #include <sound/tlv.h>
  33. #include <sound/initval.h>
  34. #include <asm/div64.h>
  35. #include "wm8580.h"
  36. /* WM8580 register space */
  37. #define WM8580_PLLA1 0x00
  38. #define WM8580_PLLA2 0x01
  39. #define WM8580_PLLA3 0x02
  40. #define WM8580_PLLA4 0x03
  41. #define WM8580_PLLB1 0x04
  42. #define WM8580_PLLB2 0x05
  43. #define WM8580_PLLB3 0x06
  44. #define WM8580_PLLB4 0x07
  45. #define WM8580_CLKSEL 0x08
  46. #define WM8580_PAIF1 0x09
  47. #define WM8580_PAIF2 0x0A
  48. #define WM8580_SAIF1 0x0B
  49. #define WM8580_PAIF3 0x0C
  50. #define WM8580_PAIF4 0x0D
  51. #define WM8580_SAIF2 0x0E
  52. #define WM8580_DAC_CONTROL1 0x0F
  53. #define WM8580_DAC_CONTROL2 0x10
  54. #define WM8580_DAC_CONTROL3 0x11
  55. #define WM8580_DAC_CONTROL4 0x12
  56. #define WM8580_DAC_CONTROL5 0x13
  57. #define WM8580_DIGITAL_ATTENUATION_DACL1 0x14
  58. #define WM8580_DIGITAL_ATTENUATION_DACR1 0x15
  59. #define WM8580_DIGITAL_ATTENUATION_DACL2 0x16
  60. #define WM8580_DIGITAL_ATTENUATION_DACR2 0x17
  61. #define WM8580_DIGITAL_ATTENUATION_DACL3 0x18
  62. #define WM8580_DIGITAL_ATTENUATION_DACR3 0x19
  63. #define WM8580_MASTER_DIGITAL_ATTENUATION 0x1C
  64. #define WM8580_ADC_CONTROL1 0x1D
  65. #define WM8580_SPDTXCHAN0 0x1E
  66. #define WM8580_SPDTXCHAN1 0x1F
  67. #define WM8580_SPDTXCHAN2 0x20
  68. #define WM8580_SPDTXCHAN3 0x21
  69. #define WM8580_SPDTXCHAN4 0x22
  70. #define WM8580_SPDTXCHAN5 0x23
  71. #define WM8580_SPDMODE 0x24
  72. #define WM8580_INTMASK 0x25
  73. #define WM8580_GPO1 0x26
  74. #define WM8580_GPO2 0x27
  75. #define WM8580_GPO3 0x28
  76. #define WM8580_GPO4 0x29
  77. #define WM8580_GPO5 0x2A
  78. #define WM8580_INTSTAT 0x2B
  79. #define WM8580_SPDRXCHAN1 0x2C
  80. #define WM8580_SPDRXCHAN2 0x2D
  81. #define WM8580_SPDRXCHAN3 0x2E
  82. #define WM8580_SPDRXCHAN4 0x2F
  83. #define WM8580_SPDRXCHAN5 0x30
  84. #define WM8580_SPDSTAT 0x31
  85. #define WM8580_PWRDN1 0x32
  86. #define WM8580_PWRDN2 0x33
  87. #define WM8580_READBACK 0x34
  88. #define WM8580_RESET 0x35
  89. #define WM8580_MAX_REGISTER 0x35
  90. /* PLLB4 (register 7h) */
  91. #define WM8580_PLLB4_MCLKOUTSRC_MASK 0x60
  92. #define WM8580_PLLB4_MCLKOUTSRC_PLLA 0x20
  93. #define WM8580_PLLB4_MCLKOUTSRC_PLLB 0x40
  94. #define WM8580_PLLB4_MCLKOUTSRC_OSC 0x60
  95. #define WM8580_PLLB4_CLKOUTSRC_MASK 0x180
  96. #define WM8580_PLLB4_CLKOUTSRC_PLLACLK 0x080
  97. #define WM8580_PLLB4_CLKOUTSRC_PLLBCLK 0x100
  98. #define WM8580_PLLB4_CLKOUTSRC_OSCCLK 0x180
  99. /* CLKSEL (register 8h) */
  100. #define WM8580_CLKSEL_DAC_CLKSEL_MASK 0x03
  101. #define WM8580_CLKSEL_DAC_CLKSEL_PLLA 0x01
  102. #define WM8580_CLKSEL_DAC_CLKSEL_PLLB 0x02
  103. /* AIF control 1 (registers 9h-bh) */
  104. #define WM8580_AIF_RATE_MASK 0x7
  105. #define WM8580_AIF_RATE_128 0x0
  106. #define WM8580_AIF_RATE_192 0x1
  107. #define WM8580_AIF_RATE_256 0x2
  108. #define WM8580_AIF_RATE_384 0x3
  109. #define WM8580_AIF_RATE_512 0x4
  110. #define WM8580_AIF_RATE_768 0x5
  111. #define WM8580_AIF_RATE_1152 0x6
  112. #define WM8580_AIF_BCLKSEL_MASK 0x18
  113. #define WM8580_AIF_BCLKSEL_64 0x00
  114. #define WM8580_AIF_BCLKSEL_128 0x08
  115. #define WM8580_AIF_BCLKSEL_256 0x10
  116. #define WM8580_AIF_BCLKSEL_SYSCLK 0x18
  117. #define WM8580_AIF_MS 0x20
  118. #define WM8580_AIF_CLKSRC_MASK 0xc0
  119. #define WM8580_AIF_CLKSRC_PLLA 0x40
  120. #define WM8580_AIF_CLKSRC_PLLB 0x40
  121. #define WM8580_AIF_CLKSRC_MCLK 0xc0
  122. /* AIF control 2 (registers ch-eh) */
  123. #define WM8580_AIF_FMT_MASK 0x03
  124. #define WM8580_AIF_FMT_RIGHTJ 0x00
  125. #define WM8580_AIF_FMT_LEFTJ 0x01
  126. #define WM8580_AIF_FMT_I2S 0x02
  127. #define WM8580_AIF_FMT_DSP 0x03
  128. #define WM8580_AIF_LENGTH_MASK 0x0c
  129. #define WM8580_AIF_LENGTH_16 0x00
  130. #define WM8580_AIF_LENGTH_20 0x04
  131. #define WM8580_AIF_LENGTH_24 0x08
  132. #define WM8580_AIF_LENGTH_32 0x0c
  133. #define WM8580_AIF_LRP 0x10
  134. #define WM8580_AIF_BCP 0x20
  135. /* Powerdown Register 1 (register 32h) */
  136. #define WM8580_PWRDN1_PWDN 0x001
  137. #define WM8580_PWRDN1_ALLDACPD 0x040
  138. /* Powerdown Register 2 (register 33h) */
  139. #define WM8580_PWRDN2_OSSCPD 0x001
  140. #define WM8580_PWRDN2_PLLAPD 0x002
  141. #define WM8580_PWRDN2_PLLBPD 0x004
  142. #define WM8580_PWRDN2_SPDIFPD 0x008
  143. #define WM8580_PWRDN2_SPDIFTXD 0x010
  144. #define WM8580_PWRDN2_SPDIFRXD 0x020
  145. #define WM8580_DAC_CONTROL5_MUTEALL 0x10
  146. /*
  147. * wm8580 register cache
  148. * We can't read the WM8580 register space when we
  149. * are using 2 wire for device control, so we cache them instead.
  150. */
  151. static const u16 wm8580_reg[] = {
  152. 0x0121, 0x017e, 0x007d, 0x0014, /*R3*/
  153. 0x0121, 0x017e, 0x007d, 0x0194, /*R7*/
  154. 0x001c, 0x0002, 0x0002, 0x00c2, /*R11*/
  155. 0x0182, 0x0082, 0x000a, 0x0024, /*R15*/
  156. 0x0009, 0x0000, 0x00ff, 0x0000, /*R19*/
  157. 0x00ff, 0x00ff, 0x00ff, 0x00ff, /*R23*/
  158. 0x00ff, 0x00ff, 0x00ff, 0x00ff, /*R27*/
  159. 0x01f0, 0x0040, 0x0000, 0x0000, /*R31(0x1F)*/
  160. 0x0000, 0x0000, 0x0031, 0x000b, /*R35*/
  161. 0x0039, 0x0000, 0x0010, 0x0032, /*R39*/
  162. 0x0054, 0x0076, 0x0098, 0x0000, /*R43(0x2B)*/
  163. 0x0000, 0x0000, 0x0000, 0x0000, /*R47*/
  164. 0x0000, 0x0000, 0x005e, 0x003e, /*R51(0x33)*/
  165. 0x0000, 0x0000 /*R53*/
  166. };
  167. struct pll_state {
  168. unsigned int in;
  169. unsigned int out;
  170. };
  171. #define WM8580_NUM_SUPPLIES 3
  172. static const char *wm8580_supply_names[WM8580_NUM_SUPPLIES] = {
  173. "AVDD",
  174. "DVDD",
  175. "PVDD",
  176. };
  177. /* codec private data */
  178. struct wm8580_priv {
  179. struct snd_soc_codec codec;
  180. struct regulator_bulk_data supplies[WM8580_NUM_SUPPLIES];
  181. u16 reg_cache[WM8580_MAX_REGISTER + 1];
  182. struct pll_state a;
  183. struct pll_state b;
  184. };
  185. /*
  186. * read wm8580 register cache
  187. */
  188. static inline unsigned int wm8580_read_reg_cache(struct snd_soc_codec *codec,
  189. unsigned int reg)
  190. {
  191. u16 *cache = codec->reg_cache;
  192. BUG_ON(reg >= ARRAY_SIZE(wm8580_reg));
  193. return cache[reg];
  194. }
  195. /*
  196. * write wm8580 register cache
  197. */
  198. static inline void wm8580_write_reg_cache(struct snd_soc_codec *codec,
  199. unsigned int reg, unsigned int value)
  200. {
  201. u16 *cache = codec->reg_cache;
  202. cache[reg] = value;
  203. }
  204. /*
  205. * write to the WM8580 register space
  206. */
  207. static int wm8580_write(struct snd_soc_codec *codec, unsigned int reg,
  208. unsigned int value)
  209. {
  210. u8 data[2];
  211. BUG_ON(reg >= ARRAY_SIZE(wm8580_reg));
  212. /* Registers are 9 bits wide */
  213. value &= 0x1ff;
  214. switch (reg) {
  215. case WM8580_RESET:
  216. /* Uncached */
  217. break;
  218. default:
  219. if (value == wm8580_read_reg_cache(codec, reg))
  220. return 0;
  221. }
  222. /* data is
  223. * D15..D9 WM8580 register offset
  224. * D8...D0 register data
  225. */
  226. data[0] = (reg << 1) | ((value >> 8) & 0x0001);
  227. data[1] = value & 0x00ff;
  228. wm8580_write_reg_cache(codec, reg, value);
  229. if (codec->hw_write(codec->control_data, data, 2) == 2)
  230. return 0;
  231. else
  232. return -EIO;
  233. }
  234. static inline unsigned int wm8580_read(struct snd_soc_codec *codec,
  235. unsigned int reg)
  236. {
  237. switch (reg) {
  238. default:
  239. return wm8580_read_reg_cache(codec, reg);
  240. }
  241. }
  242. static const DECLARE_TLV_DB_SCALE(dac_tlv, -12750, 50, 1);
  243. static int wm8580_out_vu(struct snd_kcontrol *kcontrol,
  244. struct snd_ctl_elem_value *ucontrol)
  245. {
  246. struct soc_mixer_control *mc =
  247. (struct soc_mixer_control *)kcontrol->private_value;
  248. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  249. unsigned int reg = mc->reg;
  250. unsigned int reg2 = mc->rreg;
  251. int ret;
  252. u16 val;
  253. /* Clear the register cache so we write without VU set */
  254. wm8580_write_reg_cache(codec, reg, 0);
  255. wm8580_write_reg_cache(codec, reg2, 0);
  256. ret = snd_soc_put_volsw_2r(kcontrol, ucontrol);
  257. if (ret < 0)
  258. return ret;
  259. /* Now write again with the volume update bit set */
  260. val = wm8580_read_reg_cache(codec, reg);
  261. wm8580_write(codec, reg, val | 0x0100);
  262. val = wm8580_read_reg_cache(codec, reg2);
  263. wm8580_write(codec, reg2, val | 0x0100);
  264. return 0;
  265. }
  266. #define SOC_WM8580_OUT_DOUBLE_R_TLV(xname, reg_left, reg_right, xshift, xmax, \
  267. xinvert, tlv_array) \
  268. { .iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = (xname), \
  269. .access = SNDRV_CTL_ELEM_ACCESS_TLV_READ |\
  270. SNDRV_CTL_ELEM_ACCESS_READWRITE, \
  271. .tlv.p = (tlv_array), \
  272. .info = snd_soc_info_volsw_2r, \
  273. .get = snd_soc_get_volsw_2r, .put = wm8580_out_vu, \
  274. .private_value = (unsigned long)&(struct soc_mixer_control) \
  275. {.reg = reg_left, .rreg = reg_right, .shift = xshift, \
  276. .max = xmax, .invert = xinvert} }
  277. static const struct snd_kcontrol_new wm8580_snd_controls[] = {
  278. SOC_WM8580_OUT_DOUBLE_R_TLV("DAC1 Playback Volume",
  279. WM8580_DIGITAL_ATTENUATION_DACL1,
  280. WM8580_DIGITAL_ATTENUATION_DACR1,
  281. 0, 0xff, 0, dac_tlv),
  282. SOC_WM8580_OUT_DOUBLE_R_TLV("DAC2 Playback Volume",
  283. WM8580_DIGITAL_ATTENUATION_DACL2,
  284. WM8580_DIGITAL_ATTENUATION_DACR2,
  285. 0, 0xff, 0, dac_tlv),
  286. SOC_WM8580_OUT_DOUBLE_R_TLV("DAC3 Playback Volume",
  287. WM8580_DIGITAL_ATTENUATION_DACL3,
  288. WM8580_DIGITAL_ATTENUATION_DACR3,
  289. 0, 0xff, 0, dac_tlv),
  290. SOC_SINGLE("DAC1 Deemphasis Switch", WM8580_DAC_CONTROL3, 0, 1, 0),
  291. SOC_SINGLE("DAC2 Deemphasis Switch", WM8580_DAC_CONTROL3, 1, 1, 0),
  292. SOC_SINGLE("DAC3 Deemphasis Switch", WM8580_DAC_CONTROL3, 2, 1, 0),
  293. SOC_DOUBLE("DAC1 Invert Switch", WM8580_DAC_CONTROL4, 0, 1, 1, 0),
  294. SOC_DOUBLE("DAC2 Invert Switch", WM8580_DAC_CONTROL4, 2, 3, 1, 0),
  295. SOC_DOUBLE("DAC3 Invert Switch", WM8580_DAC_CONTROL4, 4, 5, 1, 0),
  296. SOC_SINGLE("DAC ZC Switch", WM8580_DAC_CONTROL5, 5, 1, 0),
  297. SOC_SINGLE("DAC1 Switch", WM8580_DAC_CONTROL5, 0, 1, 0),
  298. SOC_SINGLE("DAC2 Switch", WM8580_DAC_CONTROL5, 1, 1, 0),
  299. SOC_SINGLE("DAC3 Switch", WM8580_DAC_CONTROL5, 2, 1, 0),
  300. SOC_DOUBLE("ADC Mute Switch", WM8580_ADC_CONTROL1, 0, 1, 1, 0),
  301. SOC_SINGLE("ADC High-Pass Filter Switch", WM8580_ADC_CONTROL1, 4, 1, 0),
  302. };
  303. static const struct snd_soc_dapm_widget wm8580_dapm_widgets[] = {
  304. SND_SOC_DAPM_DAC("DAC1", "Playback", WM8580_PWRDN1, 2, 1),
  305. SND_SOC_DAPM_DAC("DAC2", "Playback", WM8580_PWRDN1, 3, 1),
  306. SND_SOC_DAPM_DAC("DAC3", "Playback", WM8580_PWRDN1, 4, 1),
  307. SND_SOC_DAPM_OUTPUT("VOUT1L"),
  308. SND_SOC_DAPM_OUTPUT("VOUT1R"),
  309. SND_SOC_DAPM_OUTPUT("VOUT2L"),
  310. SND_SOC_DAPM_OUTPUT("VOUT2R"),
  311. SND_SOC_DAPM_OUTPUT("VOUT3L"),
  312. SND_SOC_DAPM_OUTPUT("VOUT3R"),
  313. SND_SOC_DAPM_ADC("ADC", "Capture", WM8580_PWRDN1, 1, 1),
  314. SND_SOC_DAPM_INPUT("AINL"),
  315. SND_SOC_DAPM_INPUT("AINR"),
  316. };
  317. static const struct snd_soc_dapm_route audio_map[] = {
  318. { "VOUT1L", NULL, "DAC1" },
  319. { "VOUT1R", NULL, "DAC1" },
  320. { "VOUT2L", NULL, "DAC2" },
  321. { "VOUT2R", NULL, "DAC2" },
  322. { "VOUT3L", NULL, "DAC3" },
  323. { "VOUT3R", NULL, "DAC3" },
  324. { "ADC", NULL, "AINL" },
  325. { "ADC", NULL, "AINR" },
  326. };
  327. static int wm8580_add_widgets(struct snd_soc_codec *codec)
  328. {
  329. snd_soc_dapm_new_controls(codec, wm8580_dapm_widgets,
  330. ARRAY_SIZE(wm8580_dapm_widgets));
  331. snd_soc_dapm_add_routes(codec, audio_map, ARRAY_SIZE(audio_map));
  332. snd_soc_dapm_new_widgets(codec);
  333. return 0;
  334. }
  335. /* PLL divisors */
  336. struct _pll_div {
  337. u32 prescale:1;
  338. u32 postscale:1;
  339. u32 freqmode:2;
  340. u32 n:4;
  341. u32 k:24;
  342. };
  343. /* The size in bits of the pll divide */
  344. #define FIXED_PLL_SIZE (1 << 22)
  345. /* PLL rate to output rate divisions */
  346. static struct {
  347. unsigned int div;
  348. unsigned int freqmode;
  349. unsigned int postscale;
  350. } post_table[] = {
  351. { 2, 0, 0 },
  352. { 4, 0, 1 },
  353. { 4, 1, 0 },
  354. { 8, 1, 1 },
  355. { 8, 2, 0 },
  356. { 16, 2, 1 },
  357. { 12, 3, 0 },
  358. { 24, 3, 1 }
  359. };
  360. static int pll_factors(struct _pll_div *pll_div, unsigned int target,
  361. unsigned int source)
  362. {
  363. u64 Kpart;
  364. unsigned int K, Ndiv, Nmod;
  365. int i;
  366. pr_debug("wm8580: PLL %uHz->%uHz\n", source, target);
  367. /* Scale the output frequency up; the PLL should run in the
  368. * region of 90-100MHz.
  369. */
  370. for (i = 0; i < ARRAY_SIZE(post_table); i++) {
  371. if (target * post_table[i].div >= 90000000 &&
  372. target * post_table[i].div <= 100000000) {
  373. pll_div->freqmode = post_table[i].freqmode;
  374. pll_div->postscale = post_table[i].postscale;
  375. target *= post_table[i].div;
  376. break;
  377. }
  378. }
  379. if (i == ARRAY_SIZE(post_table)) {
  380. printk(KERN_ERR "wm8580: Unable to scale output frequency "
  381. "%u\n", target);
  382. return -EINVAL;
  383. }
  384. Ndiv = target / source;
  385. if (Ndiv < 5) {
  386. source /= 2;
  387. pll_div->prescale = 1;
  388. Ndiv = target / source;
  389. } else
  390. pll_div->prescale = 0;
  391. if ((Ndiv < 5) || (Ndiv > 13)) {
  392. printk(KERN_ERR
  393. "WM8580 N=%u outside supported range\n", Ndiv);
  394. return -EINVAL;
  395. }
  396. pll_div->n = Ndiv;
  397. Nmod = target % source;
  398. Kpart = FIXED_PLL_SIZE * (long long)Nmod;
  399. do_div(Kpart, source);
  400. K = Kpart & 0xFFFFFFFF;
  401. pll_div->k = K;
  402. pr_debug("PLL %x.%x prescale %d freqmode %d postscale %d\n",
  403. pll_div->n, pll_div->k, pll_div->prescale, pll_div->freqmode,
  404. pll_div->postscale);
  405. return 0;
  406. }
  407. static int wm8580_set_dai_pll(struct snd_soc_dai *codec_dai,
  408. int pll_id, unsigned int freq_in, unsigned int freq_out)
  409. {
  410. int offset;
  411. struct snd_soc_codec *codec = codec_dai->codec;
  412. struct wm8580_priv *wm8580 = codec->private_data;
  413. struct pll_state *state;
  414. struct _pll_div pll_div;
  415. unsigned int reg;
  416. unsigned int pwr_mask;
  417. int ret;
  418. /* GCC isn't able to work out the ifs below for initialising/using
  419. * pll_div so suppress warnings.
  420. */
  421. memset(&pll_div, 0, sizeof(pll_div));
  422. switch (pll_id) {
  423. case WM8580_PLLA:
  424. state = &wm8580->a;
  425. offset = 0;
  426. pwr_mask = WM8580_PWRDN2_PLLAPD;
  427. break;
  428. case WM8580_PLLB:
  429. state = &wm8580->b;
  430. offset = 4;
  431. pwr_mask = WM8580_PWRDN2_PLLBPD;
  432. break;
  433. default:
  434. return -ENODEV;
  435. }
  436. if (freq_in && freq_out) {
  437. ret = pll_factors(&pll_div, freq_out, freq_in);
  438. if (ret != 0)
  439. return ret;
  440. }
  441. state->in = freq_in;
  442. state->out = freq_out;
  443. /* Always disable the PLL - it is not safe to leave it running
  444. * while reprogramming it.
  445. */
  446. reg = wm8580_read(codec, WM8580_PWRDN2);
  447. wm8580_write(codec, WM8580_PWRDN2, reg | pwr_mask);
  448. if (!freq_in || !freq_out)
  449. return 0;
  450. wm8580_write(codec, WM8580_PLLA1 + offset, pll_div.k & 0x1ff);
  451. wm8580_write(codec, WM8580_PLLA2 + offset, (pll_div.k >> 9) & 0xff);
  452. wm8580_write(codec, WM8580_PLLA3 + offset,
  453. (pll_div.k >> 18 & 0xf) | (pll_div.n << 4));
  454. reg = wm8580_read(codec, WM8580_PLLA4 + offset);
  455. reg &= ~0x3f;
  456. reg |= pll_div.prescale | pll_div.postscale << 1 |
  457. pll_div.freqmode << 3;
  458. wm8580_write(codec, WM8580_PLLA4 + offset, reg);
  459. /* All done, turn it on */
  460. reg = wm8580_read(codec, WM8580_PWRDN2);
  461. wm8580_write(codec, WM8580_PWRDN2, reg & ~pwr_mask);
  462. return 0;
  463. }
  464. /*
  465. * Set PCM DAI bit size and sample rate.
  466. */
  467. static int wm8580_paif_hw_params(struct snd_pcm_substream *substream,
  468. struct snd_pcm_hw_params *params,
  469. struct snd_soc_dai *dai)
  470. {
  471. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  472. struct snd_soc_device *socdev = rtd->socdev;
  473. struct snd_soc_codec *codec = socdev->card->codec;
  474. u16 paifb = wm8580_read(codec, WM8580_PAIF3 + dai->id);
  475. paifb &= ~WM8580_AIF_LENGTH_MASK;
  476. /* bit size */
  477. switch (params_format(params)) {
  478. case SNDRV_PCM_FORMAT_S16_LE:
  479. break;
  480. case SNDRV_PCM_FORMAT_S20_3LE:
  481. paifb |= WM8580_AIF_LENGTH_20;
  482. break;
  483. case SNDRV_PCM_FORMAT_S24_LE:
  484. paifb |= WM8580_AIF_LENGTH_24;
  485. break;
  486. case SNDRV_PCM_FORMAT_S32_LE:
  487. paifb |= WM8580_AIF_LENGTH_24;
  488. break;
  489. default:
  490. return -EINVAL;
  491. }
  492. wm8580_write(codec, WM8580_PAIF3 + dai->id, paifb);
  493. return 0;
  494. }
  495. static int wm8580_set_paif_dai_fmt(struct snd_soc_dai *codec_dai,
  496. unsigned int fmt)
  497. {
  498. struct snd_soc_codec *codec = codec_dai->codec;
  499. unsigned int aifa;
  500. unsigned int aifb;
  501. int can_invert_lrclk;
  502. aifa = wm8580_read(codec, WM8580_PAIF1 + codec_dai->id);
  503. aifb = wm8580_read(codec, WM8580_PAIF3 + codec_dai->id);
  504. aifb &= ~(WM8580_AIF_FMT_MASK | WM8580_AIF_LRP | WM8580_AIF_BCP);
  505. switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
  506. case SND_SOC_DAIFMT_CBS_CFS:
  507. aifa &= ~WM8580_AIF_MS;
  508. break;
  509. case SND_SOC_DAIFMT_CBM_CFM:
  510. aifa |= WM8580_AIF_MS;
  511. break;
  512. default:
  513. return -EINVAL;
  514. }
  515. switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
  516. case SND_SOC_DAIFMT_I2S:
  517. can_invert_lrclk = 1;
  518. aifb |= WM8580_AIF_FMT_I2S;
  519. break;
  520. case SND_SOC_DAIFMT_RIGHT_J:
  521. can_invert_lrclk = 1;
  522. aifb |= WM8580_AIF_FMT_RIGHTJ;
  523. break;
  524. case SND_SOC_DAIFMT_LEFT_J:
  525. can_invert_lrclk = 1;
  526. aifb |= WM8580_AIF_FMT_LEFTJ;
  527. break;
  528. case SND_SOC_DAIFMT_DSP_A:
  529. can_invert_lrclk = 0;
  530. aifb |= WM8580_AIF_FMT_DSP;
  531. break;
  532. case SND_SOC_DAIFMT_DSP_B:
  533. can_invert_lrclk = 0;
  534. aifb |= WM8580_AIF_FMT_DSP;
  535. aifb |= WM8580_AIF_LRP;
  536. break;
  537. default:
  538. return -EINVAL;
  539. }
  540. switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
  541. case SND_SOC_DAIFMT_NB_NF:
  542. break;
  543. case SND_SOC_DAIFMT_IB_IF:
  544. if (!can_invert_lrclk)
  545. return -EINVAL;
  546. aifb |= WM8580_AIF_BCP;
  547. aifb |= WM8580_AIF_LRP;
  548. break;
  549. case SND_SOC_DAIFMT_IB_NF:
  550. aifb |= WM8580_AIF_BCP;
  551. break;
  552. case SND_SOC_DAIFMT_NB_IF:
  553. if (!can_invert_lrclk)
  554. return -EINVAL;
  555. aifb |= WM8580_AIF_LRP;
  556. break;
  557. default:
  558. return -EINVAL;
  559. }
  560. wm8580_write(codec, WM8580_PAIF1 + codec_dai->id, aifa);
  561. wm8580_write(codec, WM8580_PAIF3 + codec_dai->id, aifb);
  562. return 0;
  563. }
  564. static int wm8580_set_dai_clkdiv(struct snd_soc_dai *codec_dai,
  565. int div_id, int div)
  566. {
  567. struct snd_soc_codec *codec = codec_dai->codec;
  568. unsigned int reg;
  569. switch (div_id) {
  570. case WM8580_MCLK:
  571. reg = wm8580_read(codec, WM8580_PLLB4);
  572. reg &= ~WM8580_PLLB4_MCLKOUTSRC_MASK;
  573. switch (div) {
  574. case WM8580_CLKSRC_MCLK:
  575. /* Input */
  576. break;
  577. case WM8580_CLKSRC_PLLA:
  578. reg |= WM8580_PLLB4_MCLKOUTSRC_PLLA;
  579. break;
  580. case WM8580_CLKSRC_PLLB:
  581. reg |= WM8580_PLLB4_MCLKOUTSRC_PLLB;
  582. break;
  583. case WM8580_CLKSRC_OSC:
  584. reg |= WM8580_PLLB4_MCLKOUTSRC_OSC;
  585. break;
  586. default:
  587. return -EINVAL;
  588. }
  589. wm8580_write(codec, WM8580_PLLB4, reg);
  590. break;
  591. case WM8580_DAC_CLKSEL:
  592. reg = wm8580_read(codec, WM8580_CLKSEL);
  593. reg &= ~WM8580_CLKSEL_DAC_CLKSEL_MASK;
  594. switch (div) {
  595. case WM8580_CLKSRC_MCLK:
  596. break;
  597. case WM8580_CLKSRC_PLLA:
  598. reg |= WM8580_CLKSEL_DAC_CLKSEL_PLLA;
  599. break;
  600. case WM8580_CLKSRC_PLLB:
  601. reg |= WM8580_CLKSEL_DAC_CLKSEL_PLLB;
  602. break;
  603. default:
  604. return -EINVAL;
  605. }
  606. wm8580_write(codec, WM8580_CLKSEL, reg);
  607. break;
  608. case WM8580_CLKOUTSRC:
  609. reg = wm8580_read(codec, WM8580_PLLB4);
  610. reg &= ~WM8580_PLLB4_CLKOUTSRC_MASK;
  611. switch (div) {
  612. case WM8580_CLKSRC_NONE:
  613. break;
  614. case WM8580_CLKSRC_PLLA:
  615. reg |= WM8580_PLLB4_CLKOUTSRC_PLLACLK;
  616. break;
  617. case WM8580_CLKSRC_PLLB:
  618. reg |= WM8580_PLLB4_CLKOUTSRC_PLLBCLK;
  619. break;
  620. case WM8580_CLKSRC_OSC:
  621. reg |= WM8580_PLLB4_CLKOUTSRC_OSCCLK;
  622. break;
  623. default:
  624. return -EINVAL;
  625. }
  626. wm8580_write(codec, WM8580_PLLB4, reg);
  627. break;
  628. default:
  629. return -EINVAL;
  630. }
  631. return 0;
  632. }
  633. static int wm8580_digital_mute(struct snd_soc_dai *codec_dai, int mute)
  634. {
  635. struct snd_soc_codec *codec = codec_dai->codec;
  636. unsigned int reg;
  637. reg = wm8580_read(codec, WM8580_DAC_CONTROL5);
  638. if (mute)
  639. reg |= WM8580_DAC_CONTROL5_MUTEALL;
  640. else
  641. reg &= ~WM8580_DAC_CONTROL5_MUTEALL;
  642. wm8580_write(codec, WM8580_DAC_CONTROL5, reg);
  643. return 0;
  644. }
  645. static int wm8580_set_bias_level(struct snd_soc_codec *codec,
  646. enum snd_soc_bias_level level)
  647. {
  648. u16 reg;
  649. switch (level) {
  650. case SND_SOC_BIAS_ON:
  651. case SND_SOC_BIAS_PREPARE:
  652. break;
  653. case SND_SOC_BIAS_STANDBY:
  654. if (codec->bias_level == SND_SOC_BIAS_OFF) {
  655. /* Power up and get individual control of the DACs */
  656. reg = wm8580_read(codec, WM8580_PWRDN1);
  657. reg &= ~(WM8580_PWRDN1_PWDN | WM8580_PWRDN1_ALLDACPD);
  658. wm8580_write(codec, WM8580_PWRDN1, reg);
  659. /* Make VMID high impedence */
  660. reg = wm8580_read(codec, WM8580_ADC_CONTROL1);
  661. reg &= ~0x100;
  662. wm8580_write(codec, WM8580_ADC_CONTROL1, reg);
  663. }
  664. break;
  665. case SND_SOC_BIAS_OFF:
  666. reg = wm8580_read(codec, WM8580_PWRDN1);
  667. wm8580_write(codec, WM8580_PWRDN1, reg | WM8580_PWRDN1_PWDN);
  668. break;
  669. }
  670. codec->bias_level = level;
  671. return 0;
  672. }
  673. #define WM8580_FORMATS (SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S20_3LE |\
  674. SNDRV_PCM_FMTBIT_S24_LE | SNDRV_PCM_FMTBIT_S32_LE)
  675. static struct snd_soc_dai_ops wm8580_dai_ops_playback = {
  676. .hw_params = wm8580_paif_hw_params,
  677. .set_fmt = wm8580_set_paif_dai_fmt,
  678. .set_clkdiv = wm8580_set_dai_clkdiv,
  679. .set_pll = wm8580_set_dai_pll,
  680. .digital_mute = wm8580_digital_mute,
  681. };
  682. static struct snd_soc_dai_ops wm8580_dai_ops_capture = {
  683. .hw_params = wm8580_paif_hw_params,
  684. .set_fmt = wm8580_set_paif_dai_fmt,
  685. .set_clkdiv = wm8580_set_dai_clkdiv,
  686. .set_pll = wm8580_set_dai_pll,
  687. };
  688. struct snd_soc_dai wm8580_dai[] = {
  689. {
  690. .name = "WM8580 PAIFRX",
  691. .id = 0,
  692. .playback = {
  693. .stream_name = "Playback",
  694. .channels_min = 1,
  695. .channels_max = 6,
  696. .rates = SNDRV_PCM_RATE_8000_192000,
  697. .formats = WM8580_FORMATS,
  698. },
  699. .ops = &wm8580_dai_ops_playback,
  700. },
  701. {
  702. .name = "WM8580 PAIFTX",
  703. .id = 1,
  704. .capture = {
  705. .stream_name = "Capture",
  706. .channels_min = 2,
  707. .channels_max = 2,
  708. .rates = SNDRV_PCM_RATE_8000_192000,
  709. .formats = WM8580_FORMATS,
  710. },
  711. .ops = &wm8580_dai_ops_capture,
  712. },
  713. };
  714. EXPORT_SYMBOL_GPL(wm8580_dai);
  715. static struct snd_soc_codec *wm8580_codec;
  716. static int wm8580_probe(struct platform_device *pdev)
  717. {
  718. struct snd_soc_device *socdev = platform_get_drvdata(pdev);
  719. struct snd_soc_codec *codec;
  720. int ret = 0;
  721. if (wm8580_codec == NULL) {
  722. dev_err(&pdev->dev, "Codec device not registered\n");
  723. return -ENODEV;
  724. }
  725. socdev->card->codec = wm8580_codec;
  726. codec = wm8580_codec;
  727. /* register pcms */
  728. ret = snd_soc_new_pcms(socdev, SNDRV_DEFAULT_IDX1, SNDRV_DEFAULT_STR1);
  729. if (ret < 0) {
  730. dev_err(codec->dev, "failed to create pcms: %d\n", ret);
  731. goto pcm_err;
  732. }
  733. snd_soc_add_controls(codec, wm8580_snd_controls,
  734. ARRAY_SIZE(wm8580_snd_controls));
  735. wm8580_add_widgets(codec);
  736. ret = snd_soc_init_card(socdev);
  737. if (ret < 0) {
  738. dev_err(codec->dev, "failed to register card: %d\n", ret);
  739. goto card_err;
  740. }
  741. return ret;
  742. card_err:
  743. snd_soc_free_pcms(socdev);
  744. snd_soc_dapm_free(socdev);
  745. pcm_err:
  746. return ret;
  747. }
  748. /* power down chip */
  749. static int wm8580_remove(struct platform_device *pdev)
  750. {
  751. struct snd_soc_device *socdev = platform_get_drvdata(pdev);
  752. snd_soc_free_pcms(socdev);
  753. snd_soc_dapm_free(socdev);
  754. return 0;
  755. }
  756. struct snd_soc_codec_device soc_codec_dev_wm8580 = {
  757. .probe = wm8580_probe,
  758. .remove = wm8580_remove,
  759. };
  760. EXPORT_SYMBOL_GPL(soc_codec_dev_wm8580);
  761. static int wm8580_register(struct wm8580_priv *wm8580)
  762. {
  763. int ret, i;
  764. struct snd_soc_codec *codec = &wm8580->codec;
  765. if (wm8580_codec) {
  766. dev_err(codec->dev, "Another WM8580 is registered\n");
  767. ret = -EINVAL;
  768. goto err;
  769. }
  770. mutex_init(&codec->mutex);
  771. INIT_LIST_HEAD(&codec->dapm_widgets);
  772. INIT_LIST_HEAD(&codec->dapm_paths);
  773. codec->private_data = wm8580;
  774. codec->name = "WM8580";
  775. codec->owner = THIS_MODULE;
  776. codec->read = wm8580_read_reg_cache;
  777. codec->write = wm8580_write;
  778. codec->bias_level = SND_SOC_BIAS_OFF;
  779. codec->set_bias_level = wm8580_set_bias_level;
  780. codec->dai = wm8580_dai;
  781. codec->num_dai = ARRAY_SIZE(wm8580_dai);
  782. codec->reg_cache_size = ARRAY_SIZE(wm8580->reg_cache);
  783. codec->reg_cache = &wm8580->reg_cache;
  784. memcpy(codec->reg_cache, wm8580_reg, sizeof(wm8580_reg));
  785. for (i = 0; i < ARRAY_SIZE(wm8580->supplies); i++)
  786. wm8580->supplies[i].supply = wm8580_supply_names[i];
  787. ret = regulator_bulk_get(codec->dev, ARRAY_SIZE(wm8580->supplies),
  788. wm8580->supplies);
  789. if (ret != 0) {
  790. dev_err(codec->dev, "Failed to request supplies: %d\n", ret);
  791. goto err;
  792. }
  793. ret = regulator_bulk_enable(ARRAY_SIZE(wm8580->supplies),
  794. wm8580->supplies);
  795. if (ret != 0) {
  796. dev_err(codec->dev, "Failed to enable supplies: %d\n", ret);
  797. goto err_regulator_get;
  798. }
  799. /* Get the codec into a known state */
  800. ret = wm8580_write(codec, WM8580_RESET, 0);
  801. if (ret != 0) {
  802. dev_err(codec->dev, "Failed to reset codec: %d\n", ret);
  803. goto err_regulator_enable;
  804. }
  805. for (i = 0; i < ARRAY_SIZE(wm8580_dai); i++)
  806. wm8580_dai[i].dev = codec->dev;
  807. wm8580_set_bias_level(codec, SND_SOC_BIAS_STANDBY);
  808. wm8580_codec = codec;
  809. ret = snd_soc_register_codec(codec);
  810. if (ret != 0) {
  811. dev_err(codec->dev, "Failed to register codec: %d\n", ret);
  812. goto err_regulator_enable;
  813. }
  814. ret = snd_soc_register_dais(wm8580_dai, ARRAY_SIZE(wm8580_dai));
  815. if (ret != 0) {
  816. dev_err(codec->dev, "Failed to register DAI: %d\n", ret);
  817. goto err_codec;
  818. }
  819. return 0;
  820. err_codec:
  821. snd_soc_unregister_codec(codec);
  822. err_regulator_enable:
  823. regulator_bulk_disable(ARRAY_SIZE(wm8580->supplies), wm8580->supplies);
  824. err_regulator_get:
  825. regulator_bulk_free(ARRAY_SIZE(wm8580->supplies), wm8580->supplies);
  826. err:
  827. kfree(wm8580);
  828. return ret;
  829. }
  830. static void wm8580_unregister(struct wm8580_priv *wm8580)
  831. {
  832. wm8580_set_bias_level(&wm8580->codec, SND_SOC_BIAS_OFF);
  833. snd_soc_unregister_dais(wm8580_dai, ARRAY_SIZE(wm8580_dai));
  834. snd_soc_unregister_codec(&wm8580->codec);
  835. regulator_bulk_disable(ARRAY_SIZE(wm8580->supplies), wm8580->supplies);
  836. regulator_bulk_free(ARRAY_SIZE(wm8580->supplies), wm8580->supplies);
  837. kfree(wm8580);
  838. wm8580_codec = NULL;
  839. }
  840. #if defined(CONFIG_I2C) || defined(CONFIG_I2C_MODULE)
  841. static int wm8580_i2c_probe(struct i2c_client *i2c,
  842. const struct i2c_device_id *id)
  843. {
  844. struct wm8580_priv *wm8580;
  845. struct snd_soc_codec *codec;
  846. wm8580 = kzalloc(sizeof(struct wm8580_priv), GFP_KERNEL);
  847. if (wm8580 == NULL)
  848. return -ENOMEM;
  849. codec = &wm8580->codec;
  850. codec->hw_write = (hw_write_t)i2c_master_send;
  851. i2c_set_clientdata(i2c, wm8580);
  852. codec->control_data = i2c;
  853. codec->dev = &i2c->dev;
  854. return wm8580_register(wm8580);
  855. }
  856. static int wm8580_i2c_remove(struct i2c_client *client)
  857. {
  858. struct wm8580_priv *wm8580 = i2c_get_clientdata(client);
  859. wm8580_unregister(wm8580);
  860. return 0;
  861. }
  862. #ifdef CONFIG_PM
  863. static int wm8580_i2c_suspend(struct i2c_client *client, pm_message_t msg)
  864. {
  865. return snd_soc_suspend_device(&client->dev);
  866. }
  867. static int wm8580_i2c_resume(struct i2c_client *client)
  868. {
  869. return snd_soc_resume_device(&client->dev);
  870. }
  871. #else
  872. #define wm8580_i2c_suspend NULL
  873. #define wm8580_i2c_resume NULL
  874. #endif
  875. static const struct i2c_device_id wm8580_i2c_id[] = {
  876. { "wm8580", 0 },
  877. { }
  878. };
  879. MODULE_DEVICE_TABLE(i2c, wm8580_i2c_id);
  880. static struct i2c_driver wm8580_i2c_driver = {
  881. .driver = {
  882. .name = "wm8580",
  883. .owner = THIS_MODULE,
  884. },
  885. .probe = wm8580_i2c_probe,
  886. .remove = wm8580_i2c_remove,
  887. .suspend = wm8580_i2c_suspend,
  888. .resume = wm8580_i2c_resume,
  889. .id_table = wm8580_i2c_id,
  890. };
  891. #endif
  892. static int __init wm8580_modinit(void)
  893. {
  894. int ret;
  895. #if defined(CONFIG_I2C) || defined(CONFIG_I2C_MODULE)
  896. ret = i2c_add_driver(&wm8580_i2c_driver);
  897. if (ret != 0) {
  898. pr_err("Failed to register WM8580 I2C driver: %d\n", ret);
  899. }
  900. #endif
  901. return 0;
  902. }
  903. module_init(wm8580_modinit);
  904. static void __exit wm8580_exit(void)
  905. {
  906. #if defined(CONFIG_I2C) || defined(CONFIG_I2C_MODULE)
  907. i2c_del_driver(&wm8580_i2c_driver);
  908. #endif
  909. }
  910. module_exit(wm8580_exit);
  911. MODULE_DESCRIPTION("ASoC WM8580 driver");
  912. MODULE_AUTHOR("Mark Brown <broonie@opensource.wolfsonmicro.com>");
  913. MODULE_LICENSE("GPL");