ide-cris.c 28 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086
  1. /*
  2. * Etrax specific IDE functions, like init and PIO-mode setting etc.
  3. * Almost the entire ide.c is used for the rest of the Etrax ATA driver.
  4. * Copyright (c) 2000-2005 Axis Communications AB
  5. *
  6. * Authors: Bjorn Wesen (initial version)
  7. * Mikael Starvik (crisv32 port)
  8. */
  9. /* Regarding DMA:
  10. *
  11. * There are two forms of DMA - "DMA handshaking" between the interface and the drive,
  12. * and DMA between the memory and the interface. We can ALWAYS use the latter, since it's
  13. * something built-in in the Etrax. However only some drives support the DMA-mode handshaking
  14. * on the ATA-bus. The normal PC driver and Triton interface disables memory-if DMA when the
  15. * device can't do DMA handshaking for some stupid reason. We don't need to do that.
  16. */
  17. #include <linux/types.h>
  18. #include <linux/kernel.h>
  19. #include <linux/timer.h>
  20. #include <linux/mm.h>
  21. #include <linux/interrupt.h>
  22. #include <linux/delay.h>
  23. #include <linux/blkdev.h>
  24. #include <linux/hdreg.h>
  25. #include <linux/ide.h>
  26. #include <linux/init.h>
  27. #include <asm/io.h>
  28. #include <asm/dma.h>
  29. /* number of DMA descriptors */
  30. #define MAX_DMA_DESCRS 64
  31. /* number of times to retry busy-flags when reading/writing IDE-registers
  32. * this can't be too high because a hung harddisk might cause the watchdog
  33. * to trigger (sometimes INB and OUTB are called with irq's disabled)
  34. */
  35. #define IDE_REGISTER_TIMEOUT 300
  36. #define LOWDB(x)
  37. #define D(x)
  38. enum /* Transfer types */
  39. {
  40. TYPE_PIO,
  41. TYPE_DMA,
  42. TYPE_UDMA
  43. };
  44. /* CRISv32 specifics */
  45. #ifdef CONFIG_ETRAX_ARCH_V32
  46. #include <asm/arch/hwregs/ata_defs.h>
  47. #include <asm/arch/hwregs/dma_defs.h>
  48. #include <asm/arch/hwregs/dma.h>
  49. #include <asm/arch/pinmux.h>
  50. #define ATA_UDMA2_CYC 2
  51. #define ATA_UDMA2_DVS 3
  52. #define ATA_UDMA1_CYC 2
  53. #define ATA_UDMA1_DVS 4
  54. #define ATA_UDMA0_CYC 4
  55. #define ATA_UDMA0_DVS 6
  56. #define ATA_DMA2_STROBE 7
  57. #define ATA_DMA2_HOLD 1
  58. #define ATA_DMA1_STROBE 8
  59. #define ATA_DMA1_HOLD 3
  60. #define ATA_DMA0_STROBE 25
  61. #define ATA_DMA0_HOLD 19
  62. #define ATA_PIO4_SETUP 3
  63. #define ATA_PIO4_STROBE 7
  64. #define ATA_PIO4_HOLD 1
  65. #define ATA_PIO3_SETUP 3
  66. #define ATA_PIO3_STROBE 9
  67. #define ATA_PIO3_HOLD 3
  68. #define ATA_PIO2_SETUP 3
  69. #define ATA_PIO2_STROBE 13
  70. #define ATA_PIO2_HOLD 5
  71. #define ATA_PIO1_SETUP 5
  72. #define ATA_PIO1_STROBE 23
  73. #define ATA_PIO1_HOLD 9
  74. #define ATA_PIO0_SETUP 9
  75. #define ATA_PIO0_STROBE 39
  76. #define ATA_PIO0_HOLD 9
  77. int
  78. cris_ide_ack_intr(ide_hwif_t* hwif)
  79. {
  80. reg_ata_rw_ctrl2 ctrl2 = REG_TYPE_CONV(reg_ata_rw_ctrl2,
  81. int, hwif->io_ports[0]);
  82. REG_WR_INT(ata, regi_ata, rw_ack_intr, 1 << ctrl2.sel);
  83. return 1;
  84. }
  85. static inline int
  86. cris_ide_busy(void)
  87. {
  88. reg_ata_rs_stat_data stat_data;
  89. stat_data = REG_RD(ata, regi_ata, rs_stat_data);
  90. return stat_data.busy;
  91. }
  92. static inline int
  93. cris_ide_ready(void)
  94. {
  95. return !cris_ide_busy();
  96. }
  97. static inline int
  98. cris_ide_data_available(unsigned short* data)
  99. {
  100. reg_ata_rs_stat_data stat_data;
  101. stat_data = REG_RD(ata, regi_ata, rs_stat_data);
  102. *data = stat_data.data;
  103. return stat_data.dav;
  104. }
  105. static void
  106. cris_ide_write_command(unsigned long command)
  107. {
  108. REG_WR_INT(ata, regi_ata, rw_ctrl2, command); /* write data to the drive's register */
  109. }
  110. static void
  111. cris_ide_set_speed(int type, int setup, int strobe, int hold)
  112. {
  113. reg_ata_rw_ctrl0 ctrl0 = REG_RD(ata, regi_ata, rw_ctrl0);
  114. reg_ata_rw_ctrl1 ctrl1 = REG_RD(ata, regi_ata, rw_ctrl1);
  115. if (type == TYPE_PIO) {
  116. ctrl0.pio_setup = setup;
  117. ctrl0.pio_strb = strobe;
  118. ctrl0.pio_hold = hold;
  119. } else if (type == TYPE_DMA) {
  120. ctrl0.dma_strb = strobe;
  121. ctrl0.dma_hold = hold;
  122. } else if (type == TYPE_UDMA) {
  123. ctrl1.udma_tcyc = setup;
  124. ctrl1.udma_tdvs = strobe;
  125. }
  126. REG_WR(ata, regi_ata, rw_ctrl0, ctrl0);
  127. REG_WR(ata, regi_ata, rw_ctrl1, ctrl1);
  128. }
  129. static unsigned long
  130. cris_ide_base_address(int bus)
  131. {
  132. reg_ata_rw_ctrl2 ctrl2 = {0};
  133. ctrl2.sel = bus;
  134. return REG_TYPE_CONV(int, reg_ata_rw_ctrl2, ctrl2);
  135. }
  136. static unsigned long
  137. cris_ide_reg_addr(unsigned long addr, int cs0, int cs1)
  138. {
  139. reg_ata_rw_ctrl2 ctrl2 = {0};
  140. ctrl2.addr = addr;
  141. ctrl2.cs1 = cs1;
  142. ctrl2.cs0 = cs0;
  143. return REG_TYPE_CONV(int, reg_ata_rw_ctrl2, ctrl2);
  144. }
  145. static __init void
  146. cris_ide_reset(unsigned val)
  147. {
  148. reg_ata_rw_ctrl0 ctrl0 = {0};
  149. ctrl0.rst = val ? regk_ata_active : regk_ata_inactive;
  150. REG_WR(ata, regi_ata, rw_ctrl0, ctrl0);
  151. }
  152. static __init void
  153. cris_ide_init(void)
  154. {
  155. reg_ata_rw_ctrl0 ctrl0 = {0};
  156. reg_ata_rw_intr_mask intr_mask = {0};
  157. ctrl0.en = regk_ata_yes;
  158. REG_WR(ata, regi_ata, rw_ctrl0, ctrl0);
  159. intr_mask.bus0 = regk_ata_yes;
  160. intr_mask.bus1 = regk_ata_yes;
  161. intr_mask.bus2 = regk_ata_yes;
  162. intr_mask.bus3 = regk_ata_yes;
  163. REG_WR(ata, regi_ata, rw_intr_mask, intr_mask);
  164. crisv32_request_dma(2, "ETRAX FS built-in ATA", DMA_VERBOSE_ON_ERROR, 0, dma_ata);
  165. crisv32_request_dma(3, "ETRAX FS built-in ATA", DMA_VERBOSE_ON_ERROR, 0, dma_ata);
  166. crisv32_pinmux_alloc_fixed(pinmux_ata);
  167. crisv32_pinmux_alloc_fixed(pinmux_ata0);
  168. crisv32_pinmux_alloc_fixed(pinmux_ata1);
  169. crisv32_pinmux_alloc_fixed(pinmux_ata2);
  170. crisv32_pinmux_alloc_fixed(pinmux_ata3);
  171. DMA_RESET(regi_dma2);
  172. DMA_ENABLE(regi_dma2);
  173. DMA_RESET(regi_dma3);
  174. DMA_ENABLE(regi_dma3);
  175. DMA_WR_CMD (regi_dma2, regk_dma_set_w_size2);
  176. DMA_WR_CMD (regi_dma3, regk_dma_set_w_size2);
  177. }
  178. static dma_descr_context mycontext __attribute__ ((__aligned__(32)));
  179. #define cris_dma_descr_type dma_descr_data
  180. #define cris_pio_read regk_ata_rd
  181. #define cris_ultra_mask 0x7
  182. #define MAX_DESCR_SIZE 0xffffffffUL
  183. static unsigned long
  184. cris_ide_get_reg(unsigned long reg)
  185. {
  186. return (reg & 0x0e000000) >> 25;
  187. }
  188. static void
  189. cris_ide_fill_descriptor(cris_dma_descr_type *d, void* buf, unsigned int len, int last)
  190. {
  191. d->buf = (char*)virt_to_phys(buf);
  192. d->after = d->buf + len;
  193. d->eol = last;
  194. }
  195. static void
  196. cris_ide_start_dma(ide_drive_t *drive, cris_dma_descr_type *d, int dir,int type,int len)
  197. {
  198. ide_hwif_t *hwif = drive->hwif;
  199. reg_ata_rw_ctrl2 ctrl2 = REG_TYPE_CONV(reg_ata_rw_ctrl2, int,
  200. hwif->io_ports[IDE_DATA_OFFSET]);
  201. reg_ata_rw_trf_cnt trf_cnt = {0};
  202. mycontext.saved_data = (dma_descr_data*)virt_to_phys(d);
  203. mycontext.saved_data_buf = d->buf;
  204. /* start the dma channel */
  205. DMA_START_CONTEXT(dir ? regi_dma3 : regi_dma2, virt_to_phys(&mycontext));
  206. /* initiate a multi word dma read using PIO handshaking */
  207. trf_cnt.cnt = len >> 1;
  208. /* Due to a "feature" the transfer count has to be one extra word for UDMA. */
  209. if (type == TYPE_UDMA)
  210. trf_cnt.cnt++;
  211. REG_WR(ata, regi_ata, rw_trf_cnt, trf_cnt);
  212. ctrl2.rw = dir ? regk_ata_rd : regk_ata_wr;
  213. ctrl2.trf_mode = regk_ata_dma;
  214. ctrl2.hsh = type == TYPE_PIO ? regk_ata_pio :
  215. type == TYPE_DMA ? regk_ata_dma : regk_ata_udma;
  216. ctrl2.multi = regk_ata_yes;
  217. ctrl2.dma_size = regk_ata_word;
  218. REG_WR(ata, regi_ata, rw_ctrl2, ctrl2);
  219. }
  220. static void
  221. cris_ide_wait_dma(int dir)
  222. {
  223. reg_dma_rw_stat status;
  224. do
  225. {
  226. status = REG_RD(dma, dir ? regi_dma3 : regi_dma2, rw_stat);
  227. } while(status.list_state != regk_dma_data_at_eol);
  228. }
  229. static int cris_dma_test_irq(ide_drive_t *drive)
  230. {
  231. ide_hwif_t *hwif = drive->hwif;
  232. int intr = REG_RD_INT(ata, regi_ata, r_intr);
  233. reg_ata_rw_ctrl2 ctrl2 = REG_TYPE_CONV(reg_ata_rw_ctrl2, int,
  234. hwif->io_ports[IDE_DATA_OFFSET]);
  235. return intr & (1 << ctrl2.sel) ? 1 : 0;
  236. }
  237. static void cris_ide_initialize_dma(int dir)
  238. {
  239. }
  240. #else
  241. /* CRISv10 specifics */
  242. #include <asm/arch/svinto.h>
  243. #include <asm/arch/io_interface_mux.h>
  244. /* PIO timing (in R_ATA_CONFIG)
  245. *
  246. * _____________________________
  247. * ADDRESS : ________/
  248. *
  249. * _______________
  250. * DIOR : ____________/ \__________
  251. *
  252. * _______________
  253. * DATA : XXXXXXXXXXXXXXXX_______________XXXXXXXX
  254. *
  255. *
  256. * DIOR is unbuffered while address and data is buffered.
  257. * This creates two problems:
  258. * 1. The DIOR pulse is to early (because it is unbuffered)
  259. * 2. The rise time of DIOR is long
  260. *
  261. * There are at least three different plausible solutions
  262. * 1. Use a pad capable of larger currents in Etrax
  263. * 2. Use an external buffer
  264. * 3. Make the strobe pulse longer
  265. *
  266. * Some of the strobe timings below are modified to compensate
  267. * for this. This implies a slight performance decrease.
  268. *
  269. * THIS SHOULD NEVER BE CHANGED!
  270. *
  271. * TODO: Is this true for the latest LX boards still ?
  272. */
  273. #define ATA_UDMA2_CYC 0 /* No UDMA supported, just to make it compile. */
  274. #define ATA_UDMA2_DVS 0
  275. #define ATA_UDMA1_CYC 0
  276. #define ATA_UDMA1_DVS 0
  277. #define ATA_UDMA0_CYC 0
  278. #define ATA_UDMA0_DVS 0
  279. #define ATA_DMA2_STROBE 4
  280. #define ATA_DMA2_HOLD 0
  281. #define ATA_DMA1_STROBE 4
  282. #define ATA_DMA1_HOLD 1
  283. #define ATA_DMA0_STROBE 12
  284. #define ATA_DMA0_HOLD 9
  285. #define ATA_PIO4_SETUP 1
  286. #define ATA_PIO4_STROBE 5
  287. #define ATA_PIO4_HOLD 0
  288. #define ATA_PIO3_SETUP 1
  289. #define ATA_PIO3_STROBE 5
  290. #define ATA_PIO3_HOLD 1
  291. #define ATA_PIO2_SETUP 1
  292. #define ATA_PIO2_STROBE 6
  293. #define ATA_PIO2_HOLD 2
  294. #define ATA_PIO1_SETUP 2
  295. #define ATA_PIO1_STROBE 11
  296. #define ATA_PIO1_HOLD 4
  297. #define ATA_PIO0_SETUP 4
  298. #define ATA_PIO0_STROBE 19
  299. #define ATA_PIO0_HOLD 4
  300. int
  301. cris_ide_ack_intr(ide_hwif_t* hwif)
  302. {
  303. return 1;
  304. }
  305. static inline int
  306. cris_ide_busy(void)
  307. {
  308. return *R_ATA_STATUS_DATA & IO_MASK(R_ATA_STATUS_DATA, busy) ;
  309. }
  310. static inline int
  311. cris_ide_ready(void)
  312. {
  313. return *R_ATA_STATUS_DATA & IO_MASK(R_ATA_STATUS_DATA, tr_rdy) ;
  314. }
  315. static inline int
  316. cris_ide_data_available(unsigned short* data)
  317. {
  318. unsigned long status = *R_ATA_STATUS_DATA;
  319. *data = (unsigned short)status;
  320. return status & IO_MASK(R_ATA_STATUS_DATA, dav);
  321. }
  322. static void
  323. cris_ide_write_command(unsigned long command)
  324. {
  325. *R_ATA_CTRL_DATA = command;
  326. }
  327. static void
  328. cris_ide_set_speed(int type, int setup, int strobe, int hold)
  329. {
  330. static int pio_setup = ATA_PIO4_SETUP;
  331. static int pio_strobe = ATA_PIO4_STROBE;
  332. static int pio_hold = ATA_PIO4_HOLD;
  333. static int dma_strobe = ATA_DMA2_STROBE;
  334. static int dma_hold = ATA_DMA2_HOLD;
  335. if (type == TYPE_PIO) {
  336. pio_setup = setup;
  337. pio_strobe = strobe;
  338. pio_hold = hold;
  339. } else if (type == TYPE_DMA) {
  340. dma_strobe = strobe;
  341. dma_hold = hold;
  342. }
  343. *R_ATA_CONFIG = ( IO_FIELD( R_ATA_CONFIG, enable, 1 ) |
  344. IO_FIELD( R_ATA_CONFIG, dma_strobe, dma_strobe ) |
  345. IO_FIELD( R_ATA_CONFIG, dma_hold, dma_hold ) |
  346. IO_FIELD( R_ATA_CONFIG, pio_setup, pio_setup ) |
  347. IO_FIELD( R_ATA_CONFIG, pio_strobe, pio_strobe ) |
  348. IO_FIELD( R_ATA_CONFIG, pio_hold, pio_hold ) );
  349. }
  350. static unsigned long
  351. cris_ide_base_address(int bus)
  352. {
  353. return IO_FIELD(R_ATA_CTRL_DATA, sel, bus);
  354. }
  355. static unsigned long
  356. cris_ide_reg_addr(unsigned long addr, int cs0, int cs1)
  357. {
  358. return IO_FIELD(R_ATA_CTRL_DATA, addr, addr) |
  359. IO_FIELD(R_ATA_CTRL_DATA, cs0, cs0) |
  360. IO_FIELD(R_ATA_CTRL_DATA, cs1, cs1);
  361. }
  362. static __init void
  363. cris_ide_reset(unsigned val)
  364. {
  365. #ifdef CONFIG_ETRAX_IDE_G27_RESET
  366. REG_SHADOW_SET(R_PORT_G_DATA, port_g_data_shadow, 27, val);
  367. #endif
  368. #ifdef CONFIG_ETRAX_IDE_PB7_RESET
  369. port_pb_dir_shadow = port_pb_dir_shadow |
  370. IO_STATE(R_PORT_PB_DIR, dir7, output);
  371. *R_PORT_PB_DIR = port_pb_dir_shadow;
  372. REG_SHADOW_SET(R_PORT_PB_DATA, port_pb_data_shadow, 7, val);
  373. #endif
  374. }
  375. static __init void
  376. cris_ide_init(void)
  377. {
  378. volatile unsigned int dummy;
  379. *R_ATA_CTRL_DATA = 0;
  380. *R_ATA_TRANSFER_CNT = 0;
  381. *R_ATA_CONFIG = 0;
  382. if (cris_request_io_interface(if_ata, "ETRAX100LX IDE")) {
  383. printk(KERN_CRIT "ide: Failed to get IO interface\n");
  384. return;
  385. } else if (cris_request_dma(ATA_TX_DMA_NBR,
  386. "ETRAX100LX IDE TX",
  387. DMA_VERBOSE_ON_ERROR,
  388. dma_ata)) {
  389. cris_free_io_interface(if_ata);
  390. printk(KERN_CRIT "ide: Failed to get Tx DMA channel\n");
  391. return;
  392. } else if (cris_request_dma(ATA_RX_DMA_NBR,
  393. "ETRAX100LX IDE RX",
  394. DMA_VERBOSE_ON_ERROR,
  395. dma_ata)) {
  396. cris_free_dma(ATA_TX_DMA_NBR, "ETRAX100LX IDE Tx");
  397. cris_free_io_interface(if_ata);
  398. printk(KERN_CRIT "ide: Failed to get Rx DMA channel\n");
  399. return;
  400. }
  401. /* make a dummy read to set the ata controller in a proper state */
  402. dummy = *R_ATA_STATUS_DATA;
  403. *R_ATA_CONFIG = ( IO_FIELD( R_ATA_CONFIG, enable, 1 ));
  404. *R_ATA_CTRL_DATA = ( IO_STATE( R_ATA_CTRL_DATA, rw, read) |
  405. IO_FIELD( R_ATA_CTRL_DATA, addr, 1 ) );
  406. while(*R_ATA_STATUS_DATA & IO_MASK(R_ATA_STATUS_DATA, busy)); /* wait for busy flag*/
  407. *R_IRQ_MASK0_SET = ( IO_STATE( R_IRQ_MASK0_SET, ata_irq0, set ) |
  408. IO_STATE( R_IRQ_MASK0_SET, ata_irq1, set ) |
  409. IO_STATE( R_IRQ_MASK0_SET, ata_irq2, set ) |
  410. IO_STATE( R_IRQ_MASK0_SET, ata_irq3, set ) );
  411. /* reset the dma channels we will use */
  412. RESET_DMA(ATA_TX_DMA_NBR);
  413. RESET_DMA(ATA_RX_DMA_NBR);
  414. WAIT_DMA(ATA_TX_DMA_NBR);
  415. WAIT_DMA(ATA_RX_DMA_NBR);
  416. }
  417. #define cris_dma_descr_type etrax_dma_descr
  418. #define cris_pio_read IO_STATE(R_ATA_CTRL_DATA, rw, read)
  419. #define cris_ultra_mask 0x0
  420. #define MAX_DESCR_SIZE 0x10000UL
  421. static unsigned long
  422. cris_ide_get_reg(unsigned long reg)
  423. {
  424. return (reg & 0x0e000000) >> 25;
  425. }
  426. static void
  427. cris_ide_fill_descriptor(cris_dma_descr_type *d, void* buf, unsigned int len, int last)
  428. {
  429. d->buf = virt_to_phys(buf);
  430. d->sw_len = len == MAX_DESCR_SIZE ? 0 : len;
  431. if (last)
  432. d->ctrl |= d_eol;
  433. }
  434. static void cris_ide_start_dma(ide_drive_t *drive, cris_dma_descr_type *d, int dir, int type, int len)
  435. {
  436. unsigned long cmd;
  437. if (dir) {
  438. /* need to do this before RX DMA due to a chip bug
  439. * it is enough to just flush the part of the cache that
  440. * corresponds to the buffers we start, but since HD transfers
  441. * usually are more than 8 kB, it is easier to optimize for the
  442. * normal case and just flush the entire cache. its the only
  443. * way to be sure! (OB movie quote)
  444. */
  445. flush_etrax_cache();
  446. *R_DMA_CH3_FIRST = virt_to_phys(d);
  447. *R_DMA_CH3_CMD = IO_STATE(R_DMA_CH3_CMD, cmd, start);
  448. } else {
  449. *R_DMA_CH2_FIRST = virt_to_phys(d);
  450. *R_DMA_CH2_CMD = IO_STATE(R_DMA_CH2_CMD, cmd, start);
  451. }
  452. /* initiate a multi word dma read using DMA handshaking */
  453. *R_ATA_TRANSFER_CNT =
  454. IO_FIELD(R_ATA_TRANSFER_CNT, count, len >> 1);
  455. cmd = dir ? IO_STATE(R_ATA_CTRL_DATA, rw, read) : IO_STATE(R_ATA_CTRL_DATA, rw, write);
  456. cmd |= type == TYPE_PIO ? IO_STATE(R_ATA_CTRL_DATA, handsh, pio) :
  457. IO_STATE(R_ATA_CTRL_DATA, handsh, dma);
  458. *R_ATA_CTRL_DATA =
  459. cmd |
  460. IO_FIELD(R_ATA_CTRL_DATA, data,
  461. drive->hwif->io_ports[IDE_DATA_OFFSET]) |
  462. IO_STATE(R_ATA_CTRL_DATA, src_dst, dma) |
  463. IO_STATE(R_ATA_CTRL_DATA, multi, on) |
  464. IO_STATE(R_ATA_CTRL_DATA, dma_size, word);
  465. }
  466. static void
  467. cris_ide_wait_dma(int dir)
  468. {
  469. if (dir)
  470. WAIT_DMA(ATA_RX_DMA_NBR);
  471. else
  472. WAIT_DMA(ATA_TX_DMA_NBR);
  473. }
  474. static int cris_dma_test_irq(ide_drive_t *drive)
  475. {
  476. int intr = *R_IRQ_MASK0_RD;
  477. int bus = IO_EXTRACT(R_ATA_CTRL_DATA, sel,
  478. drive->hwif->io_ports[IDE_DATA_OFFSET]);
  479. return intr & (1 << (bus + IO_BITNR(R_IRQ_MASK0_RD, ata_irq0))) ? 1 : 0;
  480. }
  481. static void cris_ide_initialize_dma(int dir)
  482. {
  483. if (dir)
  484. {
  485. RESET_DMA(ATA_RX_DMA_NBR); /* sometimes the DMA channel get stuck so we need to do this */
  486. WAIT_DMA(ATA_RX_DMA_NBR);
  487. }
  488. else
  489. {
  490. RESET_DMA(ATA_TX_DMA_NBR); /* sometimes the DMA channel get stuck so we need to do this */
  491. WAIT_DMA(ATA_TX_DMA_NBR);
  492. }
  493. }
  494. #endif
  495. void
  496. cris_ide_outw(unsigned short data, unsigned long reg) {
  497. int timeleft;
  498. LOWDB(printk("ow: data 0x%x, reg 0x%x\n", data, reg));
  499. /* note the lack of handling any timeouts. we stop waiting, but we don't
  500. * really notify anybody.
  501. */
  502. timeleft = IDE_REGISTER_TIMEOUT;
  503. /* wait for busy flag */
  504. do {
  505. timeleft--;
  506. } while(timeleft && cris_ide_busy());
  507. /*
  508. * Fall through at a timeout, so the ongoing command will be
  509. * aborted by the write below, which is expected to be a dummy
  510. * command to the command register. This happens when a faulty
  511. * drive times out on a command. See comment on timeout in
  512. * INB.
  513. */
  514. if(!timeleft)
  515. printk("ATA timeout reg 0x%lx := 0x%x\n", reg, data);
  516. cris_ide_write_command(reg|data); /* write data to the drive's register */
  517. timeleft = IDE_REGISTER_TIMEOUT;
  518. /* wait for transmitter ready */
  519. do {
  520. timeleft--;
  521. } while(timeleft && !cris_ide_ready());
  522. }
  523. void
  524. cris_ide_outb(unsigned char data, unsigned long reg)
  525. {
  526. cris_ide_outw(data, reg);
  527. }
  528. void
  529. cris_ide_outbsync(ide_drive_t *drive, u8 addr, unsigned long port)
  530. {
  531. cris_ide_outw(addr, port);
  532. }
  533. unsigned short
  534. cris_ide_inw(unsigned long reg) {
  535. int timeleft;
  536. unsigned short val;
  537. timeleft = IDE_REGISTER_TIMEOUT;
  538. /* wait for busy flag */
  539. do {
  540. timeleft--;
  541. } while(timeleft && cris_ide_busy());
  542. if(!timeleft) {
  543. /*
  544. * If we're asked to read the status register, like for
  545. * example when a command does not complete for an
  546. * extended time, but the ATA interface is stuck in a
  547. * busy state at the *ETRAX* ATA interface level (as has
  548. * happened repeatedly with at least one bad disk), then
  549. * the best thing to do is to pretend that we read
  550. * "busy" in the status register, so the IDE driver will
  551. * time-out, abort the ongoing command and perform a
  552. * reset sequence. Note that the subsequent OUT_BYTE
  553. * call will also timeout on busy, but as long as the
  554. * write is still performed, everything will be fine.
  555. */
  556. if (cris_ide_get_reg(reg) == IDE_STATUS_OFFSET)
  557. return BUSY_STAT;
  558. else
  559. /* For other rare cases we assume 0 is good enough. */
  560. return 0;
  561. }
  562. cris_ide_write_command(reg | cris_pio_read);
  563. timeleft = IDE_REGISTER_TIMEOUT;
  564. /* wait for available */
  565. do {
  566. timeleft--;
  567. } while(timeleft && !cris_ide_data_available(&val));
  568. if(!timeleft)
  569. return 0;
  570. LOWDB(printk("inb: 0x%x from reg 0x%x\n", val & 0xff, reg));
  571. return val;
  572. }
  573. unsigned char
  574. cris_ide_inb(unsigned long reg)
  575. {
  576. return (unsigned char)cris_ide_inw(reg);
  577. }
  578. static void cris_ide_input_data (ide_drive_t *drive, void *, unsigned int);
  579. static void cris_ide_output_data (ide_drive_t *drive, void *, unsigned int);
  580. static void cris_atapi_input_bytes(ide_drive_t *drive, void *, unsigned int);
  581. static void cris_atapi_output_bytes(ide_drive_t *drive, void *, unsigned int);
  582. static void cris_dma_host_set(ide_drive_t *drive, int on)
  583. {
  584. }
  585. static void cris_set_pio_mode(ide_drive_t *drive, const u8 pio)
  586. {
  587. int setup, strobe, hold;
  588. switch(pio)
  589. {
  590. case 0:
  591. setup = ATA_PIO0_SETUP;
  592. strobe = ATA_PIO0_STROBE;
  593. hold = ATA_PIO0_HOLD;
  594. break;
  595. case 1:
  596. setup = ATA_PIO1_SETUP;
  597. strobe = ATA_PIO1_STROBE;
  598. hold = ATA_PIO1_HOLD;
  599. break;
  600. case 2:
  601. setup = ATA_PIO2_SETUP;
  602. strobe = ATA_PIO2_STROBE;
  603. hold = ATA_PIO2_HOLD;
  604. break;
  605. case 3:
  606. setup = ATA_PIO3_SETUP;
  607. strobe = ATA_PIO3_STROBE;
  608. hold = ATA_PIO3_HOLD;
  609. break;
  610. case 4:
  611. setup = ATA_PIO4_SETUP;
  612. strobe = ATA_PIO4_STROBE;
  613. hold = ATA_PIO4_HOLD;
  614. break;
  615. default:
  616. return;
  617. }
  618. cris_ide_set_speed(TYPE_PIO, setup, strobe, hold);
  619. }
  620. static void cris_set_dma_mode(ide_drive_t *drive, const u8 speed)
  621. {
  622. int cyc = 0, dvs = 0, strobe = 0, hold = 0;
  623. switch(speed)
  624. {
  625. case XFER_UDMA_0:
  626. cyc = ATA_UDMA0_CYC;
  627. dvs = ATA_UDMA0_DVS;
  628. break;
  629. case XFER_UDMA_1:
  630. cyc = ATA_UDMA1_CYC;
  631. dvs = ATA_UDMA1_DVS;
  632. break;
  633. case XFER_UDMA_2:
  634. cyc = ATA_UDMA2_CYC;
  635. dvs = ATA_UDMA2_DVS;
  636. break;
  637. case XFER_MW_DMA_0:
  638. strobe = ATA_DMA0_STROBE;
  639. hold = ATA_DMA0_HOLD;
  640. break;
  641. case XFER_MW_DMA_1:
  642. strobe = ATA_DMA1_STROBE;
  643. hold = ATA_DMA1_HOLD;
  644. break;
  645. case XFER_MW_DMA_2:
  646. strobe = ATA_DMA2_STROBE;
  647. hold = ATA_DMA2_HOLD;
  648. break;
  649. }
  650. if (speed >= XFER_UDMA_0)
  651. cris_ide_set_speed(TYPE_UDMA, cyc, dvs, 0);
  652. else
  653. cris_ide_set_speed(TYPE_DMA, 0, strobe, hold);
  654. }
  655. static void __init cris_setup_ports(hw_regs_t *hw, unsigned long base)
  656. {
  657. int i;
  658. memset(hw, 0, sizeof(*hw));
  659. for (i = 0; i <= 7; i++)
  660. hw->io_ports[i] = base + cris_ide_reg_addr(i, 0, 1);
  661. /*
  662. * the IDE control register is at ATA address 6,
  663. * with CS1 active instead of CS0
  664. */
  665. hw->io_ports[IDE_CONTROL_OFFSET] = base + cris_ide_reg_addr(6, 1, 0);
  666. hw->irq = ide_default_irq(0);
  667. hw->ack_intr = cris_ide_ack_intr;
  668. }
  669. static const struct ide_port_ops cris_port_ops = {
  670. .set_pio_mode = cris_set_pio_mode,
  671. .set_dma_mode = cris_set_dma_mode,
  672. };
  673. static const struct ide_dma_ops cris_dma_ops;
  674. static const struct ide_port_info cris_port_info __initdata = {
  675. .chipset = ide_etrax100,
  676. .port_ops = &cris_port_ops,
  677. .dma_ops = &cris_dma_ops,
  678. .host_flags = IDE_HFLAG_NO_ATAPI_DMA |
  679. IDE_HFLAG_NO_DMA, /* no SFF-style DMA */
  680. .pio_mask = ATA_PIO4,
  681. .udma_mask = cris_ultra_mask,
  682. .mwdma_mask = ATA_MWDMA2,
  683. };
  684. static int __init init_e100_ide(void)
  685. {
  686. hw_regs_t hw;
  687. int h;
  688. u8 idx[4] = { 0xff, 0xff, 0xff, 0xff };
  689. printk("ide: ETRAX FS built-in ATA DMA controller\n");
  690. for (h = 0; h < 4; h++) {
  691. ide_hwif_t *hwif = NULL;
  692. cris_setup_ports(&hw, cris_ide_base_address(h));
  693. hwif = ide_find_port();
  694. if (hwif == NULL)
  695. continue;
  696. ide_init_port_data(hwif, hwif->index);
  697. ide_init_port_hw(hwif, &hw);
  698. hwif->ata_input_data = &cris_ide_input_data;
  699. hwif->ata_output_data = &cris_ide_output_data;
  700. hwif->atapi_input_bytes = &cris_atapi_input_bytes;
  701. hwif->atapi_output_bytes = &cris_atapi_output_bytes;
  702. hwif->OUTB = &cris_ide_outb;
  703. hwif->OUTW = &cris_ide_outw;
  704. hwif->OUTBSYNC = &cris_ide_outbsync;
  705. hwif->INB = &cris_ide_inb;
  706. hwif->INW = &cris_ide_inw;
  707. hwif->cbl = ATA_CBL_PATA40;
  708. idx[h] = hwif->index;
  709. }
  710. /* Reset pulse */
  711. cris_ide_reset(0);
  712. udelay(25);
  713. cris_ide_reset(1);
  714. cris_ide_init();
  715. cris_ide_set_speed(TYPE_PIO, ATA_PIO4_SETUP, ATA_PIO4_STROBE, ATA_PIO4_HOLD);
  716. cris_ide_set_speed(TYPE_DMA, 0, ATA_DMA2_STROBE, ATA_DMA2_HOLD);
  717. cris_ide_set_speed(TYPE_UDMA, ATA_UDMA2_CYC, ATA_UDMA2_DVS, 0);
  718. ide_device_add(idx, &cris_port_info);
  719. return 0;
  720. }
  721. static cris_dma_descr_type mydescr __attribute__ ((__aligned__(16)));
  722. /*
  723. * The following routines are mainly used by the ATAPI drivers.
  724. *
  725. * These routines will round up any request for an odd number of bytes,
  726. * so if an odd bytecount is specified, be sure that there's at least one
  727. * extra byte allocated for the buffer.
  728. */
  729. static void
  730. cris_atapi_input_bytes (ide_drive_t *drive, void *buffer, unsigned int bytecount)
  731. {
  732. D(printk("atapi_input_bytes, buffer 0x%x, count %d\n",
  733. buffer, bytecount));
  734. if(bytecount & 1) {
  735. printk("warning, odd bytecount in cdrom_in_bytes = %d.\n", bytecount);
  736. bytecount++; /* to round off */
  737. }
  738. /* setup DMA and start transfer */
  739. cris_ide_fill_descriptor(&mydescr, buffer, bytecount, 1);
  740. cris_ide_start_dma(drive, &mydescr, 1, TYPE_PIO, bytecount);
  741. /* wait for completion */
  742. LED_DISK_READ(1);
  743. cris_ide_wait_dma(1);
  744. LED_DISK_READ(0);
  745. }
  746. static void
  747. cris_atapi_output_bytes (ide_drive_t *drive, void *buffer, unsigned int bytecount)
  748. {
  749. D(printk("atapi_output_bytes, buffer 0x%x, count %d\n",
  750. buffer, bytecount));
  751. if(bytecount & 1) {
  752. printk("odd bytecount %d in atapi_out_bytes!\n", bytecount);
  753. bytecount++;
  754. }
  755. cris_ide_fill_descriptor(&mydescr, buffer, bytecount, 1);
  756. cris_ide_start_dma(drive, &mydescr, 0, TYPE_PIO, bytecount);
  757. /* wait for completion */
  758. LED_DISK_WRITE(1);
  759. LED_DISK_READ(1);
  760. cris_ide_wait_dma(0);
  761. LED_DISK_WRITE(0);
  762. }
  763. /*
  764. * This is used for most PIO data transfers *from* the IDE interface
  765. */
  766. static void
  767. cris_ide_input_data (ide_drive_t *drive, void *buffer, unsigned int wcount)
  768. {
  769. cris_atapi_input_bytes(drive, buffer, wcount << 2);
  770. }
  771. /*
  772. * This is used for most PIO data transfers *to* the IDE interface
  773. */
  774. static void
  775. cris_ide_output_data (ide_drive_t *drive, void *buffer, unsigned int wcount)
  776. {
  777. cris_atapi_output_bytes(drive, buffer, wcount << 2);
  778. }
  779. /* we only have one DMA channel on the chip for ATA, so we can keep these statically */
  780. static cris_dma_descr_type ata_descrs[MAX_DMA_DESCRS] __attribute__ ((__aligned__(16)));
  781. static unsigned int ata_tot_size;
  782. /*
  783. * cris_ide_build_dmatable() prepares a dma request.
  784. * Returns 0 if all went okay, returns 1 otherwise.
  785. */
  786. static int cris_ide_build_dmatable (ide_drive_t *drive)
  787. {
  788. ide_hwif_t *hwif = drive->hwif;
  789. struct scatterlist* sg;
  790. struct request *rq = drive->hwif->hwgroup->rq;
  791. unsigned long size, addr;
  792. unsigned int count = 0;
  793. int i = 0;
  794. sg = hwif->sg_table;
  795. ata_tot_size = 0;
  796. ide_map_sg(drive, rq);
  797. i = hwif->sg_nents;
  798. while(i) {
  799. /*
  800. * Determine addr and size of next buffer area. We assume that
  801. * individual virtual buffers are always composed linearly in
  802. * physical memory. For example, we assume that any 8kB buffer
  803. * is always composed of two adjacent physical 4kB pages rather
  804. * than two possibly non-adjacent physical 4kB pages.
  805. */
  806. /* group sequential buffers into one large buffer */
  807. addr = sg_phys(sg);
  808. size = sg_dma_len(sg);
  809. while (--i) {
  810. sg = sg_next(sg);
  811. if ((addr + size) != sg_phys(sg))
  812. break;
  813. size += sg_dma_len(sg);
  814. }
  815. /* did we run out of descriptors? */
  816. if(count >= MAX_DMA_DESCRS) {
  817. printk("%s: too few DMA descriptors\n", drive->name);
  818. return 1;
  819. }
  820. /* however, this case is more difficult - rw_trf_cnt cannot be more
  821. than 65536 words per transfer, so in that case we need to either
  822. 1) use a DMA interrupt to re-trigger rw_trf_cnt and continue with
  823. the descriptors, or
  824. 2) simply do the request here, and get dma_intr to only ide_end_request on
  825. those blocks that were actually set-up for transfer.
  826. */
  827. if(ata_tot_size + size > 131072) {
  828. printk("too large total ATA DMA request, %d + %d!\n", ata_tot_size, (int)size);
  829. return 1;
  830. }
  831. /* If size > MAX_DESCR_SIZE it has to be splitted into new descriptors. Since we
  832. don't handle size > 131072 only one split is necessary */
  833. if(size > MAX_DESCR_SIZE) {
  834. cris_ide_fill_descriptor(&ata_descrs[count], (void*)addr, MAX_DESCR_SIZE, 0);
  835. count++;
  836. ata_tot_size += MAX_DESCR_SIZE;
  837. size -= MAX_DESCR_SIZE;
  838. addr += MAX_DESCR_SIZE;
  839. }
  840. cris_ide_fill_descriptor(&ata_descrs[count], (void*)addr, size,i ? 0 : 1);
  841. count++;
  842. ata_tot_size += size;
  843. }
  844. if (count) {
  845. /* return and say all is ok */
  846. return 0;
  847. }
  848. printk("%s: empty DMA table?\n", drive->name);
  849. return 1; /* let the PIO routines handle this weirdness */
  850. }
  851. /*
  852. * cris_dma_intr() is the handler for disk read/write DMA interrupts
  853. */
  854. static ide_startstop_t cris_dma_intr (ide_drive_t *drive)
  855. {
  856. LED_DISK_READ(0);
  857. LED_DISK_WRITE(0);
  858. return ide_dma_intr(drive);
  859. }
  860. /*
  861. * Functions below initiates/aborts DMA read/write operations on a drive.
  862. *
  863. * The caller is assumed to have selected the drive and programmed the drive's
  864. * sector address using CHS or LBA. All that remains is to prepare for DMA
  865. * and then issue the actual read/write DMA/PIO command to the drive.
  866. *
  867. * For ATAPI devices, we just prepare for DMA and return. The caller should
  868. * then issue the packet command to the drive and call us again with
  869. * cris_dma_start afterwards.
  870. *
  871. * Returns 0 if all went well.
  872. * Returns 1 if DMA read/write could not be started, in which case
  873. * the caller should revert to PIO for the current request.
  874. */
  875. static int cris_dma_end(ide_drive_t *drive)
  876. {
  877. drive->waiting_for_dma = 0;
  878. return 0;
  879. }
  880. static int cris_dma_setup(ide_drive_t *drive)
  881. {
  882. struct request *rq = drive->hwif->hwgroup->rq;
  883. cris_ide_initialize_dma(!rq_data_dir(rq));
  884. if (cris_ide_build_dmatable (drive)) {
  885. ide_map_sg(drive, rq);
  886. return 1;
  887. }
  888. drive->waiting_for_dma = 1;
  889. return 0;
  890. }
  891. static void cris_dma_exec_cmd(ide_drive_t *drive, u8 command)
  892. {
  893. ide_execute_command(drive, command, &cris_dma_intr, WAIT_CMD, NULL);
  894. }
  895. static void cris_dma_start(ide_drive_t *drive)
  896. {
  897. struct request *rq = drive->hwif->hwgroup->rq;
  898. int writing = rq_data_dir(rq);
  899. int type = TYPE_DMA;
  900. if (drive->current_speed >= XFER_UDMA_0)
  901. type = TYPE_UDMA;
  902. cris_ide_start_dma(drive, &ata_descrs[0], writing ? 0 : 1, type, ata_tot_size);
  903. if (writing) {
  904. LED_DISK_WRITE(1);
  905. } else {
  906. LED_DISK_READ(1);
  907. }
  908. }
  909. static const struct ide_dma_ops cris_dma_ops = {
  910. .dma_host_set = cris_dma_host_set,
  911. .dma_setup = cris_dma_setup,
  912. .dma_exec_cmd = cris_dma_exec_cmd,
  913. .dma_start = cris_dma_start,
  914. .dma_end = cris_dma_end,
  915. .dma_test_irq = cris_dma_test_irq,
  916. };
  917. module_init(init_e100_ide);
  918. MODULE_LICENSE("GPL");