intel_panel.c 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743
  1. /*
  2. * Copyright © 2006-2010 Intel Corporation
  3. * Copyright (c) 2006 Dave Airlie <airlied@linux.ie>
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the "Software"),
  7. * to deal in the Software without restriction, including without limitation
  8. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  9. * and/or sell copies of the Software, and to permit persons to whom the
  10. * Software is furnished to do so, subject to the following conditions:
  11. *
  12. * The above copyright notice and this permission notice (including the next
  13. * paragraph) shall be included in all copies or substantial portions of the
  14. * Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  20. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  21. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
  22. * DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors:
  25. * Eric Anholt <eric@anholt.net>
  26. * Dave Airlie <airlied@linux.ie>
  27. * Jesse Barnes <jesse.barnes@intel.com>
  28. * Chris Wilson <chris@chris-wilson.co.uk>
  29. */
  30. #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
  31. #include <linux/moduleparam.h>
  32. #include "intel_drv.h"
  33. #define PCI_LBPC 0xf4 /* legacy/combination backlight modes */
  34. void
  35. intel_fixed_panel_mode(struct drm_display_mode *fixed_mode,
  36. struct drm_display_mode *adjusted_mode)
  37. {
  38. adjusted_mode->hdisplay = fixed_mode->hdisplay;
  39. adjusted_mode->hsync_start = fixed_mode->hsync_start;
  40. adjusted_mode->hsync_end = fixed_mode->hsync_end;
  41. adjusted_mode->htotal = fixed_mode->htotal;
  42. adjusted_mode->vdisplay = fixed_mode->vdisplay;
  43. adjusted_mode->vsync_start = fixed_mode->vsync_start;
  44. adjusted_mode->vsync_end = fixed_mode->vsync_end;
  45. adjusted_mode->vtotal = fixed_mode->vtotal;
  46. adjusted_mode->clock = fixed_mode->clock;
  47. drm_mode_set_crtcinfo(adjusted_mode, 0);
  48. }
  49. /* adjusted_mode has been preset to be the panel's fixed mode */
  50. void
  51. intel_pch_panel_fitting(struct intel_crtc *intel_crtc,
  52. struct intel_crtc_config *pipe_config,
  53. int fitting_mode)
  54. {
  55. struct drm_display_mode *mode, *adjusted_mode;
  56. int x, y, width, height;
  57. mode = &pipe_config->requested_mode;
  58. adjusted_mode = &pipe_config->adjusted_mode;
  59. x = y = width = height = 0;
  60. /* Native modes don't need fitting */
  61. if (adjusted_mode->hdisplay == mode->hdisplay &&
  62. adjusted_mode->vdisplay == mode->vdisplay)
  63. goto done;
  64. switch (fitting_mode) {
  65. case DRM_MODE_SCALE_CENTER:
  66. width = mode->hdisplay;
  67. height = mode->vdisplay;
  68. x = (adjusted_mode->hdisplay - width + 1)/2;
  69. y = (adjusted_mode->vdisplay - height + 1)/2;
  70. break;
  71. case DRM_MODE_SCALE_ASPECT:
  72. /* Scale but preserve the aspect ratio */
  73. {
  74. u32 scaled_width = adjusted_mode->hdisplay * mode->vdisplay;
  75. u32 scaled_height = mode->hdisplay * adjusted_mode->vdisplay;
  76. if (scaled_width > scaled_height) { /* pillar */
  77. width = scaled_height / mode->vdisplay;
  78. if (width & 1)
  79. width++;
  80. x = (adjusted_mode->hdisplay - width + 1) / 2;
  81. y = 0;
  82. height = adjusted_mode->vdisplay;
  83. } else if (scaled_width < scaled_height) { /* letter */
  84. height = scaled_width / mode->hdisplay;
  85. if (height & 1)
  86. height++;
  87. y = (adjusted_mode->vdisplay - height + 1) / 2;
  88. x = 0;
  89. width = adjusted_mode->hdisplay;
  90. } else {
  91. x = y = 0;
  92. width = adjusted_mode->hdisplay;
  93. height = adjusted_mode->vdisplay;
  94. }
  95. }
  96. break;
  97. case DRM_MODE_SCALE_FULLSCREEN:
  98. x = y = 0;
  99. width = adjusted_mode->hdisplay;
  100. height = adjusted_mode->vdisplay;
  101. break;
  102. default:
  103. WARN(1, "bad panel fit mode: %d\n", fitting_mode);
  104. return;
  105. }
  106. done:
  107. pipe_config->pch_pfit.pos = (x << 16) | y;
  108. pipe_config->pch_pfit.size = (width << 16) | height;
  109. }
  110. static void
  111. centre_horizontally(struct drm_display_mode *mode,
  112. int width)
  113. {
  114. u32 border, sync_pos, blank_width, sync_width;
  115. /* keep the hsync and hblank widths constant */
  116. sync_width = mode->crtc_hsync_end - mode->crtc_hsync_start;
  117. blank_width = mode->crtc_hblank_end - mode->crtc_hblank_start;
  118. sync_pos = (blank_width - sync_width + 1) / 2;
  119. border = (mode->hdisplay - width + 1) / 2;
  120. border += border & 1; /* make the border even */
  121. mode->crtc_hdisplay = width;
  122. mode->crtc_hblank_start = width + border;
  123. mode->crtc_hblank_end = mode->crtc_hblank_start + blank_width;
  124. mode->crtc_hsync_start = mode->crtc_hblank_start + sync_pos;
  125. mode->crtc_hsync_end = mode->crtc_hsync_start + sync_width;
  126. }
  127. static void
  128. centre_vertically(struct drm_display_mode *mode,
  129. int height)
  130. {
  131. u32 border, sync_pos, blank_width, sync_width;
  132. /* keep the vsync and vblank widths constant */
  133. sync_width = mode->crtc_vsync_end - mode->crtc_vsync_start;
  134. blank_width = mode->crtc_vblank_end - mode->crtc_vblank_start;
  135. sync_pos = (blank_width - sync_width + 1) / 2;
  136. border = (mode->vdisplay - height + 1) / 2;
  137. mode->crtc_vdisplay = height;
  138. mode->crtc_vblank_start = height + border;
  139. mode->crtc_vblank_end = mode->crtc_vblank_start + blank_width;
  140. mode->crtc_vsync_start = mode->crtc_vblank_start + sync_pos;
  141. mode->crtc_vsync_end = mode->crtc_vsync_start + sync_width;
  142. }
  143. static inline u32 panel_fitter_scaling(u32 source, u32 target)
  144. {
  145. /*
  146. * Floating point operation is not supported. So the FACTOR
  147. * is defined, which can avoid the floating point computation
  148. * when calculating the panel ratio.
  149. */
  150. #define ACCURACY 12
  151. #define FACTOR (1 << ACCURACY)
  152. u32 ratio = source * FACTOR / target;
  153. return (FACTOR * ratio + FACTOR/2) / FACTOR;
  154. }
  155. void intel_gmch_panel_fitting(struct intel_crtc *intel_crtc,
  156. struct intel_crtc_config *pipe_config,
  157. int fitting_mode)
  158. {
  159. struct drm_device *dev = intel_crtc->base.dev;
  160. u32 pfit_control = 0, pfit_pgm_ratios = 0, border = 0;
  161. struct drm_display_mode *mode, *adjusted_mode;
  162. mode = &pipe_config->requested_mode;
  163. adjusted_mode = &pipe_config->adjusted_mode;
  164. /* Native modes don't need fitting */
  165. if (adjusted_mode->hdisplay == mode->hdisplay &&
  166. adjusted_mode->vdisplay == mode->vdisplay)
  167. goto out;
  168. switch (fitting_mode) {
  169. case DRM_MODE_SCALE_CENTER:
  170. /*
  171. * For centered modes, we have to calculate border widths &
  172. * heights and modify the values programmed into the CRTC.
  173. */
  174. centre_horizontally(adjusted_mode, mode->hdisplay);
  175. centre_vertically(adjusted_mode, mode->vdisplay);
  176. border = LVDS_BORDER_ENABLE;
  177. break;
  178. case DRM_MODE_SCALE_ASPECT:
  179. /* Scale but preserve the aspect ratio */
  180. if (INTEL_INFO(dev)->gen >= 4) {
  181. u32 scaled_width = adjusted_mode->hdisplay *
  182. mode->vdisplay;
  183. u32 scaled_height = mode->hdisplay *
  184. adjusted_mode->vdisplay;
  185. /* 965+ is easy, it does everything in hw */
  186. if (scaled_width > scaled_height)
  187. pfit_control |= PFIT_ENABLE |
  188. PFIT_SCALING_PILLAR;
  189. else if (scaled_width < scaled_height)
  190. pfit_control |= PFIT_ENABLE |
  191. PFIT_SCALING_LETTER;
  192. else if (adjusted_mode->hdisplay != mode->hdisplay)
  193. pfit_control |= PFIT_ENABLE | PFIT_SCALING_AUTO;
  194. } else {
  195. u32 scaled_width = adjusted_mode->hdisplay *
  196. mode->vdisplay;
  197. u32 scaled_height = mode->hdisplay *
  198. adjusted_mode->vdisplay;
  199. /*
  200. * For earlier chips we have to calculate the scaling
  201. * ratio by hand and program it into the
  202. * PFIT_PGM_RATIO register
  203. */
  204. if (scaled_width > scaled_height) { /* pillar */
  205. centre_horizontally(adjusted_mode,
  206. scaled_height /
  207. mode->vdisplay);
  208. border = LVDS_BORDER_ENABLE;
  209. if (mode->vdisplay != adjusted_mode->vdisplay) {
  210. u32 bits = panel_fitter_scaling(mode->vdisplay, adjusted_mode->vdisplay);
  211. pfit_pgm_ratios |= (bits << PFIT_HORIZ_SCALE_SHIFT |
  212. bits << PFIT_VERT_SCALE_SHIFT);
  213. pfit_control |= (PFIT_ENABLE |
  214. VERT_INTERP_BILINEAR |
  215. HORIZ_INTERP_BILINEAR);
  216. }
  217. } else if (scaled_width < scaled_height) { /* letter */
  218. centre_vertically(adjusted_mode,
  219. scaled_width /
  220. mode->hdisplay);
  221. border = LVDS_BORDER_ENABLE;
  222. if (mode->hdisplay != adjusted_mode->hdisplay) {
  223. u32 bits = panel_fitter_scaling(mode->hdisplay, adjusted_mode->hdisplay);
  224. pfit_pgm_ratios |= (bits << PFIT_HORIZ_SCALE_SHIFT |
  225. bits << PFIT_VERT_SCALE_SHIFT);
  226. pfit_control |= (PFIT_ENABLE |
  227. VERT_INTERP_BILINEAR |
  228. HORIZ_INTERP_BILINEAR);
  229. }
  230. } else {
  231. /* Aspects match, Let hw scale both directions */
  232. pfit_control |= (PFIT_ENABLE |
  233. VERT_AUTO_SCALE | HORIZ_AUTO_SCALE |
  234. VERT_INTERP_BILINEAR |
  235. HORIZ_INTERP_BILINEAR);
  236. }
  237. }
  238. break;
  239. case DRM_MODE_SCALE_FULLSCREEN:
  240. /*
  241. * Full scaling, even if it changes the aspect ratio.
  242. * Fortunately this is all done for us in hw.
  243. */
  244. if (mode->vdisplay != adjusted_mode->vdisplay ||
  245. mode->hdisplay != adjusted_mode->hdisplay) {
  246. pfit_control |= PFIT_ENABLE;
  247. if (INTEL_INFO(dev)->gen >= 4)
  248. pfit_control |= PFIT_SCALING_AUTO;
  249. else
  250. pfit_control |= (VERT_AUTO_SCALE |
  251. VERT_INTERP_BILINEAR |
  252. HORIZ_AUTO_SCALE |
  253. HORIZ_INTERP_BILINEAR);
  254. }
  255. break;
  256. default:
  257. WARN(1, "bad panel fit mode: %d\n", fitting_mode);
  258. return;
  259. }
  260. /* 965+ wants fuzzy fitting */
  261. /* FIXME: handle multiple panels by failing gracefully */
  262. if (INTEL_INFO(dev)->gen >= 4)
  263. pfit_control |= ((intel_crtc->pipe << PFIT_PIPE_SHIFT) |
  264. PFIT_FILTER_FUZZY);
  265. out:
  266. if ((pfit_control & PFIT_ENABLE) == 0) {
  267. pfit_control = 0;
  268. pfit_pgm_ratios = 0;
  269. }
  270. /* Make sure pre-965 set dither correctly for 18bpp panels. */
  271. if (INTEL_INFO(dev)->gen < 4 && pipe_config->pipe_bpp == 18)
  272. pfit_control |= PANEL_8TO6_DITHER_ENABLE;
  273. pipe_config->gmch_pfit.control = pfit_control;
  274. pipe_config->gmch_pfit.pgm_ratios = pfit_pgm_ratios;
  275. pipe_config->gmch_pfit.lvds_border_bits = border;
  276. }
  277. static int is_backlight_combination_mode(struct drm_device *dev)
  278. {
  279. struct drm_i915_private *dev_priv = dev->dev_private;
  280. if (INTEL_INFO(dev)->gen >= 4)
  281. return I915_READ(BLC_PWM_CTL2) & BLM_COMBINATION_MODE;
  282. if (IS_GEN2(dev))
  283. return I915_READ(BLC_PWM_CTL) & BLM_LEGACY_MODE;
  284. return 0;
  285. }
  286. /* XXX: query mode clock or hardware clock and program max PWM appropriately
  287. * when it's 0.
  288. */
  289. static u32 i915_read_blc_pwm_ctl(struct drm_device *dev)
  290. {
  291. struct drm_i915_private *dev_priv = dev->dev_private;
  292. u32 val;
  293. WARN_ON_SMP(!spin_is_locked(&dev_priv->backlight.lock));
  294. /* Restore the CTL value if it lost, e.g. GPU reset */
  295. if (HAS_PCH_SPLIT(dev_priv->dev)) {
  296. val = I915_READ(BLC_PWM_PCH_CTL2);
  297. if (dev_priv->regfile.saveBLC_PWM_CTL2 == 0) {
  298. dev_priv->regfile.saveBLC_PWM_CTL2 = val;
  299. } else if (val == 0) {
  300. val = dev_priv->regfile.saveBLC_PWM_CTL2;
  301. I915_WRITE(BLC_PWM_PCH_CTL2, val);
  302. }
  303. } else {
  304. val = I915_READ(BLC_PWM_CTL);
  305. if (dev_priv->regfile.saveBLC_PWM_CTL == 0) {
  306. dev_priv->regfile.saveBLC_PWM_CTL = val;
  307. if (INTEL_INFO(dev)->gen >= 4)
  308. dev_priv->regfile.saveBLC_PWM_CTL2 =
  309. I915_READ(BLC_PWM_CTL2);
  310. } else if (val == 0) {
  311. val = dev_priv->regfile.saveBLC_PWM_CTL;
  312. I915_WRITE(BLC_PWM_CTL, val);
  313. if (INTEL_INFO(dev)->gen >= 4)
  314. I915_WRITE(BLC_PWM_CTL2,
  315. dev_priv->regfile.saveBLC_PWM_CTL2);
  316. }
  317. }
  318. return val;
  319. }
  320. static u32 intel_panel_get_max_backlight(struct drm_device *dev)
  321. {
  322. u32 max;
  323. max = i915_read_blc_pwm_ctl(dev);
  324. if (HAS_PCH_SPLIT(dev)) {
  325. max >>= 16;
  326. } else {
  327. if (INTEL_INFO(dev)->gen < 4)
  328. max >>= 17;
  329. else
  330. max >>= 16;
  331. if (is_backlight_combination_mode(dev))
  332. max *= 0xff;
  333. }
  334. DRM_DEBUG_DRIVER("max backlight PWM = %d\n", max);
  335. return max;
  336. }
  337. static int i915_panel_invert_brightness;
  338. MODULE_PARM_DESC(invert_brightness, "Invert backlight brightness "
  339. "(-1 force normal, 0 machine defaults, 1 force inversion), please "
  340. "report PCI device ID, subsystem vendor and subsystem device ID "
  341. "to dri-devel@lists.freedesktop.org, if your machine needs it. "
  342. "It will then be included in an upcoming module version.");
  343. module_param_named(invert_brightness, i915_panel_invert_brightness, int, 0600);
  344. static u32 intel_panel_compute_brightness(struct drm_device *dev, u32 val)
  345. {
  346. struct drm_i915_private *dev_priv = dev->dev_private;
  347. if (i915_panel_invert_brightness < 0)
  348. return val;
  349. if (i915_panel_invert_brightness > 0 ||
  350. dev_priv->quirks & QUIRK_INVERT_BRIGHTNESS) {
  351. u32 max = intel_panel_get_max_backlight(dev);
  352. if (max)
  353. return max - val;
  354. }
  355. return val;
  356. }
  357. static u32 intel_panel_get_backlight(struct drm_device *dev)
  358. {
  359. struct drm_i915_private *dev_priv = dev->dev_private;
  360. u32 val;
  361. unsigned long flags;
  362. spin_lock_irqsave(&dev_priv->backlight.lock, flags);
  363. if (HAS_PCH_SPLIT(dev)) {
  364. val = I915_READ(BLC_PWM_CPU_CTL) & BACKLIGHT_DUTY_CYCLE_MASK;
  365. } else {
  366. val = I915_READ(BLC_PWM_CTL) & BACKLIGHT_DUTY_CYCLE_MASK;
  367. if (INTEL_INFO(dev)->gen < 4)
  368. val >>= 1;
  369. if (is_backlight_combination_mode(dev)) {
  370. u8 lbpc;
  371. pci_read_config_byte(dev->pdev, PCI_LBPC, &lbpc);
  372. val *= lbpc;
  373. }
  374. }
  375. val = intel_panel_compute_brightness(dev, val);
  376. spin_unlock_irqrestore(&dev_priv->backlight.lock, flags);
  377. DRM_DEBUG_DRIVER("get backlight PWM = %d\n", val);
  378. return val;
  379. }
  380. static void intel_pch_panel_set_backlight(struct drm_device *dev, u32 level)
  381. {
  382. struct drm_i915_private *dev_priv = dev->dev_private;
  383. u32 val = I915_READ(BLC_PWM_CPU_CTL) & ~BACKLIGHT_DUTY_CYCLE_MASK;
  384. I915_WRITE(BLC_PWM_CPU_CTL, val | level);
  385. }
  386. static void intel_panel_actually_set_backlight(struct drm_device *dev, u32 level)
  387. {
  388. struct drm_i915_private *dev_priv = dev->dev_private;
  389. u32 tmp;
  390. DRM_DEBUG_DRIVER("set backlight PWM = %d\n", level);
  391. level = intel_panel_compute_brightness(dev, level);
  392. if (HAS_PCH_SPLIT(dev))
  393. return intel_pch_panel_set_backlight(dev, level);
  394. if (is_backlight_combination_mode(dev)) {
  395. u32 max = intel_panel_get_max_backlight(dev);
  396. u8 lbpc;
  397. /* we're screwed, but keep behaviour backwards compatible */
  398. if (!max)
  399. max = 1;
  400. lbpc = level * 0xfe / max + 1;
  401. level /= lbpc;
  402. pci_write_config_byte(dev->pdev, PCI_LBPC, lbpc);
  403. }
  404. tmp = I915_READ(BLC_PWM_CTL);
  405. if (INTEL_INFO(dev)->gen < 4)
  406. level <<= 1;
  407. tmp &= ~BACKLIGHT_DUTY_CYCLE_MASK;
  408. I915_WRITE(BLC_PWM_CTL, tmp | level);
  409. }
  410. /* set backlight brightness to level in range [0..max] */
  411. void intel_panel_set_backlight(struct drm_device *dev, u32 level, u32 max)
  412. {
  413. struct drm_i915_private *dev_priv = dev->dev_private;
  414. u32 freq;
  415. unsigned long flags;
  416. spin_lock_irqsave(&dev_priv->backlight.lock, flags);
  417. freq = intel_panel_get_max_backlight(dev);
  418. if (!freq) {
  419. /* we are screwed, bail out */
  420. goto out;
  421. }
  422. /* scale to hardware, but be careful to not overflow */
  423. if (freq < max)
  424. level = level * freq / max;
  425. else
  426. level = freq / max * level;
  427. dev_priv->backlight.level = level;
  428. if (dev_priv->backlight.device)
  429. dev_priv->backlight.device->props.brightness = level;
  430. if (dev_priv->backlight.enabled)
  431. intel_panel_actually_set_backlight(dev, level);
  432. out:
  433. spin_unlock_irqrestore(&dev_priv->backlight.lock, flags);
  434. }
  435. void intel_panel_disable_backlight(struct drm_device *dev)
  436. {
  437. struct drm_i915_private *dev_priv = dev->dev_private;
  438. unsigned long flags;
  439. /*
  440. * Do not disable backlight on the vgaswitcheroo path. When switching
  441. * away from i915, the other client may depend on i915 to handle the
  442. * backlight. This will leave the backlight on unnecessarily when
  443. * another client is not activated.
  444. */
  445. if (dev->switch_power_state == DRM_SWITCH_POWER_CHANGING) {
  446. DRM_DEBUG_DRIVER("Skipping backlight disable on vga switch\n");
  447. return;
  448. }
  449. spin_lock_irqsave(&dev_priv->backlight.lock, flags);
  450. dev_priv->backlight.enabled = false;
  451. intel_panel_actually_set_backlight(dev, 0);
  452. if (INTEL_INFO(dev)->gen >= 4) {
  453. uint32_t reg, tmp;
  454. reg = HAS_PCH_SPLIT(dev) ? BLC_PWM_CPU_CTL2 : BLC_PWM_CTL2;
  455. I915_WRITE(reg, I915_READ(reg) & ~BLM_PWM_ENABLE);
  456. if (HAS_PCH_SPLIT(dev)) {
  457. tmp = I915_READ(BLC_PWM_PCH_CTL1);
  458. tmp &= ~BLM_PCH_PWM_ENABLE;
  459. I915_WRITE(BLC_PWM_PCH_CTL1, tmp);
  460. }
  461. }
  462. spin_unlock_irqrestore(&dev_priv->backlight.lock, flags);
  463. }
  464. void intel_panel_enable_backlight(struct drm_device *dev,
  465. enum pipe pipe)
  466. {
  467. struct drm_i915_private *dev_priv = dev->dev_private;
  468. enum transcoder cpu_transcoder =
  469. intel_pipe_to_cpu_transcoder(dev_priv, pipe);
  470. unsigned long flags;
  471. spin_lock_irqsave(&dev_priv->backlight.lock, flags);
  472. if (dev_priv->backlight.level == 0) {
  473. dev_priv->backlight.level = intel_panel_get_max_backlight(dev);
  474. if (dev_priv->backlight.device)
  475. dev_priv->backlight.device->props.brightness =
  476. dev_priv->backlight.level;
  477. }
  478. if (INTEL_INFO(dev)->gen >= 4) {
  479. uint32_t reg, tmp;
  480. reg = HAS_PCH_SPLIT(dev) ? BLC_PWM_CPU_CTL2 : BLC_PWM_CTL2;
  481. tmp = I915_READ(reg);
  482. /* Note that this can also get called through dpms changes. And
  483. * we don't track the backlight dpms state, hence check whether
  484. * we have to do anything first. */
  485. if (tmp & BLM_PWM_ENABLE)
  486. goto set_level;
  487. if (INTEL_INFO(dev)->num_pipes == 3)
  488. tmp &= ~BLM_PIPE_SELECT_IVB;
  489. else
  490. tmp &= ~BLM_PIPE_SELECT;
  491. if (cpu_transcoder == TRANSCODER_EDP)
  492. tmp |= BLM_TRANSCODER_EDP;
  493. else
  494. tmp |= BLM_PIPE(cpu_transcoder);
  495. tmp &= ~BLM_PWM_ENABLE;
  496. I915_WRITE(reg, tmp);
  497. POSTING_READ(reg);
  498. I915_WRITE(reg, tmp | BLM_PWM_ENABLE);
  499. if (HAS_PCH_SPLIT(dev) &&
  500. !(dev_priv->quirks & QUIRK_NO_PCH_PWM_ENABLE)) {
  501. tmp = I915_READ(BLC_PWM_PCH_CTL1);
  502. tmp |= BLM_PCH_PWM_ENABLE;
  503. tmp &= ~BLM_PCH_OVERRIDE_ENABLE;
  504. I915_WRITE(BLC_PWM_PCH_CTL1, tmp);
  505. }
  506. }
  507. set_level:
  508. /* Call below after setting BLC_PWM_CPU_CTL2 and BLC_PWM_PCH_CTL1.
  509. * BLC_PWM_CPU_CTL may be cleared to zero automatically when these
  510. * registers are set.
  511. */
  512. dev_priv->backlight.enabled = true;
  513. intel_panel_actually_set_backlight(dev, dev_priv->backlight.level);
  514. spin_unlock_irqrestore(&dev_priv->backlight.lock, flags);
  515. }
  516. static void intel_panel_init_backlight(struct drm_device *dev)
  517. {
  518. struct drm_i915_private *dev_priv = dev->dev_private;
  519. dev_priv->backlight.level = intel_panel_get_backlight(dev);
  520. dev_priv->backlight.enabled = dev_priv->backlight.level != 0;
  521. }
  522. enum drm_connector_status
  523. intel_panel_detect(struct drm_device *dev)
  524. {
  525. struct drm_i915_private *dev_priv = dev->dev_private;
  526. /* Assume that the BIOS does not lie through the OpRegion... */
  527. if (!i915_panel_ignore_lid && dev_priv->opregion.lid_state) {
  528. return ioread32(dev_priv->opregion.lid_state) & 0x1 ?
  529. connector_status_connected :
  530. connector_status_disconnected;
  531. }
  532. switch (i915_panel_ignore_lid) {
  533. case -2:
  534. return connector_status_connected;
  535. case -1:
  536. return connector_status_disconnected;
  537. default:
  538. return connector_status_unknown;
  539. }
  540. }
  541. #ifdef CONFIG_BACKLIGHT_CLASS_DEVICE
  542. static int intel_panel_update_status(struct backlight_device *bd)
  543. {
  544. struct drm_device *dev = bl_get_data(bd);
  545. intel_panel_set_backlight(dev, bd->props.brightness,
  546. bd->props.max_brightness);
  547. return 0;
  548. }
  549. static int intel_panel_get_brightness(struct backlight_device *bd)
  550. {
  551. struct drm_device *dev = bl_get_data(bd);
  552. return intel_panel_get_backlight(dev);
  553. }
  554. static const struct backlight_ops intel_panel_bl_ops = {
  555. .update_status = intel_panel_update_status,
  556. .get_brightness = intel_panel_get_brightness,
  557. };
  558. int intel_panel_setup_backlight(struct drm_connector *connector)
  559. {
  560. struct drm_device *dev = connector->dev;
  561. struct drm_i915_private *dev_priv = dev->dev_private;
  562. struct backlight_properties props;
  563. unsigned long flags;
  564. intel_panel_init_backlight(dev);
  565. if (WARN_ON(dev_priv->backlight.device))
  566. return -ENODEV;
  567. memset(&props, 0, sizeof(props));
  568. props.type = BACKLIGHT_RAW;
  569. props.brightness = dev_priv->backlight.level;
  570. spin_lock_irqsave(&dev_priv->backlight.lock, flags);
  571. props.max_brightness = intel_panel_get_max_backlight(dev);
  572. spin_unlock_irqrestore(&dev_priv->backlight.lock, flags);
  573. if (props.max_brightness == 0) {
  574. DRM_DEBUG_DRIVER("Failed to get maximum backlight value\n");
  575. return -ENODEV;
  576. }
  577. dev_priv->backlight.device =
  578. backlight_device_register("intel_backlight",
  579. &connector->kdev, dev,
  580. &intel_panel_bl_ops, &props);
  581. if (IS_ERR(dev_priv->backlight.device)) {
  582. DRM_ERROR("Failed to register backlight: %ld\n",
  583. PTR_ERR(dev_priv->backlight.device));
  584. dev_priv->backlight.device = NULL;
  585. return -ENODEV;
  586. }
  587. return 0;
  588. }
  589. void intel_panel_destroy_backlight(struct drm_device *dev)
  590. {
  591. struct drm_i915_private *dev_priv = dev->dev_private;
  592. if (dev_priv->backlight.device) {
  593. backlight_device_unregister(dev_priv->backlight.device);
  594. dev_priv->backlight.device = NULL;
  595. }
  596. }
  597. #else
  598. int intel_panel_setup_backlight(struct drm_connector *connector)
  599. {
  600. intel_panel_init_backlight(connector->dev);
  601. return 0;
  602. }
  603. void intel_panel_destroy_backlight(struct drm_device *dev)
  604. {
  605. return;
  606. }
  607. #endif
  608. int intel_panel_init(struct intel_panel *panel,
  609. struct drm_display_mode *fixed_mode)
  610. {
  611. panel->fixed_mode = fixed_mode;
  612. return 0;
  613. }
  614. void intel_panel_fini(struct intel_panel *panel)
  615. {
  616. struct intel_connector *intel_connector =
  617. container_of(panel, struct intel_connector, panel);
  618. if (panel->fixed_mode)
  619. drm_mode_destroy(intel_connector->base.dev, panel->fixed_mode);
  620. }