intel-agp.c 61 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091
  1. /*
  2. * Intel AGPGART routines.
  3. */
  4. #include <linux/module.h>
  5. #include <linux/pci.h>
  6. #include <linux/init.h>
  7. #include <linux/kernel.h>
  8. #include <linux/pagemap.h>
  9. #include <linux/agp_backend.h>
  10. #include "agp.h"
  11. #define PCI_DEVICE_ID_INTEL_82946GZ_HB 0x2970
  12. #define PCI_DEVICE_ID_INTEL_82946GZ_IG 0x2972
  13. #define PCI_DEVICE_ID_INTEL_82965G_1_HB 0x2980
  14. #define PCI_DEVICE_ID_INTEL_82965G_1_IG 0x2982
  15. #define PCI_DEVICE_ID_INTEL_82965Q_HB 0x2990
  16. #define PCI_DEVICE_ID_INTEL_82965Q_IG 0x2992
  17. #define PCI_DEVICE_ID_INTEL_82965G_HB 0x29A0
  18. #define PCI_DEVICE_ID_INTEL_82965G_IG 0x29A2
  19. #define PCI_DEVICE_ID_INTEL_82965GM_HB 0x2A00
  20. #define PCI_DEVICE_ID_INTEL_82965GM_IG 0x2A02
  21. #define PCI_DEVICE_ID_INTEL_82965GME_IG 0x2A12
  22. #define PCI_DEVICE_ID_INTEL_82945GME_IG 0x27AE
  23. #define PCI_DEVICE_ID_INTEL_G33_HB 0x29C0
  24. #define PCI_DEVICE_ID_INTEL_G33_IG 0x29C2
  25. #define PCI_DEVICE_ID_INTEL_Q35_HB 0x29B0
  26. #define PCI_DEVICE_ID_INTEL_Q35_IG 0x29B2
  27. #define PCI_DEVICE_ID_INTEL_Q33_HB 0x29D0
  28. #define PCI_DEVICE_ID_INTEL_Q33_IG 0x29D2
  29. #define IS_I965 (agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82946GZ_HB || \
  30. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82965G_1_HB || \
  31. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82965Q_HB || \
  32. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82965G_HB || \
  33. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82965GM_HB)
  34. #define IS_G33 (agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_G33_HB || \
  35. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_Q35_HB || \
  36. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_Q33_HB)
  37. extern int agp_memory_reserved;
  38. /* Intel 815 register */
  39. #define INTEL_815_APCONT 0x51
  40. #define INTEL_815_ATTBASE_MASK ~0x1FFFFFFF
  41. /* Intel i820 registers */
  42. #define INTEL_I820_RDCR 0x51
  43. #define INTEL_I820_ERRSTS 0xc8
  44. /* Intel i840 registers */
  45. #define INTEL_I840_MCHCFG 0x50
  46. #define INTEL_I840_ERRSTS 0xc8
  47. /* Intel i850 registers */
  48. #define INTEL_I850_MCHCFG 0x50
  49. #define INTEL_I850_ERRSTS 0xc8
  50. /* intel 915G registers */
  51. #define I915_GMADDR 0x18
  52. #define I915_MMADDR 0x10
  53. #define I915_PTEADDR 0x1C
  54. #define I915_GMCH_GMS_STOLEN_48M (0x6 << 4)
  55. #define I915_GMCH_GMS_STOLEN_64M (0x7 << 4)
  56. #define G33_GMCH_GMS_STOLEN_128M (0x8 << 4)
  57. #define G33_GMCH_GMS_STOLEN_256M (0x9 << 4)
  58. /* Intel 965G registers */
  59. #define I965_MSAC 0x62
  60. /* Intel 7505 registers */
  61. #define INTEL_I7505_APSIZE 0x74
  62. #define INTEL_I7505_NCAPID 0x60
  63. #define INTEL_I7505_NISTAT 0x6c
  64. #define INTEL_I7505_ATTBASE 0x78
  65. #define INTEL_I7505_ERRSTS 0x42
  66. #define INTEL_I7505_AGPCTRL 0x70
  67. #define INTEL_I7505_MCHCFG 0x50
  68. static const struct aper_size_info_fixed intel_i810_sizes[] =
  69. {
  70. {64, 16384, 4},
  71. /* The 32M mode still requires a 64k gatt */
  72. {32, 8192, 4}
  73. };
  74. #define AGP_DCACHE_MEMORY 1
  75. #define AGP_PHYS_MEMORY 2
  76. #define INTEL_AGP_CACHED_MEMORY 3
  77. static struct gatt_mask intel_i810_masks[] =
  78. {
  79. {.mask = I810_PTE_VALID, .type = 0},
  80. {.mask = (I810_PTE_VALID | I810_PTE_LOCAL), .type = AGP_DCACHE_MEMORY},
  81. {.mask = I810_PTE_VALID, .type = 0},
  82. {.mask = I810_PTE_VALID | I830_PTE_SYSTEM_CACHED,
  83. .type = INTEL_AGP_CACHED_MEMORY}
  84. };
  85. static struct _intel_private {
  86. struct pci_dev *pcidev; /* device one */
  87. u8 __iomem *registers;
  88. u32 __iomem *gtt; /* I915G */
  89. int num_dcache_entries;
  90. /* gtt_entries is the number of gtt entries that are already mapped
  91. * to stolen memory. Stolen memory is larger than the memory mapped
  92. * through gtt_entries, as it includes some reserved space for the BIOS
  93. * popup and for the GTT.
  94. */
  95. int gtt_entries; /* i830+ */
  96. } intel_private;
  97. static int intel_i810_fetch_size(void)
  98. {
  99. u32 smram_miscc;
  100. struct aper_size_info_fixed *values;
  101. pci_read_config_dword(agp_bridge->dev, I810_SMRAM_MISCC, &smram_miscc);
  102. values = A_SIZE_FIX(agp_bridge->driver->aperture_sizes);
  103. if ((smram_miscc & I810_GMS) == I810_GMS_DISABLE) {
  104. printk(KERN_WARNING PFX "i810 is disabled\n");
  105. return 0;
  106. }
  107. if ((smram_miscc & I810_GFX_MEM_WIN_SIZE) == I810_GFX_MEM_WIN_32M) {
  108. agp_bridge->previous_size =
  109. agp_bridge->current_size = (void *) (values + 1);
  110. agp_bridge->aperture_size_idx = 1;
  111. return values[1].size;
  112. } else {
  113. agp_bridge->previous_size =
  114. agp_bridge->current_size = (void *) (values);
  115. agp_bridge->aperture_size_idx = 0;
  116. return values[0].size;
  117. }
  118. return 0;
  119. }
  120. static int intel_i810_configure(void)
  121. {
  122. struct aper_size_info_fixed *current_size;
  123. u32 temp;
  124. int i;
  125. current_size = A_SIZE_FIX(agp_bridge->current_size);
  126. if (!intel_private.registers) {
  127. pci_read_config_dword(intel_private.pcidev, I810_MMADDR, &temp);
  128. temp &= 0xfff80000;
  129. intel_private.registers = ioremap(temp, 128 * 4096);
  130. if (!intel_private.registers) {
  131. printk(KERN_ERR PFX "Unable to remap memory.\n");
  132. return -ENOMEM;
  133. }
  134. }
  135. if ((readl(intel_private.registers+I810_DRAM_CTL)
  136. & I810_DRAM_ROW_0) == I810_DRAM_ROW_0_SDRAM) {
  137. /* This will need to be dynamically assigned */
  138. printk(KERN_INFO PFX "detected 4MB dedicated video ram.\n");
  139. intel_private.num_dcache_entries = 1024;
  140. }
  141. pci_read_config_dword(intel_private.pcidev, I810_GMADDR, &temp);
  142. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  143. writel(agp_bridge->gatt_bus_addr | I810_PGETBL_ENABLED, intel_private.registers+I810_PGETBL_CTL);
  144. readl(intel_private.registers+I810_PGETBL_CTL); /* PCI Posting. */
  145. if (agp_bridge->driver->needs_scratch_page) {
  146. for (i = 0; i < current_size->num_entries; i++) {
  147. writel(agp_bridge->scratch_page, intel_private.registers+I810_PTE_BASE+(i*4));
  148. readl(intel_private.registers+I810_PTE_BASE+(i*4)); /* PCI posting. */
  149. }
  150. }
  151. global_cache_flush();
  152. return 0;
  153. }
  154. static void intel_i810_cleanup(void)
  155. {
  156. writel(0, intel_private.registers+I810_PGETBL_CTL);
  157. readl(intel_private.registers); /* PCI Posting. */
  158. iounmap(intel_private.registers);
  159. }
  160. static void intel_i810_tlbflush(struct agp_memory *mem)
  161. {
  162. return;
  163. }
  164. static void intel_i810_agp_enable(struct agp_bridge_data *bridge, u32 mode)
  165. {
  166. return;
  167. }
  168. /* Exists to support ARGB cursors */
  169. static void *i8xx_alloc_pages(void)
  170. {
  171. struct page * page;
  172. page = alloc_pages(GFP_KERNEL | GFP_DMA32, 2);
  173. if (page == NULL)
  174. return NULL;
  175. if (change_page_attr(page, 4, PAGE_KERNEL_NOCACHE) < 0) {
  176. change_page_attr(page, 4, PAGE_KERNEL);
  177. global_flush_tlb();
  178. __free_pages(page, 2);
  179. return NULL;
  180. }
  181. global_flush_tlb();
  182. get_page(page);
  183. atomic_inc(&agp_bridge->current_memory_agp);
  184. return page_address(page);
  185. }
  186. static void i8xx_destroy_pages(void *addr)
  187. {
  188. struct page *page;
  189. if (addr == NULL)
  190. return;
  191. page = virt_to_page(addr);
  192. change_page_attr(page, 4, PAGE_KERNEL);
  193. global_flush_tlb();
  194. put_page(page);
  195. __free_pages(page, 2);
  196. atomic_dec(&agp_bridge->current_memory_agp);
  197. }
  198. static int intel_i830_type_to_mask_type(struct agp_bridge_data *bridge,
  199. int type)
  200. {
  201. if (type < AGP_USER_TYPES)
  202. return type;
  203. else if (type == AGP_USER_CACHED_MEMORY)
  204. return INTEL_AGP_CACHED_MEMORY;
  205. else
  206. return 0;
  207. }
  208. static int intel_i810_insert_entries(struct agp_memory *mem, off_t pg_start,
  209. int type)
  210. {
  211. int i, j, num_entries;
  212. void *temp;
  213. int ret = -EINVAL;
  214. int mask_type;
  215. if (mem->page_count == 0)
  216. goto out;
  217. temp = agp_bridge->current_size;
  218. num_entries = A_SIZE_FIX(temp)->num_entries;
  219. if ((pg_start + mem->page_count) > num_entries)
  220. goto out_err;
  221. for (j = pg_start; j < (pg_start + mem->page_count); j++) {
  222. if (!PGE_EMPTY(agp_bridge, readl(agp_bridge->gatt_table+j))) {
  223. ret = -EBUSY;
  224. goto out_err;
  225. }
  226. }
  227. if (type != mem->type)
  228. goto out_err;
  229. mask_type = agp_bridge->driver->agp_type_to_mask_type(agp_bridge, type);
  230. switch (mask_type) {
  231. case AGP_DCACHE_MEMORY:
  232. if (!mem->is_flushed)
  233. global_cache_flush();
  234. for (i = pg_start; i < (pg_start + mem->page_count); i++) {
  235. writel((i*4096)|I810_PTE_LOCAL|I810_PTE_VALID,
  236. intel_private.registers+I810_PTE_BASE+(i*4));
  237. }
  238. readl(intel_private.registers+I810_PTE_BASE+((i-1)*4));
  239. break;
  240. case AGP_PHYS_MEMORY:
  241. case AGP_NORMAL_MEMORY:
  242. if (!mem->is_flushed)
  243. global_cache_flush();
  244. for (i = 0, j = pg_start; i < mem->page_count; i++, j++) {
  245. writel(agp_bridge->driver->mask_memory(agp_bridge,
  246. mem->memory[i],
  247. mask_type),
  248. intel_private.registers+I810_PTE_BASE+(j*4));
  249. }
  250. readl(intel_private.registers+I810_PTE_BASE+((j-1)*4));
  251. break;
  252. default:
  253. goto out_err;
  254. }
  255. agp_bridge->driver->tlb_flush(mem);
  256. out:
  257. ret = 0;
  258. out_err:
  259. mem->is_flushed = 1;
  260. return ret;
  261. }
  262. static int intel_i810_remove_entries(struct agp_memory *mem, off_t pg_start,
  263. int type)
  264. {
  265. int i;
  266. if (mem->page_count == 0)
  267. return 0;
  268. for (i = pg_start; i < (mem->page_count + pg_start); i++) {
  269. writel(agp_bridge->scratch_page, intel_private.registers+I810_PTE_BASE+(i*4));
  270. }
  271. readl(intel_private.registers+I810_PTE_BASE+((i-1)*4));
  272. agp_bridge->driver->tlb_flush(mem);
  273. return 0;
  274. }
  275. /*
  276. * The i810/i830 requires a physical address to program its mouse
  277. * pointer into hardware.
  278. * However the Xserver still writes to it through the agp aperture.
  279. */
  280. static struct agp_memory *alloc_agpphysmem_i8xx(size_t pg_count, int type)
  281. {
  282. struct agp_memory *new;
  283. void *addr;
  284. switch (pg_count) {
  285. case 1: addr = agp_bridge->driver->agp_alloc_page(agp_bridge);
  286. global_flush_tlb();
  287. break;
  288. case 4:
  289. /* kludge to get 4 physical pages for ARGB cursor */
  290. addr = i8xx_alloc_pages();
  291. break;
  292. default:
  293. return NULL;
  294. }
  295. if (addr == NULL)
  296. return NULL;
  297. new = agp_create_memory(pg_count);
  298. if (new == NULL)
  299. return NULL;
  300. new->memory[0] = virt_to_gart(addr);
  301. if (pg_count == 4) {
  302. /* kludge to get 4 physical pages for ARGB cursor */
  303. new->memory[1] = new->memory[0] + PAGE_SIZE;
  304. new->memory[2] = new->memory[1] + PAGE_SIZE;
  305. new->memory[3] = new->memory[2] + PAGE_SIZE;
  306. }
  307. new->page_count = pg_count;
  308. new->num_scratch_pages = pg_count;
  309. new->type = AGP_PHYS_MEMORY;
  310. new->physical = new->memory[0];
  311. return new;
  312. }
  313. static struct agp_memory *intel_i810_alloc_by_type(size_t pg_count, int type)
  314. {
  315. struct agp_memory *new;
  316. if (type == AGP_DCACHE_MEMORY) {
  317. if (pg_count != intel_private.num_dcache_entries)
  318. return NULL;
  319. new = agp_create_memory(1);
  320. if (new == NULL)
  321. return NULL;
  322. new->type = AGP_DCACHE_MEMORY;
  323. new->page_count = pg_count;
  324. new->num_scratch_pages = 0;
  325. agp_free_page_array(new);
  326. return new;
  327. }
  328. if (type == AGP_PHYS_MEMORY)
  329. return alloc_agpphysmem_i8xx(pg_count, type);
  330. return NULL;
  331. }
  332. static void intel_i810_free_by_type(struct agp_memory *curr)
  333. {
  334. agp_free_key(curr->key);
  335. if (curr->type == AGP_PHYS_MEMORY) {
  336. if (curr->page_count == 4)
  337. i8xx_destroy_pages(gart_to_virt(curr->memory[0]));
  338. else {
  339. agp_bridge->driver->agp_destroy_page(
  340. gart_to_virt(curr->memory[0]));
  341. global_flush_tlb();
  342. }
  343. agp_free_page_array(curr);
  344. }
  345. kfree(curr);
  346. }
  347. static unsigned long intel_i810_mask_memory(struct agp_bridge_data *bridge,
  348. unsigned long addr, int type)
  349. {
  350. /* Type checking must be done elsewhere */
  351. return addr | bridge->driver->masks[type].mask;
  352. }
  353. static struct aper_size_info_fixed intel_i830_sizes[] =
  354. {
  355. {128, 32768, 5},
  356. /* The 64M mode still requires a 128k gatt */
  357. {64, 16384, 5},
  358. {256, 65536, 6},
  359. {512, 131072, 7},
  360. };
  361. static void intel_i830_init_gtt_entries(void)
  362. {
  363. u16 gmch_ctrl;
  364. int gtt_entries;
  365. u8 rdct;
  366. int local = 0;
  367. static const int ddt[4] = { 0, 16, 32, 64 };
  368. int size; /* reserved space (in kb) at the top of stolen memory */
  369. pci_read_config_word(agp_bridge->dev,I830_GMCH_CTRL,&gmch_ctrl);
  370. if (IS_I965) {
  371. u32 pgetbl_ctl;
  372. pgetbl_ctl = readl(intel_private.registers+I810_PGETBL_CTL);
  373. /* The 965 has a field telling us the size of the GTT,
  374. * which may be larger than what is necessary to map the
  375. * aperture.
  376. */
  377. switch (pgetbl_ctl & I965_PGETBL_SIZE_MASK) {
  378. case I965_PGETBL_SIZE_128KB:
  379. size = 128;
  380. break;
  381. case I965_PGETBL_SIZE_256KB:
  382. size = 256;
  383. break;
  384. case I965_PGETBL_SIZE_512KB:
  385. size = 512;
  386. break;
  387. default:
  388. printk(KERN_INFO PFX "Unknown page table size, "
  389. "assuming 512KB\n");
  390. size = 512;
  391. }
  392. size += 4; /* add in BIOS popup space */
  393. } else if (IS_G33) {
  394. /* G33's GTT size defined in gmch_ctrl */
  395. switch (gmch_ctrl & G33_PGETBL_SIZE_MASK) {
  396. case G33_PGETBL_SIZE_1M:
  397. size = 1024;
  398. break;
  399. case G33_PGETBL_SIZE_2M:
  400. size = 2048;
  401. break;
  402. default:
  403. printk(KERN_INFO PFX "Unknown page table size 0x%x, "
  404. "assuming 512KB\n",
  405. (gmch_ctrl & G33_PGETBL_SIZE_MASK));
  406. size = 512;
  407. }
  408. size += 4;
  409. } else {
  410. /* On previous hardware, the GTT size was just what was
  411. * required to map the aperture.
  412. */
  413. size = agp_bridge->driver->fetch_size() + 4;
  414. }
  415. if (agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82830_HB ||
  416. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82845G_HB) {
  417. switch (gmch_ctrl & I830_GMCH_GMS_MASK) {
  418. case I830_GMCH_GMS_STOLEN_512:
  419. gtt_entries = KB(512) - KB(size);
  420. break;
  421. case I830_GMCH_GMS_STOLEN_1024:
  422. gtt_entries = MB(1) - KB(size);
  423. break;
  424. case I830_GMCH_GMS_STOLEN_8192:
  425. gtt_entries = MB(8) - KB(size);
  426. break;
  427. case I830_GMCH_GMS_LOCAL:
  428. rdct = readb(intel_private.registers+I830_RDRAM_CHANNEL_TYPE);
  429. gtt_entries = (I830_RDRAM_ND(rdct) + 1) *
  430. MB(ddt[I830_RDRAM_DDT(rdct)]);
  431. local = 1;
  432. break;
  433. default:
  434. gtt_entries = 0;
  435. break;
  436. }
  437. } else {
  438. switch (gmch_ctrl & I830_GMCH_GMS_MASK) {
  439. case I855_GMCH_GMS_STOLEN_1M:
  440. gtt_entries = MB(1) - KB(size);
  441. break;
  442. case I855_GMCH_GMS_STOLEN_4M:
  443. gtt_entries = MB(4) - KB(size);
  444. break;
  445. case I855_GMCH_GMS_STOLEN_8M:
  446. gtt_entries = MB(8) - KB(size);
  447. break;
  448. case I855_GMCH_GMS_STOLEN_16M:
  449. gtt_entries = MB(16) - KB(size);
  450. break;
  451. case I855_GMCH_GMS_STOLEN_32M:
  452. gtt_entries = MB(32) - KB(size);
  453. break;
  454. case I915_GMCH_GMS_STOLEN_48M:
  455. /* Check it's really I915G */
  456. if (agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82915G_HB ||
  457. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82915GM_HB ||
  458. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82945G_HB ||
  459. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82945GM_HB ||
  460. IS_I965 || IS_G33)
  461. gtt_entries = MB(48) - KB(size);
  462. else
  463. gtt_entries = 0;
  464. break;
  465. case I915_GMCH_GMS_STOLEN_64M:
  466. /* Check it's really I915G */
  467. if (agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82915G_HB ||
  468. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82915GM_HB ||
  469. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82945G_HB ||
  470. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82945GM_HB ||
  471. IS_I965 || IS_G33)
  472. gtt_entries = MB(64) - KB(size);
  473. else
  474. gtt_entries = 0;
  475. break;
  476. case G33_GMCH_GMS_STOLEN_128M:
  477. if (IS_G33)
  478. gtt_entries = MB(128) - KB(size);
  479. else
  480. gtt_entries = 0;
  481. break;
  482. case G33_GMCH_GMS_STOLEN_256M:
  483. if (IS_G33)
  484. gtt_entries = MB(256) - KB(size);
  485. else
  486. gtt_entries = 0;
  487. break;
  488. default:
  489. gtt_entries = 0;
  490. break;
  491. }
  492. }
  493. if (gtt_entries > 0)
  494. printk(KERN_INFO PFX "Detected %dK %s memory.\n",
  495. gtt_entries / KB(1), local ? "local" : "stolen");
  496. else
  497. printk(KERN_INFO PFX
  498. "No pre-allocated video memory detected.\n");
  499. gtt_entries /= KB(4);
  500. intel_private.gtt_entries = gtt_entries;
  501. }
  502. /* The intel i830 automatically initializes the agp aperture during POST.
  503. * Use the memory already set aside for in the GTT.
  504. */
  505. static int intel_i830_create_gatt_table(struct agp_bridge_data *bridge)
  506. {
  507. int page_order;
  508. struct aper_size_info_fixed *size;
  509. int num_entries;
  510. u32 temp;
  511. size = agp_bridge->current_size;
  512. page_order = size->page_order;
  513. num_entries = size->num_entries;
  514. agp_bridge->gatt_table_real = NULL;
  515. pci_read_config_dword(intel_private.pcidev,I810_MMADDR,&temp);
  516. temp &= 0xfff80000;
  517. intel_private.registers = ioremap(temp,128 * 4096);
  518. if (!intel_private.registers)
  519. return -ENOMEM;
  520. temp = readl(intel_private.registers+I810_PGETBL_CTL) & 0xfffff000;
  521. global_cache_flush(); /* FIXME: ?? */
  522. /* we have to call this as early as possible after the MMIO base address is known */
  523. intel_i830_init_gtt_entries();
  524. agp_bridge->gatt_table = NULL;
  525. agp_bridge->gatt_bus_addr = temp;
  526. return 0;
  527. }
  528. /* Return the gatt table to a sane state. Use the top of stolen
  529. * memory for the GTT.
  530. */
  531. static int intel_i830_free_gatt_table(struct agp_bridge_data *bridge)
  532. {
  533. return 0;
  534. }
  535. static int intel_i830_fetch_size(void)
  536. {
  537. u16 gmch_ctrl;
  538. struct aper_size_info_fixed *values;
  539. values = A_SIZE_FIX(agp_bridge->driver->aperture_sizes);
  540. if (agp_bridge->dev->device != PCI_DEVICE_ID_INTEL_82830_HB &&
  541. agp_bridge->dev->device != PCI_DEVICE_ID_INTEL_82845G_HB) {
  542. /* 855GM/852GM/865G has 128MB aperture size */
  543. agp_bridge->previous_size = agp_bridge->current_size = (void *) values;
  544. agp_bridge->aperture_size_idx = 0;
  545. return values[0].size;
  546. }
  547. pci_read_config_word(agp_bridge->dev,I830_GMCH_CTRL,&gmch_ctrl);
  548. if ((gmch_ctrl & I830_GMCH_MEM_MASK) == I830_GMCH_MEM_128M) {
  549. agp_bridge->previous_size = agp_bridge->current_size = (void *) values;
  550. agp_bridge->aperture_size_idx = 0;
  551. return values[0].size;
  552. } else {
  553. agp_bridge->previous_size = agp_bridge->current_size = (void *) (values + 1);
  554. agp_bridge->aperture_size_idx = 1;
  555. return values[1].size;
  556. }
  557. return 0;
  558. }
  559. static int intel_i830_configure(void)
  560. {
  561. struct aper_size_info_fixed *current_size;
  562. u32 temp;
  563. u16 gmch_ctrl;
  564. int i;
  565. current_size = A_SIZE_FIX(agp_bridge->current_size);
  566. pci_read_config_dword(intel_private.pcidev,I810_GMADDR,&temp);
  567. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  568. pci_read_config_word(agp_bridge->dev,I830_GMCH_CTRL,&gmch_ctrl);
  569. gmch_ctrl |= I830_GMCH_ENABLED;
  570. pci_write_config_word(agp_bridge->dev,I830_GMCH_CTRL,gmch_ctrl);
  571. writel(agp_bridge->gatt_bus_addr|I810_PGETBL_ENABLED, intel_private.registers+I810_PGETBL_CTL);
  572. readl(intel_private.registers+I810_PGETBL_CTL); /* PCI Posting. */
  573. if (agp_bridge->driver->needs_scratch_page) {
  574. for (i = intel_private.gtt_entries; i < current_size->num_entries; i++) {
  575. writel(agp_bridge->scratch_page, intel_private.registers+I810_PTE_BASE+(i*4));
  576. readl(intel_private.registers+I810_PTE_BASE+(i*4)); /* PCI Posting. */
  577. }
  578. }
  579. global_cache_flush();
  580. return 0;
  581. }
  582. static void intel_i830_cleanup(void)
  583. {
  584. iounmap(intel_private.registers);
  585. }
  586. static int intel_i830_insert_entries(struct agp_memory *mem,off_t pg_start, int type)
  587. {
  588. int i,j,num_entries;
  589. void *temp;
  590. int ret = -EINVAL;
  591. int mask_type;
  592. if (mem->page_count == 0)
  593. goto out;
  594. temp = agp_bridge->current_size;
  595. num_entries = A_SIZE_FIX(temp)->num_entries;
  596. if (pg_start < intel_private.gtt_entries) {
  597. printk (KERN_DEBUG PFX "pg_start == 0x%.8lx,intel_private.gtt_entries == 0x%.8x\n",
  598. pg_start,intel_private.gtt_entries);
  599. printk (KERN_INFO PFX "Trying to insert into local/stolen memory\n");
  600. goto out_err;
  601. }
  602. if ((pg_start + mem->page_count) > num_entries)
  603. goto out_err;
  604. /* The i830 can't check the GTT for entries since its read only,
  605. * depend on the caller to make the correct offset decisions.
  606. */
  607. if (type != mem->type)
  608. goto out_err;
  609. mask_type = agp_bridge->driver->agp_type_to_mask_type(agp_bridge, type);
  610. if (mask_type != 0 && mask_type != AGP_PHYS_MEMORY &&
  611. mask_type != INTEL_AGP_CACHED_MEMORY)
  612. goto out_err;
  613. if (!mem->is_flushed)
  614. global_cache_flush();
  615. for (i = 0, j = pg_start; i < mem->page_count; i++, j++) {
  616. writel(agp_bridge->driver->mask_memory(agp_bridge,
  617. mem->memory[i], mask_type),
  618. intel_private.registers+I810_PTE_BASE+(j*4));
  619. }
  620. readl(intel_private.registers+I810_PTE_BASE+((j-1)*4));
  621. agp_bridge->driver->tlb_flush(mem);
  622. out:
  623. ret = 0;
  624. out_err:
  625. mem->is_flushed = 1;
  626. return ret;
  627. }
  628. static int intel_i830_remove_entries(struct agp_memory *mem,off_t pg_start,
  629. int type)
  630. {
  631. int i;
  632. if (mem->page_count == 0)
  633. return 0;
  634. if (pg_start < intel_private.gtt_entries) {
  635. printk (KERN_INFO PFX "Trying to disable local/stolen memory\n");
  636. return -EINVAL;
  637. }
  638. for (i = pg_start; i < (mem->page_count + pg_start); i++) {
  639. writel(agp_bridge->scratch_page, intel_private.registers+I810_PTE_BASE+(i*4));
  640. }
  641. readl(intel_private.registers+I810_PTE_BASE+((i-1)*4));
  642. agp_bridge->driver->tlb_flush(mem);
  643. return 0;
  644. }
  645. static struct agp_memory *intel_i830_alloc_by_type(size_t pg_count,int type)
  646. {
  647. if (type == AGP_PHYS_MEMORY)
  648. return alloc_agpphysmem_i8xx(pg_count, type);
  649. /* always return NULL for other allocation types for now */
  650. return NULL;
  651. }
  652. static int intel_i915_configure(void)
  653. {
  654. struct aper_size_info_fixed *current_size;
  655. u32 temp;
  656. u16 gmch_ctrl;
  657. int i;
  658. current_size = A_SIZE_FIX(agp_bridge->current_size);
  659. pci_read_config_dword(intel_private.pcidev, I915_GMADDR, &temp);
  660. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  661. pci_read_config_word(agp_bridge->dev,I830_GMCH_CTRL,&gmch_ctrl);
  662. gmch_ctrl |= I830_GMCH_ENABLED;
  663. pci_write_config_word(agp_bridge->dev,I830_GMCH_CTRL,gmch_ctrl);
  664. writel(agp_bridge->gatt_bus_addr|I810_PGETBL_ENABLED, intel_private.registers+I810_PGETBL_CTL);
  665. readl(intel_private.registers+I810_PGETBL_CTL); /* PCI Posting. */
  666. if (agp_bridge->driver->needs_scratch_page) {
  667. for (i = intel_private.gtt_entries; i < current_size->num_entries; i++) {
  668. writel(agp_bridge->scratch_page, intel_private.gtt+i);
  669. readl(intel_private.gtt+i); /* PCI Posting. */
  670. }
  671. }
  672. global_cache_flush();
  673. return 0;
  674. }
  675. static void intel_i915_cleanup(void)
  676. {
  677. iounmap(intel_private.gtt);
  678. iounmap(intel_private.registers);
  679. }
  680. static int intel_i915_insert_entries(struct agp_memory *mem,off_t pg_start,
  681. int type)
  682. {
  683. int i,j,num_entries;
  684. void *temp;
  685. int ret = -EINVAL;
  686. int mask_type;
  687. if (mem->page_count == 0)
  688. goto out;
  689. temp = agp_bridge->current_size;
  690. num_entries = A_SIZE_FIX(temp)->num_entries;
  691. if (pg_start < intel_private.gtt_entries) {
  692. printk (KERN_DEBUG PFX "pg_start == 0x%.8lx,intel_private.gtt_entries == 0x%.8x\n",
  693. pg_start,intel_private.gtt_entries);
  694. printk (KERN_INFO PFX "Trying to insert into local/stolen memory\n");
  695. goto out_err;
  696. }
  697. if ((pg_start + mem->page_count) > num_entries)
  698. goto out_err;
  699. /* The i915 can't check the GTT for entries since its read only,
  700. * depend on the caller to make the correct offset decisions.
  701. */
  702. if (type != mem->type)
  703. goto out_err;
  704. mask_type = agp_bridge->driver->agp_type_to_mask_type(agp_bridge, type);
  705. if (mask_type != 0 && mask_type != AGP_PHYS_MEMORY &&
  706. mask_type != INTEL_AGP_CACHED_MEMORY)
  707. goto out_err;
  708. if (!mem->is_flushed)
  709. global_cache_flush();
  710. for (i = 0, j = pg_start; i < mem->page_count; i++, j++) {
  711. writel(agp_bridge->driver->mask_memory(agp_bridge,
  712. mem->memory[i], mask_type), intel_private.gtt+j);
  713. }
  714. readl(intel_private.gtt+j-1);
  715. agp_bridge->driver->tlb_flush(mem);
  716. out:
  717. ret = 0;
  718. out_err:
  719. mem->is_flushed = 1;
  720. return ret;
  721. }
  722. static int intel_i915_remove_entries(struct agp_memory *mem,off_t pg_start,
  723. int type)
  724. {
  725. int i;
  726. if (mem->page_count == 0)
  727. return 0;
  728. if (pg_start < intel_private.gtt_entries) {
  729. printk (KERN_INFO PFX "Trying to disable local/stolen memory\n");
  730. return -EINVAL;
  731. }
  732. for (i = pg_start; i < (mem->page_count + pg_start); i++) {
  733. writel(agp_bridge->scratch_page, intel_private.gtt+i);
  734. }
  735. readl(intel_private.gtt+i-1);
  736. agp_bridge->driver->tlb_flush(mem);
  737. return 0;
  738. }
  739. /* Return the aperture size by just checking the resource length. The effect
  740. * described in the spec of the MSAC registers is just changing of the
  741. * resource size.
  742. */
  743. static int intel_i9xx_fetch_size(void)
  744. {
  745. int num_sizes = ARRAY_SIZE(intel_i830_sizes);
  746. int aper_size; /* size in megabytes */
  747. int i;
  748. aper_size = pci_resource_len(intel_private.pcidev, 2) / MB(1);
  749. for (i = 0; i < num_sizes; i++) {
  750. if (aper_size == intel_i830_sizes[i].size) {
  751. agp_bridge->current_size = intel_i830_sizes + i;
  752. agp_bridge->previous_size = agp_bridge->current_size;
  753. return aper_size;
  754. }
  755. }
  756. return 0;
  757. }
  758. /* The intel i915 automatically initializes the agp aperture during POST.
  759. * Use the memory already set aside for in the GTT.
  760. */
  761. static int intel_i915_create_gatt_table(struct agp_bridge_data *bridge)
  762. {
  763. int page_order;
  764. struct aper_size_info_fixed *size;
  765. int num_entries;
  766. u32 temp, temp2;
  767. size = agp_bridge->current_size;
  768. page_order = size->page_order;
  769. num_entries = size->num_entries;
  770. agp_bridge->gatt_table_real = NULL;
  771. pci_read_config_dword(intel_private.pcidev, I915_MMADDR, &temp);
  772. pci_read_config_dword(intel_private.pcidev, I915_PTEADDR,&temp2);
  773. intel_private.gtt = ioremap(temp2, 256 * 1024);
  774. if (!intel_private.gtt)
  775. return -ENOMEM;
  776. temp &= 0xfff80000;
  777. intel_private.registers = ioremap(temp,128 * 4096);
  778. if (!intel_private.registers)
  779. return -ENOMEM;
  780. temp = readl(intel_private.registers+I810_PGETBL_CTL) & 0xfffff000;
  781. global_cache_flush(); /* FIXME: ? */
  782. /* we have to call this as early as possible after the MMIO base address is known */
  783. intel_i830_init_gtt_entries();
  784. agp_bridge->gatt_table = NULL;
  785. agp_bridge->gatt_bus_addr = temp;
  786. return 0;
  787. }
  788. /*
  789. * The i965 supports 36-bit physical addresses, but to keep
  790. * the format of the GTT the same, the bits that don't fit
  791. * in a 32-bit word are shifted down to bits 4..7.
  792. *
  793. * Gcc is smart enough to notice that "(addr >> 28) & 0xf0"
  794. * is always zero on 32-bit architectures, so no need to make
  795. * this conditional.
  796. */
  797. static unsigned long intel_i965_mask_memory(struct agp_bridge_data *bridge,
  798. unsigned long addr, int type)
  799. {
  800. /* Shift high bits down */
  801. addr |= (addr >> 28) & 0xf0;
  802. /* Type checking must be done elsewhere */
  803. return addr | bridge->driver->masks[type].mask;
  804. }
  805. /* The intel i965 automatically initializes the agp aperture during POST.
  806. * Use the memory already set aside for in the GTT.
  807. */
  808. static int intel_i965_create_gatt_table(struct agp_bridge_data *bridge)
  809. {
  810. int page_order;
  811. struct aper_size_info_fixed *size;
  812. int num_entries;
  813. u32 temp;
  814. size = agp_bridge->current_size;
  815. page_order = size->page_order;
  816. num_entries = size->num_entries;
  817. agp_bridge->gatt_table_real = NULL;
  818. pci_read_config_dword(intel_private.pcidev, I915_MMADDR, &temp);
  819. temp &= 0xfff00000;
  820. intel_private.gtt = ioremap((temp + (512 * 1024)) , 512 * 1024);
  821. if (!intel_private.gtt)
  822. return -ENOMEM;
  823. intel_private.registers = ioremap(temp,128 * 4096);
  824. if (!intel_private.registers)
  825. return -ENOMEM;
  826. temp = readl(intel_private.registers+I810_PGETBL_CTL) & 0xfffff000;
  827. global_cache_flush(); /* FIXME: ? */
  828. /* we have to call this as early as possible after the MMIO base address is known */
  829. intel_i830_init_gtt_entries();
  830. agp_bridge->gatt_table = NULL;
  831. agp_bridge->gatt_bus_addr = temp;
  832. return 0;
  833. }
  834. static int intel_fetch_size(void)
  835. {
  836. int i;
  837. u16 temp;
  838. struct aper_size_info_16 *values;
  839. pci_read_config_word(agp_bridge->dev, INTEL_APSIZE, &temp);
  840. values = A_SIZE_16(agp_bridge->driver->aperture_sizes);
  841. for (i = 0; i < agp_bridge->driver->num_aperture_sizes; i++) {
  842. if (temp == values[i].size_value) {
  843. agp_bridge->previous_size = agp_bridge->current_size = (void *) (values + i);
  844. agp_bridge->aperture_size_idx = i;
  845. return values[i].size;
  846. }
  847. }
  848. return 0;
  849. }
  850. static int __intel_8xx_fetch_size(u8 temp)
  851. {
  852. int i;
  853. struct aper_size_info_8 *values;
  854. values = A_SIZE_8(agp_bridge->driver->aperture_sizes);
  855. for (i = 0; i < agp_bridge->driver->num_aperture_sizes; i++) {
  856. if (temp == values[i].size_value) {
  857. agp_bridge->previous_size =
  858. agp_bridge->current_size = (void *) (values + i);
  859. agp_bridge->aperture_size_idx = i;
  860. return values[i].size;
  861. }
  862. }
  863. return 0;
  864. }
  865. static int intel_8xx_fetch_size(void)
  866. {
  867. u8 temp;
  868. pci_read_config_byte(agp_bridge->dev, INTEL_APSIZE, &temp);
  869. return __intel_8xx_fetch_size(temp);
  870. }
  871. static int intel_815_fetch_size(void)
  872. {
  873. u8 temp;
  874. /* Intel 815 chipsets have a _weird_ APSIZE register with only
  875. * one non-reserved bit, so mask the others out ... */
  876. pci_read_config_byte(agp_bridge->dev, INTEL_APSIZE, &temp);
  877. temp &= (1 << 3);
  878. return __intel_8xx_fetch_size(temp);
  879. }
  880. static void intel_tlbflush(struct agp_memory *mem)
  881. {
  882. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x2200);
  883. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x2280);
  884. }
  885. static void intel_8xx_tlbflush(struct agp_memory *mem)
  886. {
  887. u32 temp;
  888. pci_read_config_dword(agp_bridge->dev, INTEL_AGPCTRL, &temp);
  889. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, temp & ~(1 << 7));
  890. pci_read_config_dword(agp_bridge->dev, INTEL_AGPCTRL, &temp);
  891. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, temp | (1 << 7));
  892. }
  893. static void intel_cleanup(void)
  894. {
  895. u16 temp;
  896. struct aper_size_info_16 *previous_size;
  897. previous_size = A_SIZE_16(agp_bridge->previous_size);
  898. pci_read_config_word(agp_bridge->dev, INTEL_NBXCFG, &temp);
  899. pci_write_config_word(agp_bridge->dev, INTEL_NBXCFG, temp & ~(1 << 9));
  900. pci_write_config_word(agp_bridge->dev, INTEL_APSIZE, previous_size->size_value);
  901. }
  902. static void intel_8xx_cleanup(void)
  903. {
  904. u16 temp;
  905. struct aper_size_info_8 *previous_size;
  906. previous_size = A_SIZE_8(agp_bridge->previous_size);
  907. pci_read_config_word(agp_bridge->dev, INTEL_NBXCFG, &temp);
  908. pci_write_config_word(agp_bridge->dev, INTEL_NBXCFG, temp & ~(1 << 9));
  909. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, previous_size->size_value);
  910. }
  911. static int intel_configure(void)
  912. {
  913. u32 temp;
  914. u16 temp2;
  915. struct aper_size_info_16 *current_size;
  916. current_size = A_SIZE_16(agp_bridge->current_size);
  917. /* aperture size */
  918. pci_write_config_word(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  919. /* address to map to */
  920. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  921. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  922. /* attbase - aperture base */
  923. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  924. /* agpctrl */
  925. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x2280);
  926. /* paccfg/nbxcfg */
  927. pci_read_config_word(agp_bridge->dev, INTEL_NBXCFG, &temp2);
  928. pci_write_config_word(agp_bridge->dev, INTEL_NBXCFG,
  929. (temp2 & ~(1 << 10)) | (1 << 9));
  930. /* clear any possible error conditions */
  931. pci_write_config_byte(agp_bridge->dev, INTEL_ERRSTS + 1, 7);
  932. return 0;
  933. }
  934. static int intel_815_configure(void)
  935. {
  936. u32 temp, addr;
  937. u8 temp2;
  938. struct aper_size_info_8 *current_size;
  939. /* attbase - aperture base */
  940. /* the Intel 815 chipset spec. says that bits 29-31 in the
  941. * ATTBASE register are reserved -> try not to write them */
  942. if (agp_bridge->gatt_bus_addr & INTEL_815_ATTBASE_MASK) {
  943. printk (KERN_EMERG PFX "gatt bus addr too high");
  944. return -EINVAL;
  945. }
  946. current_size = A_SIZE_8(agp_bridge->current_size);
  947. /* aperture size */
  948. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE,
  949. current_size->size_value);
  950. /* address to map to */
  951. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  952. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  953. pci_read_config_dword(agp_bridge->dev, INTEL_ATTBASE, &addr);
  954. addr &= INTEL_815_ATTBASE_MASK;
  955. addr |= agp_bridge->gatt_bus_addr;
  956. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, addr);
  957. /* agpctrl */
  958. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  959. /* apcont */
  960. pci_read_config_byte(agp_bridge->dev, INTEL_815_APCONT, &temp2);
  961. pci_write_config_byte(agp_bridge->dev, INTEL_815_APCONT, temp2 | (1 << 1));
  962. /* clear any possible error conditions */
  963. /* Oddness : this chipset seems to have no ERRSTS register ! */
  964. return 0;
  965. }
  966. static void intel_820_tlbflush(struct agp_memory *mem)
  967. {
  968. return;
  969. }
  970. static void intel_820_cleanup(void)
  971. {
  972. u8 temp;
  973. struct aper_size_info_8 *previous_size;
  974. previous_size = A_SIZE_8(agp_bridge->previous_size);
  975. pci_read_config_byte(agp_bridge->dev, INTEL_I820_RDCR, &temp);
  976. pci_write_config_byte(agp_bridge->dev, INTEL_I820_RDCR,
  977. temp & ~(1 << 1));
  978. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE,
  979. previous_size->size_value);
  980. }
  981. static int intel_820_configure(void)
  982. {
  983. u32 temp;
  984. u8 temp2;
  985. struct aper_size_info_8 *current_size;
  986. current_size = A_SIZE_8(agp_bridge->current_size);
  987. /* aperture size */
  988. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  989. /* address to map to */
  990. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  991. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  992. /* attbase - aperture base */
  993. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  994. /* agpctrl */
  995. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  996. /* global enable aperture access */
  997. /* This flag is not accessed through MCHCFG register as in */
  998. /* i850 chipset. */
  999. pci_read_config_byte(agp_bridge->dev, INTEL_I820_RDCR, &temp2);
  1000. pci_write_config_byte(agp_bridge->dev, INTEL_I820_RDCR, temp2 | (1 << 1));
  1001. /* clear any possible AGP-related error conditions */
  1002. pci_write_config_word(agp_bridge->dev, INTEL_I820_ERRSTS, 0x001c);
  1003. return 0;
  1004. }
  1005. static int intel_840_configure(void)
  1006. {
  1007. u32 temp;
  1008. u16 temp2;
  1009. struct aper_size_info_8 *current_size;
  1010. current_size = A_SIZE_8(agp_bridge->current_size);
  1011. /* aperture size */
  1012. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  1013. /* address to map to */
  1014. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  1015. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  1016. /* attbase - aperture base */
  1017. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  1018. /* agpctrl */
  1019. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  1020. /* mcgcfg */
  1021. pci_read_config_word(agp_bridge->dev, INTEL_I840_MCHCFG, &temp2);
  1022. pci_write_config_word(agp_bridge->dev, INTEL_I840_MCHCFG, temp2 | (1 << 9));
  1023. /* clear any possible error conditions */
  1024. pci_write_config_word(agp_bridge->dev, INTEL_I840_ERRSTS, 0xc000);
  1025. return 0;
  1026. }
  1027. static int intel_845_configure(void)
  1028. {
  1029. u32 temp;
  1030. u8 temp2;
  1031. struct aper_size_info_8 *current_size;
  1032. current_size = A_SIZE_8(agp_bridge->current_size);
  1033. /* aperture size */
  1034. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  1035. if (agp_bridge->apbase_config != 0) {
  1036. pci_write_config_dword(agp_bridge->dev, AGP_APBASE,
  1037. agp_bridge->apbase_config);
  1038. } else {
  1039. /* address to map to */
  1040. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  1041. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  1042. agp_bridge->apbase_config = temp;
  1043. }
  1044. /* attbase - aperture base */
  1045. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  1046. /* agpctrl */
  1047. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  1048. /* agpm */
  1049. pci_read_config_byte(agp_bridge->dev, INTEL_I845_AGPM, &temp2);
  1050. pci_write_config_byte(agp_bridge->dev, INTEL_I845_AGPM, temp2 | (1 << 1));
  1051. /* clear any possible error conditions */
  1052. pci_write_config_word(agp_bridge->dev, INTEL_I845_ERRSTS, 0x001c);
  1053. return 0;
  1054. }
  1055. static int intel_850_configure(void)
  1056. {
  1057. u32 temp;
  1058. u16 temp2;
  1059. struct aper_size_info_8 *current_size;
  1060. current_size = A_SIZE_8(agp_bridge->current_size);
  1061. /* aperture size */
  1062. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  1063. /* address to map to */
  1064. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  1065. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  1066. /* attbase - aperture base */
  1067. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  1068. /* agpctrl */
  1069. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  1070. /* mcgcfg */
  1071. pci_read_config_word(agp_bridge->dev, INTEL_I850_MCHCFG, &temp2);
  1072. pci_write_config_word(agp_bridge->dev, INTEL_I850_MCHCFG, temp2 | (1 << 9));
  1073. /* clear any possible AGP-related error conditions */
  1074. pci_write_config_word(agp_bridge->dev, INTEL_I850_ERRSTS, 0x001c);
  1075. return 0;
  1076. }
  1077. static int intel_860_configure(void)
  1078. {
  1079. u32 temp;
  1080. u16 temp2;
  1081. struct aper_size_info_8 *current_size;
  1082. current_size = A_SIZE_8(agp_bridge->current_size);
  1083. /* aperture size */
  1084. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  1085. /* address to map to */
  1086. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  1087. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  1088. /* attbase - aperture base */
  1089. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  1090. /* agpctrl */
  1091. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  1092. /* mcgcfg */
  1093. pci_read_config_word(agp_bridge->dev, INTEL_I860_MCHCFG, &temp2);
  1094. pci_write_config_word(agp_bridge->dev, INTEL_I860_MCHCFG, temp2 | (1 << 9));
  1095. /* clear any possible AGP-related error conditions */
  1096. pci_write_config_word(agp_bridge->dev, INTEL_I860_ERRSTS, 0xf700);
  1097. return 0;
  1098. }
  1099. static int intel_830mp_configure(void)
  1100. {
  1101. u32 temp;
  1102. u16 temp2;
  1103. struct aper_size_info_8 *current_size;
  1104. current_size = A_SIZE_8(agp_bridge->current_size);
  1105. /* aperture size */
  1106. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  1107. /* address to map to */
  1108. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  1109. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  1110. /* attbase - aperture base */
  1111. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  1112. /* agpctrl */
  1113. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  1114. /* gmch */
  1115. pci_read_config_word(agp_bridge->dev, INTEL_NBXCFG, &temp2);
  1116. pci_write_config_word(agp_bridge->dev, INTEL_NBXCFG, temp2 | (1 << 9));
  1117. /* clear any possible AGP-related error conditions */
  1118. pci_write_config_word(agp_bridge->dev, INTEL_I830_ERRSTS, 0x1c);
  1119. return 0;
  1120. }
  1121. static int intel_7505_configure(void)
  1122. {
  1123. u32 temp;
  1124. u16 temp2;
  1125. struct aper_size_info_8 *current_size;
  1126. current_size = A_SIZE_8(agp_bridge->current_size);
  1127. /* aperture size */
  1128. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  1129. /* address to map to */
  1130. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  1131. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  1132. /* attbase - aperture base */
  1133. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  1134. /* agpctrl */
  1135. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  1136. /* mchcfg */
  1137. pci_read_config_word(agp_bridge->dev, INTEL_I7505_MCHCFG, &temp2);
  1138. pci_write_config_word(agp_bridge->dev, INTEL_I7505_MCHCFG, temp2 | (1 << 9));
  1139. return 0;
  1140. }
  1141. /* Setup function */
  1142. static const struct gatt_mask intel_generic_masks[] =
  1143. {
  1144. {.mask = 0x00000017, .type = 0}
  1145. };
  1146. static const struct aper_size_info_8 intel_815_sizes[2] =
  1147. {
  1148. {64, 16384, 4, 0},
  1149. {32, 8192, 3, 8},
  1150. };
  1151. static const struct aper_size_info_8 intel_8xx_sizes[7] =
  1152. {
  1153. {256, 65536, 6, 0},
  1154. {128, 32768, 5, 32},
  1155. {64, 16384, 4, 48},
  1156. {32, 8192, 3, 56},
  1157. {16, 4096, 2, 60},
  1158. {8, 2048, 1, 62},
  1159. {4, 1024, 0, 63}
  1160. };
  1161. static const struct aper_size_info_16 intel_generic_sizes[7] =
  1162. {
  1163. {256, 65536, 6, 0},
  1164. {128, 32768, 5, 32},
  1165. {64, 16384, 4, 48},
  1166. {32, 8192, 3, 56},
  1167. {16, 4096, 2, 60},
  1168. {8, 2048, 1, 62},
  1169. {4, 1024, 0, 63}
  1170. };
  1171. static const struct aper_size_info_8 intel_830mp_sizes[4] =
  1172. {
  1173. {256, 65536, 6, 0},
  1174. {128, 32768, 5, 32},
  1175. {64, 16384, 4, 48},
  1176. {32, 8192, 3, 56}
  1177. };
  1178. static const struct agp_bridge_driver intel_generic_driver = {
  1179. .owner = THIS_MODULE,
  1180. .aperture_sizes = intel_generic_sizes,
  1181. .size_type = U16_APER_SIZE,
  1182. .num_aperture_sizes = 7,
  1183. .configure = intel_configure,
  1184. .fetch_size = intel_fetch_size,
  1185. .cleanup = intel_cleanup,
  1186. .tlb_flush = intel_tlbflush,
  1187. .mask_memory = agp_generic_mask_memory,
  1188. .masks = intel_generic_masks,
  1189. .agp_enable = agp_generic_enable,
  1190. .cache_flush = global_cache_flush,
  1191. .create_gatt_table = agp_generic_create_gatt_table,
  1192. .free_gatt_table = agp_generic_free_gatt_table,
  1193. .insert_memory = agp_generic_insert_memory,
  1194. .remove_memory = agp_generic_remove_memory,
  1195. .alloc_by_type = agp_generic_alloc_by_type,
  1196. .free_by_type = agp_generic_free_by_type,
  1197. .agp_alloc_page = agp_generic_alloc_page,
  1198. .agp_destroy_page = agp_generic_destroy_page,
  1199. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1200. };
  1201. static const struct agp_bridge_driver intel_810_driver = {
  1202. .owner = THIS_MODULE,
  1203. .aperture_sizes = intel_i810_sizes,
  1204. .size_type = FIXED_APER_SIZE,
  1205. .num_aperture_sizes = 2,
  1206. .needs_scratch_page = TRUE,
  1207. .configure = intel_i810_configure,
  1208. .fetch_size = intel_i810_fetch_size,
  1209. .cleanup = intel_i810_cleanup,
  1210. .tlb_flush = intel_i810_tlbflush,
  1211. .mask_memory = intel_i810_mask_memory,
  1212. .masks = intel_i810_masks,
  1213. .agp_enable = intel_i810_agp_enable,
  1214. .cache_flush = global_cache_flush,
  1215. .create_gatt_table = agp_generic_create_gatt_table,
  1216. .free_gatt_table = agp_generic_free_gatt_table,
  1217. .insert_memory = intel_i810_insert_entries,
  1218. .remove_memory = intel_i810_remove_entries,
  1219. .alloc_by_type = intel_i810_alloc_by_type,
  1220. .free_by_type = intel_i810_free_by_type,
  1221. .agp_alloc_page = agp_generic_alloc_page,
  1222. .agp_destroy_page = agp_generic_destroy_page,
  1223. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1224. };
  1225. static const struct agp_bridge_driver intel_815_driver = {
  1226. .owner = THIS_MODULE,
  1227. .aperture_sizes = intel_815_sizes,
  1228. .size_type = U8_APER_SIZE,
  1229. .num_aperture_sizes = 2,
  1230. .configure = intel_815_configure,
  1231. .fetch_size = intel_815_fetch_size,
  1232. .cleanup = intel_8xx_cleanup,
  1233. .tlb_flush = intel_8xx_tlbflush,
  1234. .mask_memory = agp_generic_mask_memory,
  1235. .masks = intel_generic_masks,
  1236. .agp_enable = agp_generic_enable,
  1237. .cache_flush = global_cache_flush,
  1238. .create_gatt_table = agp_generic_create_gatt_table,
  1239. .free_gatt_table = agp_generic_free_gatt_table,
  1240. .insert_memory = agp_generic_insert_memory,
  1241. .remove_memory = agp_generic_remove_memory,
  1242. .alloc_by_type = agp_generic_alloc_by_type,
  1243. .free_by_type = agp_generic_free_by_type,
  1244. .agp_alloc_page = agp_generic_alloc_page,
  1245. .agp_destroy_page = agp_generic_destroy_page,
  1246. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1247. };
  1248. static const struct agp_bridge_driver intel_830_driver = {
  1249. .owner = THIS_MODULE,
  1250. .aperture_sizes = intel_i830_sizes,
  1251. .size_type = FIXED_APER_SIZE,
  1252. .num_aperture_sizes = 4,
  1253. .needs_scratch_page = TRUE,
  1254. .configure = intel_i830_configure,
  1255. .fetch_size = intel_i830_fetch_size,
  1256. .cleanup = intel_i830_cleanup,
  1257. .tlb_flush = intel_i810_tlbflush,
  1258. .mask_memory = intel_i810_mask_memory,
  1259. .masks = intel_i810_masks,
  1260. .agp_enable = intel_i810_agp_enable,
  1261. .cache_flush = global_cache_flush,
  1262. .create_gatt_table = intel_i830_create_gatt_table,
  1263. .free_gatt_table = intel_i830_free_gatt_table,
  1264. .insert_memory = intel_i830_insert_entries,
  1265. .remove_memory = intel_i830_remove_entries,
  1266. .alloc_by_type = intel_i830_alloc_by_type,
  1267. .free_by_type = intel_i810_free_by_type,
  1268. .agp_alloc_page = agp_generic_alloc_page,
  1269. .agp_destroy_page = agp_generic_destroy_page,
  1270. .agp_type_to_mask_type = intel_i830_type_to_mask_type,
  1271. };
  1272. static const struct agp_bridge_driver intel_820_driver = {
  1273. .owner = THIS_MODULE,
  1274. .aperture_sizes = intel_8xx_sizes,
  1275. .size_type = U8_APER_SIZE,
  1276. .num_aperture_sizes = 7,
  1277. .configure = intel_820_configure,
  1278. .fetch_size = intel_8xx_fetch_size,
  1279. .cleanup = intel_820_cleanup,
  1280. .tlb_flush = intel_820_tlbflush,
  1281. .mask_memory = agp_generic_mask_memory,
  1282. .masks = intel_generic_masks,
  1283. .agp_enable = agp_generic_enable,
  1284. .cache_flush = global_cache_flush,
  1285. .create_gatt_table = agp_generic_create_gatt_table,
  1286. .free_gatt_table = agp_generic_free_gatt_table,
  1287. .insert_memory = agp_generic_insert_memory,
  1288. .remove_memory = agp_generic_remove_memory,
  1289. .alloc_by_type = agp_generic_alloc_by_type,
  1290. .free_by_type = agp_generic_free_by_type,
  1291. .agp_alloc_page = agp_generic_alloc_page,
  1292. .agp_destroy_page = agp_generic_destroy_page,
  1293. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1294. };
  1295. static const struct agp_bridge_driver intel_830mp_driver = {
  1296. .owner = THIS_MODULE,
  1297. .aperture_sizes = intel_830mp_sizes,
  1298. .size_type = U8_APER_SIZE,
  1299. .num_aperture_sizes = 4,
  1300. .configure = intel_830mp_configure,
  1301. .fetch_size = intel_8xx_fetch_size,
  1302. .cleanup = intel_8xx_cleanup,
  1303. .tlb_flush = intel_8xx_tlbflush,
  1304. .mask_memory = agp_generic_mask_memory,
  1305. .masks = intel_generic_masks,
  1306. .agp_enable = agp_generic_enable,
  1307. .cache_flush = global_cache_flush,
  1308. .create_gatt_table = agp_generic_create_gatt_table,
  1309. .free_gatt_table = agp_generic_free_gatt_table,
  1310. .insert_memory = agp_generic_insert_memory,
  1311. .remove_memory = agp_generic_remove_memory,
  1312. .alloc_by_type = agp_generic_alloc_by_type,
  1313. .free_by_type = agp_generic_free_by_type,
  1314. .agp_alloc_page = agp_generic_alloc_page,
  1315. .agp_destroy_page = agp_generic_destroy_page,
  1316. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1317. };
  1318. static const struct agp_bridge_driver intel_840_driver = {
  1319. .owner = THIS_MODULE,
  1320. .aperture_sizes = intel_8xx_sizes,
  1321. .size_type = U8_APER_SIZE,
  1322. .num_aperture_sizes = 7,
  1323. .configure = intel_840_configure,
  1324. .fetch_size = intel_8xx_fetch_size,
  1325. .cleanup = intel_8xx_cleanup,
  1326. .tlb_flush = intel_8xx_tlbflush,
  1327. .mask_memory = agp_generic_mask_memory,
  1328. .masks = intel_generic_masks,
  1329. .agp_enable = agp_generic_enable,
  1330. .cache_flush = global_cache_flush,
  1331. .create_gatt_table = agp_generic_create_gatt_table,
  1332. .free_gatt_table = agp_generic_free_gatt_table,
  1333. .insert_memory = agp_generic_insert_memory,
  1334. .remove_memory = agp_generic_remove_memory,
  1335. .alloc_by_type = agp_generic_alloc_by_type,
  1336. .free_by_type = agp_generic_free_by_type,
  1337. .agp_alloc_page = agp_generic_alloc_page,
  1338. .agp_destroy_page = agp_generic_destroy_page,
  1339. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1340. };
  1341. static const struct agp_bridge_driver intel_845_driver = {
  1342. .owner = THIS_MODULE,
  1343. .aperture_sizes = intel_8xx_sizes,
  1344. .size_type = U8_APER_SIZE,
  1345. .num_aperture_sizes = 7,
  1346. .configure = intel_845_configure,
  1347. .fetch_size = intel_8xx_fetch_size,
  1348. .cleanup = intel_8xx_cleanup,
  1349. .tlb_flush = intel_8xx_tlbflush,
  1350. .mask_memory = agp_generic_mask_memory,
  1351. .masks = intel_generic_masks,
  1352. .agp_enable = agp_generic_enable,
  1353. .cache_flush = global_cache_flush,
  1354. .create_gatt_table = agp_generic_create_gatt_table,
  1355. .free_gatt_table = agp_generic_free_gatt_table,
  1356. .insert_memory = agp_generic_insert_memory,
  1357. .remove_memory = agp_generic_remove_memory,
  1358. .alloc_by_type = agp_generic_alloc_by_type,
  1359. .free_by_type = agp_generic_free_by_type,
  1360. .agp_alloc_page = agp_generic_alloc_page,
  1361. .agp_destroy_page = agp_generic_destroy_page,
  1362. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1363. };
  1364. static const struct agp_bridge_driver intel_850_driver = {
  1365. .owner = THIS_MODULE,
  1366. .aperture_sizes = intel_8xx_sizes,
  1367. .size_type = U8_APER_SIZE,
  1368. .num_aperture_sizes = 7,
  1369. .configure = intel_850_configure,
  1370. .fetch_size = intel_8xx_fetch_size,
  1371. .cleanup = intel_8xx_cleanup,
  1372. .tlb_flush = intel_8xx_tlbflush,
  1373. .mask_memory = agp_generic_mask_memory,
  1374. .masks = intel_generic_masks,
  1375. .agp_enable = agp_generic_enable,
  1376. .cache_flush = global_cache_flush,
  1377. .create_gatt_table = agp_generic_create_gatt_table,
  1378. .free_gatt_table = agp_generic_free_gatt_table,
  1379. .insert_memory = agp_generic_insert_memory,
  1380. .remove_memory = agp_generic_remove_memory,
  1381. .alloc_by_type = agp_generic_alloc_by_type,
  1382. .free_by_type = agp_generic_free_by_type,
  1383. .agp_alloc_page = agp_generic_alloc_page,
  1384. .agp_destroy_page = agp_generic_destroy_page,
  1385. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1386. };
  1387. static const struct agp_bridge_driver intel_860_driver = {
  1388. .owner = THIS_MODULE,
  1389. .aperture_sizes = intel_8xx_sizes,
  1390. .size_type = U8_APER_SIZE,
  1391. .num_aperture_sizes = 7,
  1392. .configure = intel_860_configure,
  1393. .fetch_size = intel_8xx_fetch_size,
  1394. .cleanup = intel_8xx_cleanup,
  1395. .tlb_flush = intel_8xx_tlbflush,
  1396. .mask_memory = agp_generic_mask_memory,
  1397. .masks = intel_generic_masks,
  1398. .agp_enable = agp_generic_enable,
  1399. .cache_flush = global_cache_flush,
  1400. .create_gatt_table = agp_generic_create_gatt_table,
  1401. .free_gatt_table = agp_generic_free_gatt_table,
  1402. .insert_memory = agp_generic_insert_memory,
  1403. .remove_memory = agp_generic_remove_memory,
  1404. .alloc_by_type = agp_generic_alloc_by_type,
  1405. .free_by_type = agp_generic_free_by_type,
  1406. .agp_alloc_page = agp_generic_alloc_page,
  1407. .agp_destroy_page = agp_generic_destroy_page,
  1408. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1409. };
  1410. static const struct agp_bridge_driver intel_915_driver = {
  1411. .owner = THIS_MODULE,
  1412. .aperture_sizes = intel_i830_sizes,
  1413. .size_type = FIXED_APER_SIZE,
  1414. .num_aperture_sizes = 4,
  1415. .needs_scratch_page = TRUE,
  1416. .configure = intel_i915_configure,
  1417. .fetch_size = intel_i9xx_fetch_size,
  1418. .cleanup = intel_i915_cleanup,
  1419. .tlb_flush = intel_i810_tlbflush,
  1420. .mask_memory = intel_i810_mask_memory,
  1421. .masks = intel_i810_masks,
  1422. .agp_enable = intel_i810_agp_enable,
  1423. .cache_flush = global_cache_flush,
  1424. .create_gatt_table = intel_i915_create_gatt_table,
  1425. .free_gatt_table = intel_i830_free_gatt_table,
  1426. .insert_memory = intel_i915_insert_entries,
  1427. .remove_memory = intel_i915_remove_entries,
  1428. .alloc_by_type = intel_i830_alloc_by_type,
  1429. .free_by_type = intel_i810_free_by_type,
  1430. .agp_alloc_page = agp_generic_alloc_page,
  1431. .agp_destroy_page = agp_generic_destroy_page,
  1432. .agp_type_to_mask_type = intel_i830_type_to_mask_type,
  1433. };
  1434. static const struct agp_bridge_driver intel_i965_driver = {
  1435. .owner = THIS_MODULE,
  1436. .aperture_sizes = intel_i830_sizes,
  1437. .size_type = FIXED_APER_SIZE,
  1438. .num_aperture_sizes = 4,
  1439. .needs_scratch_page = TRUE,
  1440. .configure = intel_i915_configure,
  1441. .fetch_size = intel_i9xx_fetch_size,
  1442. .cleanup = intel_i915_cleanup,
  1443. .tlb_flush = intel_i810_tlbflush,
  1444. .mask_memory = intel_i965_mask_memory,
  1445. .masks = intel_i810_masks,
  1446. .agp_enable = intel_i810_agp_enable,
  1447. .cache_flush = global_cache_flush,
  1448. .create_gatt_table = intel_i965_create_gatt_table,
  1449. .free_gatt_table = intel_i830_free_gatt_table,
  1450. .insert_memory = intel_i915_insert_entries,
  1451. .remove_memory = intel_i915_remove_entries,
  1452. .alloc_by_type = intel_i830_alloc_by_type,
  1453. .free_by_type = intel_i810_free_by_type,
  1454. .agp_alloc_page = agp_generic_alloc_page,
  1455. .agp_destroy_page = agp_generic_destroy_page,
  1456. .agp_type_to_mask_type = intel_i830_type_to_mask_type,
  1457. };
  1458. static const struct agp_bridge_driver intel_7505_driver = {
  1459. .owner = THIS_MODULE,
  1460. .aperture_sizes = intel_8xx_sizes,
  1461. .size_type = U8_APER_SIZE,
  1462. .num_aperture_sizes = 7,
  1463. .configure = intel_7505_configure,
  1464. .fetch_size = intel_8xx_fetch_size,
  1465. .cleanup = intel_8xx_cleanup,
  1466. .tlb_flush = intel_8xx_tlbflush,
  1467. .mask_memory = agp_generic_mask_memory,
  1468. .masks = intel_generic_masks,
  1469. .agp_enable = agp_generic_enable,
  1470. .cache_flush = global_cache_flush,
  1471. .create_gatt_table = agp_generic_create_gatt_table,
  1472. .free_gatt_table = agp_generic_free_gatt_table,
  1473. .insert_memory = agp_generic_insert_memory,
  1474. .remove_memory = agp_generic_remove_memory,
  1475. .alloc_by_type = agp_generic_alloc_by_type,
  1476. .free_by_type = agp_generic_free_by_type,
  1477. .agp_alloc_page = agp_generic_alloc_page,
  1478. .agp_destroy_page = agp_generic_destroy_page,
  1479. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1480. };
  1481. static const struct agp_bridge_driver intel_g33_driver = {
  1482. .owner = THIS_MODULE,
  1483. .aperture_sizes = intel_i830_sizes,
  1484. .size_type = FIXED_APER_SIZE,
  1485. .num_aperture_sizes = 4,
  1486. .needs_scratch_page = TRUE,
  1487. .configure = intel_i915_configure,
  1488. .fetch_size = intel_i9xx_fetch_size,
  1489. .cleanup = intel_i915_cleanup,
  1490. .tlb_flush = intel_i810_tlbflush,
  1491. .mask_memory = intel_i965_mask_memory,
  1492. .masks = intel_i810_masks,
  1493. .agp_enable = intel_i810_agp_enable,
  1494. .cache_flush = global_cache_flush,
  1495. .create_gatt_table = intel_i915_create_gatt_table,
  1496. .free_gatt_table = intel_i830_free_gatt_table,
  1497. .insert_memory = intel_i915_insert_entries,
  1498. .remove_memory = intel_i915_remove_entries,
  1499. .alloc_by_type = intel_i830_alloc_by_type,
  1500. .free_by_type = intel_i810_free_by_type,
  1501. .agp_alloc_page = agp_generic_alloc_page,
  1502. .agp_destroy_page = agp_generic_destroy_page,
  1503. .agp_type_to_mask_type = intel_i830_type_to_mask_type,
  1504. };
  1505. static int find_gmch(u16 device)
  1506. {
  1507. struct pci_dev *gmch_device;
  1508. gmch_device = pci_get_device(PCI_VENDOR_ID_INTEL, device, NULL);
  1509. if (gmch_device && PCI_FUNC(gmch_device->devfn) != 0) {
  1510. gmch_device = pci_get_device(PCI_VENDOR_ID_INTEL,
  1511. device, gmch_device);
  1512. }
  1513. if (!gmch_device)
  1514. return 0;
  1515. intel_private.pcidev = gmch_device;
  1516. return 1;
  1517. }
  1518. /* Table to describe Intel GMCH and AGP/PCIE GART drivers. At least one of
  1519. * driver and gmch_driver must be non-null, and find_gmch will determine
  1520. * which one should be used if a gmch_chip_id is present.
  1521. */
  1522. static const struct intel_driver_description {
  1523. unsigned int chip_id;
  1524. unsigned int gmch_chip_id;
  1525. unsigned int multi_gmch_chip; /* if we have more gfx chip type on this HB. */
  1526. char *name;
  1527. const struct agp_bridge_driver *driver;
  1528. const struct agp_bridge_driver *gmch_driver;
  1529. } intel_agp_chipsets[] = {
  1530. { PCI_DEVICE_ID_INTEL_82443LX_0, 0, 0, "440LX", &intel_generic_driver, NULL },
  1531. { PCI_DEVICE_ID_INTEL_82443BX_0, 0, 0, "440BX", &intel_generic_driver, NULL },
  1532. { PCI_DEVICE_ID_INTEL_82443GX_0, 0, 0, "440GX", &intel_generic_driver, NULL },
  1533. { PCI_DEVICE_ID_INTEL_82810_MC1, PCI_DEVICE_ID_INTEL_82810_IG1, 0, "i810",
  1534. NULL, &intel_810_driver },
  1535. { PCI_DEVICE_ID_INTEL_82810_MC3, PCI_DEVICE_ID_INTEL_82810_IG3, 0, "i810",
  1536. NULL, &intel_810_driver },
  1537. { PCI_DEVICE_ID_INTEL_82810E_MC, PCI_DEVICE_ID_INTEL_82810E_IG, 0, "i810",
  1538. NULL, &intel_810_driver },
  1539. { PCI_DEVICE_ID_INTEL_82815_MC, PCI_DEVICE_ID_INTEL_82815_CGC, 0, "i815",
  1540. &intel_815_driver, &intel_810_driver },
  1541. { PCI_DEVICE_ID_INTEL_82820_HB, 0, 0, "i820", &intel_820_driver, NULL },
  1542. { PCI_DEVICE_ID_INTEL_82820_UP_HB, 0, 0, "i820", &intel_820_driver, NULL },
  1543. { PCI_DEVICE_ID_INTEL_82830_HB, PCI_DEVICE_ID_INTEL_82830_CGC, 0, "830M",
  1544. &intel_830mp_driver, &intel_830_driver },
  1545. { PCI_DEVICE_ID_INTEL_82840_HB, 0, 0, "i840", &intel_840_driver, NULL },
  1546. { PCI_DEVICE_ID_INTEL_82845_HB, 0, 0, "845G", &intel_845_driver, NULL },
  1547. { PCI_DEVICE_ID_INTEL_82845G_HB, PCI_DEVICE_ID_INTEL_82845G_IG, 0, "830M",
  1548. &intel_845_driver, &intel_830_driver },
  1549. { PCI_DEVICE_ID_INTEL_82850_HB, 0, 0, "i850", &intel_850_driver, NULL },
  1550. { PCI_DEVICE_ID_INTEL_82855PM_HB, 0, 0, "855PM", &intel_845_driver, NULL },
  1551. { PCI_DEVICE_ID_INTEL_82855GM_HB, PCI_DEVICE_ID_INTEL_82855GM_IG, 0, "855GM",
  1552. &intel_845_driver, &intel_830_driver },
  1553. { PCI_DEVICE_ID_INTEL_82860_HB, 0, 0, "i860", &intel_860_driver, NULL },
  1554. { PCI_DEVICE_ID_INTEL_82865_HB, PCI_DEVICE_ID_INTEL_82865_IG, 0, "865",
  1555. &intel_845_driver, &intel_830_driver },
  1556. { PCI_DEVICE_ID_INTEL_82875_HB, 0, 0, "i875", &intel_845_driver, NULL },
  1557. { PCI_DEVICE_ID_INTEL_82915G_HB, PCI_DEVICE_ID_INTEL_82915G_IG, 0, "915G",
  1558. NULL, &intel_915_driver },
  1559. { PCI_DEVICE_ID_INTEL_82915GM_HB, PCI_DEVICE_ID_INTEL_82915GM_IG, 0, "915GM",
  1560. NULL, &intel_915_driver },
  1561. { PCI_DEVICE_ID_INTEL_82945G_HB, PCI_DEVICE_ID_INTEL_82945G_IG, 0, "945G",
  1562. NULL, &intel_915_driver },
  1563. { PCI_DEVICE_ID_INTEL_82945GM_HB, PCI_DEVICE_ID_INTEL_82945GM_IG, 1, "945GM",
  1564. NULL, &intel_915_driver },
  1565. { PCI_DEVICE_ID_INTEL_82945GM_HB, PCI_DEVICE_ID_INTEL_82945GME_IG, 0, "945GME",
  1566. NULL, &intel_915_driver },
  1567. { PCI_DEVICE_ID_INTEL_82946GZ_HB, PCI_DEVICE_ID_INTEL_82946GZ_IG, 0, "946GZ",
  1568. NULL, &intel_i965_driver },
  1569. { PCI_DEVICE_ID_INTEL_82965G_1_HB, PCI_DEVICE_ID_INTEL_82965G_1_IG, 0, "965G",
  1570. NULL, &intel_i965_driver },
  1571. { PCI_DEVICE_ID_INTEL_82965Q_HB, PCI_DEVICE_ID_INTEL_82965Q_IG, 0, "965Q",
  1572. NULL, &intel_i965_driver },
  1573. { PCI_DEVICE_ID_INTEL_82965G_HB, PCI_DEVICE_ID_INTEL_82965G_IG, 0, "965G",
  1574. NULL, &intel_i965_driver },
  1575. { PCI_DEVICE_ID_INTEL_82965GM_HB, PCI_DEVICE_ID_INTEL_82965GM_IG, 1, "965GM",
  1576. NULL, &intel_i965_driver },
  1577. { PCI_DEVICE_ID_INTEL_82965GM_HB, PCI_DEVICE_ID_INTEL_82965GME_IG, 0, "965GME/GLE",
  1578. NULL, &intel_i965_driver },
  1579. { PCI_DEVICE_ID_INTEL_7505_0, 0, 0, "E7505", &intel_7505_driver, NULL },
  1580. { PCI_DEVICE_ID_INTEL_7205_0, 0, 0, "E7205", &intel_7505_driver, NULL },
  1581. { PCI_DEVICE_ID_INTEL_G33_HB, PCI_DEVICE_ID_INTEL_G33_IG, 0, "G33",
  1582. NULL, &intel_g33_driver },
  1583. { PCI_DEVICE_ID_INTEL_Q35_HB, PCI_DEVICE_ID_INTEL_Q35_IG, 0, "Q35",
  1584. NULL, &intel_g33_driver },
  1585. { PCI_DEVICE_ID_INTEL_Q33_HB, PCI_DEVICE_ID_INTEL_Q33_IG, 0, "Q33",
  1586. NULL, &intel_g33_driver },
  1587. { 0, 0, 0, NULL, NULL, NULL }
  1588. };
  1589. static int __devinit agp_intel_probe(struct pci_dev *pdev,
  1590. const struct pci_device_id *ent)
  1591. {
  1592. struct agp_bridge_data *bridge;
  1593. u8 cap_ptr = 0;
  1594. struct resource *r;
  1595. int i;
  1596. cap_ptr = pci_find_capability(pdev, PCI_CAP_ID_AGP);
  1597. bridge = agp_alloc_bridge();
  1598. if (!bridge)
  1599. return -ENOMEM;
  1600. for (i = 0; intel_agp_chipsets[i].name != NULL; i++) {
  1601. /* In case that multiple models of gfx chip may
  1602. stand on same host bridge type, this can be
  1603. sure we detect the right IGD. */
  1604. if (pdev->device == intel_agp_chipsets[i].chip_id) {
  1605. if ((intel_agp_chipsets[i].gmch_chip_id != 0) &&
  1606. find_gmch(intel_agp_chipsets[i].gmch_chip_id)) {
  1607. bridge->driver =
  1608. intel_agp_chipsets[i].gmch_driver;
  1609. break;
  1610. } else if (intel_agp_chipsets[i].multi_gmch_chip) {
  1611. continue;
  1612. } else {
  1613. bridge->driver = intel_agp_chipsets[i].driver;
  1614. break;
  1615. }
  1616. }
  1617. }
  1618. if (intel_agp_chipsets[i].name == NULL) {
  1619. if (cap_ptr)
  1620. printk(KERN_WARNING PFX "Unsupported Intel chipset"
  1621. "(device id: %04x)\n", pdev->device);
  1622. agp_put_bridge(bridge);
  1623. return -ENODEV;
  1624. }
  1625. if (bridge->driver == NULL) {
  1626. /* bridge has no AGP and no IGD detected */
  1627. if (cap_ptr)
  1628. printk(KERN_WARNING PFX "Failed to find bridge device "
  1629. "(chip_id: %04x)\n",
  1630. intel_agp_chipsets[i].gmch_chip_id);
  1631. agp_put_bridge(bridge);
  1632. return -ENODEV;
  1633. }
  1634. bridge->dev = pdev;
  1635. bridge->capndx = cap_ptr;
  1636. bridge->dev_private_data = &intel_private;
  1637. printk(KERN_INFO PFX "Detected an Intel %s Chipset.\n",
  1638. intel_agp_chipsets[i].name);
  1639. /*
  1640. * The following fixes the case where the BIOS has "forgotten" to
  1641. * provide an address range for the GART.
  1642. * 20030610 - hamish@zot.org
  1643. */
  1644. r = &pdev->resource[0];
  1645. if (!r->start && r->end) {
  1646. if (pci_assign_resource(pdev, 0)) {
  1647. printk(KERN_ERR PFX "could not assign resource 0\n");
  1648. agp_put_bridge(bridge);
  1649. return -ENODEV;
  1650. }
  1651. }
  1652. /*
  1653. * If the device has not been properly setup, the following will catch
  1654. * the problem and should stop the system from crashing.
  1655. * 20030610 - hamish@zot.org
  1656. */
  1657. if (pci_enable_device(pdev)) {
  1658. printk(KERN_ERR PFX "Unable to Enable PCI device\n");
  1659. agp_put_bridge(bridge);
  1660. return -ENODEV;
  1661. }
  1662. /* Fill in the mode register */
  1663. if (cap_ptr) {
  1664. pci_read_config_dword(pdev,
  1665. bridge->capndx+PCI_AGP_STATUS,
  1666. &bridge->mode);
  1667. }
  1668. pci_set_drvdata(pdev, bridge);
  1669. return agp_add_bridge(bridge);
  1670. }
  1671. static void __devexit agp_intel_remove(struct pci_dev *pdev)
  1672. {
  1673. struct agp_bridge_data *bridge = pci_get_drvdata(pdev);
  1674. agp_remove_bridge(bridge);
  1675. if (intel_private.pcidev)
  1676. pci_dev_put(intel_private.pcidev);
  1677. agp_put_bridge(bridge);
  1678. }
  1679. #ifdef CONFIG_PM
  1680. static int agp_intel_resume(struct pci_dev *pdev)
  1681. {
  1682. struct agp_bridge_data *bridge = pci_get_drvdata(pdev);
  1683. pci_restore_state(pdev);
  1684. /* We should restore our graphics device's config space,
  1685. * as host bridge (00:00) resumes before graphics device (02:00),
  1686. * then our access to its pci space can work right.
  1687. */
  1688. if (intel_private.pcidev)
  1689. pci_restore_state(intel_private.pcidev);
  1690. if (bridge->driver == &intel_generic_driver)
  1691. intel_configure();
  1692. else if (bridge->driver == &intel_850_driver)
  1693. intel_850_configure();
  1694. else if (bridge->driver == &intel_845_driver)
  1695. intel_845_configure();
  1696. else if (bridge->driver == &intel_830mp_driver)
  1697. intel_830mp_configure();
  1698. else if (bridge->driver == &intel_915_driver)
  1699. intel_i915_configure();
  1700. else if (bridge->driver == &intel_830_driver)
  1701. intel_i830_configure();
  1702. else if (bridge->driver == &intel_810_driver)
  1703. intel_i810_configure();
  1704. else if (bridge->driver == &intel_i965_driver)
  1705. intel_i915_configure();
  1706. return 0;
  1707. }
  1708. #endif
  1709. static struct pci_device_id agp_intel_pci_table[] = {
  1710. #define ID(x) \
  1711. { \
  1712. .class = (PCI_CLASS_BRIDGE_HOST << 8), \
  1713. .class_mask = ~0, \
  1714. .vendor = PCI_VENDOR_ID_INTEL, \
  1715. .device = x, \
  1716. .subvendor = PCI_ANY_ID, \
  1717. .subdevice = PCI_ANY_ID, \
  1718. }
  1719. ID(PCI_DEVICE_ID_INTEL_82443LX_0),
  1720. ID(PCI_DEVICE_ID_INTEL_82443BX_0),
  1721. ID(PCI_DEVICE_ID_INTEL_82443GX_0),
  1722. ID(PCI_DEVICE_ID_INTEL_82810_MC1),
  1723. ID(PCI_DEVICE_ID_INTEL_82810_MC3),
  1724. ID(PCI_DEVICE_ID_INTEL_82810E_MC),
  1725. ID(PCI_DEVICE_ID_INTEL_82815_MC),
  1726. ID(PCI_DEVICE_ID_INTEL_82820_HB),
  1727. ID(PCI_DEVICE_ID_INTEL_82820_UP_HB),
  1728. ID(PCI_DEVICE_ID_INTEL_82830_HB),
  1729. ID(PCI_DEVICE_ID_INTEL_82840_HB),
  1730. ID(PCI_DEVICE_ID_INTEL_82845_HB),
  1731. ID(PCI_DEVICE_ID_INTEL_82845G_HB),
  1732. ID(PCI_DEVICE_ID_INTEL_82850_HB),
  1733. ID(PCI_DEVICE_ID_INTEL_82855PM_HB),
  1734. ID(PCI_DEVICE_ID_INTEL_82855GM_HB),
  1735. ID(PCI_DEVICE_ID_INTEL_82860_HB),
  1736. ID(PCI_DEVICE_ID_INTEL_82865_HB),
  1737. ID(PCI_DEVICE_ID_INTEL_82875_HB),
  1738. ID(PCI_DEVICE_ID_INTEL_7505_0),
  1739. ID(PCI_DEVICE_ID_INTEL_7205_0),
  1740. ID(PCI_DEVICE_ID_INTEL_82915G_HB),
  1741. ID(PCI_DEVICE_ID_INTEL_82915GM_HB),
  1742. ID(PCI_DEVICE_ID_INTEL_82945G_HB),
  1743. ID(PCI_DEVICE_ID_INTEL_82945GM_HB),
  1744. ID(PCI_DEVICE_ID_INTEL_82946GZ_HB),
  1745. ID(PCI_DEVICE_ID_INTEL_82965G_1_HB),
  1746. ID(PCI_DEVICE_ID_INTEL_82965Q_HB),
  1747. ID(PCI_DEVICE_ID_INTEL_82965G_HB),
  1748. ID(PCI_DEVICE_ID_INTEL_82965GM_HB),
  1749. ID(PCI_DEVICE_ID_INTEL_G33_HB),
  1750. ID(PCI_DEVICE_ID_INTEL_Q35_HB),
  1751. ID(PCI_DEVICE_ID_INTEL_Q33_HB),
  1752. { }
  1753. };
  1754. MODULE_DEVICE_TABLE(pci, agp_intel_pci_table);
  1755. static struct pci_driver agp_intel_pci_driver = {
  1756. .name = "agpgart-intel",
  1757. .id_table = agp_intel_pci_table,
  1758. .probe = agp_intel_probe,
  1759. .remove = __devexit_p(agp_intel_remove),
  1760. #ifdef CONFIG_PM
  1761. .resume = agp_intel_resume,
  1762. #endif
  1763. };
  1764. static int __init agp_intel_init(void)
  1765. {
  1766. if (agp_off)
  1767. return -EINVAL;
  1768. return pci_register_driver(&agp_intel_pci_driver);
  1769. }
  1770. static void __exit agp_intel_cleanup(void)
  1771. {
  1772. pci_unregister_driver(&agp_intel_pci_driver);
  1773. }
  1774. module_init(agp_intel_init);
  1775. module_exit(agp_intel_cleanup);
  1776. MODULE_AUTHOR("Dave Jones <davej@codemonkey.org.uk>");
  1777. MODULE_LICENSE("GPL and additional rights");