r100.c 86 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <linux/seq_file.h>
  29. #include "drmP.h"
  30. #include "drm.h"
  31. #include "radeon_drm.h"
  32. #include "radeon_reg.h"
  33. #include "radeon.h"
  34. #include "r100d.h"
  35. #include <linux/firmware.h>
  36. #include <linux/platform_device.h>
  37. #include "r100_reg_safe.h"
  38. #include "rn50_reg_safe.h"
  39. /* Firmware Names */
  40. #define FIRMWARE_R100 "radeon/R100_cp.bin"
  41. #define FIRMWARE_R200 "radeon/R200_cp.bin"
  42. #define FIRMWARE_R300 "radeon/R300_cp.bin"
  43. #define FIRMWARE_R420 "radeon/R420_cp.bin"
  44. #define FIRMWARE_RS690 "radeon/RS690_cp.bin"
  45. #define FIRMWARE_RS600 "radeon/RS600_cp.bin"
  46. #define FIRMWARE_R520 "radeon/R520_cp.bin"
  47. MODULE_FIRMWARE(FIRMWARE_R100);
  48. MODULE_FIRMWARE(FIRMWARE_R200);
  49. MODULE_FIRMWARE(FIRMWARE_R300);
  50. MODULE_FIRMWARE(FIRMWARE_R420);
  51. MODULE_FIRMWARE(FIRMWARE_RS690);
  52. MODULE_FIRMWARE(FIRMWARE_RS600);
  53. MODULE_FIRMWARE(FIRMWARE_R520);
  54. #include "r100_track.h"
  55. /* This files gather functions specifics to:
  56. * r100,rv100,rs100,rv200,rs200,r200,rv250,rs300,rv280
  57. *
  58. * Some of these functions might be used by newer ASICs.
  59. */
  60. int r200_init(struct radeon_device *rdev);
  61. void r100_hdp_reset(struct radeon_device *rdev);
  62. void r100_gpu_init(struct radeon_device *rdev);
  63. int r100_gui_wait_for_idle(struct radeon_device *rdev);
  64. int r100_mc_wait_for_idle(struct radeon_device *rdev);
  65. void r100_gpu_wait_for_vsync(struct radeon_device *rdev);
  66. void r100_gpu_wait_for_vsync2(struct radeon_device *rdev);
  67. int r100_debugfs_mc_info_init(struct radeon_device *rdev);
  68. /*
  69. * PCI GART
  70. */
  71. void r100_pci_gart_tlb_flush(struct radeon_device *rdev)
  72. {
  73. /* TODO: can we do somethings here ? */
  74. /* It seems hw only cache one entry so we should discard this
  75. * entry otherwise if first GPU GART read hit this entry it
  76. * could end up in wrong address. */
  77. }
  78. int r100_pci_gart_enable(struct radeon_device *rdev)
  79. {
  80. uint32_t tmp;
  81. int r;
  82. /* Initialize common gart structure */
  83. r = radeon_gart_init(rdev);
  84. if (r) {
  85. return r;
  86. }
  87. if (rdev->gart.table.ram.ptr == NULL) {
  88. rdev->gart.table_size = rdev->gart.num_gpu_pages * 4;
  89. r = radeon_gart_table_ram_alloc(rdev);
  90. if (r) {
  91. return r;
  92. }
  93. }
  94. /* discard memory request outside of configured range */
  95. tmp = RREG32(RADEON_AIC_CNTL) | RADEON_DIS_OUT_OF_PCI_GART_ACCESS;
  96. WREG32(RADEON_AIC_CNTL, tmp);
  97. /* set address range for PCI address translate */
  98. WREG32(RADEON_AIC_LO_ADDR, rdev->mc.gtt_location);
  99. tmp = rdev->mc.gtt_location + rdev->mc.gtt_size - 1;
  100. WREG32(RADEON_AIC_HI_ADDR, tmp);
  101. /* Enable bus mastering */
  102. tmp = RREG32(RADEON_BUS_CNTL) & ~RADEON_BUS_MASTER_DIS;
  103. WREG32(RADEON_BUS_CNTL, tmp);
  104. /* set PCI GART page-table base address */
  105. WREG32(RADEON_AIC_PT_BASE, rdev->gart.table_addr);
  106. tmp = RREG32(RADEON_AIC_CNTL) | RADEON_PCIGART_TRANSLATE_EN;
  107. WREG32(RADEON_AIC_CNTL, tmp);
  108. r100_pci_gart_tlb_flush(rdev);
  109. rdev->gart.ready = true;
  110. return 0;
  111. }
  112. void r100_pci_gart_disable(struct radeon_device *rdev)
  113. {
  114. uint32_t tmp;
  115. /* discard memory request outside of configured range */
  116. tmp = RREG32(RADEON_AIC_CNTL) | RADEON_DIS_OUT_OF_PCI_GART_ACCESS;
  117. WREG32(RADEON_AIC_CNTL, tmp & ~RADEON_PCIGART_TRANSLATE_EN);
  118. WREG32(RADEON_AIC_LO_ADDR, 0);
  119. WREG32(RADEON_AIC_HI_ADDR, 0);
  120. }
  121. int r100_pci_gart_set_page(struct radeon_device *rdev, int i, uint64_t addr)
  122. {
  123. if (i < 0 || i > rdev->gart.num_gpu_pages) {
  124. return -EINVAL;
  125. }
  126. rdev->gart.table.ram.ptr[i] = cpu_to_le32(lower_32_bits(addr));
  127. return 0;
  128. }
  129. int r100_gart_enable(struct radeon_device *rdev)
  130. {
  131. if (rdev->flags & RADEON_IS_AGP) {
  132. r100_pci_gart_disable(rdev);
  133. return 0;
  134. }
  135. return r100_pci_gart_enable(rdev);
  136. }
  137. /*
  138. * MC
  139. */
  140. void r100_mc_disable_clients(struct radeon_device *rdev)
  141. {
  142. uint32_t ov0_scale_cntl, crtc_ext_cntl, crtc_gen_cntl, crtc2_gen_cntl;
  143. /* FIXME: is this function correct for rs100,rs200,rs300 ? */
  144. if (r100_gui_wait_for_idle(rdev)) {
  145. printk(KERN_WARNING "Failed to wait GUI idle while "
  146. "programming pipes. Bad things might happen.\n");
  147. }
  148. /* stop display and memory access */
  149. ov0_scale_cntl = RREG32(RADEON_OV0_SCALE_CNTL);
  150. WREG32(RADEON_OV0_SCALE_CNTL, ov0_scale_cntl & ~RADEON_SCALER_ENABLE);
  151. crtc_ext_cntl = RREG32(RADEON_CRTC_EXT_CNTL);
  152. WREG32(RADEON_CRTC_EXT_CNTL, crtc_ext_cntl | RADEON_CRTC_DISPLAY_DIS);
  153. crtc_gen_cntl = RREG32(RADEON_CRTC_GEN_CNTL);
  154. r100_gpu_wait_for_vsync(rdev);
  155. WREG32(RADEON_CRTC_GEN_CNTL,
  156. (crtc_gen_cntl & ~(RADEON_CRTC_CUR_EN | RADEON_CRTC_ICON_EN)) |
  157. RADEON_CRTC_DISP_REQ_EN_B | RADEON_CRTC_EXT_DISP_EN);
  158. if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
  159. crtc2_gen_cntl = RREG32(RADEON_CRTC2_GEN_CNTL);
  160. r100_gpu_wait_for_vsync2(rdev);
  161. WREG32(RADEON_CRTC2_GEN_CNTL,
  162. (crtc2_gen_cntl &
  163. ~(RADEON_CRTC2_CUR_EN | RADEON_CRTC2_ICON_EN)) |
  164. RADEON_CRTC2_DISP_REQ_EN_B);
  165. }
  166. udelay(500);
  167. }
  168. void r100_mc_setup(struct radeon_device *rdev)
  169. {
  170. uint32_t tmp;
  171. int r;
  172. r = r100_debugfs_mc_info_init(rdev);
  173. if (r) {
  174. DRM_ERROR("Failed to register debugfs file for R100 MC !\n");
  175. }
  176. /* Write VRAM size in case we are limiting it */
  177. WREG32(RADEON_CONFIG_MEMSIZE, rdev->mc.real_vram_size);
  178. /* Novell bug 204882 for RN50/M6/M7 with 8/16/32MB VRAM,
  179. * if the aperture is 64MB but we have 32MB VRAM
  180. * we report only 32MB VRAM but we have to set MC_FB_LOCATION
  181. * to 64MB, otherwise the gpu accidentially dies */
  182. tmp = rdev->mc.vram_location + rdev->mc.mc_vram_size - 1;
  183. tmp = REG_SET(RADEON_MC_FB_TOP, tmp >> 16);
  184. tmp |= REG_SET(RADEON_MC_FB_START, rdev->mc.vram_location >> 16);
  185. WREG32(RADEON_MC_FB_LOCATION, tmp);
  186. /* Enable bus mastering */
  187. tmp = RREG32(RADEON_BUS_CNTL) & ~RADEON_BUS_MASTER_DIS;
  188. WREG32(RADEON_BUS_CNTL, tmp);
  189. if (rdev->flags & RADEON_IS_AGP) {
  190. tmp = rdev->mc.gtt_location + rdev->mc.gtt_size - 1;
  191. tmp = REG_SET(RADEON_MC_AGP_TOP, tmp >> 16);
  192. tmp |= REG_SET(RADEON_MC_AGP_START, rdev->mc.gtt_location >> 16);
  193. WREG32(RADEON_MC_AGP_LOCATION, tmp);
  194. WREG32(RADEON_AGP_BASE, rdev->mc.agp_base);
  195. } else {
  196. WREG32(RADEON_MC_AGP_LOCATION, 0x0FFFFFFF);
  197. WREG32(RADEON_AGP_BASE, 0);
  198. }
  199. tmp = RREG32(RADEON_HOST_PATH_CNTL) & RADEON_HDP_APER_CNTL;
  200. tmp |= (7 << 28);
  201. WREG32(RADEON_HOST_PATH_CNTL, tmp | RADEON_HDP_SOFT_RESET | RADEON_HDP_READ_BUFFER_INVALIDATE);
  202. (void)RREG32(RADEON_HOST_PATH_CNTL);
  203. WREG32(RADEON_HOST_PATH_CNTL, tmp);
  204. (void)RREG32(RADEON_HOST_PATH_CNTL);
  205. }
  206. int r100_mc_init(struct radeon_device *rdev)
  207. {
  208. int r;
  209. if (r100_debugfs_rbbm_init(rdev)) {
  210. DRM_ERROR("Failed to register debugfs file for RBBM !\n");
  211. }
  212. r100_gpu_init(rdev);
  213. /* Disable gart which also disable out of gart access */
  214. r100_pci_gart_disable(rdev);
  215. /* Setup GPU memory space */
  216. rdev->mc.gtt_location = 0xFFFFFFFFUL;
  217. if (rdev->flags & RADEON_IS_AGP) {
  218. r = radeon_agp_init(rdev);
  219. if (r) {
  220. printk(KERN_WARNING "[drm] Disabling AGP\n");
  221. rdev->flags &= ~RADEON_IS_AGP;
  222. rdev->mc.gtt_size = radeon_gart_size * 1024 * 1024;
  223. } else {
  224. rdev->mc.gtt_location = rdev->mc.agp_base;
  225. }
  226. }
  227. r = radeon_mc_setup(rdev);
  228. if (r) {
  229. return r;
  230. }
  231. r100_mc_disable_clients(rdev);
  232. if (r100_mc_wait_for_idle(rdev)) {
  233. printk(KERN_WARNING "Failed to wait MC idle while "
  234. "programming pipes. Bad things might happen.\n");
  235. }
  236. r100_mc_setup(rdev);
  237. return 0;
  238. }
  239. void r100_mc_fini(struct radeon_device *rdev)
  240. {
  241. r100_pci_gart_disable(rdev);
  242. radeon_gart_table_ram_free(rdev);
  243. radeon_gart_fini(rdev);
  244. }
  245. /*
  246. * Interrupts
  247. */
  248. int r100_irq_set(struct radeon_device *rdev)
  249. {
  250. uint32_t tmp = 0;
  251. if (rdev->irq.sw_int) {
  252. tmp |= RADEON_SW_INT_ENABLE;
  253. }
  254. if (rdev->irq.crtc_vblank_int[0]) {
  255. tmp |= RADEON_CRTC_VBLANK_MASK;
  256. }
  257. if (rdev->irq.crtc_vblank_int[1]) {
  258. tmp |= RADEON_CRTC2_VBLANK_MASK;
  259. }
  260. WREG32(RADEON_GEN_INT_CNTL, tmp);
  261. return 0;
  262. }
  263. static inline uint32_t r100_irq_ack(struct radeon_device *rdev)
  264. {
  265. uint32_t irqs = RREG32(RADEON_GEN_INT_STATUS);
  266. uint32_t irq_mask = RADEON_SW_INT_TEST | RADEON_CRTC_VBLANK_STAT |
  267. RADEON_CRTC2_VBLANK_STAT;
  268. if (irqs) {
  269. WREG32(RADEON_GEN_INT_STATUS, irqs);
  270. }
  271. return irqs & irq_mask;
  272. }
  273. int r100_irq_process(struct radeon_device *rdev)
  274. {
  275. uint32_t status;
  276. status = r100_irq_ack(rdev);
  277. if (!status) {
  278. return IRQ_NONE;
  279. }
  280. if (rdev->shutdown) {
  281. return IRQ_NONE;
  282. }
  283. while (status) {
  284. /* SW interrupt */
  285. if (status & RADEON_SW_INT_TEST) {
  286. radeon_fence_process(rdev);
  287. }
  288. /* Vertical blank interrupts */
  289. if (status & RADEON_CRTC_VBLANK_STAT) {
  290. drm_handle_vblank(rdev->ddev, 0);
  291. }
  292. if (status & RADEON_CRTC2_VBLANK_STAT) {
  293. drm_handle_vblank(rdev->ddev, 1);
  294. }
  295. status = r100_irq_ack(rdev);
  296. }
  297. return IRQ_HANDLED;
  298. }
  299. u32 r100_get_vblank_counter(struct radeon_device *rdev, int crtc)
  300. {
  301. if (crtc == 0)
  302. return RREG32(RADEON_CRTC_CRNT_FRAME);
  303. else
  304. return RREG32(RADEON_CRTC2_CRNT_FRAME);
  305. }
  306. /*
  307. * Fence emission
  308. */
  309. void r100_fence_ring_emit(struct radeon_device *rdev,
  310. struct radeon_fence *fence)
  311. {
  312. /* Who ever call radeon_fence_emit should call ring_lock and ask
  313. * for enough space (today caller are ib schedule and buffer move) */
  314. /* Wait until IDLE & CLEAN */
  315. radeon_ring_write(rdev, PACKET0(0x1720, 0));
  316. radeon_ring_write(rdev, (1 << 16) | (1 << 17));
  317. /* Emit fence sequence & fire IRQ */
  318. radeon_ring_write(rdev, PACKET0(rdev->fence_drv.scratch_reg, 0));
  319. radeon_ring_write(rdev, fence->seq);
  320. radeon_ring_write(rdev, PACKET0(RADEON_GEN_INT_STATUS, 0));
  321. radeon_ring_write(rdev, RADEON_SW_INT_FIRE);
  322. }
  323. /*
  324. * Writeback
  325. */
  326. int r100_wb_init(struct radeon_device *rdev)
  327. {
  328. int r;
  329. if (rdev->wb.wb_obj == NULL) {
  330. r = radeon_object_create(rdev, NULL, 4096,
  331. true,
  332. RADEON_GEM_DOMAIN_GTT,
  333. false, &rdev->wb.wb_obj);
  334. if (r) {
  335. DRM_ERROR("radeon: failed to create WB buffer (%d).\n", r);
  336. return r;
  337. }
  338. r = radeon_object_pin(rdev->wb.wb_obj,
  339. RADEON_GEM_DOMAIN_GTT,
  340. &rdev->wb.gpu_addr);
  341. if (r) {
  342. DRM_ERROR("radeon: failed to pin WB buffer (%d).\n", r);
  343. return r;
  344. }
  345. r = radeon_object_kmap(rdev->wb.wb_obj, (void **)&rdev->wb.wb);
  346. if (r) {
  347. DRM_ERROR("radeon: failed to map WB buffer (%d).\n", r);
  348. return r;
  349. }
  350. }
  351. WREG32(RADEON_SCRATCH_ADDR, rdev->wb.gpu_addr);
  352. WREG32(RADEON_CP_RB_RPTR_ADDR, rdev->wb.gpu_addr + 1024);
  353. WREG32(RADEON_SCRATCH_UMSK, 0xff);
  354. return 0;
  355. }
  356. void r100_wb_fini(struct radeon_device *rdev)
  357. {
  358. if (rdev->wb.wb_obj) {
  359. radeon_object_kunmap(rdev->wb.wb_obj);
  360. radeon_object_unpin(rdev->wb.wb_obj);
  361. radeon_object_unref(&rdev->wb.wb_obj);
  362. rdev->wb.wb = NULL;
  363. rdev->wb.wb_obj = NULL;
  364. }
  365. }
  366. int r100_copy_blit(struct radeon_device *rdev,
  367. uint64_t src_offset,
  368. uint64_t dst_offset,
  369. unsigned num_pages,
  370. struct radeon_fence *fence)
  371. {
  372. uint32_t cur_pages;
  373. uint32_t stride_bytes = PAGE_SIZE;
  374. uint32_t pitch;
  375. uint32_t stride_pixels;
  376. unsigned ndw;
  377. int num_loops;
  378. int r = 0;
  379. /* radeon limited to 16k stride */
  380. stride_bytes &= 0x3fff;
  381. /* radeon pitch is /64 */
  382. pitch = stride_bytes / 64;
  383. stride_pixels = stride_bytes / 4;
  384. num_loops = DIV_ROUND_UP(num_pages, 8191);
  385. /* Ask for enough room for blit + flush + fence */
  386. ndw = 64 + (10 * num_loops);
  387. r = radeon_ring_lock(rdev, ndw);
  388. if (r) {
  389. DRM_ERROR("radeon: moving bo (%d) asking for %u dw.\n", r, ndw);
  390. return -EINVAL;
  391. }
  392. while (num_pages > 0) {
  393. cur_pages = num_pages;
  394. if (cur_pages > 8191) {
  395. cur_pages = 8191;
  396. }
  397. num_pages -= cur_pages;
  398. /* pages are in Y direction - height
  399. page width in X direction - width */
  400. radeon_ring_write(rdev, PACKET3(PACKET3_BITBLT_MULTI, 8));
  401. radeon_ring_write(rdev,
  402. RADEON_GMC_SRC_PITCH_OFFSET_CNTL |
  403. RADEON_GMC_DST_PITCH_OFFSET_CNTL |
  404. RADEON_GMC_SRC_CLIPPING |
  405. RADEON_GMC_DST_CLIPPING |
  406. RADEON_GMC_BRUSH_NONE |
  407. (RADEON_COLOR_FORMAT_ARGB8888 << 8) |
  408. RADEON_GMC_SRC_DATATYPE_COLOR |
  409. RADEON_ROP3_S |
  410. RADEON_DP_SRC_SOURCE_MEMORY |
  411. RADEON_GMC_CLR_CMP_CNTL_DIS |
  412. RADEON_GMC_WR_MSK_DIS);
  413. radeon_ring_write(rdev, (pitch << 22) | (src_offset >> 10));
  414. radeon_ring_write(rdev, (pitch << 22) | (dst_offset >> 10));
  415. radeon_ring_write(rdev, (0x1fff) | (0x1fff << 16));
  416. radeon_ring_write(rdev, 0);
  417. radeon_ring_write(rdev, (0x1fff) | (0x1fff << 16));
  418. radeon_ring_write(rdev, num_pages);
  419. radeon_ring_write(rdev, num_pages);
  420. radeon_ring_write(rdev, cur_pages | (stride_pixels << 16));
  421. }
  422. radeon_ring_write(rdev, PACKET0(RADEON_DSTCACHE_CTLSTAT, 0));
  423. radeon_ring_write(rdev, RADEON_RB2D_DC_FLUSH_ALL);
  424. radeon_ring_write(rdev, PACKET0(RADEON_WAIT_UNTIL, 0));
  425. radeon_ring_write(rdev,
  426. RADEON_WAIT_2D_IDLECLEAN |
  427. RADEON_WAIT_HOST_IDLECLEAN |
  428. RADEON_WAIT_DMA_GUI_IDLE);
  429. if (fence) {
  430. r = radeon_fence_emit(rdev, fence);
  431. }
  432. radeon_ring_unlock_commit(rdev);
  433. return r;
  434. }
  435. /*
  436. * CP
  437. */
  438. static int r100_cp_wait_for_idle(struct radeon_device *rdev)
  439. {
  440. unsigned i;
  441. u32 tmp;
  442. for (i = 0; i < rdev->usec_timeout; i++) {
  443. tmp = RREG32(R_000E40_RBBM_STATUS);
  444. if (!G_000E40_CP_CMDSTRM_BUSY(tmp)) {
  445. return 0;
  446. }
  447. udelay(1);
  448. }
  449. return -1;
  450. }
  451. void r100_ring_start(struct radeon_device *rdev)
  452. {
  453. int r;
  454. r = radeon_ring_lock(rdev, 2);
  455. if (r) {
  456. return;
  457. }
  458. radeon_ring_write(rdev, PACKET0(RADEON_ISYNC_CNTL, 0));
  459. radeon_ring_write(rdev,
  460. RADEON_ISYNC_ANY2D_IDLE3D |
  461. RADEON_ISYNC_ANY3D_IDLE2D |
  462. RADEON_ISYNC_WAIT_IDLEGUI |
  463. RADEON_ISYNC_CPSCRATCH_IDLEGUI);
  464. radeon_ring_unlock_commit(rdev);
  465. }
  466. /* Load the microcode for the CP */
  467. static int r100_cp_init_microcode(struct radeon_device *rdev)
  468. {
  469. struct platform_device *pdev;
  470. const char *fw_name = NULL;
  471. int err;
  472. DRM_DEBUG("\n");
  473. pdev = platform_device_register_simple("radeon_cp", 0, NULL, 0);
  474. err = IS_ERR(pdev);
  475. if (err) {
  476. printk(KERN_ERR "radeon_cp: Failed to register firmware\n");
  477. return -EINVAL;
  478. }
  479. if ((rdev->family == CHIP_R100) || (rdev->family == CHIP_RV100) ||
  480. (rdev->family == CHIP_RV200) || (rdev->family == CHIP_RS100) ||
  481. (rdev->family == CHIP_RS200)) {
  482. DRM_INFO("Loading R100 Microcode\n");
  483. fw_name = FIRMWARE_R100;
  484. } else if ((rdev->family == CHIP_R200) ||
  485. (rdev->family == CHIP_RV250) ||
  486. (rdev->family == CHIP_RV280) ||
  487. (rdev->family == CHIP_RS300)) {
  488. DRM_INFO("Loading R200 Microcode\n");
  489. fw_name = FIRMWARE_R200;
  490. } else if ((rdev->family == CHIP_R300) ||
  491. (rdev->family == CHIP_R350) ||
  492. (rdev->family == CHIP_RV350) ||
  493. (rdev->family == CHIP_RV380) ||
  494. (rdev->family == CHIP_RS400) ||
  495. (rdev->family == CHIP_RS480)) {
  496. DRM_INFO("Loading R300 Microcode\n");
  497. fw_name = FIRMWARE_R300;
  498. } else if ((rdev->family == CHIP_R420) ||
  499. (rdev->family == CHIP_R423) ||
  500. (rdev->family == CHIP_RV410)) {
  501. DRM_INFO("Loading R400 Microcode\n");
  502. fw_name = FIRMWARE_R420;
  503. } else if ((rdev->family == CHIP_RS690) ||
  504. (rdev->family == CHIP_RS740)) {
  505. DRM_INFO("Loading RS690/RS740 Microcode\n");
  506. fw_name = FIRMWARE_RS690;
  507. } else if (rdev->family == CHIP_RS600) {
  508. DRM_INFO("Loading RS600 Microcode\n");
  509. fw_name = FIRMWARE_RS600;
  510. } else if ((rdev->family == CHIP_RV515) ||
  511. (rdev->family == CHIP_R520) ||
  512. (rdev->family == CHIP_RV530) ||
  513. (rdev->family == CHIP_R580) ||
  514. (rdev->family == CHIP_RV560) ||
  515. (rdev->family == CHIP_RV570)) {
  516. DRM_INFO("Loading R500 Microcode\n");
  517. fw_name = FIRMWARE_R520;
  518. }
  519. err = request_firmware(&rdev->me_fw, fw_name, &pdev->dev);
  520. platform_device_unregister(pdev);
  521. if (err) {
  522. printk(KERN_ERR "radeon_cp: Failed to load firmware \"%s\"\n",
  523. fw_name);
  524. } else if (rdev->me_fw->size % 8) {
  525. printk(KERN_ERR
  526. "radeon_cp: Bogus length %zu in firmware \"%s\"\n",
  527. rdev->me_fw->size, fw_name);
  528. err = -EINVAL;
  529. release_firmware(rdev->me_fw);
  530. rdev->me_fw = NULL;
  531. }
  532. return err;
  533. }
  534. static void r100_cp_load_microcode(struct radeon_device *rdev)
  535. {
  536. const __be32 *fw_data;
  537. int i, size;
  538. if (r100_gui_wait_for_idle(rdev)) {
  539. printk(KERN_WARNING "Failed to wait GUI idle while "
  540. "programming pipes. Bad things might happen.\n");
  541. }
  542. if (rdev->me_fw) {
  543. size = rdev->me_fw->size / 4;
  544. fw_data = (const __be32 *)&rdev->me_fw->data[0];
  545. WREG32(RADEON_CP_ME_RAM_ADDR, 0);
  546. for (i = 0; i < size; i += 2) {
  547. WREG32(RADEON_CP_ME_RAM_DATAH,
  548. be32_to_cpup(&fw_data[i]));
  549. WREG32(RADEON_CP_ME_RAM_DATAL,
  550. be32_to_cpup(&fw_data[i + 1]));
  551. }
  552. }
  553. }
  554. int r100_cp_init(struct radeon_device *rdev, unsigned ring_size)
  555. {
  556. unsigned rb_bufsz;
  557. unsigned rb_blksz;
  558. unsigned max_fetch;
  559. unsigned pre_write_timer;
  560. unsigned pre_write_limit;
  561. unsigned indirect2_start;
  562. unsigned indirect1_start;
  563. uint32_t tmp;
  564. int r;
  565. if (r100_debugfs_cp_init(rdev)) {
  566. DRM_ERROR("Failed to register debugfs file for CP !\n");
  567. }
  568. /* Reset CP */
  569. tmp = RREG32(RADEON_CP_CSQ_STAT);
  570. if ((tmp & (1 << 31))) {
  571. DRM_INFO("radeon: cp busy (0x%08X) resetting\n", tmp);
  572. WREG32(RADEON_CP_CSQ_MODE, 0);
  573. WREG32(RADEON_CP_CSQ_CNTL, 0);
  574. WREG32(RADEON_RBBM_SOFT_RESET, RADEON_SOFT_RESET_CP);
  575. tmp = RREG32(RADEON_RBBM_SOFT_RESET);
  576. mdelay(2);
  577. WREG32(RADEON_RBBM_SOFT_RESET, 0);
  578. tmp = RREG32(RADEON_RBBM_SOFT_RESET);
  579. mdelay(2);
  580. tmp = RREG32(RADEON_CP_CSQ_STAT);
  581. if ((tmp & (1 << 31))) {
  582. DRM_INFO("radeon: cp reset failed (0x%08X)\n", tmp);
  583. }
  584. } else {
  585. DRM_INFO("radeon: cp idle (0x%08X)\n", tmp);
  586. }
  587. if (!rdev->me_fw) {
  588. r = r100_cp_init_microcode(rdev);
  589. if (r) {
  590. DRM_ERROR("Failed to load firmware!\n");
  591. return r;
  592. }
  593. }
  594. /* Align ring size */
  595. rb_bufsz = drm_order(ring_size / 8);
  596. ring_size = (1 << (rb_bufsz + 1)) * 4;
  597. r100_cp_load_microcode(rdev);
  598. r = radeon_ring_init(rdev, ring_size);
  599. if (r) {
  600. return r;
  601. }
  602. /* Each time the cp read 1024 bytes (16 dword/quadword) update
  603. * the rptr copy in system ram */
  604. rb_blksz = 9;
  605. /* cp will read 128bytes at a time (4 dwords) */
  606. max_fetch = 1;
  607. rdev->cp.align_mask = 16 - 1;
  608. /* Write to CP_RB_WPTR will be delayed for pre_write_timer clocks */
  609. pre_write_timer = 64;
  610. /* Force CP_RB_WPTR write if written more than one time before the
  611. * delay expire
  612. */
  613. pre_write_limit = 0;
  614. /* Setup the cp cache like this (cache size is 96 dwords) :
  615. * RING 0 to 15
  616. * INDIRECT1 16 to 79
  617. * INDIRECT2 80 to 95
  618. * So ring cache size is 16dwords (> (2 * max_fetch = 2 * 4dwords))
  619. * indirect1 cache size is 64dwords (> (2 * max_fetch = 2 * 4dwords))
  620. * indirect2 cache size is 16dwords (> (2 * max_fetch = 2 * 4dwords))
  621. * Idea being that most of the gpu cmd will be through indirect1 buffer
  622. * so it gets the bigger cache.
  623. */
  624. indirect2_start = 80;
  625. indirect1_start = 16;
  626. /* cp setup */
  627. WREG32(0x718, pre_write_timer | (pre_write_limit << 28));
  628. WREG32(RADEON_CP_RB_CNTL,
  629. #ifdef __BIG_ENDIAN
  630. RADEON_BUF_SWAP_32BIT |
  631. #endif
  632. REG_SET(RADEON_RB_BUFSZ, rb_bufsz) |
  633. REG_SET(RADEON_RB_BLKSZ, rb_blksz) |
  634. REG_SET(RADEON_MAX_FETCH, max_fetch) |
  635. RADEON_RB_NO_UPDATE);
  636. /* Set ring address */
  637. DRM_INFO("radeon: ring at 0x%016lX\n", (unsigned long)rdev->cp.gpu_addr);
  638. WREG32(RADEON_CP_RB_BASE, rdev->cp.gpu_addr);
  639. /* Force read & write ptr to 0 */
  640. tmp = RREG32(RADEON_CP_RB_CNTL);
  641. WREG32(RADEON_CP_RB_CNTL, tmp | RADEON_RB_RPTR_WR_ENA);
  642. WREG32(RADEON_CP_RB_RPTR_WR, 0);
  643. WREG32(RADEON_CP_RB_WPTR, 0);
  644. WREG32(RADEON_CP_RB_CNTL, tmp);
  645. udelay(10);
  646. rdev->cp.rptr = RREG32(RADEON_CP_RB_RPTR);
  647. rdev->cp.wptr = RREG32(RADEON_CP_RB_WPTR);
  648. /* Set cp mode to bus mastering & enable cp*/
  649. WREG32(RADEON_CP_CSQ_MODE,
  650. REG_SET(RADEON_INDIRECT2_START, indirect2_start) |
  651. REG_SET(RADEON_INDIRECT1_START, indirect1_start));
  652. WREG32(0x718, 0);
  653. WREG32(0x744, 0x00004D4D);
  654. WREG32(RADEON_CP_CSQ_CNTL, RADEON_CSQ_PRIBM_INDBM);
  655. radeon_ring_start(rdev);
  656. r = radeon_ring_test(rdev);
  657. if (r) {
  658. DRM_ERROR("radeon: cp isn't working (%d).\n", r);
  659. return r;
  660. }
  661. rdev->cp.ready = true;
  662. return 0;
  663. }
  664. void r100_cp_fini(struct radeon_device *rdev)
  665. {
  666. if (r100_cp_wait_for_idle(rdev)) {
  667. DRM_ERROR("Wait for CP idle timeout, shutting down CP.\n");
  668. }
  669. /* Disable ring */
  670. r100_cp_disable(rdev);
  671. radeon_ring_fini(rdev);
  672. DRM_INFO("radeon: cp finalized\n");
  673. }
  674. void r100_cp_disable(struct radeon_device *rdev)
  675. {
  676. /* Disable ring */
  677. rdev->cp.ready = false;
  678. WREG32(RADEON_CP_CSQ_MODE, 0);
  679. WREG32(RADEON_CP_CSQ_CNTL, 0);
  680. if (r100_gui_wait_for_idle(rdev)) {
  681. printk(KERN_WARNING "Failed to wait GUI idle while "
  682. "programming pipes. Bad things might happen.\n");
  683. }
  684. }
  685. int r100_cp_reset(struct radeon_device *rdev)
  686. {
  687. uint32_t tmp;
  688. bool reinit_cp;
  689. int i;
  690. reinit_cp = rdev->cp.ready;
  691. rdev->cp.ready = false;
  692. WREG32(RADEON_CP_CSQ_MODE, 0);
  693. WREG32(RADEON_CP_CSQ_CNTL, 0);
  694. WREG32(RADEON_RBBM_SOFT_RESET, RADEON_SOFT_RESET_CP);
  695. (void)RREG32(RADEON_RBBM_SOFT_RESET);
  696. udelay(200);
  697. WREG32(RADEON_RBBM_SOFT_RESET, 0);
  698. /* Wait to prevent race in RBBM_STATUS */
  699. mdelay(1);
  700. for (i = 0; i < rdev->usec_timeout; i++) {
  701. tmp = RREG32(RADEON_RBBM_STATUS);
  702. if (!(tmp & (1 << 16))) {
  703. DRM_INFO("CP reset succeed (RBBM_STATUS=0x%08X)\n",
  704. tmp);
  705. if (reinit_cp) {
  706. return r100_cp_init(rdev, rdev->cp.ring_size);
  707. }
  708. return 0;
  709. }
  710. DRM_UDELAY(1);
  711. }
  712. tmp = RREG32(RADEON_RBBM_STATUS);
  713. DRM_ERROR("Failed to reset CP (RBBM_STATUS=0x%08X)!\n", tmp);
  714. return -1;
  715. }
  716. void r100_cp_commit(struct radeon_device *rdev)
  717. {
  718. WREG32(RADEON_CP_RB_WPTR, rdev->cp.wptr);
  719. (void)RREG32(RADEON_CP_RB_WPTR);
  720. }
  721. /*
  722. * CS functions
  723. */
  724. int r100_cs_parse_packet0(struct radeon_cs_parser *p,
  725. struct radeon_cs_packet *pkt,
  726. const unsigned *auth, unsigned n,
  727. radeon_packet0_check_t check)
  728. {
  729. unsigned reg;
  730. unsigned i, j, m;
  731. unsigned idx;
  732. int r;
  733. idx = pkt->idx + 1;
  734. reg = pkt->reg;
  735. /* Check that register fall into register range
  736. * determined by the number of entry (n) in the
  737. * safe register bitmap.
  738. */
  739. if (pkt->one_reg_wr) {
  740. if ((reg >> 7) > n) {
  741. return -EINVAL;
  742. }
  743. } else {
  744. if (((reg + (pkt->count << 2)) >> 7) > n) {
  745. return -EINVAL;
  746. }
  747. }
  748. for (i = 0; i <= pkt->count; i++, idx++) {
  749. j = (reg >> 7);
  750. m = 1 << ((reg >> 2) & 31);
  751. if (auth[j] & m) {
  752. r = check(p, pkt, idx, reg);
  753. if (r) {
  754. return r;
  755. }
  756. }
  757. if (pkt->one_reg_wr) {
  758. if (!(auth[j] & m)) {
  759. break;
  760. }
  761. } else {
  762. reg += 4;
  763. }
  764. }
  765. return 0;
  766. }
  767. void r100_cs_dump_packet(struct radeon_cs_parser *p,
  768. struct radeon_cs_packet *pkt)
  769. {
  770. struct radeon_cs_chunk *ib_chunk;
  771. volatile uint32_t *ib;
  772. unsigned i;
  773. unsigned idx;
  774. ib = p->ib->ptr;
  775. ib_chunk = &p->chunks[p->chunk_ib_idx];
  776. idx = pkt->idx;
  777. for (i = 0; i <= (pkt->count + 1); i++, idx++) {
  778. DRM_INFO("ib[%d]=0x%08X\n", idx, ib[idx]);
  779. }
  780. }
  781. /**
  782. * r100_cs_packet_parse() - parse cp packet and point ib index to next packet
  783. * @parser: parser structure holding parsing context.
  784. * @pkt: where to store packet informations
  785. *
  786. * Assume that chunk_ib_index is properly set. Will return -EINVAL
  787. * if packet is bigger than remaining ib size. or if packets is unknown.
  788. **/
  789. int r100_cs_packet_parse(struct radeon_cs_parser *p,
  790. struct radeon_cs_packet *pkt,
  791. unsigned idx)
  792. {
  793. struct radeon_cs_chunk *ib_chunk = &p->chunks[p->chunk_ib_idx];
  794. uint32_t header;
  795. if (idx >= ib_chunk->length_dw) {
  796. DRM_ERROR("Can not parse packet at %d after CS end %d !\n",
  797. idx, ib_chunk->length_dw);
  798. return -EINVAL;
  799. }
  800. header = ib_chunk->kdata[idx];
  801. pkt->idx = idx;
  802. pkt->type = CP_PACKET_GET_TYPE(header);
  803. pkt->count = CP_PACKET_GET_COUNT(header);
  804. switch (pkt->type) {
  805. case PACKET_TYPE0:
  806. pkt->reg = CP_PACKET0_GET_REG(header);
  807. pkt->one_reg_wr = CP_PACKET0_GET_ONE_REG_WR(header);
  808. break;
  809. case PACKET_TYPE3:
  810. pkt->opcode = CP_PACKET3_GET_OPCODE(header);
  811. break;
  812. case PACKET_TYPE2:
  813. pkt->count = -1;
  814. break;
  815. default:
  816. DRM_ERROR("Unknown packet type %d at %d !\n", pkt->type, idx);
  817. return -EINVAL;
  818. }
  819. if ((pkt->count + 1 + pkt->idx) >= ib_chunk->length_dw) {
  820. DRM_ERROR("Packet (%d:%d:%d) end after CS buffer (%d) !\n",
  821. pkt->idx, pkt->type, pkt->count, ib_chunk->length_dw);
  822. return -EINVAL;
  823. }
  824. return 0;
  825. }
  826. /**
  827. * r100_cs_packet_next_vline() - parse userspace VLINE packet
  828. * @parser: parser structure holding parsing context.
  829. *
  830. * Userspace sends a special sequence for VLINE waits.
  831. * PACKET0 - VLINE_START_END + value
  832. * PACKET0 - WAIT_UNTIL +_value
  833. * RELOC (P3) - crtc_id in reloc.
  834. *
  835. * This function parses this and relocates the VLINE START END
  836. * and WAIT UNTIL packets to the correct crtc.
  837. * It also detects a switched off crtc and nulls out the
  838. * wait in that case.
  839. */
  840. int r100_cs_packet_parse_vline(struct radeon_cs_parser *p)
  841. {
  842. struct radeon_cs_chunk *ib_chunk;
  843. struct drm_mode_object *obj;
  844. struct drm_crtc *crtc;
  845. struct radeon_crtc *radeon_crtc;
  846. struct radeon_cs_packet p3reloc, waitreloc;
  847. int crtc_id;
  848. int r;
  849. uint32_t header, h_idx, reg;
  850. ib_chunk = &p->chunks[p->chunk_ib_idx];
  851. /* parse the wait until */
  852. r = r100_cs_packet_parse(p, &waitreloc, p->idx);
  853. if (r)
  854. return r;
  855. /* check its a wait until and only 1 count */
  856. if (waitreloc.reg != RADEON_WAIT_UNTIL ||
  857. waitreloc.count != 0) {
  858. DRM_ERROR("vline wait had illegal wait until segment\n");
  859. r = -EINVAL;
  860. return r;
  861. }
  862. if (ib_chunk->kdata[waitreloc.idx + 1] != RADEON_WAIT_CRTC_VLINE) {
  863. DRM_ERROR("vline wait had illegal wait until\n");
  864. r = -EINVAL;
  865. return r;
  866. }
  867. /* jump over the NOP */
  868. r = r100_cs_packet_parse(p, &p3reloc, p->idx);
  869. if (r)
  870. return r;
  871. h_idx = p->idx - 2;
  872. p->idx += waitreloc.count;
  873. p->idx += p3reloc.count;
  874. header = ib_chunk->kdata[h_idx];
  875. crtc_id = ib_chunk->kdata[h_idx + 5];
  876. reg = ib_chunk->kdata[h_idx] >> 2;
  877. mutex_lock(&p->rdev->ddev->mode_config.mutex);
  878. obj = drm_mode_object_find(p->rdev->ddev, crtc_id, DRM_MODE_OBJECT_CRTC);
  879. if (!obj) {
  880. DRM_ERROR("cannot find crtc %d\n", crtc_id);
  881. r = -EINVAL;
  882. goto out;
  883. }
  884. crtc = obj_to_crtc(obj);
  885. radeon_crtc = to_radeon_crtc(crtc);
  886. crtc_id = radeon_crtc->crtc_id;
  887. if (!crtc->enabled) {
  888. /* if the CRTC isn't enabled - we need to nop out the wait until */
  889. ib_chunk->kdata[h_idx + 2] = PACKET2(0);
  890. ib_chunk->kdata[h_idx + 3] = PACKET2(0);
  891. } else if (crtc_id == 1) {
  892. switch (reg) {
  893. case AVIVO_D1MODE_VLINE_START_END:
  894. header &= R300_CP_PACKET0_REG_MASK;
  895. header |= AVIVO_D2MODE_VLINE_START_END >> 2;
  896. break;
  897. case RADEON_CRTC_GUI_TRIG_VLINE:
  898. header &= R300_CP_PACKET0_REG_MASK;
  899. header |= RADEON_CRTC2_GUI_TRIG_VLINE >> 2;
  900. break;
  901. default:
  902. DRM_ERROR("unknown crtc reloc\n");
  903. r = -EINVAL;
  904. goto out;
  905. }
  906. ib_chunk->kdata[h_idx] = header;
  907. ib_chunk->kdata[h_idx + 3] |= RADEON_ENG_DISPLAY_SELECT_CRTC1;
  908. }
  909. out:
  910. mutex_unlock(&p->rdev->ddev->mode_config.mutex);
  911. return r;
  912. }
  913. /**
  914. * r100_cs_packet_next_reloc() - parse next packet which should be reloc packet3
  915. * @parser: parser structure holding parsing context.
  916. * @data: pointer to relocation data
  917. * @offset_start: starting offset
  918. * @offset_mask: offset mask (to align start offset on)
  919. * @reloc: reloc informations
  920. *
  921. * Check next packet is relocation packet3, do bo validation and compute
  922. * GPU offset using the provided start.
  923. **/
  924. int r100_cs_packet_next_reloc(struct radeon_cs_parser *p,
  925. struct radeon_cs_reloc **cs_reloc)
  926. {
  927. struct radeon_cs_chunk *ib_chunk;
  928. struct radeon_cs_chunk *relocs_chunk;
  929. struct radeon_cs_packet p3reloc;
  930. unsigned idx;
  931. int r;
  932. if (p->chunk_relocs_idx == -1) {
  933. DRM_ERROR("No relocation chunk !\n");
  934. return -EINVAL;
  935. }
  936. *cs_reloc = NULL;
  937. ib_chunk = &p->chunks[p->chunk_ib_idx];
  938. relocs_chunk = &p->chunks[p->chunk_relocs_idx];
  939. r = r100_cs_packet_parse(p, &p3reloc, p->idx);
  940. if (r) {
  941. return r;
  942. }
  943. p->idx += p3reloc.count + 2;
  944. if (p3reloc.type != PACKET_TYPE3 || p3reloc.opcode != PACKET3_NOP) {
  945. DRM_ERROR("No packet3 for relocation for packet at %d.\n",
  946. p3reloc.idx);
  947. r100_cs_dump_packet(p, &p3reloc);
  948. return -EINVAL;
  949. }
  950. idx = ib_chunk->kdata[p3reloc.idx + 1];
  951. if (idx >= relocs_chunk->length_dw) {
  952. DRM_ERROR("Relocs at %d after relocations chunk end %d !\n",
  953. idx, relocs_chunk->length_dw);
  954. r100_cs_dump_packet(p, &p3reloc);
  955. return -EINVAL;
  956. }
  957. /* FIXME: we assume reloc size is 4 dwords */
  958. *cs_reloc = p->relocs_ptr[(idx / 4)];
  959. return 0;
  960. }
  961. static int r100_get_vtx_size(uint32_t vtx_fmt)
  962. {
  963. int vtx_size;
  964. vtx_size = 2;
  965. /* ordered according to bits in spec */
  966. if (vtx_fmt & RADEON_SE_VTX_FMT_W0)
  967. vtx_size++;
  968. if (vtx_fmt & RADEON_SE_VTX_FMT_FPCOLOR)
  969. vtx_size += 3;
  970. if (vtx_fmt & RADEON_SE_VTX_FMT_FPALPHA)
  971. vtx_size++;
  972. if (vtx_fmt & RADEON_SE_VTX_FMT_PKCOLOR)
  973. vtx_size++;
  974. if (vtx_fmt & RADEON_SE_VTX_FMT_FPSPEC)
  975. vtx_size += 3;
  976. if (vtx_fmt & RADEON_SE_VTX_FMT_FPFOG)
  977. vtx_size++;
  978. if (vtx_fmt & RADEON_SE_VTX_FMT_PKSPEC)
  979. vtx_size++;
  980. if (vtx_fmt & RADEON_SE_VTX_FMT_ST0)
  981. vtx_size += 2;
  982. if (vtx_fmt & RADEON_SE_VTX_FMT_ST1)
  983. vtx_size += 2;
  984. if (vtx_fmt & RADEON_SE_VTX_FMT_Q1)
  985. vtx_size++;
  986. if (vtx_fmt & RADEON_SE_VTX_FMT_ST2)
  987. vtx_size += 2;
  988. if (vtx_fmt & RADEON_SE_VTX_FMT_Q2)
  989. vtx_size++;
  990. if (vtx_fmt & RADEON_SE_VTX_FMT_ST3)
  991. vtx_size += 2;
  992. if (vtx_fmt & RADEON_SE_VTX_FMT_Q3)
  993. vtx_size++;
  994. if (vtx_fmt & RADEON_SE_VTX_FMT_Q0)
  995. vtx_size++;
  996. /* blend weight */
  997. if (vtx_fmt & (0x7 << 15))
  998. vtx_size += (vtx_fmt >> 15) & 0x7;
  999. if (vtx_fmt & RADEON_SE_VTX_FMT_N0)
  1000. vtx_size += 3;
  1001. if (vtx_fmt & RADEON_SE_VTX_FMT_XY1)
  1002. vtx_size += 2;
  1003. if (vtx_fmt & RADEON_SE_VTX_FMT_Z1)
  1004. vtx_size++;
  1005. if (vtx_fmt & RADEON_SE_VTX_FMT_W1)
  1006. vtx_size++;
  1007. if (vtx_fmt & RADEON_SE_VTX_FMT_N1)
  1008. vtx_size++;
  1009. if (vtx_fmt & RADEON_SE_VTX_FMT_Z)
  1010. vtx_size++;
  1011. return vtx_size;
  1012. }
  1013. static int r100_packet0_check(struct radeon_cs_parser *p,
  1014. struct radeon_cs_packet *pkt,
  1015. unsigned idx, unsigned reg)
  1016. {
  1017. struct radeon_cs_chunk *ib_chunk;
  1018. struct radeon_cs_reloc *reloc;
  1019. struct r100_cs_track *track;
  1020. volatile uint32_t *ib;
  1021. uint32_t tmp;
  1022. int r;
  1023. int i, face;
  1024. u32 tile_flags = 0;
  1025. ib = p->ib->ptr;
  1026. ib_chunk = &p->chunks[p->chunk_ib_idx];
  1027. track = (struct r100_cs_track *)p->track;
  1028. switch (reg) {
  1029. case RADEON_CRTC_GUI_TRIG_VLINE:
  1030. r = r100_cs_packet_parse_vline(p);
  1031. if (r) {
  1032. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1033. idx, reg);
  1034. r100_cs_dump_packet(p, pkt);
  1035. return r;
  1036. }
  1037. break;
  1038. /* FIXME: only allow PACKET3 blit? easier to check for out of
  1039. * range access */
  1040. case RADEON_DST_PITCH_OFFSET:
  1041. case RADEON_SRC_PITCH_OFFSET:
  1042. r = r100_reloc_pitch_offset(p, pkt, idx, reg);
  1043. if (r)
  1044. return r;
  1045. break;
  1046. case RADEON_RB3D_DEPTHOFFSET:
  1047. r = r100_cs_packet_next_reloc(p, &reloc);
  1048. if (r) {
  1049. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1050. idx, reg);
  1051. r100_cs_dump_packet(p, pkt);
  1052. return r;
  1053. }
  1054. track->zb.robj = reloc->robj;
  1055. track->zb.offset = ib_chunk->kdata[idx];
  1056. ib[idx] = ib_chunk->kdata[idx] + ((u32)reloc->lobj.gpu_offset);
  1057. break;
  1058. case RADEON_RB3D_COLOROFFSET:
  1059. r = r100_cs_packet_next_reloc(p, &reloc);
  1060. if (r) {
  1061. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1062. idx, reg);
  1063. r100_cs_dump_packet(p, pkt);
  1064. return r;
  1065. }
  1066. track->cb[0].robj = reloc->robj;
  1067. track->cb[0].offset = ib_chunk->kdata[idx];
  1068. ib[idx] = ib_chunk->kdata[idx] + ((u32)reloc->lobj.gpu_offset);
  1069. break;
  1070. case RADEON_PP_TXOFFSET_0:
  1071. case RADEON_PP_TXOFFSET_1:
  1072. case RADEON_PP_TXOFFSET_2:
  1073. i = (reg - RADEON_PP_TXOFFSET_0) / 24;
  1074. r = r100_cs_packet_next_reloc(p, &reloc);
  1075. if (r) {
  1076. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1077. idx, reg);
  1078. r100_cs_dump_packet(p, pkt);
  1079. return r;
  1080. }
  1081. ib[idx] = ib_chunk->kdata[idx] + ((u32)reloc->lobj.gpu_offset);
  1082. track->textures[i].robj = reloc->robj;
  1083. break;
  1084. case RADEON_PP_CUBIC_OFFSET_T0_0:
  1085. case RADEON_PP_CUBIC_OFFSET_T0_1:
  1086. case RADEON_PP_CUBIC_OFFSET_T0_2:
  1087. case RADEON_PP_CUBIC_OFFSET_T0_3:
  1088. case RADEON_PP_CUBIC_OFFSET_T0_4:
  1089. i = (reg - RADEON_PP_CUBIC_OFFSET_T0_0) / 4;
  1090. r = r100_cs_packet_next_reloc(p, &reloc);
  1091. if (r) {
  1092. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1093. idx, reg);
  1094. r100_cs_dump_packet(p, pkt);
  1095. return r;
  1096. }
  1097. track->textures[0].cube_info[i].offset = ib_chunk->kdata[idx];
  1098. ib[idx] = ib_chunk->kdata[idx] + ((u32)reloc->lobj.gpu_offset);
  1099. track->textures[0].cube_info[i].robj = reloc->robj;
  1100. break;
  1101. case RADEON_PP_CUBIC_OFFSET_T1_0:
  1102. case RADEON_PP_CUBIC_OFFSET_T1_1:
  1103. case RADEON_PP_CUBIC_OFFSET_T1_2:
  1104. case RADEON_PP_CUBIC_OFFSET_T1_3:
  1105. case RADEON_PP_CUBIC_OFFSET_T1_4:
  1106. i = (reg - RADEON_PP_CUBIC_OFFSET_T1_0) / 4;
  1107. r = r100_cs_packet_next_reloc(p, &reloc);
  1108. if (r) {
  1109. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1110. idx, reg);
  1111. r100_cs_dump_packet(p, pkt);
  1112. return r;
  1113. }
  1114. track->textures[1].cube_info[i].offset = ib_chunk->kdata[idx];
  1115. ib[idx] = ib_chunk->kdata[idx] + ((u32)reloc->lobj.gpu_offset);
  1116. track->textures[1].cube_info[i].robj = reloc->robj;
  1117. break;
  1118. case RADEON_PP_CUBIC_OFFSET_T2_0:
  1119. case RADEON_PP_CUBIC_OFFSET_T2_1:
  1120. case RADEON_PP_CUBIC_OFFSET_T2_2:
  1121. case RADEON_PP_CUBIC_OFFSET_T2_3:
  1122. case RADEON_PP_CUBIC_OFFSET_T2_4:
  1123. i = (reg - RADEON_PP_CUBIC_OFFSET_T2_0) / 4;
  1124. r = r100_cs_packet_next_reloc(p, &reloc);
  1125. if (r) {
  1126. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1127. idx, reg);
  1128. r100_cs_dump_packet(p, pkt);
  1129. return r;
  1130. }
  1131. track->textures[2].cube_info[i].offset = ib_chunk->kdata[idx];
  1132. ib[idx] = ib_chunk->kdata[idx] + ((u32)reloc->lobj.gpu_offset);
  1133. track->textures[2].cube_info[i].robj = reloc->robj;
  1134. break;
  1135. case RADEON_RE_WIDTH_HEIGHT:
  1136. track->maxy = ((ib_chunk->kdata[idx] >> 16) & 0x7FF);
  1137. break;
  1138. case RADEON_RB3D_COLORPITCH:
  1139. r = r100_cs_packet_next_reloc(p, &reloc);
  1140. if (r) {
  1141. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1142. idx, reg);
  1143. r100_cs_dump_packet(p, pkt);
  1144. return r;
  1145. }
  1146. if (reloc->lobj.tiling_flags & RADEON_TILING_MACRO)
  1147. tile_flags |= RADEON_COLOR_TILE_ENABLE;
  1148. if (reloc->lobj.tiling_flags & RADEON_TILING_MICRO)
  1149. tile_flags |= RADEON_COLOR_MICROTILE_ENABLE;
  1150. tmp = ib_chunk->kdata[idx] & ~(0x7 << 16);
  1151. tmp |= tile_flags;
  1152. ib[idx] = tmp;
  1153. track->cb[0].pitch = ib_chunk->kdata[idx] & RADEON_COLORPITCH_MASK;
  1154. break;
  1155. case RADEON_RB3D_DEPTHPITCH:
  1156. track->zb.pitch = ib_chunk->kdata[idx] & RADEON_DEPTHPITCH_MASK;
  1157. break;
  1158. case RADEON_RB3D_CNTL:
  1159. switch ((ib_chunk->kdata[idx] >> RADEON_RB3D_COLOR_FORMAT_SHIFT) & 0x1f) {
  1160. case 7:
  1161. case 8:
  1162. case 9:
  1163. case 11:
  1164. case 12:
  1165. track->cb[0].cpp = 1;
  1166. break;
  1167. case 3:
  1168. case 4:
  1169. case 15:
  1170. track->cb[0].cpp = 2;
  1171. break;
  1172. case 6:
  1173. track->cb[0].cpp = 4;
  1174. break;
  1175. default:
  1176. DRM_ERROR("Invalid color buffer format (%d) !\n",
  1177. ((ib_chunk->kdata[idx] >> RADEON_RB3D_COLOR_FORMAT_SHIFT) & 0x1f));
  1178. return -EINVAL;
  1179. }
  1180. track->z_enabled = !!(ib_chunk->kdata[idx] & RADEON_Z_ENABLE);
  1181. break;
  1182. case RADEON_RB3D_ZSTENCILCNTL:
  1183. switch (ib_chunk->kdata[idx] & 0xf) {
  1184. case 0:
  1185. track->zb.cpp = 2;
  1186. break;
  1187. case 2:
  1188. case 3:
  1189. case 4:
  1190. case 5:
  1191. case 9:
  1192. case 11:
  1193. track->zb.cpp = 4;
  1194. break;
  1195. default:
  1196. break;
  1197. }
  1198. break;
  1199. case RADEON_RB3D_ZPASS_ADDR:
  1200. r = r100_cs_packet_next_reloc(p, &reloc);
  1201. if (r) {
  1202. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1203. idx, reg);
  1204. r100_cs_dump_packet(p, pkt);
  1205. return r;
  1206. }
  1207. ib[idx] = ib_chunk->kdata[idx] + ((u32)reloc->lobj.gpu_offset);
  1208. break;
  1209. case RADEON_PP_CNTL:
  1210. {
  1211. uint32_t temp = ib_chunk->kdata[idx] >> 4;
  1212. for (i = 0; i < track->num_texture; i++)
  1213. track->textures[i].enabled = !!(temp & (1 << i));
  1214. }
  1215. break;
  1216. case RADEON_SE_VF_CNTL:
  1217. track->vap_vf_cntl = ib_chunk->kdata[idx];
  1218. break;
  1219. case RADEON_SE_VTX_FMT:
  1220. track->vtx_size = r100_get_vtx_size(ib_chunk->kdata[idx]);
  1221. break;
  1222. case RADEON_PP_TEX_SIZE_0:
  1223. case RADEON_PP_TEX_SIZE_1:
  1224. case RADEON_PP_TEX_SIZE_2:
  1225. i = (reg - RADEON_PP_TEX_SIZE_0) / 8;
  1226. track->textures[i].width = (ib_chunk->kdata[idx] & RADEON_TEX_USIZE_MASK) + 1;
  1227. track->textures[i].height = ((ib_chunk->kdata[idx] & RADEON_TEX_VSIZE_MASK) >> RADEON_TEX_VSIZE_SHIFT) + 1;
  1228. break;
  1229. case RADEON_PP_TEX_PITCH_0:
  1230. case RADEON_PP_TEX_PITCH_1:
  1231. case RADEON_PP_TEX_PITCH_2:
  1232. i = (reg - RADEON_PP_TEX_PITCH_0) / 8;
  1233. track->textures[i].pitch = ib_chunk->kdata[idx] + 32;
  1234. break;
  1235. case RADEON_PP_TXFILTER_0:
  1236. case RADEON_PP_TXFILTER_1:
  1237. case RADEON_PP_TXFILTER_2:
  1238. i = (reg - RADEON_PP_TXFILTER_0) / 24;
  1239. track->textures[i].num_levels = ((ib_chunk->kdata[idx] & RADEON_MAX_MIP_LEVEL_MASK)
  1240. >> RADEON_MAX_MIP_LEVEL_SHIFT);
  1241. tmp = (ib_chunk->kdata[idx] >> 23) & 0x7;
  1242. if (tmp == 2 || tmp == 6)
  1243. track->textures[i].roundup_w = false;
  1244. tmp = (ib_chunk->kdata[idx] >> 27) & 0x7;
  1245. if (tmp == 2 || tmp == 6)
  1246. track->textures[i].roundup_h = false;
  1247. break;
  1248. case RADEON_PP_TXFORMAT_0:
  1249. case RADEON_PP_TXFORMAT_1:
  1250. case RADEON_PP_TXFORMAT_2:
  1251. i = (reg - RADEON_PP_TXFORMAT_0) / 24;
  1252. if (ib_chunk->kdata[idx] & RADEON_TXFORMAT_NON_POWER2) {
  1253. track->textures[i].use_pitch = 1;
  1254. } else {
  1255. track->textures[i].use_pitch = 0;
  1256. track->textures[i].width = 1 << ((ib_chunk->kdata[idx] >> RADEON_TXFORMAT_WIDTH_SHIFT) & RADEON_TXFORMAT_WIDTH_MASK);
  1257. track->textures[i].height = 1 << ((ib_chunk->kdata[idx] >> RADEON_TXFORMAT_HEIGHT_SHIFT) & RADEON_TXFORMAT_HEIGHT_MASK);
  1258. }
  1259. if (ib_chunk->kdata[idx] & RADEON_TXFORMAT_CUBIC_MAP_ENABLE)
  1260. track->textures[i].tex_coord_type = 2;
  1261. switch ((ib_chunk->kdata[idx] & RADEON_TXFORMAT_FORMAT_MASK)) {
  1262. case RADEON_TXFORMAT_I8:
  1263. case RADEON_TXFORMAT_RGB332:
  1264. case RADEON_TXFORMAT_Y8:
  1265. track->textures[i].cpp = 1;
  1266. break;
  1267. case RADEON_TXFORMAT_AI88:
  1268. case RADEON_TXFORMAT_ARGB1555:
  1269. case RADEON_TXFORMAT_RGB565:
  1270. case RADEON_TXFORMAT_ARGB4444:
  1271. case RADEON_TXFORMAT_VYUY422:
  1272. case RADEON_TXFORMAT_YVYU422:
  1273. case RADEON_TXFORMAT_DXT1:
  1274. case RADEON_TXFORMAT_SHADOW16:
  1275. case RADEON_TXFORMAT_LDUDV655:
  1276. case RADEON_TXFORMAT_DUDV88:
  1277. track->textures[i].cpp = 2;
  1278. break;
  1279. case RADEON_TXFORMAT_ARGB8888:
  1280. case RADEON_TXFORMAT_RGBA8888:
  1281. case RADEON_TXFORMAT_DXT23:
  1282. case RADEON_TXFORMAT_DXT45:
  1283. case RADEON_TXFORMAT_SHADOW32:
  1284. case RADEON_TXFORMAT_LDUDUV8888:
  1285. track->textures[i].cpp = 4;
  1286. break;
  1287. }
  1288. track->textures[i].cube_info[4].width = 1 << ((ib_chunk->kdata[idx] >> 16) & 0xf);
  1289. track->textures[i].cube_info[4].height = 1 << ((ib_chunk->kdata[idx] >> 20) & 0xf);
  1290. break;
  1291. case RADEON_PP_CUBIC_FACES_0:
  1292. case RADEON_PP_CUBIC_FACES_1:
  1293. case RADEON_PP_CUBIC_FACES_2:
  1294. tmp = ib_chunk->kdata[idx];
  1295. i = (reg - RADEON_PP_CUBIC_FACES_0) / 4;
  1296. for (face = 0; face < 4; face++) {
  1297. track->textures[i].cube_info[face].width = 1 << ((tmp >> (face * 8)) & 0xf);
  1298. track->textures[i].cube_info[face].height = 1 << ((tmp >> ((face * 8) + 4)) & 0xf);
  1299. }
  1300. break;
  1301. default:
  1302. printk(KERN_ERR "Forbidden register 0x%04X in cs at %d\n",
  1303. reg, idx);
  1304. return -EINVAL;
  1305. }
  1306. return 0;
  1307. }
  1308. int r100_cs_track_check_pkt3_indx_buffer(struct radeon_cs_parser *p,
  1309. struct radeon_cs_packet *pkt,
  1310. struct radeon_object *robj)
  1311. {
  1312. struct radeon_cs_chunk *ib_chunk;
  1313. unsigned idx;
  1314. ib_chunk = &p->chunks[p->chunk_ib_idx];
  1315. idx = pkt->idx + 1;
  1316. if ((ib_chunk->kdata[idx+2] + 1) > radeon_object_size(robj)) {
  1317. DRM_ERROR("[drm] Buffer too small for PACKET3 INDX_BUFFER "
  1318. "(need %u have %lu) !\n",
  1319. ib_chunk->kdata[idx+2] + 1,
  1320. radeon_object_size(robj));
  1321. return -EINVAL;
  1322. }
  1323. return 0;
  1324. }
  1325. static int r100_packet3_check(struct radeon_cs_parser *p,
  1326. struct radeon_cs_packet *pkt)
  1327. {
  1328. struct radeon_cs_chunk *ib_chunk;
  1329. struct radeon_cs_reloc *reloc;
  1330. struct r100_cs_track *track;
  1331. unsigned idx;
  1332. unsigned i, c;
  1333. volatile uint32_t *ib;
  1334. int r;
  1335. ib = p->ib->ptr;
  1336. ib_chunk = &p->chunks[p->chunk_ib_idx];
  1337. idx = pkt->idx + 1;
  1338. track = (struct r100_cs_track *)p->track;
  1339. switch (pkt->opcode) {
  1340. case PACKET3_3D_LOAD_VBPNTR:
  1341. c = ib_chunk->kdata[idx++];
  1342. track->num_arrays = c;
  1343. for (i = 0; i < (c - 1); i += 2, idx += 3) {
  1344. r = r100_cs_packet_next_reloc(p, &reloc);
  1345. if (r) {
  1346. DRM_ERROR("No reloc for packet3 %d\n",
  1347. pkt->opcode);
  1348. r100_cs_dump_packet(p, pkt);
  1349. return r;
  1350. }
  1351. ib[idx+1] = ib_chunk->kdata[idx+1] + ((u32)reloc->lobj.gpu_offset);
  1352. track->arrays[i + 0].robj = reloc->robj;
  1353. track->arrays[i + 0].esize = ib_chunk->kdata[idx] >> 8;
  1354. track->arrays[i + 0].esize &= 0x7F;
  1355. r = r100_cs_packet_next_reloc(p, &reloc);
  1356. if (r) {
  1357. DRM_ERROR("No reloc for packet3 %d\n",
  1358. pkt->opcode);
  1359. r100_cs_dump_packet(p, pkt);
  1360. return r;
  1361. }
  1362. ib[idx+2] = ib_chunk->kdata[idx+2] + ((u32)reloc->lobj.gpu_offset);
  1363. track->arrays[i + 1].robj = reloc->robj;
  1364. track->arrays[i + 1].esize = ib_chunk->kdata[idx] >> 24;
  1365. track->arrays[i + 1].esize &= 0x7F;
  1366. }
  1367. if (c & 1) {
  1368. r = r100_cs_packet_next_reloc(p, &reloc);
  1369. if (r) {
  1370. DRM_ERROR("No reloc for packet3 %d\n",
  1371. pkt->opcode);
  1372. r100_cs_dump_packet(p, pkt);
  1373. return r;
  1374. }
  1375. ib[idx+1] = ib_chunk->kdata[idx+1] + ((u32)reloc->lobj.gpu_offset);
  1376. track->arrays[i + 0].robj = reloc->robj;
  1377. track->arrays[i + 0].esize = ib_chunk->kdata[idx] >> 8;
  1378. track->arrays[i + 0].esize &= 0x7F;
  1379. }
  1380. break;
  1381. case PACKET3_INDX_BUFFER:
  1382. r = r100_cs_packet_next_reloc(p, &reloc);
  1383. if (r) {
  1384. DRM_ERROR("No reloc for packet3 %d\n", pkt->opcode);
  1385. r100_cs_dump_packet(p, pkt);
  1386. return r;
  1387. }
  1388. ib[idx+1] = ib_chunk->kdata[idx+1] + ((u32)reloc->lobj.gpu_offset);
  1389. r = r100_cs_track_check_pkt3_indx_buffer(p, pkt, reloc->robj);
  1390. if (r) {
  1391. return r;
  1392. }
  1393. break;
  1394. case 0x23:
  1395. /* 3D_RNDR_GEN_INDX_PRIM on r100/r200 */
  1396. r = r100_cs_packet_next_reloc(p, &reloc);
  1397. if (r) {
  1398. DRM_ERROR("No reloc for packet3 %d\n", pkt->opcode);
  1399. r100_cs_dump_packet(p, pkt);
  1400. return r;
  1401. }
  1402. ib[idx] = ib_chunk->kdata[idx] + ((u32)reloc->lobj.gpu_offset);
  1403. track->num_arrays = 1;
  1404. track->vtx_size = r100_get_vtx_size(ib_chunk->kdata[idx+2]);
  1405. track->arrays[0].robj = reloc->robj;
  1406. track->arrays[0].esize = track->vtx_size;
  1407. track->max_indx = ib_chunk->kdata[idx+1];
  1408. track->vap_vf_cntl = ib_chunk->kdata[idx+3];
  1409. track->immd_dwords = pkt->count - 1;
  1410. r = r100_cs_track_check(p->rdev, track);
  1411. if (r)
  1412. return r;
  1413. break;
  1414. case PACKET3_3D_DRAW_IMMD:
  1415. if (((ib_chunk->kdata[idx+1] >> 4) & 0x3) != 3) {
  1416. DRM_ERROR("PRIM_WALK must be 3 for IMMD draw\n");
  1417. return -EINVAL;
  1418. }
  1419. track->vap_vf_cntl = ib_chunk->kdata[idx+1];
  1420. track->immd_dwords = pkt->count - 1;
  1421. r = r100_cs_track_check(p->rdev, track);
  1422. if (r)
  1423. return r;
  1424. break;
  1425. /* triggers drawing using in-packet vertex data */
  1426. case PACKET3_3D_DRAW_IMMD_2:
  1427. if (((ib_chunk->kdata[idx] >> 4) & 0x3) != 3) {
  1428. DRM_ERROR("PRIM_WALK must be 3 for IMMD draw\n");
  1429. return -EINVAL;
  1430. }
  1431. track->vap_vf_cntl = ib_chunk->kdata[idx];
  1432. track->immd_dwords = pkt->count;
  1433. r = r100_cs_track_check(p->rdev, track);
  1434. if (r)
  1435. return r;
  1436. break;
  1437. /* triggers drawing using in-packet vertex data */
  1438. case PACKET3_3D_DRAW_VBUF_2:
  1439. track->vap_vf_cntl = ib_chunk->kdata[idx];
  1440. r = r100_cs_track_check(p->rdev, track);
  1441. if (r)
  1442. return r;
  1443. break;
  1444. /* triggers drawing of vertex buffers setup elsewhere */
  1445. case PACKET3_3D_DRAW_INDX_2:
  1446. track->vap_vf_cntl = ib_chunk->kdata[idx];
  1447. r = r100_cs_track_check(p->rdev, track);
  1448. if (r)
  1449. return r;
  1450. break;
  1451. /* triggers drawing using indices to vertex buffer */
  1452. case PACKET3_3D_DRAW_VBUF:
  1453. track->vap_vf_cntl = ib_chunk->kdata[idx + 1];
  1454. r = r100_cs_track_check(p->rdev, track);
  1455. if (r)
  1456. return r;
  1457. break;
  1458. /* triggers drawing of vertex buffers setup elsewhere */
  1459. case PACKET3_3D_DRAW_INDX:
  1460. track->vap_vf_cntl = ib_chunk->kdata[idx + 1];
  1461. r = r100_cs_track_check(p->rdev, track);
  1462. if (r)
  1463. return r;
  1464. break;
  1465. /* triggers drawing using indices to vertex buffer */
  1466. case PACKET3_NOP:
  1467. break;
  1468. default:
  1469. DRM_ERROR("Packet3 opcode %x not supported\n", pkt->opcode);
  1470. return -EINVAL;
  1471. }
  1472. return 0;
  1473. }
  1474. int r100_cs_parse(struct radeon_cs_parser *p)
  1475. {
  1476. struct radeon_cs_packet pkt;
  1477. struct r100_cs_track track;
  1478. int r;
  1479. r100_cs_track_clear(p->rdev, &track);
  1480. p->track = &track;
  1481. do {
  1482. r = r100_cs_packet_parse(p, &pkt, p->idx);
  1483. if (r) {
  1484. return r;
  1485. }
  1486. p->idx += pkt.count + 2;
  1487. switch (pkt.type) {
  1488. case PACKET_TYPE0:
  1489. if (p->rdev->family >= CHIP_R200)
  1490. r = r100_cs_parse_packet0(p, &pkt,
  1491. p->rdev->config.r100.reg_safe_bm,
  1492. p->rdev->config.r100.reg_safe_bm_size,
  1493. &r200_packet0_check);
  1494. else
  1495. r = r100_cs_parse_packet0(p, &pkt,
  1496. p->rdev->config.r100.reg_safe_bm,
  1497. p->rdev->config.r100.reg_safe_bm_size,
  1498. &r100_packet0_check);
  1499. break;
  1500. case PACKET_TYPE2:
  1501. break;
  1502. case PACKET_TYPE3:
  1503. r = r100_packet3_check(p, &pkt);
  1504. break;
  1505. default:
  1506. DRM_ERROR("Unknown packet type %d !\n",
  1507. pkt.type);
  1508. return -EINVAL;
  1509. }
  1510. if (r) {
  1511. return r;
  1512. }
  1513. } while (p->idx < p->chunks[p->chunk_ib_idx].length_dw);
  1514. return 0;
  1515. }
  1516. /*
  1517. * Global GPU functions
  1518. */
  1519. void r100_errata(struct radeon_device *rdev)
  1520. {
  1521. rdev->pll_errata = 0;
  1522. if (rdev->family == CHIP_RV200 || rdev->family == CHIP_RS200) {
  1523. rdev->pll_errata |= CHIP_ERRATA_PLL_DUMMYREADS;
  1524. }
  1525. if (rdev->family == CHIP_RV100 ||
  1526. rdev->family == CHIP_RS100 ||
  1527. rdev->family == CHIP_RS200) {
  1528. rdev->pll_errata |= CHIP_ERRATA_PLL_DELAY;
  1529. }
  1530. }
  1531. /* Wait for vertical sync on primary CRTC */
  1532. void r100_gpu_wait_for_vsync(struct radeon_device *rdev)
  1533. {
  1534. uint32_t crtc_gen_cntl, tmp;
  1535. int i;
  1536. crtc_gen_cntl = RREG32(RADEON_CRTC_GEN_CNTL);
  1537. if ((crtc_gen_cntl & RADEON_CRTC_DISP_REQ_EN_B) ||
  1538. !(crtc_gen_cntl & RADEON_CRTC_EN)) {
  1539. return;
  1540. }
  1541. /* Clear the CRTC_VBLANK_SAVE bit */
  1542. WREG32(RADEON_CRTC_STATUS, RADEON_CRTC_VBLANK_SAVE_CLEAR);
  1543. for (i = 0; i < rdev->usec_timeout; i++) {
  1544. tmp = RREG32(RADEON_CRTC_STATUS);
  1545. if (tmp & RADEON_CRTC_VBLANK_SAVE) {
  1546. return;
  1547. }
  1548. DRM_UDELAY(1);
  1549. }
  1550. }
  1551. /* Wait for vertical sync on secondary CRTC */
  1552. void r100_gpu_wait_for_vsync2(struct radeon_device *rdev)
  1553. {
  1554. uint32_t crtc2_gen_cntl, tmp;
  1555. int i;
  1556. crtc2_gen_cntl = RREG32(RADEON_CRTC2_GEN_CNTL);
  1557. if ((crtc2_gen_cntl & RADEON_CRTC2_DISP_REQ_EN_B) ||
  1558. !(crtc2_gen_cntl & RADEON_CRTC2_EN))
  1559. return;
  1560. /* Clear the CRTC_VBLANK_SAVE bit */
  1561. WREG32(RADEON_CRTC2_STATUS, RADEON_CRTC2_VBLANK_SAVE_CLEAR);
  1562. for (i = 0; i < rdev->usec_timeout; i++) {
  1563. tmp = RREG32(RADEON_CRTC2_STATUS);
  1564. if (tmp & RADEON_CRTC2_VBLANK_SAVE) {
  1565. return;
  1566. }
  1567. DRM_UDELAY(1);
  1568. }
  1569. }
  1570. int r100_rbbm_fifo_wait_for_entry(struct radeon_device *rdev, unsigned n)
  1571. {
  1572. unsigned i;
  1573. uint32_t tmp;
  1574. for (i = 0; i < rdev->usec_timeout; i++) {
  1575. tmp = RREG32(RADEON_RBBM_STATUS) & RADEON_RBBM_FIFOCNT_MASK;
  1576. if (tmp >= n) {
  1577. return 0;
  1578. }
  1579. DRM_UDELAY(1);
  1580. }
  1581. return -1;
  1582. }
  1583. int r100_gui_wait_for_idle(struct radeon_device *rdev)
  1584. {
  1585. unsigned i;
  1586. uint32_t tmp;
  1587. if (r100_rbbm_fifo_wait_for_entry(rdev, 64)) {
  1588. printk(KERN_WARNING "radeon: wait for empty RBBM fifo failed !"
  1589. " Bad things might happen.\n");
  1590. }
  1591. for (i = 0; i < rdev->usec_timeout; i++) {
  1592. tmp = RREG32(RADEON_RBBM_STATUS);
  1593. if (!(tmp & (1 << 31))) {
  1594. return 0;
  1595. }
  1596. DRM_UDELAY(1);
  1597. }
  1598. return -1;
  1599. }
  1600. int r100_mc_wait_for_idle(struct radeon_device *rdev)
  1601. {
  1602. unsigned i;
  1603. uint32_t tmp;
  1604. for (i = 0; i < rdev->usec_timeout; i++) {
  1605. /* read MC_STATUS */
  1606. tmp = RREG32(0x0150);
  1607. if (tmp & (1 << 2)) {
  1608. return 0;
  1609. }
  1610. DRM_UDELAY(1);
  1611. }
  1612. return -1;
  1613. }
  1614. void r100_gpu_init(struct radeon_device *rdev)
  1615. {
  1616. /* TODO: anythings to do here ? pipes ? */
  1617. r100_hdp_reset(rdev);
  1618. }
  1619. void r100_hdp_reset(struct radeon_device *rdev)
  1620. {
  1621. uint32_t tmp;
  1622. tmp = RREG32(RADEON_HOST_PATH_CNTL) & RADEON_HDP_APER_CNTL;
  1623. tmp |= (7 << 28);
  1624. WREG32(RADEON_HOST_PATH_CNTL, tmp | RADEON_HDP_SOFT_RESET | RADEON_HDP_READ_BUFFER_INVALIDATE);
  1625. (void)RREG32(RADEON_HOST_PATH_CNTL);
  1626. udelay(200);
  1627. WREG32(RADEON_RBBM_SOFT_RESET, 0);
  1628. WREG32(RADEON_HOST_PATH_CNTL, tmp);
  1629. (void)RREG32(RADEON_HOST_PATH_CNTL);
  1630. }
  1631. int r100_rb2d_reset(struct radeon_device *rdev)
  1632. {
  1633. uint32_t tmp;
  1634. int i;
  1635. WREG32(RADEON_RBBM_SOFT_RESET, RADEON_SOFT_RESET_E2);
  1636. (void)RREG32(RADEON_RBBM_SOFT_RESET);
  1637. udelay(200);
  1638. WREG32(RADEON_RBBM_SOFT_RESET, 0);
  1639. /* Wait to prevent race in RBBM_STATUS */
  1640. mdelay(1);
  1641. for (i = 0; i < rdev->usec_timeout; i++) {
  1642. tmp = RREG32(RADEON_RBBM_STATUS);
  1643. if (!(tmp & (1 << 26))) {
  1644. DRM_INFO("RB2D reset succeed (RBBM_STATUS=0x%08X)\n",
  1645. tmp);
  1646. return 0;
  1647. }
  1648. DRM_UDELAY(1);
  1649. }
  1650. tmp = RREG32(RADEON_RBBM_STATUS);
  1651. DRM_ERROR("Failed to reset RB2D (RBBM_STATUS=0x%08X)!\n", tmp);
  1652. return -1;
  1653. }
  1654. int r100_gpu_reset(struct radeon_device *rdev)
  1655. {
  1656. uint32_t status;
  1657. /* reset order likely matter */
  1658. status = RREG32(RADEON_RBBM_STATUS);
  1659. /* reset HDP */
  1660. r100_hdp_reset(rdev);
  1661. /* reset rb2d */
  1662. if (status & ((1 << 17) | (1 << 18) | (1 << 27))) {
  1663. r100_rb2d_reset(rdev);
  1664. }
  1665. /* TODO: reset 3D engine */
  1666. /* reset CP */
  1667. status = RREG32(RADEON_RBBM_STATUS);
  1668. if (status & (1 << 16)) {
  1669. r100_cp_reset(rdev);
  1670. }
  1671. /* Check if GPU is idle */
  1672. status = RREG32(RADEON_RBBM_STATUS);
  1673. if (status & (1 << 31)) {
  1674. DRM_ERROR("Failed to reset GPU (RBBM_STATUS=0x%08X)\n", status);
  1675. return -1;
  1676. }
  1677. DRM_INFO("GPU reset succeed (RBBM_STATUS=0x%08X)\n", status);
  1678. return 0;
  1679. }
  1680. /*
  1681. * VRAM info
  1682. */
  1683. static void r100_vram_get_type(struct radeon_device *rdev)
  1684. {
  1685. uint32_t tmp;
  1686. rdev->mc.vram_is_ddr = false;
  1687. if (rdev->flags & RADEON_IS_IGP)
  1688. rdev->mc.vram_is_ddr = true;
  1689. else if (RREG32(RADEON_MEM_SDRAM_MODE_REG) & RADEON_MEM_CFG_TYPE_DDR)
  1690. rdev->mc.vram_is_ddr = true;
  1691. if ((rdev->family == CHIP_RV100) ||
  1692. (rdev->family == CHIP_RS100) ||
  1693. (rdev->family == CHIP_RS200)) {
  1694. tmp = RREG32(RADEON_MEM_CNTL);
  1695. if (tmp & RV100_HALF_MODE) {
  1696. rdev->mc.vram_width = 32;
  1697. } else {
  1698. rdev->mc.vram_width = 64;
  1699. }
  1700. if (rdev->flags & RADEON_SINGLE_CRTC) {
  1701. rdev->mc.vram_width /= 4;
  1702. rdev->mc.vram_is_ddr = true;
  1703. }
  1704. } else if (rdev->family <= CHIP_RV280) {
  1705. tmp = RREG32(RADEON_MEM_CNTL);
  1706. if (tmp & RADEON_MEM_NUM_CHANNELS_MASK) {
  1707. rdev->mc.vram_width = 128;
  1708. } else {
  1709. rdev->mc.vram_width = 64;
  1710. }
  1711. } else {
  1712. /* newer IGPs */
  1713. rdev->mc.vram_width = 128;
  1714. }
  1715. }
  1716. static u32 r100_get_accessible_vram(struct radeon_device *rdev)
  1717. {
  1718. u32 aper_size;
  1719. u8 byte;
  1720. aper_size = RREG32(RADEON_CONFIG_APER_SIZE);
  1721. /* Set HDP_APER_CNTL only on cards that are known not to be broken,
  1722. * that is has the 2nd generation multifunction PCI interface
  1723. */
  1724. if (rdev->family == CHIP_RV280 ||
  1725. rdev->family >= CHIP_RV350) {
  1726. WREG32_P(RADEON_HOST_PATH_CNTL, RADEON_HDP_APER_CNTL,
  1727. ~RADEON_HDP_APER_CNTL);
  1728. DRM_INFO("Generation 2 PCI interface, using max accessible memory\n");
  1729. return aper_size * 2;
  1730. }
  1731. /* Older cards have all sorts of funny issues to deal with. First
  1732. * check if it's a multifunction card by reading the PCI config
  1733. * header type... Limit those to one aperture size
  1734. */
  1735. pci_read_config_byte(rdev->pdev, 0xe, &byte);
  1736. if (byte & 0x80) {
  1737. DRM_INFO("Generation 1 PCI interface in multifunction mode\n");
  1738. DRM_INFO("Limiting VRAM to one aperture\n");
  1739. return aper_size;
  1740. }
  1741. /* Single function older card. We read HDP_APER_CNTL to see how the BIOS
  1742. * have set it up. We don't write this as it's broken on some ASICs but
  1743. * we expect the BIOS to have done the right thing (might be too optimistic...)
  1744. */
  1745. if (RREG32(RADEON_HOST_PATH_CNTL) & RADEON_HDP_APER_CNTL)
  1746. return aper_size * 2;
  1747. return aper_size;
  1748. }
  1749. void r100_vram_init_sizes(struct radeon_device *rdev)
  1750. {
  1751. u64 config_aper_size;
  1752. u32 accessible;
  1753. config_aper_size = RREG32(RADEON_CONFIG_APER_SIZE);
  1754. if (rdev->flags & RADEON_IS_IGP) {
  1755. uint32_t tom;
  1756. /* read NB_TOM to get the amount of ram stolen for the GPU */
  1757. tom = RREG32(RADEON_NB_TOM);
  1758. rdev->mc.real_vram_size = (((tom >> 16) - (tom & 0xffff) + 1) << 16);
  1759. /* for IGPs we need to keep VRAM where it was put by the BIOS */
  1760. rdev->mc.vram_location = (tom & 0xffff) << 16;
  1761. WREG32(RADEON_CONFIG_MEMSIZE, rdev->mc.real_vram_size);
  1762. rdev->mc.mc_vram_size = rdev->mc.real_vram_size;
  1763. } else {
  1764. rdev->mc.real_vram_size = RREG32(RADEON_CONFIG_MEMSIZE);
  1765. /* Some production boards of m6 will report 0
  1766. * if it's 8 MB
  1767. */
  1768. if (rdev->mc.real_vram_size == 0) {
  1769. rdev->mc.real_vram_size = 8192 * 1024;
  1770. WREG32(RADEON_CONFIG_MEMSIZE, rdev->mc.real_vram_size);
  1771. }
  1772. /* let driver place VRAM */
  1773. rdev->mc.vram_location = 0xFFFFFFFFUL;
  1774. /* Fix for RN50, M6, M7 with 8/16/32(??) MBs of VRAM -
  1775. * Novell bug 204882 + along with lots of ubuntu ones */
  1776. if (config_aper_size > rdev->mc.real_vram_size)
  1777. rdev->mc.mc_vram_size = config_aper_size;
  1778. else
  1779. rdev->mc.mc_vram_size = rdev->mc.real_vram_size;
  1780. }
  1781. /* work out accessible VRAM */
  1782. accessible = r100_get_accessible_vram(rdev);
  1783. rdev->mc.aper_base = drm_get_resource_start(rdev->ddev, 0);
  1784. rdev->mc.aper_size = drm_get_resource_len(rdev->ddev, 0);
  1785. if (accessible > rdev->mc.aper_size)
  1786. accessible = rdev->mc.aper_size;
  1787. if (rdev->mc.mc_vram_size > rdev->mc.aper_size)
  1788. rdev->mc.mc_vram_size = rdev->mc.aper_size;
  1789. if (rdev->mc.real_vram_size > rdev->mc.aper_size)
  1790. rdev->mc.real_vram_size = rdev->mc.aper_size;
  1791. }
  1792. void r100_vram_info(struct radeon_device *rdev)
  1793. {
  1794. r100_vram_get_type(rdev);
  1795. r100_vram_init_sizes(rdev);
  1796. }
  1797. /*
  1798. * Indirect registers accessor
  1799. */
  1800. void r100_pll_errata_after_index(struct radeon_device *rdev)
  1801. {
  1802. if (!(rdev->pll_errata & CHIP_ERRATA_PLL_DUMMYREADS)) {
  1803. return;
  1804. }
  1805. (void)RREG32(RADEON_CLOCK_CNTL_DATA);
  1806. (void)RREG32(RADEON_CRTC_GEN_CNTL);
  1807. }
  1808. static void r100_pll_errata_after_data(struct radeon_device *rdev)
  1809. {
  1810. /* This workarounds is necessary on RV100, RS100 and RS200 chips
  1811. * or the chip could hang on a subsequent access
  1812. */
  1813. if (rdev->pll_errata & CHIP_ERRATA_PLL_DELAY) {
  1814. udelay(5000);
  1815. }
  1816. /* This function is required to workaround a hardware bug in some (all?)
  1817. * revisions of the R300. This workaround should be called after every
  1818. * CLOCK_CNTL_INDEX register access. If not, register reads afterward
  1819. * may not be correct.
  1820. */
  1821. if (rdev->pll_errata & CHIP_ERRATA_R300_CG) {
  1822. uint32_t save, tmp;
  1823. save = RREG32(RADEON_CLOCK_CNTL_INDEX);
  1824. tmp = save & ~(0x3f | RADEON_PLL_WR_EN);
  1825. WREG32(RADEON_CLOCK_CNTL_INDEX, tmp);
  1826. tmp = RREG32(RADEON_CLOCK_CNTL_DATA);
  1827. WREG32(RADEON_CLOCK_CNTL_INDEX, save);
  1828. }
  1829. }
  1830. uint32_t r100_pll_rreg(struct radeon_device *rdev, uint32_t reg)
  1831. {
  1832. uint32_t data;
  1833. WREG8(RADEON_CLOCK_CNTL_INDEX, reg & 0x3f);
  1834. r100_pll_errata_after_index(rdev);
  1835. data = RREG32(RADEON_CLOCK_CNTL_DATA);
  1836. r100_pll_errata_after_data(rdev);
  1837. return data;
  1838. }
  1839. void r100_pll_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
  1840. {
  1841. WREG8(RADEON_CLOCK_CNTL_INDEX, ((reg & 0x3f) | RADEON_PLL_WR_EN));
  1842. r100_pll_errata_after_index(rdev);
  1843. WREG32(RADEON_CLOCK_CNTL_DATA, v);
  1844. r100_pll_errata_after_data(rdev);
  1845. }
  1846. int r100_init(struct radeon_device *rdev)
  1847. {
  1848. if (ASIC_IS_RN50(rdev)) {
  1849. rdev->config.r100.reg_safe_bm = rn50_reg_safe_bm;
  1850. rdev->config.r100.reg_safe_bm_size = ARRAY_SIZE(rn50_reg_safe_bm);
  1851. } else if (rdev->family < CHIP_R200) {
  1852. rdev->config.r100.reg_safe_bm = r100_reg_safe_bm;
  1853. rdev->config.r100.reg_safe_bm_size = ARRAY_SIZE(r100_reg_safe_bm);
  1854. } else {
  1855. return r200_init(rdev);
  1856. }
  1857. return 0;
  1858. }
  1859. /*
  1860. * Debugfs info
  1861. */
  1862. #if defined(CONFIG_DEBUG_FS)
  1863. static int r100_debugfs_rbbm_info(struct seq_file *m, void *data)
  1864. {
  1865. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1866. struct drm_device *dev = node->minor->dev;
  1867. struct radeon_device *rdev = dev->dev_private;
  1868. uint32_t reg, value;
  1869. unsigned i;
  1870. seq_printf(m, "RBBM_STATUS 0x%08x\n", RREG32(RADEON_RBBM_STATUS));
  1871. seq_printf(m, "RBBM_CMDFIFO_STAT 0x%08x\n", RREG32(0xE7C));
  1872. seq_printf(m, "CP_STAT 0x%08x\n", RREG32(RADEON_CP_STAT));
  1873. for (i = 0; i < 64; i++) {
  1874. WREG32(RADEON_RBBM_CMDFIFO_ADDR, i | 0x100);
  1875. reg = (RREG32(RADEON_RBBM_CMDFIFO_DATA) - 1) >> 2;
  1876. WREG32(RADEON_RBBM_CMDFIFO_ADDR, i);
  1877. value = RREG32(RADEON_RBBM_CMDFIFO_DATA);
  1878. seq_printf(m, "[0x%03X] 0x%04X=0x%08X\n", i, reg, value);
  1879. }
  1880. return 0;
  1881. }
  1882. static int r100_debugfs_cp_ring_info(struct seq_file *m, void *data)
  1883. {
  1884. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1885. struct drm_device *dev = node->minor->dev;
  1886. struct radeon_device *rdev = dev->dev_private;
  1887. uint32_t rdp, wdp;
  1888. unsigned count, i, j;
  1889. radeon_ring_free_size(rdev);
  1890. rdp = RREG32(RADEON_CP_RB_RPTR);
  1891. wdp = RREG32(RADEON_CP_RB_WPTR);
  1892. count = (rdp + rdev->cp.ring_size - wdp) & rdev->cp.ptr_mask;
  1893. seq_printf(m, "CP_STAT 0x%08x\n", RREG32(RADEON_CP_STAT));
  1894. seq_printf(m, "CP_RB_WPTR 0x%08x\n", wdp);
  1895. seq_printf(m, "CP_RB_RPTR 0x%08x\n", rdp);
  1896. seq_printf(m, "%u free dwords in ring\n", rdev->cp.ring_free_dw);
  1897. seq_printf(m, "%u dwords in ring\n", count);
  1898. for (j = 0; j <= count; j++) {
  1899. i = (rdp + j) & rdev->cp.ptr_mask;
  1900. seq_printf(m, "r[%04d]=0x%08x\n", i, rdev->cp.ring[i]);
  1901. }
  1902. return 0;
  1903. }
  1904. static int r100_debugfs_cp_csq_fifo(struct seq_file *m, void *data)
  1905. {
  1906. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1907. struct drm_device *dev = node->minor->dev;
  1908. struct radeon_device *rdev = dev->dev_private;
  1909. uint32_t csq_stat, csq2_stat, tmp;
  1910. unsigned r_rptr, r_wptr, ib1_rptr, ib1_wptr, ib2_rptr, ib2_wptr;
  1911. unsigned i;
  1912. seq_printf(m, "CP_STAT 0x%08x\n", RREG32(RADEON_CP_STAT));
  1913. seq_printf(m, "CP_CSQ_MODE 0x%08x\n", RREG32(RADEON_CP_CSQ_MODE));
  1914. csq_stat = RREG32(RADEON_CP_CSQ_STAT);
  1915. csq2_stat = RREG32(RADEON_CP_CSQ2_STAT);
  1916. r_rptr = (csq_stat >> 0) & 0x3ff;
  1917. r_wptr = (csq_stat >> 10) & 0x3ff;
  1918. ib1_rptr = (csq_stat >> 20) & 0x3ff;
  1919. ib1_wptr = (csq2_stat >> 0) & 0x3ff;
  1920. ib2_rptr = (csq2_stat >> 10) & 0x3ff;
  1921. ib2_wptr = (csq2_stat >> 20) & 0x3ff;
  1922. seq_printf(m, "CP_CSQ_STAT 0x%08x\n", csq_stat);
  1923. seq_printf(m, "CP_CSQ2_STAT 0x%08x\n", csq2_stat);
  1924. seq_printf(m, "Ring rptr %u\n", r_rptr);
  1925. seq_printf(m, "Ring wptr %u\n", r_wptr);
  1926. seq_printf(m, "Indirect1 rptr %u\n", ib1_rptr);
  1927. seq_printf(m, "Indirect1 wptr %u\n", ib1_wptr);
  1928. seq_printf(m, "Indirect2 rptr %u\n", ib2_rptr);
  1929. seq_printf(m, "Indirect2 wptr %u\n", ib2_wptr);
  1930. /* FIXME: 0, 128, 640 depends on fifo setup see cp_init_kms
  1931. * 128 = indirect1_start * 8 & 640 = indirect2_start * 8 */
  1932. seq_printf(m, "Ring fifo:\n");
  1933. for (i = 0; i < 256; i++) {
  1934. WREG32(RADEON_CP_CSQ_ADDR, i << 2);
  1935. tmp = RREG32(RADEON_CP_CSQ_DATA);
  1936. seq_printf(m, "rfifo[%04d]=0x%08X\n", i, tmp);
  1937. }
  1938. seq_printf(m, "Indirect1 fifo:\n");
  1939. for (i = 256; i <= 512; i++) {
  1940. WREG32(RADEON_CP_CSQ_ADDR, i << 2);
  1941. tmp = RREG32(RADEON_CP_CSQ_DATA);
  1942. seq_printf(m, "ib1fifo[%04d]=0x%08X\n", i, tmp);
  1943. }
  1944. seq_printf(m, "Indirect2 fifo:\n");
  1945. for (i = 640; i < ib1_wptr; i++) {
  1946. WREG32(RADEON_CP_CSQ_ADDR, i << 2);
  1947. tmp = RREG32(RADEON_CP_CSQ_DATA);
  1948. seq_printf(m, "ib2fifo[%04d]=0x%08X\n", i, tmp);
  1949. }
  1950. return 0;
  1951. }
  1952. static int r100_debugfs_mc_info(struct seq_file *m, void *data)
  1953. {
  1954. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1955. struct drm_device *dev = node->minor->dev;
  1956. struct radeon_device *rdev = dev->dev_private;
  1957. uint32_t tmp;
  1958. tmp = RREG32(RADEON_CONFIG_MEMSIZE);
  1959. seq_printf(m, "CONFIG_MEMSIZE 0x%08x\n", tmp);
  1960. tmp = RREG32(RADEON_MC_FB_LOCATION);
  1961. seq_printf(m, "MC_FB_LOCATION 0x%08x\n", tmp);
  1962. tmp = RREG32(RADEON_BUS_CNTL);
  1963. seq_printf(m, "BUS_CNTL 0x%08x\n", tmp);
  1964. tmp = RREG32(RADEON_MC_AGP_LOCATION);
  1965. seq_printf(m, "MC_AGP_LOCATION 0x%08x\n", tmp);
  1966. tmp = RREG32(RADEON_AGP_BASE);
  1967. seq_printf(m, "AGP_BASE 0x%08x\n", tmp);
  1968. tmp = RREG32(RADEON_HOST_PATH_CNTL);
  1969. seq_printf(m, "HOST_PATH_CNTL 0x%08x\n", tmp);
  1970. tmp = RREG32(0x01D0);
  1971. seq_printf(m, "AIC_CTRL 0x%08x\n", tmp);
  1972. tmp = RREG32(RADEON_AIC_LO_ADDR);
  1973. seq_printf(m, "AIC_LO_ADDR 0x%08x\n", tmp);
  1974. tmp = RREG32(RADEON_AIC_HI_ADDR);
  1975. seq_printf(m, "AIC_HI_ADDR 0x%08x\n", tmp);
  1976. tmp = RREG32(0x01E4);
  1977. seq_printf(m, "AIC_TLB_ADDR 0x%08x\n", tmp);
  1978. return 0;
  1979. }
  1980. static struct drm_info_list r100_debugfs_rbbm_list[] = {
  1981. {"r100_rbbm_info", r100_debugfs_rbbm_info, 0, NULL},
  1982. };
  1983. static struct drm_info_list r100_debugfs_cp_list[] = {
  1984. {"r100_cp_ring_info", r100_debugfs_cp_ring_info, 0, NULL},
  1985. {"r100_cp_csq_fifo", r100_debugfs_cp_csq_fifo, 0, NULL},
  1986. };
  1987. static struct drm_info_list r100_debugfs_mc_info_list[] = {
  1988. {"r100_mc_info", r100_debugfs_mc_info, 0, NULL},
  1989. };
  1990. #endif
  1991. int r100_debugfs_rbbm_init(struct radeon_device *rdev)
  1992. {
  1993. #if defined(CONFIG_DEBUG_FS)
  1994. return radeon_debugfs_add_files(rdev, r100_debugfs_rbbm_list, 1);
  1995. #else
  1996. return 0;
  1997. #endif
  1998. }
  1999. int r100_debugfs_cp_init(struct radeon_device *rdev)
  2000. {
  2001. #if defined(CONFIG_DEBUG_FS)
  2002. return radeon_debugfs_add_files(rdev, r100_debugfs_cp_list, 2);
  2003. #else
  2004. return 0;
  2005. #endif
  2006. }
  2007. int r100_debugfs_mc_info_init(struct radeon_device *rdev)
  2008. {
  2009. #if defined(CONFIG_DEBUG_FS)
  2010. return radeon_debugfs_add_files(rdev, r100_debugfs_mc_info_list, 1);
  2011. #else
  2012. return 0;
  2013. #endif
  2014. }
  2015. int r100_set_surface_reg(struct radeon_device *rdev, int reg,
  2016. uint32_t tiling_flags, uint32_t pitch,
  2017. uint32_t offset, uint32_t obj_size)
  2018. {
  2019. int surf_index = reg * 16;
  2020. int flags = 0;
  2021. /* r100/r200 divide by 16 */
  2022. if (rdev->family < CHIP_R300)
  2023. flags = pitch / 16;
  2024. else
  2025. flags = pitch / 8;
  2026. if (rdev->family <= CHIP_RS200) {
  2027. if ((tiling_flags & (RADEON_TILING_MACRO|RADEON_TILING_MICRO))
  2028. == (RADEON_TILING_MACRO|RADEON_TILING_MICRO))
  2029. flags |= RADEON_SURF_TILE_COLOR_BOTH;
  2030. if (tiling_flags & RADEON_TILING_MACRO)
  2031. flags |= RADEON_SURF_TILE_COLOR_MACRO;
  2032. } else if (rdev->family <= CHIP_RV280) {
  2033. if (tiling_flags & (RADEON_TILING_MACRO))
  2034. flags |= R200_SURF_TILE_COLOR_MACRO;
  2035. if (tiling_flags & RADEON_TILING_MICRO)
  2036. flags |= R200_SURF_TILE_COLOR_MICRO;
  2037. } else {
  2038. if (tiling_flags & RADEON_TILING_MACRO)
  2039. flags |= R300_SURF_TILE_MACRO;
  2040. if (tiling_flags & RADEON_TILING_MICRO)
  2041. flags |= R300_SURF_TILE_MICRO;
  2042. }
  2043. DRM_DEBUG("writing surface %d %d %x %x\n", reg, flags, offset, offset+obj_size-1);
  2044. WREG32(RADEON_SURFACE0_INFO + surf_index, flags);
  2045. WREG32(RADEON_SURFACE0_LOWER_BOUND + surf_index, offset);
  2046. WREG32(RADEON_SURFACE0_UPPER_BOUND + surf_index, offset + obj_size - 1);
  2047. return 0;
  2048. }
  2049. void r100_clear_surface_reg(struct radeon_device *rdev, int reg)
  2050. {
  2051. int surf_index = reg * 16;
  2052. WREG32(RADEON_SURFACE0_INFO + surf_index, 0);
  2053. }
  2054. void r100_bandwidth_update(struct radeon_device *rdev)
  2055. {
  2056. fixed20_12 trcd_ff, trp_ff, tras_ff, trbs_ff, tcas_ff;
  2057. fixed20_12 sclk_ff, mclk_ff, sclk_eff_ff, sclk_delay_ff;
  2058. fixed20_12 peak_disp_bw, mem_bw, pix_clk, pix_clk2, temp_ff, crit_point_ff;
  2059. uint32_t temp, data, mem_trcd, mem_trp, mem_tras;
  2060. fixed20_12 memtcas_ff[8] = {
  2061. fixed_init(1),
  2062. fixed_init(2),
  2063. fixed_init(3),
  2064. fixed_init(0),
  2065. fixed_init_half(1),
  2066. fixed_init_half(2),
  2067. fixed_init(0),
  2068. };
  2069. fixed20_12 memtcas_rs480_ff[8] = {
  2070. fixed_init(0),
  2071. fixed_init(1),
  2072. fixed_init(2),
  2073. fixed_init(3),
  2074. fixed_init(0),
  2075. fixed_init_half(1),
  2076. fixed_init_half(2),
  2077. fixed_init_half(3),
  2078. };
  2079. fixed20_12 memtcas2_ff[8] = {
  2080. fixed_init(0),
  2081. fixed_init(1),
  2082. fixed_init(2),
  2083. fixed_init(3),
  2084. fixed_init(4),
  2085. fixed_init(5),
  2086. fixed_init(6),
  2087. fixed_init(7),
  2088. };
  2089. fixed20_12 memtrbs[8] = {
  2090. fixed_init(1),
  2091. fixed_init_half(1),
  2092. fixed_init(2),
  2093. fixed_init_half(2),
  2094. fixed_init(3),
  2095. fixed_init_half(3),
  2096. fixed_init(4),
  2097. fixed_init_half(4)
  2098. };
  2099. fixed20_12 memtrbs_r4xx[8] = {
  2100. fixed_init(4),
  2101. fixed_init(5),
  2102. fixed_init(6),
  2103. fixed_init(7),
  2104. fixed_init(8),
  2105. fixed_init(9),
  2106. fixed_init(10),
  2107. fixed_init(11)
  2108. };
  2109. fixed20_12 min_mem_eff;
  2110. fixed20_12 mc_latency_sclk, mc_latency_mclk, k1;
  2111. fixed20_12 cur_latency_mclk, cur_latency_sclk;
  2112. fixed20_12 disp_latency, disp_latency_overhead, disp_drain_rate,
  2113. disp_drain_rate2, read_return_rate;
  2114. fixed20_12 time_disp1_drop_priority;
  2115. int c;
  2116. int cur_size = 16; /* in octawords */
  2117. int critical_point = 0, critical_point2;
  2118. /* uint32_t read_return_rate, time_disp1_drop_priority; */
  2119. int stop_req, max_stop_req;
  2120. struct drm_display_mode *mode1 = NULL;
  2121. struct drm_display_mode *mode2 = NULL;
  2122. uint32_t pixel_bytes1 = 0;
  2123. uint32_t pixel_bytes2 = 0;
  2124. if (rdev->mode_info.crtcs[0]->base.enabled) {
  2125. mode1 = &rdev->mode_info.crtcs[0]->base.mode;
  2126. pixel_bytes1 = rdev->mode_info.crtcs[0]->base.fb->bits_per_pixel / 8;
  2127. }
  2128. if (rdev->mode_info.crtcs[1]->base.enabled) {
  2129. mode2 = &rdev->mode_info.crtcs[1]->base.mode;
  2130. pixel_bytes2 = rdev->mode_info.crtcs[1]->base.fb->bits_per_pixel / 8;
  2131. }
  2132. min_mem_eff.full = rfixed_const_8(0);
  2133. /* get modes */
  2134. if ((rdev->disp_priority == 2) && ASIC_IS_R300(rdev)) {
  2135. uint32_t mc_init_misc_lat_timer = RREG32(R300_MC_INIT_MISC_LAT_TIMER);
  2136. mc_init_misc_lat_timer &= ~(R300_MC_DISP1R_INIT_LAT_MASK << R300_MC_DISP1R_INIT_LAT_SHIFT);
  2137. mc_init_misc_lat_timer &= ~(R300_MC_DISP0R_INIT_LAT_MASK << R300_MC_DISP0R_INIT_LAT_SHIFT);
  2138. /* check crtc enables */
  2139. if (mode2)
  2140. mc_init_misc_lat_timer |= (1 << R300_MC_DISP1R_INIT_LAT_SHIFT);
  2141. if (mode1)
  2142. mc_init_misc_lat_timer |= (1 << R300_MC_DISP0R_INIT_LAT_SHIFT);
  2143. WREG32(R300_MC_INIT_MISC_LAT_TIMER, mc_init_misc_lat_timer);
  2144. }
  2145. /*
  2146. * determine is there is enough bw for current mode
  2147. */
  2148. mclk_ff.full = rfixed_const(rdev->clock.default_mclk);
  2149. temp_ff.full = rfixed_const(100);
  2150. mclk_ff.full = rfixed_div(mclk_ff, temp_ff);
  2151. sclk_ff.full = rfixed_const(rdev->clock.default_sclk);
  2152. sclk_ff.full = rfixed_div(sclk_ff, temp_ff);
  2153. temp = (rdev->mc.vram_width / 8) * (rdev->mc.vram_is_ddr ? 2 : 1);
  2154. temp_ff.full = rfixed_const(temp);
  2155. mem_bw.full = rfixed_mul(mclk_ff, temp_ff);
  2156. pix_clk.full = 0;
  2157. pix_clk2.full = 0;
  2158. peak_disp_bw.full = 0;
  2159. if (mode1) {
  2160. temp_ff.full = rfixed_const(1000);
  2161. pix_clk.full = rfixed_const(mode1->clock); /* convert to fixed point */
  2162. pix_clk.full = rfixed_div(pix_clk, temp_ff);
  2163. temp_ff.full = rfixed_const(pixel_bytes1);
  2164. peak_disp_bw.full += rfixed_mul(pix_clk, temp_ff);
  2165. }
  2166. if (mode2) {
  2167. temp_ff.full = rfixed_const(1000);
  2168. pix_clk2.full = rfixed_const(mode2->clock); /* convert to fixed point */
  2169. pix_clk2.full = rfixed_div(pix_clk2, temp_ff);
  2170. temp_ff.full = rfixed_const(pixel_bytes2);
  2171. peak_disp_bw.full += rfixed_mul(pix_clk2, temp_ff);
  2172. }
  2173. mem_bw.full = rfixed_mul(mem_bw, min_mem_eff);
  2174. if (peak_disp_bw.full >= mem_bw.full) {
  2175. DRM_ERROR("You may not have enough display bandwidth for current mode\n"
  2176. "If you have flickering problem, try to lower resolution, refresh rate, or color depth\n");
  2177. }
  2178. /* Get values from the EXT_MEM_CNTL register...converting its contents. */
  2179. temp = RREG32(RADEON_MEM_TIMING_CNTL);
  2180. if ((rdev->family == CHIP_RV100) || (rdev->flags & RADEON_IS_IGP)) { /* RV100, M6, IGPs */
  2181. mem_trcd = ((temp >> 2) & 0x3) + 1;
  2182. mem_trp = ((temp & 0x3)) + 1;
  2183. mem_tras = ((temp & 0x70) >> 4) + 1;
  2184. } else if (rdev->family == CHIP_R300 ||
  2185. rdev->family == CHIP_R350) { /* r300, r350 */
  2186. mem_trcd = (temp & 0x7) + 1;
  2187. mem_trp = ((temp >> 8) & 0x7) + 1;
  2188. mem_tras = ((temp >> 11) & 0xf) + 4;
  2189. } else if (rdev->family == CHIP_RV350 ||
  2190. rdev->family <= CHIP_RV380) {
  2191. /* rv3x0 */
  2192. mem_trcd = (temp & 0x7) + 3;
  2193. mem_trp = ((temp >> 8) & 0x7) + 3;
  2194. mem_tras = ((temp >> 11) & 0xf) + 6;
  2195. } else if (rdev->family == CHIP_R420 ||
  2196. rdev->family == CHIP_R423 ||
  2197. rdev->family == CHIP_RV410) {
  2198. /* r4xx */
  2199. mem_trcd = (temp & 0xf) + 3;
  2200. if (mem_trcd > 15)
  2201. mem_trcd = 15;
  2202. mem_trp = ((temp >> 8) & 0xf) + 3;
  2203. if (mem_trp > 15)
  2204. mem_trp = 15;
  2205. mem_tras = ((temp >> 12) & 0x1f) + 6;
  2206. if (mem_tras > 31)
  2207. mem_tras = 31;
  2208. } else { /* RV200, R200 */
  2209. mem_trcd = (temp & 0x7) + 1;
  2210. mem_trp = ((temp >> 8) & 0x7) + 1;
  2211. mem_tras = ((temp >> 12) & 0xf) + 4;
  2212. }
  2213. /* convert to FF */
  2214. trcd_ff.full = rfixed_const(mem_trcd);
  2215. trp_ff.full = rfixed_const(mem_trp);
  2216. tras_ff.full = rfixed_const(mem_tras);
  2217. /* Get values from the MEM_SDRAM_MODE_REG register...converting its */
  2218. temp = RREG32(RADEON_MEM_SDRAM_MODE_REG);
  2219. data = (temp & (7 << 20)) >> 20;
  2220. if ((rdev->family == CHIP_RV100) || rdev->flags & RADEON_IS_IGP) {
  2221. if (rdev->family == CHIP_RS480) /* don't think rs400 */
  2222. tcas_ff = memtcas_rs480_ff[data];
  2223. else
  2224. tcas_ff = memtcas_ff[data];
  2225. } else
  2226. tcas_ff = memtcas2_ff[data];
  2227. if (rdev->family == CHIP_RS400 ||
  2228. rdev->family == CHIP_RS480) {
  2229. /* extra cas latency stored in bits 23-25 0-4 clocks */
  2230. data = (temp >> 23) & 0x7;
  2231. if (data < 5)
  2232. tcas_ff.full += rfixed_const(data);
  2233. }
  2234. if (ASIC_IS_R300(rdev) && !(rdev->flags & RADEON_IS_IGP)) {
  2235. /* on the R300, Tcas is included in Trbs.
  2236. */
  2237. temp = RREG32(RADEON_MEM_CNTL);
  2238. data = (R300_MEM_NUM_CHANNELS_MASK & temp);
  2239. if (data == 1) {
  2240. if (R300_MEM_USE_CD_CH_ONLY & temp) {
  2241. temp = RREG32(R300_MC_IND_INDEX);
  2242. temp &= ~R300_MC_IND_ADDR_MASK;
  2243. temp |= R300_MC_READ_CNTL_CD_mcind;
  2244. WREG32(R300_MC_IND_INDEX, temp);
  2245. temp = RREG32(R300_MC_IND_DATA);
  2246. data = (R300_MEM_RBS_POSITION_C_MASK & temp);
  2247. } else {
  2248. temp = RREG32(R300_MC_READ_CNTL_AB);
  2249. data = (R300_MEM_RBS_POSITION_A_MASK & temp);
  2250. }
  2251. } else {
  2252. temp = RREG32(R300_MC_READ_CNTL_AB);
  2253. data = (R300_MEM_RBS_POSITION_A_MASK & temp);
  2254. }
  2255. if (rdev->family == CHIP_RV410 ||
  2256. rdev->family == CHIP_R420 ||
  2257. rdev->family == CHIP_R423)
  2258. trbs_ff = memtrbs_r4xx[data];
  2259. else
  2260. trbs_ff = memtrbs[data];
  2261. tcas_ff.full += trbs_ff.full;
  2262. }
  2263. sclk_eff_ff.full = sclk_ff.full;
  2264. if (rdev->flags & RADEON_IS_AGP) {
  2265. fixed20_12 agpmode_ff;
  2266. agpmode_ff.full = rfixed_const(radeon_agpmode);
  2267. temp_ff.full = rfixed_const_666(16);
  2268. sclk_eff_ff.full -= rfixed_mul(agpmode_ff, temp_ff);
  2269. }
  2270. /* TODO PCIE lanes may affect this - agpmode == 16?? */
  2271. if (ASIC_IS_R300(rdev)) {
  2272. sclk_delay_ff.full = rfixed_const(250);
  2273. } else {
  2274. if ((rdev->family == CHIP_RV100) ||
  2275. rdev->flags & RADEON_IS_IGP) {
  2276. if (rdev->mc.vram_is_ddr)
  2277. sclk_delay_ff.full = rfixed_const(41);
  2278. else
  2279. sclk_delay_ff.full = rfixed_const(33);
  2280. } else {
  2281. if (rdev->mc.vram_width == 128)
  2282. sclk_delay_ff.full = rfixed_const(57);
  2283. else
  2284. sclk_delay_ff.full = rfixed_const(41);
  2285. }
  2286. }
  2287. mc_latency_sclk.full = rfixed_div(sclk_delay_ff, sclk_eff_ff);
  2288. if (rdev->mc.vram_is_ddr) {
  2289. if (rdev->mc.vram_width == 32) {
  2290. k1.full = rfixed_const(40);
  2291. c = 3;
  2292. } else {
  2293. k1.full = rfixed_const(20);
  2294. c = 1;
  2295. }
  2296. } else {
  2297. k1.full = rfixed_const(40);
  2298. c = 3;
  2299. }
  2300. temp_ff.full = rfixed_const(2);
  2301. mc_latency_mclk.full = rfixed_mul(trcd_ff, temp_ff);
  2302. temp_ff.full = rfixed_const(c);
  2303. mc_latency_mclk.full += rfixed_mul(tcas_ff, temp_ff);
  2304. temp_ff.full = rfixed_const(4);
  2305. mc_latency_mclk.full += rfixed_mul(tras_ff, temp_ff);
  2306. mc_latency_mclk.full += rfixed_mul(trp_ff, temp_ff);
  2307. mc_latency_mclk.full += k1.full;
  2308. mc_latency_mclk.full = rfixed_div(mc_latency_mclk, mclk_ff);
  2309. mc_latency_mclk.full += rfixed_div(temp_ff, sclk_eff_ff);
  2310. /*
  2311. HW cursor time assuming worst case of full size colour cursor.
  2312. */
  2313. temp_ff.full = rfixed_const((2 * (cur_size - (rdev->mc.vram_is_ddr + 1))));
  2314. temp_ff.full += trcd_ff.full;
  2315. if (temp_ff.full < tras_ff.full)
  2316. temp_ff.full = tras_ff.full;
  2317. cur_latency_mclk.full = rfixed_div(temp_ff, mclk_ff);
  2318. temp_ff.full = rfixed_const(cur_size);
  2319. cur_latency_sclk.full = rfixed_div(temp_ff, sclk_eff_ff);
  2320. /*
  2321. Find the total latency for the display data.
  2322. */
  2323. disp_latency_overhead.full = rfixed_const(80);
  2324. disp_latency_overhead.full = rfixed_div(disp_latency_overhead, sclk_ff);
  2325. mc_latency_mclk.full += disp_latency_overhead.full + cur_latency_mclk.full;
  2326. mc_latency_sclk.full += disp_latency_overhead.full + cur_latency_sclk.full;
  2327. if (mc_latency_mclk.full > mc_latency_sclk.full)
  2328. disp_latency.full = mc_latency_mclk.full;
  2329. else
  2330. disp_latency.full = mc_latency_sclk.full;
  2331. /* setup Max GRPH_STOP_REQ default value */
  2332. if (ASIC_IS_RV100(rdev))
  2333. max_stop_req = 0x5c;
  2334. else
  2335. max_stop_req = 0x7c;
  2336. if (mode1) {
  2337. /* CRTC1
  2338. Set GRPH_BUFFER_CNTL register using h/w defined optimal values.
  2339. GRPH_STOP_REQ <= MIN[ 0x7C, (CRTC_H_DISP + 1) * (bit depth) / 0x10 ]
  2340. */
  2341. stop_req = mode1->hdisplay * pixel_bytes1 / 16;
  2342. if (stop_req > max_stop_req)
  2343. stop_req = max_stop_req;
  2344. /*
  2345. Find the drain rate of the display buffer.
  2346. */
  2347. temp_ff.full = rfixed_const((16/pixel_bytes1));
  2348. disp_drain_rate.full = rfixed_div(pix_clk, temp_ff);
  2349. /*
  2350. Find the critical point of the display buffer.
  2351. */
  2352. crit_point_ff.full = rfixed_mul(disp_drain_rate, disp_latency);
  2353. crit_point_ff.full += rfixed_const_half(0);
  2354. critical_point = rfixed_trunc(crit_point_ff);
  2355. if (rdev->disp_priority == 2) {
  2356. critical_point = 0;
  2357. }
  2358. /*
  2359. The critical point should never be above max_stop_req-4. Setting
  2360. GRPH_CRITICAL_CNTL = 0 will thus force high priority all the time.
  2361. */
  2362. if (max_stop_req - critical_point < 4)
  2363. critical_point = 0;
  2364. if (critical_point == 0 && mode2 && rdev->family == CHIP_R300) {
  2365. /* some R300 cards have problem with this set to 0, when CRTC2 is enabled.*/
  2366. critical_point = 0x10;
  2367. }
  2368. temp = RREG32(RADEON_GRPH_BUFFER_CNTL);
  2369. temp &= ~(RADEON_GRPH_STOP_REQ_MASK);
  2370. temp |= (stop_req << RADEON_GRPH_STOP_REQ_SHIFT);
  2371. temp &= ~(RADEON_GRPH_START_REQ_MASK);
  2372. if ((rdev->family == CHIP_R350) &&
  2373. (stop_req > 0x15)) {
  2374. stop_req -= 0x10;
  2375. }
  2376. temp |= (stop_req << RADEON_GRPH_START_REQ_SHIFT);
  2377. temp |= RADEON_GRPH_BUFFER_SIZE;
  2378. temp &= ~(RADEON_GRPH_CRITICAL_CNTL |
  2379. RADEON_GRPH_CRITICAL_AT_SOF |
  2380. RADEON_GRPH_STOP_CNTL);
  2381. /*
  2382. Write the result into the register.
  2383. */
  2384. WREG32(RADEON_GRPH_BUFFER_CNTL, ((temp & ~RADEON_GRPH_CRITICAL_POINT_MASK) |
  2385. (critical_point << RADEON_GRPH_CRITICAL_POINT_SHIFT)));
  2386. #if 0
  2387. if ((rdev->family == CHIP_RS400) ||
  2388. (rdev->family == CHIP_RS480)) {
  2389. /* attempt to program RS400 disp regs correctly ??? */
  2390. temp = RREG32(RS400_DISP1_REG_CNTL);
  2391. temp &= ~(RS400_DISP1_START_REQ_LEVEL_MASK |
  2392. RS400_DISP1_STOP_REQ_LEVEL_MASK);
  2393. WREG32(RS400_DISP1_REQ_CNTL1, (temp |
  2394. (critical_point << RS400_DISP1_START_REQ_LEVEL_SHIFT) |
  2395. (critical_point << RS400_DISP1_STOP_REQ_LEVEL_SHIFT)));
  2396. temp = RREG32(RS400_DMIF_MEM_CNTL1);
  2397. temp &= ~(RS400_DISP1_CRITICAL_POINT_START_MASK |
  2398. RS400_DISP1_CRITICAL_POINT_STOP_MASK);
  2399. WREG32(RS400_DMIF_MEM_CNTL1, (temp |
  2400. (critical_point << RS400_DISP1_CRITICAL_POINT_START_SHIFT) |
  2401. (critical_point << RS400_DISP1_CRITICAL_POINT_STOP_SHIFT)));
  2402. }
  2403. #endif
  2404. DRM_DEBUG("GRPH_BUFFER_CNTL from to %x\n",
  2405. /* (unsigned int)info->SavedReg->grph_buffer_cntl, */
  2406. (unsigned int)RREG32(RADEON_GRPH_BUFFER_CNTL));
  2407. }
  2408. if (mode2) {
  2409. u32 grph2_cntl;
  2410. stop_req = mode2->hdisplay * pixel_bytes2 / 16;
  2411. if (stop_req > max_stop_req)
  2412. stop_req = max_stop_req;
  2413. /*
  2414. Find the drain rate of the display buffer.
  2415. */
  2416. temp_ff.full = rfixed_const((16/pixel_bytes2));
  2417. disp_drain_rate2.full = rfixed_div(pix_clk2, temp_ff);
  2418. grph2_cntl = RREG32(RADEON_GRPH2_BUFFER_CNTL);
  2419. grph2_cntl &= ~(RADEON_GRPH_STOP_REQ_MASK);
  2420. grph2_cntl |= (stop_req << RADEON_GRPH_STOP_REQ_SHIFT);
  2421. grph2_cntl &= ~(RADEON_GRPH_START_REQ_MASK);
  2422. if ((rdev->family == CHIP_R350) &&
  2423. (stop_req > 0x15)) {
  2424. stop_req -= 0x10;
  2425. }
  2426. grph2_cntl |= (stop_req << RADEON_GRPH_START_REQ_SHIFT);
  2427. grph2_cntl |= RADEON_GRPH_BUFFER_SIZE;
  2428. grph2_cntl &= ~(RADEON_GRPH_CRITICAL_CNTL |
  2429. RADEON_GRPH_CRITICAL_AT_SOF |
  2430. RADEON_GRPH_STOP_CNTL);
  2431. if ((rdev->family == CHIP_RS100) ||
  2432. (rdev->family == CHIP_RS200))
  2433. critical_point2 = 0;
  2434. else {
  2435. temp = (rdev->mc.vram_width * rdev->mc.vram_is_ddr + 1)/128;
  2436. temp_ff.full = rfixed_const(temp);
  2437. temp_ff.full = rfixed_mul(mclk_ff, temp_ff);
  2438. if (sclk_ff.full < temp_ff.full)
  2439. temp_ff.full = sclk_ff.full;
  2440. read_return_rate.full = temp_ff.full;
  2441. if (mode1) {
  2442. temp_ff.full = read_return_rate.full - disp_drain_rate.full;
  2443. time_disp1_drop_priority.full = rfixed_div(crit_point_ff, temp_ff);
  2444. } else {
  2445. time_disp1_drop_priority.full = 0;
  2446. }
  2447. crit_point_ff.full = disp_latency.full + time_disp1_drop_priority.full + disp_latency.full;
  2448. crit_point_ff.full = rfixed_mul(crit_point_ff, disp_drain_rate2);
  2449. crit_point_ff.full += rfixed_const_half(0);
  2450. critical_point2 = rfixed_trunc(crit_point_ff);
  2451. if (rdev->disp_priority == 2) {
  2452. critical_point2 = 0;
  2453. }
  2454. if (max_stop_req - critical_point2 < 4)
  2455. critical_point2 = 0;
  2456. }
  2457. if (critical_point2 == 0 && rdev->family == CHIP_R300) {
  2458. /* some R300 cards have problem with this set to 0 */
  2459. critical_point2 = 0x10;
  2460. }
  2461. WREG32(RADEON_GRPH2_BUFFER_CNTL, ((grph2_cntl & ~RADEON_GRPH_CRITICAL_POINT_MASK) |
  2462. (critical_point2 << RADEON_GRPH_CRITICAL_POINT_SHIFT)));
  2463. if ((rdev->family == CHIP_RS400) ||
  2464. (rdev->family == CHIP_RS480)) {
  2465. #if 0
  2466. /* attempt to program RS400 disp2 regs correctly ??? */
  2467. temp = RREG32(RS400_DISP2_REQ_CNTL1);
  2468. temp &= ~(RS400_DISP2_START_REQ_LEVEL_MASK |
  2469. RS400_DISP2_STOP_REQ_LEVEL_MASK);
  2470. WREG32(RS400_DISP2_REQ_CNTL1, (temp |
  2471. (critical_point2 << RS400_DISP1_START_REQ_LEVEL_SHIFT) |
  2472. (critical_point2 << RS400_DISP1_STOP_REQ_LEVEL_SHIFT)));
  2473. temp = RREG32(RS400_DISP2_REQ_CNTL2);
  2474. temp &= ~(RS400_DISP2_CRITICAL_POINT_START_MASK |
  2475. RS400_DISP2_CRITICAL_POINT_STOP_MASK);
  2476. WREG32(RS400_DISP2_REQ_CNTL2, (temp |
  2477. (critical_point2 << RS400_DISP2_CRITICAL_POINT_START_SHIFT) |
  2478. (critical_point2 << RS400_DISP2_CRITICAL_POINT_STOP_SHIFT)));
  2479. #endif
  2480. WREG32(RS400_DISP2_REQ_CNTL1, 0x105DC1CC);
  2481. WREG32(RS400_DISP2_REQ_CNTL2, 0x2749D000);
  2482. WREG32(RS400_DMIF_MEM_CNTL1, 0x29CA71DC);
  2483. WREG32(RS400_DISP1_REQ_CNTL1, 0x28FBC3AC);
  2484. }
  2485. DRM_DEBUG("GRPH2_BUFFER_CNTL from to %x\n",
  2486. (unsigned int)RREG32(RADEON_GRPH2_BUFFER_CNTL));
  2487. }
  2488. }
  2489. static inline void r100_cs_track_texture_print(struct r100_cs_track_texture *t)
  2490. {
  2491. DRM_ERROR("pitch %d\n", t->pitch);
  2492. DRM_ERROR("width %d\n", t->width);
  2493. DRM_ERROR("height %d\n", t->height);
  2494. DRM_ERROR("num levels %d\n", t->num_levels);
  2495. DRM_ERROR("depth %d\n", t->txdepth);
  2496. DRM_ERROR("bpp %d\n", t->cpp);
  2497. DRM_ERROR("coordinate type %d\n", t->tex_coord_type);
  2498. DRM_ERROR("width round to power of 2 %d\n", t->roundup_w);
  2499. DRM_ERROR("height round to power of 2 %d\n", t->roundup_h);
  2500. }
  2501. static int r100_cs_track_cube(struct radeon_device *rdev,
  2502. struct r100_cs_track *track, unsigned idx)
  2503. {
  2504. unsigned face, w, h;
  2505. struct radeon_object *cube_robj;
  2506. unsigned long size;
  2507. for (face = 0; face < 5; face++) {
  2508. cube_robj = track->textures[idx].cube_info[face].robj;
  2509. w = track->textures[idx].cube_info[face].width;
  2510. h = track->textures[idx].cube_info[face].height;
  2511. size = w * h;
  2512. size *= track->textures[idx].cpp;
  2513. size += track->textures[idx].cube_info[face].offset;
  2514. if (size > radeon_object_size(cube_robj)) {
  2515. DRM_ERROR("Cube texture offset greater than object size %lu %lu\n",
  2516. size, radeon_object_size(cube_robj));
  2517. r100_cs_track_texture_print(&track->textures[idx]);
  2518. return -1;
  2519. }
  2520. }
  2521. return 0;
  2522. }
  2523. static int r100_cs_track_texture_check(struct radeon_device *rdev,
  2524. struct r100_cs_track *track)
  2525. {
  2526. struct radeon_object *robj;
  2527. unsigned long size;
  2528. unsigned u, i, w, h;
  2529. int ret;
  2530. for (u = 0; u < track->num_texture; u++) {
  2531. if (!track->textures[u].enabled)
  2532. continue;
  2533. robj = track->textures[u].robj;
  2534. if (robj == NULL) {
  2535. DRM_ERROR("No texture bound to unit %u\n", u);
  2536. return -EINVAL;
  2537. }
  2538. size = 0;
  2539. for (i = 0; i <= track->textures[u].num_levels; i++) {
  2540. if (track->textures[u].use_pitch) {
  2541. if (rdev->family < CHIP_R300)
  2542. w = (track->textures[u].pitch / track->textures[u].cpp) / (1 << i);
  2543. else
  2544. w = track->textures[u].pitch / (1 << i);
  2545. } else {
  2546. w = track->textures[u].width / (1 << i);
  2547. if (rdev->family >= CHIP_RV515)
  2548. w |= track->textures[u].width_11;
  2549. if (track->textures[u].roundup_w)
  2550. w = roundup_pow_of_two(w);
  2551. }
  2552. h = track->textures[u].height / (1 << i);
  2553. if (rdev->family >= CHIP_RV515)
  2554. h |= track->textures[u].height_11;
  2555. if (track->textures[u].roundup_h)
  2556. h = roundup_pow_of_two(h);
  2557. size += w * h;
  2558. }
  2559. size *= track->textures[u].cpp;
  2560. switch (track->textures[u].tex_coord_type) {
  2561. case 0:
  2562. break;
  2563. case 1:
  2564. size *= (1 << track->textures[u].txdepth);
  2565. break;
  2566. case 2:
  2567. if (track->separate_cube) {
  2568. ret = r100_cs_track_cube(rdev, track, u);
  2569. if (ret)
  2570. return ret;
  2571. } else
  2572. size *= 6;
  2573. break;
  2574. default:
  2575. DRM_ERROR("Invalid texture coordinate type %u for unit "
  2576. "%u\n", track->textures[u].tex_coord_type, u);
  2577. return -EINVAL;
  2578. }
  2579. if (size > radeon_object_size(robj)) {
  2580. DRM_ERROR("Texture of unit %u needs %lu bytes but is "
  2581. "%lu\n", u, size, radeon_object_size(robj));
  2582. r100_cs_track_texture_print(&track->textures[u]);
  2583. return -EINVAL;
  2584. }
  2585. }
  2586. return 0;
  2587. }
  2588. int r100_cs_track_check(struct radeon_device *rdev, struct r100_cs_track *track)
  2589. {
  2590. unsigned i;
  2591. unsigned long size;
  2592. unsigned prim_walk;
  2593. unsigned nverts;
  2594. for (i = 0; i < track->num_cb; i++) {
  2595. if (track->cb[i].robj == NULL) {
  2596. DRM_ERROR("[drm] No buffer for color buffer %d !\n", i);
  2597. return -EINVAL;
  2598. }
  2599. size = track->cb[i].pitch * track->cb[i].cpp * track->maxy;
  2600. size += track->cb[i].offset;
  2601. if (size > radeon_object_size(track->cb[i].robj)) {
  2602. DRM_ERROR("[drm] Buffer too small for color buffer %d "
  2603. "(need %lu have %lu) !\n", i, size,
  2604. radeon_object_size(track->cb[i].robj));
  2605. DRM_ERROR("[drm] color buffer %d (%u %u %u %u)\n",
  2606. i, track->cb[i].pitch, track->cb[i].cpp,
  2607. track->cb[i].offset, track->maxy);
  2608. return -EINVAL;
  2609. }
  2610. }
  2611. if (track->z_enabled) {
  2612. if (track->zb.robj == NULL) {
  2613. DRM_ERROR("[drm] No buffer for z buffer !\n");
  2614. return -EINVAL;
  2615. }
  2616. size = track->zb.pitch * track->zb.cpp * track->maxy;
  2617. size += track->zb.offset;
  2618. if (size > radeon_object_size(track->zb.robj)) {
  2619. DRM_ERROR("[drm] Buffer too small for z buffer "
  2620. "(need %lu have %lu) !\n", size,
  2621. radeon_object_size(track->zb.robj));
  2622. DRM_ERROR("[drm] zbuffer (%u %u %u %u)\n",
  2623. track->zb.pitch, track->zb.cpp,
  2624. track->zb.offset, track->maxy);
  2625. return -EINVAL;
  2626. }
  2627. }
  2628. prim_walk = (track->vap_vf_cntl >> 4) & 0x3;
  2629. nverts = (track->vap_vf_cntl >> 16) & 0xFFFF;
  2630. switch (prim_walk) {
  2631. case 1:
  2632. for (i = 0; i < track->num_arrays; i++) {
  2633. size = track->arrays[i].esize * track->max_indx * 4;
  2634. if (track->arrays[i].robj == NULL) {
  2635. DRM_ERROR("(PW %u) Vertex array %u no buffer "
  2636. "bound\n", prim_walk, i);
  2637. return -EINVAL;
  2638. }
  2639. if (size > radeon_object_size(track->arrays[i].robj)) {
  2640. DRM_ERROR("(PW %u) Vertex array %u need %lu dwords "
  2641. "have %lu dwords\n", prim_walk, i,
  2642. size >> 2,
  2643. radeon_object_size(track->arrays[i].robj) >> 2);
  2644. DRM_ERROR("Max indices %u\n", track->max_indx);
  2645. return -EINVAL;
  2646. }
  2647. }
  2648. break;
  2649. case 2:
  2650. for (i = 0; i < track->num_arrays; i++) {
  2651. size = track->arrays[i].esize * (nverts - 1) * 4;
  2652. if (track->arrays[i].robj == NULL) {
  2653. DRM_ERROR("(PW %u) Vertex array %u no buffer "
  2654. "bound\n", prim_walk, i);
  2655. return -EINVAL;
  2656. }
  2657. if (size > radeon_object_size(track->arrays[i].robj)) {
  2658. DRM_ERROR("(PW %u) Vertex array %u need %lu dwords "
  2659. "have %lu dwords\n", prim_walk, i, size >> 2,
  2660. radeon_object_size(track->arrays[i].robj) >> 2);
  2661. return -EINVAL;
  2662. }
  2663. }
  2664. break;
  2665. case 3:
  2666. size = track->vtx_size * nverts;
  2667. if (size != track->immd_dwords) {
  2668. DRM_ERROR("IMMD draw %u dwors but needs %lu dwords\n",
  2669. track->immd_dwords, size);
  2670. DRM_ERROR("VAP_VF_CNTL.NUM_VERTICES %u, VTX_SIZE %u\n",
  2671. nverts, track->vtx_size);
  2672. return -EINVAL;
  2673. }
  2674. break;
  2675. default:
  2676. DRM_ERROR("[drm] Invalid primitive walk %d for VAP_VF_CNTL\n",
  2677. prim_walk);
  2678. return -EINVAL;
  2679. }
  2680. return r100_cs_track_texture_check(rdev, track);
  2681. }
  2682. void r100_cs_track_clear(struct radeon_device *rdev, struct r100_cs_track *track)
  2683. {
  2684. unsigned i, face;
  2685. if (rdev->family < CHIP_R300) {
  2686. track->num_cb = 1;
  2687. if (rdev->family <= CHIP_RS200)
  2688. track->num_texture = 3;
  2689. else
  2690. track->num_texture = 6;
  2691. track->maxy = 2048;
  2692. track->separate_cube = 1;
  2693. } else {
  2694. track->num_cb = 4;
  2695. track->num_texture = 16;
  2696. track->maxy = 4096;
  2697. track->separate_cube = 0;
  2698. }
  2699. for (i = 0; i < track->num_cb; i++) {
  2700. track->cb[i].robj = NULL;
  2701. track->cb[i].pitch = 8192;
  2702. track->cb[i].cpp = 16;
  2703. track->cb[i].offset = 0;
  2704. }
  2705. track->z_enabled = true;
  2706. track->zb.robj = NULL;
  2707. track->zb.pitch = 8192;
  2708. track->zb.cpp = 4;
  2709. track->zb.offset = 0;
  2710. track->vtx_size = 0x7F;
  2711. track->immd_dwords = 0xFFFFFFFFUL;
  2712. track->num_arrays = 11;
  2713. track->max_indx = 0x00FFFFFFUL;
  2714. for (i = 0; i < track->num_arrays; i++) {
  2715. track->arrays[i].robj = NULL;
  2716. track->arrays[i].esize = 0x7F;
  2717. }
  2718. for (i = 0; i < track->num_texture; i++) {
  2719. track->textures[i].pitch = 16536;
  2720. track->textures[i].width = 16536;
  2721. track->textures[i].height = 16536;
  2722. track->textures[i].width_11 = 1 << 11;
  2723. track->textures[i].height_11 = 1 << 11;
  2724. track->textures[i].num_levels = 12;
  2725. if (rdev->family <= CHIP_RS200) {
  2726. track->textures[i].tex_coord_type = 0;
  2727. track->textures[i].txdepth = 0;
  2728. } else {
  2729. track->textures[i].txdepth = 16;
  2730. track->textures[i].tex_coord_type = 1;
  2731. }
  2732. track->textures[i].cpp = 64;
  2733. track->textures[i].robj = NULL;
  2734. /* CS IB emission code makes sure texture unit are disabled */
  2735. track->textures[i].enabled = false;
  2736. track->textures[i].roundup_w = true;
  2737. track->textures[i].roundup_h = true;
  2738. if (track->separate_cube)
  2739. for (face = 0; face < 5; face++) {
  2740. track->textures[i].cube_info[face].robj = NULL;
  2741. track->textures[i].cube_info[face].width = 16536;
  2742. track->textures[i].cube_info[face].height = 16536;
  2743. track->textures[i].cube_info[face].offset = 0;
  2744. }
  2745. }
  2746. }
  2747. int r100_ring_test(struct radeon_device *rdev)
  2748. {
  2749. uint32_t scratch;
  2750. uint32_t tmp = 0;
  2751. unsigned i;
  2752. int r;
  2753. r = radeon_scratch_get(rdev, &scratch);
  2754. if (r) {
  2755. DRM_ERROR("radeon: cp failed to get scratch reg (%d).\n", r);
  2756. return r;
  2757. }
  2758. WREG32(scratch, 0xCAFEDEAD);
  2759. r = radeon_ring_lock(rdev, 2);
  2760. if (r) {
  2761. DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
  2762. radeon_scratch_free(rdev, scratch);
  2763. return r;
  2764. }
  2765. radeon_ring_write(rdev, PACKET0(scratch, 0));
  2766. radeon_ring_write(rdev, 0xDEADBEEF);
  2767. radeon_ring_unlock_commit(rdev);
  2768. for (i = 0; i < rdev->usec_timeout; i++) {
  2769. tmp = RREG32(scratch);
  2770. if (tmp == 0xDEADBEEF) {
  2771. break;
  2772. }
  2773. DRM_UDELAY(1);
  2774. }
  2775. if (i < rdev->usec_timeout) {
  2776. DRM_INFO("ring test succeeded in %d usecs\n", i);
  2777. } else {
  2778. DRM_ERROR("radeon: ring test failed (sracth(0x%04X)=0x%08X)\n",
  2779. scratch, tmp);
  2780. r = -EINVAL;
  2781. }
  2782. radeon_scratch_free(rdev, scratch);
  2783. return r;
  2784. }
  2785. void r100_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib)
  2786. {
  2787. radeon_ring_write(rdev, PACKET0(RADEON_CP_IB_BASE, 1));
  2788. radeon_ring_write(rdev, ib->gpu_addr);
  2789. radeon_ring_write(rdev, ib->length_dw);
  2790. }
  2791. int r100_ib_test(struct radeon_device *rdev)
  2792. {
  2793. struct radeon_ib *ib;
  2794. uint32_t scratch;
  2795. uint32_t tmp = 0;
  2796. unsigned i;
  2797. int r;
  2798. r = radeon_scratch_get(rdev, &scratch);
  2799. if (r) {
  2800. DRM_ERROR("radeon: failed to get scratch reg (%d).\n", r);
  2801. return r;
  2802. }
  2803. WREG32(scratch, 0xCAFEDEAD);
  2804. r = radeon_ib_get(rdev, &ib);
  2805. if (r) {
  2806. return r;
  2807. }
  2808. ib->ptr[0] = PACKET0(scratch, 0);
  2809. ib->ptr[1] = 0xDEADBEEF;
  2810. ib->ptr[2] = PACKET2(0);
  2811. ib->ptr[3] = PACKET2(0);
  2812. ib->ptr[4] = PACKET2(0);
  2813. ib->ptr[5] = PACKET2(0);
  2814. ib->ptr[6] = PACKET2(0);
  2815. ib->ptr[7] = PACKET2(0);
  2816. ib->length_dw = 8;
  2817. r = radeon_ib_schedule(rdev, ib);
  2818. if (r) {
  2819. radeon_scratch_free(rdev, scratch);
  2820. radeon_ib_free(rdev, &ib);
  2821. return r;
  2822. }
  2823. r = radeon_fence_wait(ib->fence, false);
  2824. if (r) {
  2825. return r;
  2826. }
  2827. for (i = 0; i < rdev->usec_timeout; i++) {
  2828. tmp = RREG32(scratch);
  2829. if (tmp == 0xDEADBEEF) {
  2830. break;
  2831. }
  2832. DRM_UDELAY(1);
  2833. }
  2834. if (i < rdev->usec_timeout) {
  2835. DRM_INFO("ib test succeeded in %u usecs\n", i);
  2836. } else {
  2837. DRM_ERROR("radeon: ib test failed (sracth(0x%04X)=0x%08X)\n",
  2838. scratch, tmp);
  2839. r = -EINVAL;
  2840. }
  2841. radeon_scratch_free(rdev, scratch);
  2842. radeon_ib_free(rdev, &ib);
  2843. return r;
  2844. }