qla_def.h 70 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555
  1. /*
  2. * QLogic Fibre Channel HBA Driver
  3. * Copyright (c) 2003-2005 QLogic Corporation
  4. *
  5. * See LICENSE.qla2xxx for copyright and licensing details.
  6. */
  7. #ifndef __QLA_DEF_H
  8. #define __QLA_DEF_H
  9. #include <linux/kernel.h>
  10. #include <linux/init.h>
  11. #include <linux/types.h>
  12. #include <linux/module.h>
  13. #include <linux/list.h>
  14. #include <linux/pci.h>
  15. #include <linux/dma-mapping.h>
  16. #include <linux/sched.h>
  17. #include <linux/slab.h>
  18. #include <linux/dmapool.h>
  19. #include <linux/mempool.h>
  20. #include <linux/spinlock.h>
  21. #include <linux/completion.h>
  22. #include <linux/interrupt.h>
  23. #include <linux/workqueue.h>
  24. #include <asm/semaphore.h>
  25. #include <scsi/scsi.h>
  26. #include <scsi/scsi_host.h>
  27. #include <scsi/scsi_device.h>
  28. #include <scsi/scsi_cmnd.h>
  29. #if defined(CONFIG_SCSI_QLA21XX) || defined(CONFIG_SCSI_QLA21XX_MODULE)
  30. #define IS_QLA2100(ha) ((ha)->pdev->device == PCI_DEVICE_ID_QLOGIC_ISP2100)
  31. #else
  32. #define IS_QLA2100(ha) 0
  33. #endif
  34. #if defined(CONFIG_SCSI_QLA22XX) || defined(CONFIG_SCSI_QLA22XX_MODULE)
  35. #define IS_QLA2200(ha) ((ha)->pdev->device == PCI_DEVICE_ID_QLOGIC_ISP2200)
  36. #else
  37. #define IS_QLA2200(ha) 0
  38. #endif
  39. #if defined(CONFIG_SCSI_QLA2300) || defined(CONFIG_SCSI_QLA2300_MODULE)
  40. #define IS_QLA2300(ha) ((ha)->pdev->device == PCI_DEVICE_ID_QLOGIC_ISP2300)
  41. #define IS_QLA2312(ha) ((ha)->pdev->device == PCI_DEVICE_ID_QLOGIC_ISP2312)
  42. #else
  43. #define IS_QLA2300(ha) 0
  44. #define IS_QLA2312(ha) 0
  45. #endif
  46. #if defined(CONFIG_SCSI_QLA2322) || defined(CONFIG_SCSI_QLA2322_MODULE)
  47. #define IS_QLA2322(ha) ((ha)->pdev->device == PCI_DEVICE_ID_QLOGIC_ISP2322)
  48. #else
  49. #define IS_QLA2322(ha) 0
  50. #endif
  51. #if defined(CONFIG_SCSI_QLA6312) || defined(CONFIG_SCSI_QLA6312_MODULE)
  52. #define IS_QLA6312(ha) ((ha)->pdev->device == PCI_DEVICE_ID_QLOGIC_ISP6312)
  53. #define IS_QLA6322(ha) ((ha)->pdev->device == PCI_DEVICE_ID_QLOGIC_ISP6322)
  54. #else
  55. #define IS_QLA6312(ha) 0
  56. #define IS_QLA6322(ha) 0
  57. #endif
  58. #if defined(CONFIG_SCSI_QLA24XX) || defined(CONFIG_SCSI_QLA24XX_MODULE)
  59. #define IS_QLA2422(ha) ((ha)->pdev->device == PCI_DEVICE_ID_QLOGIC_ISP2422)
  60. #define IS_QLA2432(ha) ((ha)->pdev->device == PCI_DEVICE_ID_QLOGIC_ISP2432)
  61. #else
  62. #define IS_QLA2422(ha) 0
  63. #define IS_QLA2432(ha) 0
  64. #endif
  65. #if defined(CONFIG_SCSI_QLA25XX) || defined(CONFIG_SCSI_QLA25XX_MODULE)
  66. #define IS_QLA2512(ha) ((ha)->pdev->device == PCI_DEVICE_ID_QLOGIC_ISP2512)
  67. #define IS_QLA2522(ha) ((ha)->pdev->device == PCI_DEVICE_ID_QLOGIC_ISP2522)
  68. #else
  69. #define IS_QLA2512(ha) 0
  70. #define IS_QLA2522(ha) 0
  71. #endif
  72. #define IS_QLA23XX(ha) (IS_QLA2300(ha) || IS_QLA2312(ha) || IS_QLA2322(ha) || \
  73. IS_QLA6312(ha) || IS_QLA6322(ha))
  74. #define IS_QLA24XX(ha) (IS_QLA2422(ha) || IS_QLA2432(ha))
  75. #define IS_QLA25XX(ha) (IS_QLA2512(ha) || IS_QLA2522(ha))
  76. /*
  77. * Only non-ISP2[12]00 have extended addressing support in the firmware.
  78. */
  79. #define HAS_EXTENDED_IDS(ha) (!IS_QLA2100(ha) && !IS_QLA2200(ha))
  80. /*
  81. * We have MAILBOX_REGISTER_COUNT sized arrays in a few places,
  82. * but that's fine as we don't look at the last 24 ones for
  83. * ISP2100 HBAs.
  84. */
  85. #define MAILBOX_REGISTER_COUNT_2100 8
  86. #define MAILBOX_REGISTER_COUNT 32
  87. #define QLA2200A_RISC_ROM_VER 4
  88. #define FPM_2300 6
  89. #define FPM_2310 7
  90. #include "qla_settings.h"
  91. /*
  92. * Data bit definitions
  93. */
  94. #define BIT_0 0x1
  95. #define BIT_1 0x2
  96. #define BIT_2 0x4
  97. #define BIT_3 0x8
  98. #define BIT_4 0x10
  99. #define BIT_5 0x20
  100. #define BIT_6 0x40
  101. #define BIT_7 0x80
  102. #define BIT_8 0x100
  103. #define BIT_9 0x200
  104. #define BIT_10 0x400
  105. #define BIT_11 0x800
  106. #define BIT_12 0x1000
  107. #define BIT_13 0x2000
  108. #define BIT_14 0x4000
  109. #define BIT_15 0x8000
  110. #define BIT_16 0x10000
  111. #define BIT_17 0x20000
  112. #define BIT_18 0x40000
  113. #define BIT_19 0x80000
  114. #define BIT_20 0x100000
  115. #define BIT_21 0x200000
  116. #define BIT_22 0x400000
  117. #define BIT_23 0x800000
  118. #define BIT_24 0x1000000
  119. #define BIT_25 0x2000000
  120. #define BIT_26 0x4000000
  121. #define BIT_27 0x8000000
  122. #define BIT_28 0x10000000
  123. #define BIT_29 0x20000000
  124. #define BIT_30 0x40000000
  125. #define BIT_31 0x80000000
  126. #define LSB(x) ((uint8_t)(x))
  127. #define MSB(x) ((uint8_t)((uint16_t)(x) >> 8))
  128. #define LSW(x) ((uint16_t)(x))
  129. #define MSW(x) ((uint16_t)((uint32_t)(x) >> 16))
  130. #define LSD(x) ((uint32_t)((uint64_t)(x)))
  131. #define MSD(x) ((uint32_t)((((uint64_t)(x)) >> 16) >> 16))
  132. /*
  133. * I/O register
  134. */
  135. #define RD_REG_BYTE(addr) readb(addr)
  136. #define RD_REG_WORD(addr) readw(addr)
  137. #define RD_REG_DWORD(addr) readl(addr)
  138. #define RD_REG_BYTE_RELAXED(addr) readb_relaxed(addr)
  139. #define RD_REG_WORD_RELAXED(addr) readw_relaxed(addr)
  140. #define RD_REG_DWORD_RELAXED(addr) readl_relaxed(addr)
  141. #define WRT_REG_BYTE(addr, data) writeb(data,addr)
  142. #define WRT_REG_WORD(addr, data) writew(data,addr)
  143. #define WRT_REG_DWORD(addr, data) writel(data,addr)
  144. /*
  145. * Fibre Channel device definitions.
  146. */
  147. #define WWN_SIZE 8 /* Size of WWPN, WWN & WWNN */
  148. #define MAX_FIBRE_DEVICES 512
  149. #define MAX_FIBRE_LUNS 0xFFFF
  150. #define MAX_RSCN_COUNT 32
  151. #define MAX_HOST_COUNT 16
  152. /*
  153. * Host adapter default definitions.
  154. */
  155. #define MAX_BUSES 1 /* We only have one bus today */
  156. #define MAX_TARGETS_2100 MAX_FIBRE_DEVICES
  157. #define MAX_TARGETS_2200 MAX_FIBRE_DEVICES
  158. #define MIN_LUNS 8
  159. #define MAX_LUNS MAX_FIBRE_LUNS
  160. #define MAX_CMDS_PER_LUN 255
  161. /*
  162. * Fibre Channel device definitions.
  163. */
  164. #define SNS_LAST_LOOP_ID_2100 0xfe
  165. #define SNS_LAST_LOOP_ID_2300 0x7ff
  166. #define LAST_LOCAL_LOOP_ID 0x7d
  167. #define SNS_FL_PORT 0x7e
  168. #define FABRIC_CONTROLLER 0x7f
  169. #define SIMPLE_NAME_SERVER 0x80
  170. #define SNS_FIRST_LOOP_ID 0x81
  171. #define MANAGEMENT_SERVER 0xfe
  172. #define BROADCAST 0xff
  173. /*
  174. * There is no correspondence between an N-PORT id and an AL_PA. Therefore the
  175. * valid range of an N-PORT id is 0 through 0x7ef.
  176. */
  177. #define NPH_LAST_HANDLE 0x7ef
  178. #define NPH_MGMT_SERVER 0x7fa /* FFFFFA */
  179. #define NPH_SNS 0x7fc /* FFFFFC */
  180. #define NPH_FABRIC_CONTROLLER 0x7fd /* FFFFFD */
  181. #define NPH_F_PORT 0x7fe /* FFFFFE */
  182. #define NPH_IP_BROADCAST 0x7ff /* FFFFFF */
  183. #define MAX_CMDSZ 16 /* SCSI maximum CDB size. */
  184. #include "qla_fw.h"
  185. /*
  186. * Timeout timer counts in seconds
  187. */
  188. #define PORT_RETRY_TIME 1
  189. #define LOOP_DOWN_TIMEOUT 60
  190. #define LOOP_DOWN_TIME 255 /* 240 */
  191. #define LOOP_DOWN_RESET (LOOP_DOWN_TIME - 30)
  192. /* Maximum outstanding commands in ISP queues (1-65535) */
  193. #define MAX_OUTSTANDING_COMMANDS 1024
  194. /* ISP request and response entry counts (37-65535) */
  195. #define REQUEST_ENTRY_CNT_2100 128 /* Number of request entries. */
  196. #define REQUEST_ENTRY_CNT_2200 2048 /* Number of request entries. */
  197. #define REQUEST_ENTRY_CNT_2XXX_EXT_MEM 4096 /* Number of request entries. */
  198. #define REQUEST_ENTRY_CNT_24XX 4096 /* Number of request entries. */
  199. #define RESPONSE_ENTRY_CNT_2100 64 /* Number of response entries.*/
  200. #define RESPONSE_ENTRY_CNT_2300 512 /* Number of response entries.*/
  201. /*
  202. * SCSI Request Block
  203. */
  204. typedef struct srb {
  205. struct list_head list;
  206. struct scsi_qla_host *ha; /* HA the SP is queued on */
  207. struct fc_port *fcport;
  208. struct scsi_cmnd *cmd; /* Linux SCSI command pkt */
  209. struct timer_list timer; /* Command timer */
  210. atomic_t ref_count; /* Reference count for this structure */
  211. uint16_t flags;
  212. /* Request state */
  213. uint16_t state;
  214. /* Single transfer DMA context */
  215. dma_addr_t dma_handle;
  216. uint32_t request_sense_length;
  217. uint8_t *request_sense_ptr;
  218. /* SRB magic number */
  219. uint16_t magic;
  220. #define SRB_MAGIC 0x10CB
  221. } srb_t;
  222. /*
  223. * SRB flag definitions
  224. */
  225. #define SRB_TIMEOUT BIT_0 /* Command timed out */
  226. #define SRB_DMA_VALID BIT_1 /* Command sent to ISP */
  227. #define SRB_WATCHDOG BIT_2 /* Command on watchdog list */
  228. #define SRB_ABORT_PENDING BIT_3 /* Command abort sent to device */
  229. #define SRB_ABORTED BIT_4 /* Command aborted command already */
  230. #define SRB_RETRY BIT_5 /* Command needs retrying */
  231. #define SRB_GOT_SENSE BIT_6 /* Command has sense data */
  232. #define SRB_FAILOVER BIT_7 /* Command in failover state */
  233. #define SRB_BUSY BIT_8 /* Command is in busy retry state */
  234. #define SRB_FO_CANCEL BIT_9 /* Command don't need to do failover */
  235. #define SRB_IOCTL BIT_10 /* IOCTL command. */
  236. #define SRB_TAPE BIT_11 /* FCP2 (Tape) command. */
  237. /*
  238. * SRB state definitions
  239. */
  240. #define SRB_FREE_STATE 0 /* returned back */
  241. #define SRB_PENDING_STATE 1 /* queued in LUN Q */
  242. #define SRB_ACTIVE_STATE 2 /* in Active Array */
  243. #define SRB_DONE_STATE 3 /* queued in Done Queue */
  244. #define SRB_RETRY_STATE 4 /* in Retry Queue */
  245. #define SRB_SUSPENDED_STATE 5 /* in suspended state */
  246. #define SRB_NO_QUEUE_STATE 6 /* is in between states */
  247. #define SRB_ACTIVE_TIMEOUT_STATE 7 /* in Active Array but timed out */
  248. #define SRB_FAILOVER_STATE 8 /* in Failover Queue */
  249. #define SRB_SCSI_RETRY_STATE 9 /* in Scsi Retry Queue */
  250. /*
  251. * ISP I/O Register Set structure definitions.
  252. */
  253. struct device_reg_2xxx {
  254. uint16_t flash_address; /* Flash BIOS address */
  255. uint16_t flash_data; /* Flash BIOS data */
  256. uint16_t unused_1[1]; /* Gap */
  257. uint16_t ctrl_status; /* Control/Status */
  258. #define CSR_FLASH_64K_BANK BIT_3 /* Flash upper 64K bank select */
  259. #define CSR_FLASH_ENABLE BIT_1 /* Flash BIOS Read/Write enable */
  260. #define CSR_ISP_SOFT_RESET BIT_0 /* ISP soft reset */
  261. uint16_t ictrl; /* Interrupt control */
  262. #define ICR_EN_INT BIT_15 /* ISP enable interrupts. */
  263. #define ICR_EN_RISC BIT_3 /* ISP enable RISC interrupts. */
  264. uint16_t istatus; /* Interrupt status */
  265. #define ISR_RISC_INT BIT_3 /* RISC interrupt */
  266. uint16_t semaphore; /* Semaphore */
  267. uint16_t nvram; /* NVRAM register. */
  268. #define NVR_DESELECT 0
  269. #define NVR_BUSY BIT_15
  270. #define NVR_WRT_ENABLE BIT_14 /* Write enable */
  271. #define NVR_PR_ENABLE BIT_13 /* Protection register enable */
  272. #define NVR_DATA_IN BIT_3
  273. #define NVR_DATA_OUT BIT_2
  274. #define NVR_SELECT BIT_1
  275. #define NVR_CLOCK BIT_0
  276. union {
  277. struct {
  278. uint16_t mailbox0;
  279. uint16_t mailbox1;
  280. uint16_t mailbox2;
  281. uint16_t mailbox3;
  282. uint16_t mailbox4;
  283. uint16_t mailbox5;
  284. uint16_t mailbox6;
  285. uint16_t mailbox7;
  286. uint16_t unused_2[59]; /* Gap */
  287. } __attribute__((packed)) isp2100;
  288. struct {
  289. /* Request Queue */
  290. uint16_t req_q_in; /* In-Pointer */
  291. uint16_t req_q_out; /* Out-Pointer */
  292. /* Response Queue */
  293. uint16_t rsp_q_in; /* In-Pointer */
  294. uint16_t rsp_q_out; /* Out-Pointer */
  295. /* RISC to Host Status */
  296. uint32_t host_status;
  297. #define HSR_RISC_INT BIT_15 /* RISC interrupt */
  298. #define HSR_RISC_PAUSED BIT_8 /* RISC Paused */
  299. /* Host to Host Semaphore */
  300. uint16_t host_semaphore;
  301. uint16_t unused_3[17]; /* Gap */
  302. uint16_t mailbox0;
  303. uint16_t mailbox1;
  304. uint16_t mailbox2;
  305. uint16_t mailbox3;
  306. uint16_t mailbox4;
  307. uint16_t mailbox5;
  308. uint16_t mailbox6;
  309. uint16_t mailbox7;
  310. uint16_t mailbox8;
  311. uint16_t mailbox9;
  312. uint16_t mailbox10;
  313. uint16_t mailbox11;
  314. uint16_t mailbox12;
  315. uint16_t mailbox13;
  316. uint16_t mailbox14;
  317. uint16_t mailbox15;
  318. uint16_t mailbox16;
  319. uint16_t mailbox17;
  320. uint16_t mailbox18;
  321. uint16_t mailbox19;
  322. uint16_t mailbox20;
  323. uint16_t mailbox21;
  324. uint16_t mailbox22;
  325. uint16_t mailbox23;
  326. uint16_t mailbox24;
  327. uint16_t mailbox25;
  328. uint16_t mailbox26;
  329. uint16_t mailbox27;
  330. uint16_t mailbox28;
  331. uint16_t mailbox29;
  332. uint16_t mailbox30;
  333. uint16_t mailbox31;
  334. uint16_t fb_cmd;
  335. uint16_t unused_4[10]; /* Gap */
  336. } __attribute__((packed)) isp2300;
  337. } u;
  338. uint16_t fpm_diag_config;
  339. uint16_t unused_5[0x6]; /* Gap */
  340. uint16_t pcr; /* Processor Control Register. */
  341. uint16_t unused_6[0x5]; /* Gap */
  342. uint16_t mctr; /* Memory Configuration and Timing. */
  343. uint16_t unused_7[0x3]; /* Gap */
  344. uint16_t fb_cmd_2100; /* Unused on 23XX */
  345. uint16_t unused_8[0x3]; /* Gap */
  346. uint16_t hccr; /* Host command & control register. */
  347. #define HCCR_HOST_INT BIT_7 /* Host interrupt bit */
  348. #define HCCR_RISC_PAUSE BIT_5 /* Pause mode bit */
  349. /* HCCR commands */
  350. #define HCCR_RESET_RISC 0x1000 /* Reset RISC */
  351. #define HCCR_PAUSE_RISC 0x2000 /* Pause RISC */
  352. #define HCCR_RELEASE_RISC 0x3000 /* Release RISC from reset. */
  353. #define HCCR_SET_HOST_INT 0x5000 /* Set host interrupt */
  354. #define HCCR_CLR_HOST_INT 0x6000 /* Clear HOST interrupt */
  355. #define HCCR_CLR_RISC_INT 0x7000 /* Clear RISC interrupt */
  356. #define HCCR_DISABLE_PARITY_PAUSE 0x4001 /* Disable parity error RISC pause. */
  357. #define HCCR_ENABLE_PARITY 0xA000 /* Enable PARITY interrupt */
  358. uint16_t unused_9[5]; /* Gap */
  359. uint16_t gpiod; /* GPIO Data register. */
  360. uint16_t gpioe; /* GPIO Enable register. */
  361. #define GPIO_LED_MASK 0x00C0
  362. #define GPIO_LED_GREEN_OFF_AMBER_OFF 0x0000
  363. #define GPIO_LED_GREEN_ON_AMBER_OFF 0x0040
  364. #define GPIO_LED_GREEN_OFF_AMBER_ON 0x0080
  365. #define GPIO_LED_GREEN_ON_AMBER_ON 0x00C0
  366. union {
  367. struct {
  368. uint16_t unused_10[8]; /* Gap */
  369. uint16_t mailbox8;
  370. uint16_t mailbox9;
  371. uint16_t mailbox10;
  372. uint16_t mailbox11;
  373. uint16_t mailbox12;
  374. uint16_t mailbox13;
  375. uint16_t mailbox14;
  376. uint16_t mailbox15;
  377. uint16_t mailbox16;
  378. uint16_t mailbox17;
  379. uint16_t mailbox18;
  380. uint16_t mailbox19;
  381. uint16_t mailbox20;
  382. uint16_t mailbox21;
  383. uint16_t mailbox22;
  384. uint16_t mailbox23; /* Also probe reg. */
  385. } __attribute__((packed)) isp2200;
  386. } u_end;
  387. };
  388. typedef union {
  389. struct device_reg_2xxx isp;
  390. struct device_reg_24xx isp24;
  391. } device_reg_t;
  392. #define ISP_REQ_Q_IN(ha, reg) \
  393. (IS_QLA2100(ha) || IS_QLA2200(ha) ? \
  394. &(reg)->u.isp2100.mailbox4 : \
  395. &(reg)->u.isp2300.req_q_in)
  396. #define ISP_REQ_Q_OUT(ha, reg) \
  397. (IS_QLA2100(ha) || IS_QLA2200(ha) ? \
  398. &(reg)->u.isp2100.mailbox4 : \
  399. &(reg)->u.isp2300.req_q_out)
  400. #define ISP_RSP_Q_IN(ha, reg) \
  401. (IS_QLA2100(ha) || IS_QLA2200(ha) ? \
  402. &(reg)->u.isp2100.mailbox5 : \
  403. &(reg)->u.isp2300.rsp_q_in)
  404. #define ISP_RSP_Q_OUT(ha, reg) \
  405. (IS_QLA2100(ha) || IS_QLA2200(ha) ? \
  406. &(reg)->u.isp2100.mailbox5 : \
  407. &(reg)->u.isp2300.rsp_q_out)
  408. #define MAILBOX_REG(ha, reg, num) \
  409. (IS_QLA2100(ha) || IS_QLA2200(ha) ? \
  410. (num < 8 ? \
  411. &(reg)->u.isp2100.mailbox0 + (num) : \
  412. &(reg)->u_end.isp2200.mailbox8 + (num) - 8) : \
  413. &(reg)->u.isp2300.mailbox0 + (num))
  414. #define RD_MAILBOX_REG(ha, reg, num) \
  415. RD_REG_WORD(MAILBOX_REG(ha, reg, num))
  416. #define WRT_MAILBOX_REG(ha, reg, num, data) \
  417. WRT_REG_WORD(MAILBOX_REG(ha, reg, num), data)
  418. #define FB_CMD_REG(ha, reg) \
  419. (IS_QLA2100(ha) || IS_QLA2200(ha) ? \
  420. &(reg)->fb_cmd_2100 : \
  421. &(reg)->u.isp2300.fb_cmd)
  422. #define RD_FB_CMD_REG(ha, reg) \
  423. RD_REG_WORD(FB_CMD_REG(ha, reg))
  424. #define WRT_FB_CMD_REG(ha, reg, data) \
  425. WRT_REG_WORD(FB_CMD_REG(ha, reg), data)
  426. typedef struct {
  427. uint32_t out_mb; /* outbound from driver */
  428. uint32_t in_mb; /* Incoming from RISC */
  429. uint16_t mb[MAILBOX_REGISTER_COUNT];
  430. long buf_size;
  431. void *bufp;
  432. uint32_t tov;
  433. uint8_t flags;
  434. #define MBX_DMA_IN BIT_0
  435. #define MBX_DMA_OUT BIT_1
  436. #define IOCTL_CMD BIT_2
  437. } mbx_cmd_t;
  438. #define MBX_TOV_SECONDS 30
  439. /*
  440. * ISP product identification definitions in mailboxes after reset.
  441. */
  442. #define PROD_ID_1 0x4953
  443. #define PROD_ID_2 0x0000
  444. #define PROD_ID_2a 0x5020
  445. #define PROD_ID_3 0x2020
  446. /*
  447. * ISP mailbox Self-Test status codes
  448. */
  449. #define MBS_FRM_ALIVE 0 /* Firmware Alive. */
  450. #define MBS_CHKSUM_ERR 1 /* Checksum Error. */
  451. #define MBS_BUSY 4 /* Busy. */
  452. /*
  453. * ISP mailbox command complete status codes
  454. */
  455. #define MBS_COMMAND_COMPLETE 0x4000
  456. #define MBS_INVALID_COMMAND 0x4001
  457. #define MBS_HOST_INTERFACE_ERROR 0x4002
  458. #define MBS_TEST_FAILED 0x4003
  459. #define MBS_COMMAND_ERROR 0x4005
  460. #define MBS_COMMAND_PARAMETER_ERROR 0x4006
  461. #define MBS_PORT_ID_USED 0x4007
  462. #define MBS_LOOP_ID_USED 0x4008
  463. #define MBS_ALL_IDS_IN_USE 0x4009
  464. #define MBS_NOT_LOGGED_IN 0x400A
  465. #define MBS_LINK_DOWN_ERROR 0x400B
  466. #define MBS_DIAG_ECHO_TEST_ERROR 0x400C
  467. /*
  468. * ISP mailbox asynchronous event status codes
  469. */
  470. #define MBA_ASYNC_EVENT 0x8000 /* Asynchronous event. */
  471. #define MBA_RESET 0x8001 /* Reset Detected. */
  472. #define MBA_SYSTEM_ERR 0x8002 /* System Error. */
  473. #define MBA_REQ_TRANSFER_ERR 0x8003 /* Request Transfer Error. */
  474. #define MBA_RSP_TRANSFER_ERR 0x8004 /* Response Transfer Error. */
  475. #define MBA_WAKEUP_THRES 0x8005 /* Request Queue Wake-up. */
  476. #define MBA_LIP_OCCURRED 0x8010 /* Loop Initialization Procedure */
  477. /* occurred. */
  478. #define MBA_LOOP_UP 0x8011 /* FC Loop UP. */
  479. #define MBA_LOOP_DOWN 0x8012 /* FC Loop Down. */
  480. #define MBA_LIP_RESET 0x8013 /* LIP reset occurred. */
  481. #define MBA_PORT_UPDATE 0x8014 /* Port Database update. */
  482. #define MBA_RSCN_UPDATE 0x8015 /* Register State Chg Notification. */
  483. #define MBA_LIP_F8 0x8016 /* Received a LIP F8. */
  484. #define MBA_LOOP_INIT_ERR 0x8017 /* Loop Initialization Error. */
  485. #define MBA_FABRIC_AUTH_REQ 0x801b /* Fabric Authentication Required. */
  486. #define MBA_SCSI_COMPLETION 0x8020 /* SCSI Command Complete. */
  487. #define MBA_CTIO_COMPLETION 0x8021 /* CTIO Complete. */
  488. #define MBA_IP_COMPLETION 0x8022 /* IP Transmit Command Complete. */
  489. #define MBA_IP_RECEIVE 0x8023 /* IP Received. */
  490. #define MBA_IP_BROADCAST 0x8024 /* IP Broadcast Received. */
  491. #define MBA_IP_LOW_WATER_MARK 0x8025 /* IP Low Water Mark reached. */
  492. #define MBA_IP_RCV_BUFFER_EMPTY 0x8026 /* IP receive buffer queue empty. */
  493. #define MBA_IP_HDR_DATA_SPLIT 0x8027 /* IP header/data splitting feature */
  494. /* used. */
  495. #define MBA_POINT_TO_POINT 0x8030 /* Point to point mode. */
  496. #define MBA_CMPLT_1_16BIT 0x8031 /* Completion 1 16bit IOSB. */
  497. #define MBA_CMPLT_2_16BIT 0x8032 /* Completion 2 16bit IOSB. */
  498. #define MBA_CMPLT_3_16BIT 0x8033 /* Completion 3 16bit IOSB. */
  499. #define MBA_CMPLT_4_16BIT 0x8034 /* Completion 4 16bit IOSB. */
  500. #define MBA_CMPLT_5_16BIT 0x8035 /* Completion 5 16bit IOSB. */
  501. #define MBA_CHG_IN_CONNECTION 0x8036 /* Change in connection mode. */
  502. #define MBA_RIO_RESPONSE 0x8040 /* RIO response queue update. */
  503. #define MBA_ZIO_RESPONSE 0x8040 /* ZIO response queue update. */
  504. #define MBA_CMPLT_2_32BIT 0x8042 /* Completion 2 32bit IOSB. */
  505. #define MBA_BYPASS_NOTIFICATION 0x8043 /* Auto bypass notification. */
  506. #define MBA_DISCARD_RND_FRAME 0x8048 /* discard RND frame due to error. */
  507. #define MBA_REJECTED_FCP_CMD 0x8049 /* rejected FCP_CMD. */
  508. /*
  509. * Firmware options 1, 2, 3.
  510. */
  511. #define FO1_AE_ON_LIPF8 BIT_0
  512. #define FO1_AE_ALL_LIP_RESET BIT_1
  513. #define FO1_CTIO_RETRY BIT_3
  514. #define FO1_DISABLE_LIP_F7_SW BIT_4
  515. #define FO1_DISABLE_100MS_LOS_WAIT BIT_5
  516. #define FO1_DISABLE_GPIO6_7 BIT_6 /* LED bits */
  517. #define FO1_AE_ON_LOOP_INIT_ERR BIT_7
  518. #define FO1_SET_EMPHASIS_SWING BIT_8
  519. #define FO1_AE_AUTO_BYPASS BIT_9
  520. #define FO1_ENABLE_PURE_IOCB BIT_10
  521. #define FO1_AE_PLOGI_RJT BIT_11
  522. #define FO1_ENABLE_ABORT_SEQUENCE BIT_12
  523. #define FO1_AE_QUEUE_FULL BIT_13
  524. #define FO2_ENABLE_ATIO_TYPE_3 BIT_0
  525. #define FO2_REV_LOOPBACK BIT_1
  526. #define FO3_ENABLE_EMERG_IOCB BIT_0
  527. #define FO3_AE_RND_ERROR BIT_1
  528. /* 24XX additional firmware options */
  529. #define ADD_FO_COUNT 3
  530. #define ADD_FO1_DISABLE_GPIO_LED_CTRL BIT_6 /* LED bits */
  531. #define ADD_FO1_ENABLE_PUREX_IOCB BIT_10
  532. #define ADD_FO2_ENABLE_SEL_CLS2 BIT_5
  533. #define ADD_FO3_NO_ABT_ON_LINK_DOWN BIT_14
  534. /*
  535. * ISP mailbox commands
  536. */
  537. #define MBC_LOAD_RAM 1 /* Load RAM. */
  538. #define MBC_EXECUTE_FIRMWARE 2 /* Execute firmware. */
  539. #define MBC_WRITE_RAM_WORD 4 /* Write RAM word. */
  540. #define MBC_READ_RAM_WORD 5 /* Read RAM word. */
  541. #define MBC_MAILBOX_REGISTER_TEST 6 /* Wrap incoming mailboxes */
  542. #define MBC_VERIFY_CHECKSUM 7 /* Verify checksum. */
  543. #define MBC_GET_FIRMWARE_VERSION 8 /* Get firmware revision. */
  544. #define MBC_LOAD_RISC_RAM 9 /* Load RAM command. */
  545. #define MBC_DUMP_RISC_RAM 0xa /* Dump RAM command. */
  546. #define MBC_LOAD_RISC_RAM_EXTENDED 0xb /* Load RAM extended. */
  547. #define MBC_DUMP_RISC_RAM_EXTENDED 0xc /* Dump RAM extended. */
  548. #define MBC_WRITE_RAM_WORD_EXTENDED 0xd /* Write RAM word extended */
  549. #define MBC_READ_RAM_EXTENDED 0xf /* Read RAM extended. */
  550. #define MBC_IOCB_COMMAND 0x12 /* Execute IOCB command. */
  551. #define MBC_STOP_FIRMWARE 0x14 /* Stop firmware. */
  552. #define MBC_ABORT_COMMAND 0x15 /* Abort IOCB command. */
  553. #define MBC_ABORT_DEVICE 0x16 /* Abort device (ID/LUN). */
  554. #define MBC_ABORT_TARGET 0x17 /* Abort target (ID). */
  555. #define MBC_RESET 0x18 /* Reset. */
  556. #define MBC_GET_ADAPTER_LOOP_ID 0x20 /* Get loop id of ISP2200. */
  557. #define MBC_GET_RETRY_COUNT 0x22 /* Get f/w retry cnt/delay. */
  558. #define MBC_DISABLE_VI 0x24 /* Disable VI operation. */
  559. #define MBC_ENABLE_VI 0x25 /* Enable VI operation. */
  560. #define MBC_GET_FIRMWARE_OPTION 0x28 /* Get Firmware Options. */
  561. #define MBC_SET_FIRMWARE_OPTION 0x38 /* Set Firmware Options. */
  562. #define MBC_LOOP_PORT_BYPASS 0x40 /* Loop Port Bypass. */
  563. #define MBC_LOOP_PORT_ENABLE 0x41 /* Loop Port Enable. */
  564. #define MBC_GET_RESOURCE_COUNTS 0x42 /* Get Resource Counts. */
  565. #define MBC_NON_PARTICIPATE 0x43 /* Non-Participating Mode. */
  566. #define MBC_DIAGNOSTIC_ECHO 0x44 /* Diagnostic echo. */
  567. #define MBC_DIAGNOSTIC_LOOP_BACK 0x45 /* Diagnostic loop back. */
  568. #define MBC_ONLINE_SELF_TEST 0x46 /* Online self-test. */
  569. #define MBC_ENHANCED_GET_PORT_DATABASE 0x47 /* Get port database + login */
  570. #define MBC_RESET_LINK_STATUS 0x52 /* Reset Link Error Status */
  571. #define MBC_IOCB_COMMAND_A64 0x54 /* Execute IOCB command (64) */
  572. #define MBC_SEND_RNID_ELS 0x57 /* Send RNID ELS request */
  573. #define MBC_SET_RNID_PARAMS 0x59 /* Set RNID parameters */
  574. #define MBC_GET_RNID_PARAMS 0x5a /* Data Rate */
  575. #define MBC_DATA_RATE 0x5d /* Get RNID parameters */
  576. #define MBC_INITIALIZE_FIRMWARE 0x60 /* Initialize firmware */
  577. #define MBC_INITIATE_LIP 0x62 /* Initiate Loop */
  578. /* Initialization Procedure */
  579. #define MBC_GET_FC_AL_POSITION_MAP 0x63 /* Get FC_AL Position Map. */
  580. #define MBC_GET_PORT_DATABASE 0x64 /* Get Port Database. */
  581. #define MBC_CLEAR_ACA 0x65 /* Clear ACA. */
  582. #define MBC_TARGET_RESET 0x66 /* Target Reset. */
  583. #define MBC_CLEAR_TASK_SET 0x67 /* Clear Task Set. */
  584. #define MBC_ABORT_TASK_SET 0x68 /* Abort Task Set. */
  585. #define MBC_GET_FIRMWARE_STATE 0x69 /* Get firmware state. */
  586. #define MBC_GET_PORT_NAME 0x6a /* Get port name. */
  587. #define MBC_GET_LINK_STATUS 0x6b /* Get port link status. */
  588. #define MBC_LIP_RESET 0x6c /* LIP reset. */
  589. #define MBC_SEND_SNS_COMMAND 0x6e /* Send Simple Name Server */
  590. /* commandd. */
  591. #define MBC_LOGIN_FABRIC_PORT 0x6f /* Login fabric port. */
  592. #define MBC_SEND_CHANGE_REQUEST 0x70 /* Send Change Request. */
  593. #define MBC_LOGOUT_FABRIC_PORT 0x71 /* Logout fabric port. */
  594. #define MBC_LIP_FULL_LOGIN 0x72 /* Full login LIP. */
  595. #define MBC_LOGIN_LOOP_PORT 0x74 /* Login Loop Port. */
  596. #define MBC_PORT_NODE_NAME_LIST 0x75 /* Get port/node name list. */
  597. #define MBC_INITIALIZE_RECEIVE_QUEUE 0x77 /* Initialize receive queue */
  598. #define MBC_UNLOAD_IP 0x79 /* Shutdown IP */
  599. #define MBC_GET_ID_LIST 0x7C /* Get Port ID list. */
  600. #define MBC_SEND_LFA_COMMAND 0x7D /* Send Loop Fabric Address */
  601. #define MBC_LUN_RESET 0x7E /* Send LUN reset */
  602. /*
  603. * ISP24xx mailbox commands
  604. */
  605. #define MBC_SERDES_PARAMS 0x10 /* Serdes Tx Parameters. */
  606. #define MBC_GET_IOCB_STATUS 0x12 /* Get IOCB status command. */
  607. #define MBC_GET_TIMEOUT_PARAMS 0x22 /* Get FW timeouts. */
  608. #define MBC_GEN_SYSTEM_ERROR 0x2a /* Generate System Error. */
  609. #define MBC_SET_TIMEOUT_PARAMS 0x32 /* Set FW timeouts. */
  610. #define MBC_MID_INITIALIZE_FIRMWARE 0x48 /* MID Initialize firmware. */
  611. #define MBC_MID_GET_VP_DATABASE 0x49 /* MID Get VP Database. */
  612. #define MBC_MID_GET_VP_ENTRY 0x4a /* MID Get VP Entry. */
  613. #define MBC_HOST_MEMORY_COPY 0x53 /* Host Memory Copy. */
  614. #define MBC_SEND_RNFT_ELS 0x5e /* Send RNFT ELS request */
  615. #define MBC_GET_LINK_PRIV_STATS 0x6d /* Get link & private data. */
  616. #define MBC_SET_VENDOR_ID 0x76 /* Set Vendor ID. */
  617. /* Firmware return data sizes */
  618. #define FCAL_MAP_SIZE 128
  619. /* Mailbox bit definitions for out_mb and in_mb */
  620. #define MBX_31 BIT_31
  621. #define MBX_30 BIT_30
  622. #define MBX_29 BIT_29
  623. #define MBX_28 BIT_28
  624. #define MBX_27 BIT_27
  625. #define MBX_26 BIT_26
  626. #define MBX_25 BIT_25
  627. #define MBX_24 BIT_24
  628. #define MBX_23 BIT_23
  629. #define MBX_22 BIT_22
  630. #define MBX_21 BIT_21
  631. #define MBX_20 BIT_20
  632. #define MBX_19 BIT_19
  633. #define MBX_18 BIT_18
  634. #define MBX_17 BIT_17
  635. #define MBX_16 BIT_16
  636. #define MBX_15 BIT_15
  637. #define MBX_14 BIT_14
  638. #define MBX_13 BIT_13
  639. #define MBX_12 BIT_12
  640. #define MBX_11 BIT_11
  641. #define MBX_10 BIT_10
  642. #define MBX_9 BIT_9
  643. #define MBX_8 BIT_8
  644. #define MBX_7 BIT_7
  645. #define MBX_6 BIT_6
  646. #define MBX_5 BIT_5
  647. #define MBX_4 BIT_4
  648. #define MBX_3 BIT_3
  649. #define MBX_2 BIT_2
  650. #define MBX_1 BIT_1
  651. #define MBX_0 BIT_0
  652. /*
  653. * Firmware state codes from get firmware state mailbox command
  654. */
  655. #define FSTATE_CONFIG_WAIT 0
  656. #define FSTATE_WAIT_AL_PA 1
  657. #define FSTATE_WAIT_LOGIN 2
  658. #define FSTATE_READY 3
  659. #define FSTATE_LOSS_OF_SYNC 4
  660. #define FSTATE_ERROR 5
  661. #define FSTATE_REINIT 6
  662. #define FSTATE_NON_PART 7
  663. #define FSTATE_CONFIG_CORRECT 0
  664. #define FSTATE_P2P_RCV_LIP 1
  665. #define FSTATE_P2P_CHOOSE_LOOP 2
  666. #define FSTATE_P2P_RCV_UNIDEN_LIP 3
  667. #define FSTATE_FATAL_ERROR 4
  668. #define FSTATE_LOOP_BACK_CONN 5
  669. /*
  670. * Port Database structure definition
  671. * Little endian except where noted.
  672. */
  673. #define PORT_DATABASE_SIZE 128 /* bytes */
  674. typedef struct {
  675. uint8_t options;
  676. uint8_t control;
  677. uint8_t master_state;
  678. uint8_t slave_state;
  679. uint8_t reserved[2];
  680. uint8_t hard_address;
  681. uint8_t reserved_1;
  682. uint8_t port_id[4];
  683. uint8_t node_name[WWN_SIZE];
  684. uint8_t port_name[WWN_SIZE];
  685. uint16_t execution_throttle;
  686. uint16_t execution_count;
  687. uint8_t reset_count;
  688. uint8_t reserved_2;
  689. uint16_t resource_allocation;
  690. uint16_t current_allocation;
  691. uint16_t queue_head;
  692. uint16_t queue_tail;
  693. uint16_t transmit_execution_list_next;
  694. uint16_t transmit_execution_list_previous;
  695. uint16_t common_features;
  696. uint16_t total_concurrent_sequences;
  697. uint16_t RO_by_information_category;
  698. uint8_t recipient;
  699. uint8_t initiator;
  700. uint16_t receive_data_size;
  701. uint16_t concurrent_sequences;
  702. uint16_t open_sequences_per_exchange;
  703. uint16_t lun_abort_flags;
  704. uint16_t lun_stop_flags;
  705. uint16_t stop_queue_head;
  706. uint16_t stop_queue_tail;
  707. uint16_t port_retry_timer;
  708. uint16_t next_sequence_id;
  709. uint16_t frame_count;
  710. uint16_t PRLI_payload_length;
  711. uint8_t prli_svc_param_word_0[2]; /* Big endian */
  712. /* Bits 15-0 of word 0 */
  713. uint8_t prli_svc_param_word_3[2]; /* Big endian */
  714. /* Bits 15-0 of word 3 */
  715. uint16_t loop_id;
  716. uint16_t extended_lun_info_list_pointer;
  717. uint16_t extended_lun_stop_list_pointer;
  718. } port_database_t;
  719. /*
  720. * Port database slave/master states
  721. */
  722. #define PD_STATE_DISCOVERY 0
  723. #define PD_STATE_WAIT_DISCOVERY_ACK 1
  724. #define PD_STATE_PORT_LOGIN 2
  725. #define PD_STATE_WAIT_PORT_LOGIN_ACK 3
  726. #define PD_STATE_PROCESS_LOGIN 4
  727. #define PD_STATE_WAIT_PROCESS_LOGIN_ACK 5
  728. #define PD_STATE_PORT_LOGGED_IN 6
  729. #define PD_STATE_PORT_UNAVAILABLE 7
  730. #define PD_STATE_PROCESS_LOGOUT 8
  731. #define PD_STATE_WAIT_PROCESS_LOGOUT_ACK 9
  732. #define PD_STATE_PORT_LOGOUT 10
  733. #define PD_STATE_WAIT_PORT_LOGOUT_ACK 11
  734. #define QLA_ZIO_MODE_5 (BIT_2 | BIT_0)
  735. #define QLA_ZIO_MODE_6 (BIT_2 | BIT_1)
  736. #define QLA_ZIO_DISABLED 0
  737. #define QLA_ZIO_DEFAULT_TIMER 2
  738. /*
  739. * ISP Initialization Control Block.
  740. * Little endian except where noted.
  741. */
  742. #define ICB_VERSION 1
  743. typedef struct {
  744. uint8_t version;
  745. uint8_t reserved_1;
  746. /*
  747. * LSB BIT 0 = Enable Hard Loop Id
  748. * LSB BIT 1 = Enable Fairness
  749. * LSB BIT 2 = Enable Full-Duplex
  750. * LSB BIT 3 = Enable Fast Posting
  751. * LSB BIT 4 = Enable Target Mode
  752. * LSB BIT 5 = Disable Initiator Mode
  753. * LSB BIT 6 = Enable ADISC
  754. * LSB BIT 7 = Enable Target Inquiry Data
  755. *
  756. * MSB BIT 0 = Enable PDBC Notify
  757. * MSB BIT 1 = Non Participating LIP
  758. * MSB BIT 2 = Descending Loop ID Search
  759. * MSB BIT 3 = Acquire Loop ID in LIPA
  760. * MSB BIT 4 = Stop PortQ on Full Status
  761. * MSB BIT 5 = Full Login after LIP
  762. * MSB BIT 6 = Node Name Option
  763. * MSB BIT 7 = Ext IFWCB enable bit
  764. */
  765. uint8_t firmware_options[2];
  766. uint16_t frame_payload_size;
  767. uint16_t max_iocb_allocation;
  768. uint16_t execution_throttle;
  769. uint8_t retry_count;
  770. uint8_t retry_delay; /* unused */
  771. uint8_t port_name[WWN_SIZE]; /* Big endian. */
  772. uint16_t hard_address;
  773. uint8_t inquiry_data;
  774. uint8_t login_timeout;
  775. uint8_t node_name[WWN_SIZE]; /* Big endian. */
  776. uint16_t request_q_outpointer;
  777. uint16_t response_q_inpointer;
  778. uint16_t request_q_length;
  779. uint16_t response_q_length;
  780. uint32_t request_q_address[2];
  781. uint32_t response_q_address[2];
  782. uint16_t lun_enables;
  783. uint8_t command_resource_count;
  784. uint8_t immediate_notify_resource_count;
  785. uint16_t timeout;
  786. uint8_t reserved_2[2];
  787. /*
  788. * LSB BIT 0 = Timer Operation mode bit 0
  789. * LSB BIT 1 = Timer Operation mode bit 1
  790. * LSB BIT 2 = Timer Operation mode bit 2
  791. * LSB BIT 3 = Timer Operation mode bit 3
  792. * LSB BIT 4 = Init Config Mode bit 0
  793. * LSB BIT 5 = Init Config Mode bit 1
  794. * LSB BIT 6 = Init Config Mode bit 2
  795. * LSB BIT 7 = Enable Non part on LIHA failure
  796. *
  797. * MSB BIT 0 = Enable class 2
  798. * MSB BIT 1 = Enable ACK0
  799. * MSB BIT 2 =
  800. * MSB BIT 3 =
  801. * MSB BIT 4 = FC Tape Enable
  802. * MSB BIT 5 = Enable FC Confirm
  803. * MSB BIT 6 = Enable command queuing in target mode
  804. * MSB BIT 7 = No Logo On Link Down
  805. */
  806. uint8_t add_firmware_options[2];
  807. uint8_t response_accumulation_timer;
  808. uint8_t interrupt_delay_timer;
  809. /*
  810. * LSB BIT 0 = Enable Read xfr_rdy
  811. * LSB BIT 1 = Soft ID only
  812. * LSB BIT 2 =
  813. * LSB BIT 3 =
  814. * LSB BIT 4 = FCP RSP Payload [0]
  815. * LSB BIT 5 = FCP RSP Payload [1] / Sbus enable - 2200
  816. * LSB BIT 6 = Enable Out-of-Order frame handling
  817. * LSB BIT 7 = Disable Automatic PLOGI on Local Loop
  818. *
  819. * MSB BIT 0 = Sbus enable - 2300
  820. * MSB BIT 1 =
  821. * MSB BIT 2 =
  822. * MSB BIT 3 =
  823. * MSB BIT 4 = LED mode
  824. * MSB BIT 5 = enable 50 ohm termination
  825. * MSB BIT 6 = Data Rate (2300 only)
  826. * MSB BIT 7 = Data Rate (2300 only)
  827. */
  828. uint8_t special_options[2];
  829. uint8_t reserved_3[26];
  830. } init_cb_t;
  831. /*
  832. * Get Link Status mailbox command return buffer.
  833. */
  834. #define GLSO_SEND_RPS BIT_0
  835. #define GLSO_USE_DID BIT_3
  836. typedef struct {
  837. uint32_t link_fail_cnt;
  838. uint32_t loss_sync_cnt;
  839. uint32_t loss_sig_cnt;
  840. uint32_t prim_seq_err_cnt;
  841. uint32_t inval_xmit_word_cnt;
  842. uint32_t inval_crc_cnt;
  843. } link_stat_t;
  844. /*
  845. * NVRAM Command values.
  846. */
  847. #define NV_START_BIT BIT_2
  848. #define NV_WRITE_OP (BIT_26+BIT_24)
  849. #define NV_READ_OP (BIT_26+BIT_25)
  850. #define NV_ERASE_OP (BIT_26+BIT_25+BIT_24)
  851. #define NV_MASK_OP (BIT_26+BIT_25+BIT_24)
  852. #define NV_DELAY_COUNT 10
  853. /*
  854. * QLogic ISP2100, ISP2200 and ISP2300 NVRAM structure definition.
  855. */
  856. typedef struct {
  857. /*
  858. * NVRAM header
  859. */
  860. uint8_t id[4];
  861. uint8_t nvram_version;
  862. uint8_t reserved_0;
  863. /*
  864. * NVRAM RISC parameter block
  865. */
  866. uint8_t parameter_block_version;
  867. uint8_t reserved_1;
  868. /*
  869. * LSB BIT 0 = Enable Hard Loop Id
  870. * LSB BIT 1 = Enable Fairness
  871. * LSB BIT 2 = Enable Full-Duplex
  872. * LSB BIT 3 = Enable Fast Posting
  873. * LSB BIT 4 = Enable Target Mode
  874. * LSB BIT 5 = Disable Initiator Mode
  875. * LSB BIT 6 = Enable ADISC
  876. * LSB BIT 7 = Enable Target Inquiry Data
  877. *
  878. * MSB BIT 0 = Enable PDBC Notify
  879. * MSB BIT 1 = Non Participating LIP
  880. * MSB BIT 2 = Descending Loop ID Search
  881. * MSB BIT 3 = Acquire Loop ID in LIPA
  882. * MSB BIT 4 = Stop PortQ on Full Status
  883. * MSB BIT 5 = Full Login after LIP
  884. * MSB BIT 6 = Node Name Option
  885. * MSB BIT 7 = Ext IFWCB enable bit
  886. */
  887. uint8_t firmware_options[2];
  888. uint16_t frame_payload_size;
  889. uint16_t max_iocb_allocation;
  890. uint16_t execution_throttle;
  891. uint8_t retry_count;
  892. uint8_t retry_delay; /* unused */
  893. uint8_t port_name[WWN_SIZE]; /* Big endian. */
  894. uint16_t hard_address;
  895. uint8_t inquiry_data;
  896. uint8_t login_timeout;
  897. uint8_t node_name[WWN_SIZE]; /* Big endian. */
  898. /*
  899. * LSB BIT 0 = Timer Operation mode bit 0
  900. * LSB BIT 1 = Timer Operation mode bit 1
  901. * LSB BIT 2 = Timer Operation mode bit 2
  902. * LSB BIT 3 = Timer Operation mode bit 3
  903. * LSB BIT 4 = Init Config Mode bit 0
  904. * LSB BIT 5 = Init Config Mode bit 1
  905. * LSB BIT 6 = Init Config Mode bit 2
  906. * LSB BIT 7 = Enable Non part on LIHA failure
  907. *
  908. * MSB BIT 0 = Enable class 2
  909. * MSB BIT 1 = Enable ACK0
  910. * MSB BIT 2 =
  911. * MSB BIT 3 =
  912. * MSB BIT 4 = FC Tape Enable
  913. * MSB BIT 5 = Enable FC Confirm
  914. * MSB BIT 6 = Enable command queuing in target mode
  915. * MSB BIT 7 = No Logo On Link Down
  916. */
  917. uint8_t add_firmware_options[2];
  918. uint8_t response_accumulation_timer;
  919. uint8_t interrupt_delay_timer;
  920. /*
  921. * LSB BIT 0 = Enable Read xfr_rdy
  922. * LSB BIT 1 = Soft ID only
  923. * LSB BIT 2 =
  924. * LSB BIT 3 =
  925. * LSB BIT 4 = FCP RSP Payload [0]
  926. * LSB BIT 5 = FCP RSP Payload [1] / Sbus enable - 2200
  927. * LSB BIT 6 = Enable Out-of-Order frame handling
  928. * LSB BIT 7 = Disable Automatic PLOGI on Local Loop
  929. *
  930. * MSB BIT 0 = Sbus enable - 2300
  931. * MSB BIT 1 =
  932. * MSB BIT 2 =
  933. * MSB BIT 3 =
  934. * MSB BIT 4 = LED mode
  935. * MSB BIT 5 = enable 50 ohm termination
  936. * MSB BIT 6 = Data Rate (2300 only)
  937. * MSB BIT 7 = Data Rate (2300 only)
  938. */
  939. uint8_t special_options[2];
  940. /* Reserved for expanded RISC parameter block */
  941. uint8_t reserved_2[22];
  942. /*
  943. * LSB BIT 0 = Tx Sensitivity 1G bit 0
  944. * LSB BIT 1 = Tx Sensitivity 1G bit 1
  945. * LSB BIT 2 = Tx Sensitivity 1G bit 2
  946. * LSB BIT 3 = Tx Sensitivity 1G bit 3
  947. * LSB BIT 4 = Rx Sensitivity 1G bit 0
  948. * LSB BIT 5 = Rx Sensitivity 1G bit 1
  949. * LSB BIT 6 = Rx Sensitivity 1G bit 2
  950. * LSB BIT 7 = Rx Sensitivity 1G bit 3
  951. *
  952. * MSB BIT 0 = Tx Sensitivity 2G bit 0
  953. * MSB BIT 1 = Tx Sensitivity 2G bit 1
  954. * MSB BIT 2 = Tx Sensitivity 2G bit 2
  955. * MSB BIT 3 = Tx Sensitivity 2G bit 3
  956. * MSB BIT 4 = Rx Sensitivity 2G bit 0
  957. * MSB BIT 5 = Rx Sensitivity 2G bit 1
  958. * MSB BIT 6 = Rx Sensitivity 2G bit 2
  959. * MSB BIT 7 = Rx Sensitivity 2G bit 3
  960. *
  961. * LSB BIT 0 = Output Swing 1G bit 0
  962. * LSB BIT 1 = Output Swing 1G bit 1
  963. * LSB BIT 2 = Output Swing 1G bit 2
  964. * LSB BIT 3 = Output Emphasis 1G bit 0
  965. * LSB BIT 4 = Output Emphasis 1G bit 1
  966. * LSB BIT 5 = Output Swing 2G bit 0
  967. * LSB BIT 6 = Output Swing 2G bit 1
  968. * LSB BIT 7 = Output Swing 2G bit 2
  969. *
  970. * MSB BIT 0 = Output Emphasis 2G bit 0
  971. * MSB BIT 1 = Output Emphasis 2G bit 1
  972. * MSB BIT 2 = Output Enable
  973. * MSB BIT 3 =
  974. * MSB BIT 4 =
  975. * MSB BIT 5 =
  976. * MSB BIT 6 =
  977. * MSB BIT 7 =
  978. */
  979. uint8_t seriallink_options[4];
  980. /*
  981. * NVRAM host parameter block
  982. *
  983. * LSB BIT 0 = Enable spinup delay
  984. * LSB BIT 1 = Disable BIOS
  985. * LSB BIT 2 = Enable Memory Map BIOS
  986. * LSB BIT 3 = Enable Selectable Boot
  987. * LSB BIT 4 = Disable RISC code load
  988. * LSB BIT 5 = Set cache line size 1
  989. * LSB BIT 6 = PCI Parity Disable
  990. * LSB BIT 7 = Enable extended logging
  991. *
  992. * MSB BIT 0 = Enable 64bit addressing
  993. * MSB BIT 1 = Enable lip reset
  994. * MSB BIT 2 = Enable lip full login
  995. * MSB BIT 3 = Enable target reset
  996. * MSB BIT 4 = Enable database storage
  997. * MSB BIT 5 = Enable cache flush read
  998. * MSB BIT 6 = Enable database load
  999. * MSB BIT 7 = Enable alternate WWN
  1000. */
  1001. uint8_t host_p[2];
  1002. uint8_t boot_node_name[WWN_SIZE];
  1003. uint8_t boot_lun_number;
  1004. uint8_t reset_delay;
  1005. uint8_t port_down_retry_count;
  1006. uint8_t boot_id_number;
  1007. uint16_t max_luns_per_target;
  1008. uint8_t fcode_boot_port_name[WWN_SIZE];
  1009. uint8_t alternate_port_name[WWN_SIZE];
  1010. uint8_t alternate_node_name[WWN_SIZE];
  1011. /*
  1012. * BIT 0 = Selective Login
  1013. * BIT 1 = Alt-Boot Enable
  1014. * BIT 2 =
  1015. * BIT 3 = Boot Order List
  1016. * BIT 4 =
  1017. * BIT 5 = Selective LUN
  1018. * BIT 6 =
  1019. * BIT 7 = unused
  1020. */
  1021. uint8_t efi_parameters;
  1022. uint8_t link_down_timeout;
  1023. uint8_t adapter_id[16];
  1024. uint8_t alt1_boot_node_name[WWN_SIZE];
  1025. uint16_t alt1_boot_lun_number;
  1026. uint8_t alt2_boot_node_name[WWN_SIZE];
  1027. uint16_t alt2_boot_lun_number;
  1028. uint8_t alt3_boot_node_name[WWN_SIZE];
  1029. uint16_t alt3_boot_lun_number;
  1030. uint8_t alt4_boot_node_name[WWN_SIZE];
  1031. uint16_t alt4_boot_lun_number;
  1032. uint8_t alt5_boot_node_name[WWN_SIZE];
  1033. uint16_t alt5_boot_lun_number;
  1034. uint8_t alt6_boot_node_name[WWN_SIZE];
  1035. uint16_t alt6_boot_lun_number;
  1036. uint8_t alt7_boot_node_name[WWN_SIZE];
  1037. uint16_t alt7_boot_lun_number;
  1038. uint8_t reserved_3[2];
  1039. /* Offset 200-215 : Model Number */
  1040. uint8_t model_number[16];
  1041. /* OEM related items */
  1042. uint8_t oem_specific[16];
  1043. /*
  1044. * NVRAM Adapter Features offset 232-239
  1045. *
  1046. * LSB BIT 0 = External GBIC
  1047. * LSB BIT 1 = Risc RAM parity
  1048. * LSB BIT 2 = Buffer Plus Module
  1049. * LSB BIT 3 = Multi Chip Adapter
  1050. * LSB BIT 4 = Internal connector
  1051. * LSB BIT 5 =
  1052. * LSB BIT 6 =
  1053. * LSB BIT 7 =
  1054. *
  1055. * MSB BIT 0 =
  1056. * MSB BIT 1 =
  1057. * MSB BIT 2 =
  1058. * MSB BIT 3 =
  1059. * MSB BIT 4 =
  1060. * MSB BIT 5 =
  1061. * MSB BIT 6 =
  1062. * MSB BIT 7 =
  1063. */
  1064. uint8_t adapter_features[2];
  1065. uint8_t reserved_4[16];
  1066. /* Subsystem vendor ID for ISP2200 */
  1067. uint16_t subsystem_vendor_id_2200;
  1068. /* Subsystem device ID for ISP2200 */
  1069. uint16_t subsystem_device_id_2200;
  1070. uint8_t reserved_5;
  1071. uint8_t checksum;
  1072. } nvram_t;
  1073. /*
  1074. * ISP queue - response queue entry definition.
  1075. */
  1076. typedef struct {
  1077. uint8_t data[60];
  1078. uint32_t signature;
  1079. #define RESPONSE_PROCESSED 0xDEADDEAD /* Signature */
  1080. } response_t;
  1081. typedef union {
  1082. uint16_t extended;
  1083. struct {
  1084. uint8_t reserved;
  1085. uint8_t standard;
  1086. } id;
  1087. } target_id_t;
  1088. #define SET_TARGET_ID(ha, to, from) \
  1089. do { \
  1090. if (HAS_EXTENDED_IDS(ha)) \
  1091. to.extended = cpu_to_le16(from); \
  1092. else \
  1093. to.id.standard = (uint8_t)from; \
  1094. } while (0)
  1095. /*
  1096. * ISP queue - command entry structure definition.
  1097. */
  1098. #define COMMAND_TYPE 0x11 /* Command entry */
  1099. typedef struct {
  1100. uint8_t entry_type; /* Entry type. */
  1101. uint8_t entry_count; /* Entry count. */
  1102. uint8_t sys_define; /* System defined. */
  1103. uint8_t entry_status; /* Entry Status. */
  1104. uint32_t handle; /* System handle. */
  1105. target_id_t target; /* SCSI ID */
  1106. uint16_t lun; /* SCSI LUN */
  1107. uint16_t control_flags; /* Control flags. */
  1108. #define CF_WRITE BIT_6
  1109. #define CF_READ BIT_5
  1110. #define CF_SIMPLE_TAG BIT_3
  1111. #define CF_ORDERED_TAG BIT_2
  1112. #define CF_HEAD_TAG BIT_1
  1113. uint16_t reserved_1;
  1114. uint16_t timeout; /* Command timeout. */
  1115. uint16_t dseg_count; /* Data segment count. */
  1116. uint8_t scsi_cdb[MAX_CMDSZ]; /* SCSI command words. */
  1117. uint32_t byte_count; /* Total byte count. */
  1118. uint32_t dseg_0_address; /* Data segment 0 address. */
  1119. uint32_t dseg_0_length; /* Data segment 0 length. */
  1120. uint32_t dseg_1_address; /* Data segment 1 address. */
  1121. uint32_t dseg_1_length; /* Data segment 1 length. */
  1122. uint32_t dseg_2_address; /* Data segment 2 address. */
  1123. uint32_t dseg_2_length; /* Data segment 2 length. */
  1124. } cmd_entry_t;
  1125. /*
  1126. * ISP queue - 64-Bit addressing, command entry structure definition.
  1127. */
  1128. #define COMMAND_A64_TYPE 0x19 /* Command A64 entry */
  1129. typedef struct {
  1130. uint8_t entry_type; /* Entry type. */
  1131. uint8_t entry_count; /* Entry count. */
  1132. uint8_t sys_define; /* System defined. */
  1133. uint8_t entry_status; /* Entry Status. */
  1134. uint32_t handle; /* System handle. */
  1135. target_id_t target; /* SCSI ID */
  1136. uint16_t lun; /* SCSI LUN */
  1137. uint16_t control_flags; /* Control flags. */
  1138. uint16_t reserved_1;
  1139. uint16_t timeout; /* Command timeout. */
  1140. uint16_t dseg_count; /* Data segment count. */
  1141. uint8_t scsi_cdb[MAX_CMDSZ]; /* SCSI command words. */
  1142. uint32_t byte_count; /* Total byte count. */
  1143. uint32_t dseg_0_address[2]; /* Data segment 0 address. */
  1144. uint32_t dseg_0_length; /* Data segment 0 length. */
  1145. uint32_t dseg_1_address[2]; /* Data segment 1 address. */
  1146. uint32_t dseg_1_length; /* Data segment 1 length. */
  1147. } cmd_a64_entry_t, request_t;
  1148. /*
  1149. * ISP queue - continuation entry structure definition.
  1150. */
  1151. #define CONTINUE_TYPE 0x02 /* Continuation entry. */
  1152. typedef struct {
  1153. uint8_t entry_type; /* Entry type. */
  1154. uint8_t entry_count; /* Entry count. */
  1155. uint8_t sys_define; /* System defined. */
  1156. uint8_t entry_status; /* Entry Status. */
  1157. uint32_t reserved;
  1158. uint32_t dseg_0_address; /* Data segment 0 address. */
  1159. uint32_t dseg_0_length; /* Data segment 0 length. */
  1160. uint32_t dseg_1_address; /* Data segment 1 address. */
  1161. uint32_t dseg_1_length; /* Data segment 1 length. */
  1162. uint32_t dseg_2_address; /* Data segment 2 address. */
  1163. uint32_t dseg_2_length; /* Data segment 2 length. */
  1164. uint32_t dseg_3_address; /* Data segment 3 address. */
  1165. uint32_t dseg_3_length; /* Data segment 3 length. */
  1166. uint32_t dseg_4_address; /* Data segment 4 address. */
  1167. uint32_t dseg_4_length; /* Data segment 4 length. */
  1168. uint32_t dseg_5_address; /* Data segment 5 address. */
  1169. uint32_t dseg_5_length; /* Data segment 5 length. */
  1170. uint32_t dseg_6_address; /* Data segment 6 address. */
  1171. uint32_t dseg_6_length; /* Data segment 6 length. */
  1172. } cont_entry_t;
  1173. /*
  1174. * ISP queue - 64-Bit addressing, continuation entry structure definition.
  1175. */
  1176. #define CONTINUE_A64_TYPE 0x0A /* Continuation A64 entry. */
  1177. typedef struct {
  1178. uint8_t entry_type; /* Entry type. */
  1179. uint8_t entry_count; /* Entry count. */
  1180. uint8_t sys_define; /* System defined. */
  1181. uint8_t entry_status; /* Entry Status. */
  1182. uint32_t dseg_0_address[2]; /* Data segment 0 address. */
  1183. uint32_t dseg_0_length; /* Data segment 0 length. */
  1184. uint32_t dseg_1_address[2]; /* Data segment 1 address. */
  1185. uint32_t dseg_1_length; /* Data segment 1 length. */
  1186. uint32_t dseg_2_address [2]; /* Data segment 2 address. */
  1187. uint32_t dseg_2_length; /* Data segment 2 length. */
  1188. uint32_t dseg_3_address[2]; /* Data segment 3 address. */
  1189. uint32_t dseg_3_length; /* Data segment 3 length. */
  1190. uint32_t dseg_4_address[2]; /* Data segment 4 address. */
  1191. uint32_t dseg_4_length; /* Data segment 4 length. */
  1192. } cont_a64_entry_t;
  1193. /*
  1194. * ISP queue - status entry structure definition.
  1195. */
  1196. #define STATUS_TYPE 0x03 /* Status entry. */
  1197. typedef struct {
  1198. uint8_t entry_type; /* Entry type. */
  1199. uint8_t entry_count; /* Entry count. */
  1200. uint8_t sys_define; /* System defined. */
  1201. uint8_t entry_status; /* Entry Status. */
  1202. uint32_t handle; /* System handle. */
  1203. uint16_t scsi_status; /* SCSI status. */
  1204. uint16_t comp_status; /* Completion status. */
  1205. uint16_t state_flags; /* State flags. */
  1206. uint16_t status_flags; /* Status flags. */
  1207. uint16_t rsp_info_len; /* Response Info Length. */
  1208. uint16_t req_sense_length; /* Request sense data length. */
  1209. uint32_t residual_length; /* Residual transfer length. */
  1210. uint8_t rsp_info[8]; /* FCP response information. */
  1211. uint8_t req_sense_data[32]; /* Request sense data. */
  1212. } sts_entry_t;
  1213. /*
  1214. * Status entry entry status
  1215. */
  1216. #define RF_RQ_DMA_ERROR BIT_6 /* Request Queue DMA error. */
  1217. #define RF_INV_E_ORDER BIT_5 /* Invalid entry order. */
  1218. #define RF_INV_E_COUNT BIT_4 /* Invalid entry count. */
  1219. #define RF_INV_E_PARAM BIT_3 /* Invalid entry parameter. */
  1220. #define RF_INV_E_TYPE BIT_2 /* Invalid entry type. */
  1221. #define RF_BUSY BIT_1 /* Busy */
  1222. #define RF_MASK (RF_RQ_DMA_ERROR | RF_INV_E_ORDER | RF_INV_E_COUNT | \
  1223. RF_INV_E_PARAM | RF_INV_E_TYPE | RF_BUSY)
  1224. #define RF_MASK_24XX (RF_INV_E_ORDER | RF_INV_E_COUNT | RF_INV_E_PARAM | \
  1225. RF_INV_E_TYPE)
  1226. /*
  1227. * Status entry SCSI status bit definitions.
  1228. */
  1229. #define SS_MASK 0xfff /* Reserved bits BIT_12-BIT_15*/
  1230. #define SS_RESIDUAL_UNDER BIT_11
  1231. #define SS_RESIDUAL_OVER BIT_10
  1232. #define SS_SENSE_LEN_VALID BIT_9
  1233. #define SS_RESPONSE_INFO_LEN_VALID BIT_8
  1234. #define SS_RESERVE_CONFLICT (BIT_4 | BIT_3)
  1235. #define SS_BUSY_CONDITION BIT_3
  1236. #define SS_CONDITION_MET BIT_2
  1237. #define SS_CHECK_CONDITION BIT_1
  1238. /*
  1239. * Status entry completion status
  1240. */
  1241. #define CS_COMPLETE 0x0 /* No errors */
  1242. #define CS_INCOMPLETE 0x1 /* Incomplete transfer of cmd. */
  1243. #define CS_DMA 0x2 /* A DMA direction error. */
  1244. #define CS_TRANSPORT 0x3 /* Transport error. */
  1245. #define CS_RESET 0x4 /* SCSI bus reset occurred */
  1246. #define CS_ABORTED 0x5 /* System aborted command. */
  1247. #define CS_TIMEOUT 0x6 /* Timeout error. */
  1248. #define CS_DATA_OVERRUN 0x7 /* Data overrun. */
  1249. #define CS_DATA_UNDERRUN 0x15 /* Data Underrun. */
  1250. #define CS_QUEUE_FULL 0x1C /* Queue Full. */
  1251. #define CS_PORT_UNAVAILABLE 0x28 /* Port unavailable */
  1252. /* (selection timeout) */
  1253. #define CS_PORT_LOGGED_OUT 0x29 /* Port Logged Out */
  1254. #define CS_PORT_CONFIG_CHG 0x2A /* Port Configuration Changed */
  1255. #define CS_PORT_BUSY 0x2B /* Port Busy */
  1256. #define CS_COMPLETE_CHKCOND 0x30 /* Error? */
  1257. #define CS_BAD_PAYLOAD 0x80 /* Driver defined */
  1258. #define CS_UNKNOWN 0x81 /* Driver defined */
  1259. #define CS_RETRY 0x82 /* Driver defined */
  1260. #define CS_LOOP_DOWN_ABORT 0x83 /* Driver defined */
  1261. /*
  1262. * Status entry status flags
  1263. */
  1264. #define SF_ABTS_TERMINATED BIT_10
  1265. #define SF_LOGOUT_SENT BIT_13
  1266. /*
  1267. * ISP queue - status continuation entry structure definition.
  1268. */
  1269. #define STATUS_CONT_TYPE 0x10 /* Status continuation entry. */
  1270. typedef struct {
  1271. uint8_t entry_type; /* Entry type. */
  1272. uint8_t entry_count; /* Entry count. */
  1273. uint8_t sys_define; /* System defined. */
  1274. uint8_t entry_status; /* Entry Status. */
  1275. uint8_t data[60]; /* data */
  1276. } sts_cont_entry_t;
  1277. /*
  1278. * ISP queue - RIO Type 1 status entry (32 bit I/O entry handles)
  1279. * structure definition.
  1280. */
  1281. #define STATUS_TYPE_21 0x21 /* Status entry. */
  1282. typedef struct {
  1283. uint8_t entry_type; /* Entry type. */
  1284. uint8_t entry_count; /* Entry count. */
  1285. uint8_t handle_count; /* Handle count. */
  1286. uint8_t entry_status; /* Entry Status. */
  1287. uint32_t handle[15]; /* System handles. */
  1288. } sts21_entry_t;
  1289. /*
  1290. * ISP queue - RIO Type 2 status entry (16 bit I/O entry handles)
  1291. * structure definition.
  1292. */
  1293. #define STATUS_TYPE_22 0x22 /* Status entry. */
  1294. typedef struct {
  1295. uint8_t entry_type; /* Entry type. */
  1296. uint8_t entry_count; /* Entry count. */
  1297. uint8_t handle_count; /* Handle count. */
  1298. uint8_t entry_status; /* Entry Status. */
  1299. uint16_t handle[30]; /* System handles. */
  1300. } sts22_entry_t;
  1301. /*
  1302. * ISP queue - marker entry structure definition.
  1303. */
  1304. #define MARKER_TYPE 0x04 /* Marker entry. */
  1305. typedef struct {
  1306. uint8_t entry_type; /* Entry type. */
  1307. uint8_t entry_count; /* Entry count. */
  1308. uint8_t handle_count; /* Handle count. */
  1309. uint8_t entry_status; /* Entry Status. */
  1310. uint32_t sys_define_2; /* System defined. */
  1311. target_id_t target; /* SCSI ID */
  1312. uint8_t modifier; /* Modifier (7-0). */
  1313. #define MK_SYNC_ID_LUN 0 /* Synchronize ID/LUN */
  1314. #define MK_SYNC_ID 1 /* Synchronize ID */
  1315. #define MK_SYNC_ALL 2 /* Synchronize all ID/LUN */
  1316. #define MK_SYNC_LIP 3 /* Synchronize all ID/LUN, */
  1317. /* clear port changed, */
  1318. /* use sequence number. */
  1319. uint8_t reserved_1;
  1320. uint16_t sequence_number; /* Sequence number of event */
  1321. uint16_t lun; /* SCSI LUN */
  1322. uint8_t reserved_2[48];
  1323. } mrk_entry_t;
  1324. /*
  1325. * ISP queue - Management Server entry structure definition.
  1326. */
  1327. #define MS_IOCB_TYPE 0x29 /* Management Server IOCB entry */
  1328. typedef struct {
  1329. uint8_t entry_type; /* Entry type. */
  1330. uint8_t entry_count; /* Entry count. */
  1331. uint8_t handle_count; /* Handle count. */
  1332. uint8_t entry_status; /* Entry Status. */
  1333. uint32_t handle1; /* System handle. */
  1334. target_id_t loop_id;
  1335. uint16_t status;
  1336. uint16_t control_flags; /* Control flags. */
  1337. uint16_t reserved2;
  1338. uint16_t timeout;
  1339. uint16_t cmd_dsd_count;
  1340. uint16_t total_dsd_count;
  1341. uint8_t type;
  1342. uint8_t r_ctl;
  1343. uint16_t rx_id;
  1344. uint16_t reserved3;
  1345. uint32_t handle2;
  1346. uint32_t rsp_bytecount;
  1347. uint32_t req_bytecount;
  1348. uint32_t dseg_req_address[2]; /* Data segment 0 address. */
  1349. uint32_t dseg_req_length; /* Data segment 0 length. */
  1350. uint32_t dseg_rsp_address[2]; /* Data segment 1 address. */
  1351. uint32_t dseg_rsp_length; /* Data segment 1 length. */
  1352. } ms_iocb_entry_t;
  1353. /*
  1354. * ISP queue - Mailbox Command entry structure definition.
  1355. */
  1356. #define MBX_IOCB_TYPE 0x39
  1357. struct mbx_entry {
  1358. uint8_t entry_type;
  1359. uint8_t entry_count;
  1360. uint8_t sys_define1;
  1361. /* Use sys_define1 for source type */
  1362. #define SOURCE_SCSI 0x00
  1363. #define SOURCE_IP 0x01
  1364. #define SOURCE_VI 0x02
  1365. #define SOURCE_SCTP 0x03
  1366. #define SOURCE_MP 0x04
  1367. #define SOURCE_MPIOCTL 0x05
  1368. #define SOURCE_ASYNC_IOCB 0x07
  1369. uint8_t entry_status;
  1370. uint32_t handle;
  1371. target_id_t loop_id;
  1372. uint16_t status;
  1373. uint16_t state_flags;
  1374. uint16_t status_flags;
  1375. uint32_t sys_define2[2];
  1376. uint16_t mb0;
  1377. uint16_t mb1;
  1378. uint16_t mb2;
  1379. uint16_t mb3;
  1380. uint16_t mb6;
  1381. uint16_t mb7;
  1382. uint16_t mb9;
  1383. uint16_t mb10;
  1384. uint32_t reserved_2[2];
  1385. uint8_t node_name[WWN_SIZE];
  1386. uint8_t port_name[WWN_SIZE];
  1387. };
  1388. /*
  1389. * ISP request and response queue entry sizes
  1390. */
  1391. #define RESPONSE_ENTRY_SIZE (sizeof(response_t))
  1392. #define REQUEST_ENTRY_SIZE (sizeof(request_t))
  1393. /*
  1394. * 24 bit port ID type definition.
  1395. */
  1396. typedef union {
  1397. uint32_t b24 : 24;
  1398. struct {
  1399. uint8_t d_id[3];
  1400. uint8_t rsvd_1;
  1401. } r;
  1402. struct {
  1403. uint8_t al_pa;
  1404. uint8_t area;
  1405. uint8_t domain;
  1406. uint8_t rsvd_1;
  1407. } b;
  1408. } port_id_t;
  1409. #define INVALID_PORT_ID 0xFFFFFF
  1410. /*
  1411. * Switch info gathering structure.
  1412. */
  1413. typedef struct {
  1414. port_id_t d_id;
  1415. uint8_t node_name[WWN_SIZE];
  1416. uint8_t port_name[WWN_SIZE];
  1417. } sw_info_t;
  1418. /*
  1419. * Inquiry command structure.
  1420. */
  1421. #define INQ_DATA_SIZE 36
  1422. /*
  1423. * Inquiry mailbox IOCB packet definition.
  1424. */
  1425. typedef struct {
  1426. union {
  1427. cmd_a64_entry_t cmd;
  1428. sts_entry_t rsp;
  1429. struct cmd_type_7 cmd24;
  1430. struct sts_entry_24xx rsp24;
  1431. } p;
  1432. uint8_t inq[INQ_DATA_SIZE];
  1433. } inq_cmd_rsp_t;
  1434. /*
  1435. * Report LUN command structure.
  1436. */
  1437. #define CHAR_TO_SHORT(a, b) (uint16_t)((uint8_t)b << 8 | (uint8_t)a)
  1438. typedef struct {
  1439. uint32_t len;
  1440. uint32_t rsrv;
  1441. } rpt_hdr_t;
  1442. typedef struct {
  1443. struct {
  1444. uint8_t b : 6;
  1445. uint8_t address_method : 2;
  1446. } msb;
  1447. uint8_t lsb;
  1448. uint8_t unused[6];
  1449. } rpt_lun_t;
  1450. typedef struct {
  1451. rpt_hdr_t hdr;
  1452. rpt_lun_t lst[MAX_LUNS];
  1453. } rpt_lun_lst_t;
  1454. /*
  1455. * Report Lun mailbox IOCB packet definition.
  1456. */
  1457. typedef struct {
  1458. union {
  1459. cmd_a64_entry_t cmd;
  1460. sts_entry_t rsp;
  1461. struct cmd_type_7 cmd24;
  1462. struct sts_entry_24xx rsp24;
  1463. } p;
  1464. rpt_lun_lst_t list;
  1465. } rpt_lun_cmd_rsp_t;
  1466. /*
  1467. * Fibre channel port type.
  1468. */
  1469. typedef enum {
  1470. FCT_UNKNOWN,
  1471. FCT_RSCN,
  1472. FCT_SWITCH,
  1473. FCT_BROADCAST,
  1474. FCT_INITIATOR,
  1475. FCT_TARGET
  1476. } fc_port_type_t;
  1477. /*
  1478. * Fibre channel port structure.
  1479. */
  1480. typedef struct fc_port {
  1481. struct list_head list;
  1482. struct scsi_qla_host *ha;
  1483. struct scsi_qla_host *vis_ha; /* only used when suspending lun */
  1484. uint8_t node_name[WWN_SIZE];
  1485. uint8_t port_name[WWN_SIZE];
  1486. port_id_t d_id;
  1487. uint16_t loop_id;
  1488. uint16_t old_loop_id;
  1489. fc_port_type_t port_type;
  1490. atomic_t state;
  1491. uint32_t flags;
  1492. unsigned int os_target_id;
  1493. uint16_t iodesc_idx_sent;
  1494. int port_login_retry_count;
  1495. int login_retry;
  1496. atomic_t port_down_timer;
  1497. uint8_t device_type;
  1498. uint8_t unused;
  1499. uint8_t mp_byte; /* multi-path byte (not used) */
  1500. uint8_t cur_path; /* current path id */
  1501. struct fc_rport *rport;
  1502. u32 supported_classes;
  1503. struct work_struct rport_add_work;
  1504. struct work_struct rport_del_work;
  1505. } fc_port_t;
  1506. /*
  1507. * Fibre channel port/lun states.
  1508. */
  1509. #define FCS_UNCONFIGURED 1
  1510. #define FCS_DEVICE_DEAD 2
  1511. #define FCS_DEVICE_LOST 3
  1512. #define FCS_ONLINE 4
  1513. #define FCS_NOT_SUPPORTED 5
  1514. #define FCS_FAILOVER 6
  1515. #define FCS_FAILOVER_FAILED 7
  1516. /*
  1517. * FC port flags.
  1518. */
  1519. #define FCF_FABRIC_DEVICE BIT_0
  1520. #define FCF_LOGIN_NEEDED BIT_1
  1521. #define FCF_FO_MASKED BIT_2
  1522. #define FCF_FAILOVER_NEEDED BIT_3
  1523. #define FCF_RESET_NEEDED BIT_4
  1524. #define FCF_PERSISTENT_BOUND BIT_5
  1525. #define FCF_TAPE_PRESENT BIT_6
  1526. #define FCF_FARP_DONE BIT_7
  1527. #define FCF_FARP_FAILED BIT_8
  1528. #define FCF_FARP_REPLY_NEEDED BIT_9
  1529. #define FCF_AUTH_REQ BIT_10
  1530. #define FCF_SEND_AUTH_REQ BIT_11
  1531. #define FCF_RECEIVE_AUTH_REQ BIT_12
  1532. #define FCF_AUTH_SUCCESS BIT_13
  1533. #define FCF_RLC_SUPPORT BIT_14
  1534. #define FCF_CONFIG BIT_15 /* Needed? */
  1535. #define FCF_RESCAN_NEEDED BIT_16
  1536. #define FCF_XP_DEVICE BIT_17
  1537. #define FCF_MSA_DEVICE BIT_18
  1538. #define FCF_EVA_DEVICE BIT_19
  1539. #define FCF_MSA_PORT_ACTIVE BIT_20
  1540. #define FCF_FAILBACK_DISABLE BIT_21
  1541. #define FCF_FAILOVER_DISABLE BIT_22
  1542. #define FCF_DSXXX_DEVICE BIT_23
  1543. #define FCF_AA_EVA_DEVICE BIT_24
  1544. #define FCF_AA_MSA_DEVICE BIT_25
  1545. /* No loop ID flag. */
  1546. #define FC_NO_LOOP_ID 0x1000
  1547. /*
  1548. * FC-CT interface
  1549. *
  1550. * NOTE: All structures are big-endian in form.
  1551. */
  1552. #define CT_REJECT_RESPONSE 0x8001
  1553. #define CT_ACCEPT_RESPONSE 0x8002
  1554. #define CT_REASON_CANNOT_PERFORM 0x09
  1555. #define CT_EXPL_ALREADY_REGISTERED 0x10
  1556. #define NS_N_PORT_TYPE 0x01
  1557. #define NS_NL_PORT_TYPE 0x02
  1558. #define NS_NX_PORT_TYPE 0x7F
  1559. #define GA_NXT_CMD 0x100
  1560. #define GA_NXT_REQ_SIZE (16 + 4)
  1561. #define GA_NXT_RSP_SIZE (16 + 620)
  1562. #define GID_PT_CMD 0x1A1
  1563. #define GID_PT_REQ_SIZE (16 + 4)
  1564. #define GID_PT_RSP_SIZE (16 + (MAX_FIBRE_DEVICES * 4))
  1565. #define GPN_ID_CMD 0x112
  1566. #define GPN_ID_REQ_SIZE (16 + 4)
  1567. #define GPN_ID_RSP_SIZE (16 + 8)
  1568. #define GNN_ID_CMD 0x113
  1569. #define GNN_ID_REQ_SIZE (16 + 4)
  1570. #define GNN_ID_RSP_SIZE (16 + 8)
  1571. #define GFT_ID_CMD 0x117
  1572. #define GFT_ID_REQ_SIZE (16 + 4)
  1573. #define GFT_ID_RSP_SIZE (16 + 32)
  1574. #define RFT_ID_CMD 0x217
  1575. #define RFT_ID_REQ_SIZE (16 + 4 + 32)
  1576. #define RFT_ID_RSP_SIZE 16
  1577. #define RFF_ID_CMD 0x21F
  1578. #define RFF_ID_REQ_SIZE (16 + 4 + 2 + 1 + 1)
  1579. #define RFF_ID_RSP_SIZE 16
  1580. #define RNN_ID_CMD 0x213
  1581. #define RNN_ID_REQ_SIZE (16 + 4 + 8)
  1582. #define RNN_ID_RSP_SIZE 16
  1583. #define RSNN_NN_CMD 0x239
  1584. #define RSNN_NN_REQ_SIZE (16 + 8 + 1 + 255)
  1585. #define RSNN_NN_RSP_SIZE 16
  1586. /*
  1587. * HBA attribute types.
  1588. */
  1589. #define FDMI_HBA_ATTR_COUNT 9
  1590. #define FDMI_HBA_NODE_NAME 1
  1591. #define FDMI_HBA_MANUFACTURER 2
  1592. #define FDMI_HBA_SERIAL_NUMBER 3
  1593. #define FDMI_HBA_MODEL 4
  1594. #define FDMI_HBA_MODEL_DESCRIPTION 5
  1595. #define FDMI_HBA_HARDWARE_VERSION 6
  1596. #define FDMI_HBA_DRIVER_VERSION 7
  1597. #define FDMI_HBA_OPTION_ROM_VERSION 8
  1598. #define FDMI_HBA_FIRMWARE_VERSION 9
  1599. #define FDMI_HBA_OS_NAME_AND_VERSION 0xa
  1600. #define FDMI_HBA_MAXIMUM_CT_PAYLOAD_LENGTH 0xb
  1601. struct ct_fdmi_hba_attr {
  1602. uint16_t type;
  1603. uint16_t len;
  1604. union {
  1605. uint8_t node_name[WWN_SIZE];
  1606. uint8_t manufacturer[32];
  1607. uint8_t serial_num[8];
  1608. uint8_t model[16];
  1609. uint8_t model_desc[80];
  1610. uint8_t hw_version[16];
  1611. uint8_t driver_version[32];
  1612. uint8_t orom_version[16];
  1613. uint8_t fw_version[16];
  1614. uint8_t os_version[128];
  1615. uint8_t max_ct_len[4];
  1616. } a;
  1617. };
  1618. struct ct_fdmi_hba_attributes {
  1619. uint32_t count;
  1620. struct ct_fdmi_hba_attr entry[FDMI_HBA_ATTR_COUNT];
  1621. };
  1622. /*
  1623. * Port attribute types.
  1624. */
  1625. #define FDMI_PORT_ATTR_COUNT 5
  1626. #define FDMI_PORT_FC4_TYPES 1
  1627. #define FDMI_PORT_SUPPORT_SPEED 2
  1628. #define FDMI_PORT_CURRENT_SPEED 3
  1629. #define FDMI_PORT_MAX_FRAME_SIZE 4
  1630. #define FDMI_PORT_OS_DEVICE_NAME 5
  1631. #define FDMI_PORT_HOST_NAME 6
  1632. struct ct_fdmi_port_attr {
  1633. uint16_t type;
  1634. uint16_t len;
  1635. union {
  1636. uint8_t fc4_types[32];
  1637. uint32_t sup_speed;
  1638. uint32_t cur_speed;
  1639. uint32_t max_frame_size;
  1640. uint8_t os_dev_name[32];
  1641. uint8_t host_name[32];
  1642. } a;
  1643. };
  1644. /*
  1645. * Port Attribute Block.
  1646. */
  1647. struct ct_fdmi_port_attributes {
  1648. uint32_t count;
  1649. struct ct_fdmi_port_attr entry[FDMI_PORT_ATTR_COUNT];
  1650. };
  1651. /* FDMI definitions. */
  1652. #define GRHL_CMD 0x100
  1653. #define GHAT_CMD 0x101
  1654. #define GRPL_CMD 0x102
  1655. #define GPAT_CMD 0x110
  1656. #define RHBA_CMD 0x200
  1657. #define RHBA_RSP_SIZE 16
  1658. #define RHAT_CMD 0x201
  1659. #define RPRT_CMD 0x210
  1660. #define RPA_CMD 0x211
  1661. #define RPA_RSP_SIZE 16
  1662. #define DHBA_CMD 0x300
  1663. #define DHBA_REQ_SIZE (16 + 8)
  1664. #define DHBA_RSP_SIZE 16
  1665. #define DHAT_CMD 0x301
  1666. #define DPRT_CMD 0x310
  1667. #define DPA_CMD 0x311
  1668. /* CT command header -- request/response common fields */
  1669. struct ct_cmd_hdr {
  1670. uint8_t revision;
  1671. uint8_t in_id[3];
  1672. uint8_t gs_type;
  1673. uint8_t gs_subtype;
  1674. uint8_t options;
  1675. uint8_t reserved;
  1676. };
  1677. /* CT command request */
  1678. struct ct_sns_req {
  1679. struct ct_cmd_hdr header;
  1680. uint16_t command;
  1681. uint16_t max_rsp_size;
  1682. uint8_t fragment_id;
  1683. uint8_t reserved[3];
  1684. union {
  1685. /* GA_NXT, GPN_ID, GNN_ID, GFT_ID */
  1686. struct {
  1687. uint8_t reserved;
  1688. uint8_t port_id[3];
  1689. } port_id;
  1690. struct {
  1691. uint8_t port_type;
  1692. uint8_t domain;
  1693. uint8_t area;
  1694. uint8_t reserved;
  1695. } gid_pt;
  1696. struct {
  1697. uint8_t reserved;
  1698. uint8_t port_id[3];
  1699. uint8_t fc4_types[32];
  1700. } rft_id;
  1701. struct {
  1702. uint8_t reserved;
  1703. uint8_t port_id[3];
  1704. uint16_t reserved2;
  1705. uint8_t fc4_feature;
  1706. uint8_t fc4_type;
  1707. } rff_id;
  1708. struct {
  1709. uint8_t reserved;
  1710. uint8_t port_id[3];
  1711. uint8_t node_name[8];
  1712. } rnn_id;
  1713. struct {
  1714. uint8_t node_name[8];
  1715. uint8_t name_len;
  1716. uint8_t sym_node_name[255];
  1717. } rsnn_nn;
  1718. struct {
  1719. uint8_t hba_indentifier[8];
  1720. } ghat;
  1721. struct {
  1722. uint8_t hba_identifier[8];
  1723. uint32_t entry_count;
  1724. uint8_t port_name[8];
  1725. struct ct_fdmi_hba_attributes attrs;
  1726. } rhba;
  1727. struct {
  1728. uint8_t hba_identifier[8];
  1729. struct ct_fdmi_hba_attributes attrs;
  1730. } rhat;
  1731. struct {
  1732. uint8_t port_name[8];
  1733. struct ct_fdmi_port_attributes attrs;
  1734. } rpa;
  1735. struct {
  1736. uint8_t port_name[8];
  1737. } dhba;
  1738. struct {
  1739. uint8_t port_name[8];
  1740. } dhat;
  1741. struct {
  1742. uint8_t port_name[8];
  1743. } dprt;
  1744. struct {
  1745. uint8_t port_name[8];
  1746. } dpa;
  1747. } req;
  1748. };
  1749. /* CT command response header */
  1750. struct ct_rsp_hdr {
  1751. struct ct_cmd_hdr header;
  1752. uint16_t response;
  1753. uint16_t residual;
  1754. uint8_t fragment_id;
  1755. uint8_t reason_code;
  1756. uint8_t explanation_code;
  1757. uint8_t vendor_unique;
  1758. };
  1759. struct ct_sns_gid_pt_data {
  1760. uint8_t control_byte;
  1761. uint8_t port_id[3];
  1762. };
  1763. struct ct_sns_rsp {
  1764. struct ct_rsp_hdr header;
  1765. union {
  1766. struct {
  1767. uint8_t port_type;
  1768. uint8_t port_id[3];
  1769. uint8_t port_name[8];
  1770. uint8_t sym_port_name_len;
  1771. uint8_t sym_port_name[255];
  1772. uint8_t node_name[8];
  1773. uint8_t sym_node_name_len;
  1774. uint8_t sym_node_name[255];
  1775. uint8_t init_proc_assoc[8];
  1776. uint8_t node_ip_addr[16];
  1777. uint8_t class_of_service[4];
  1778. uint8_t fc4_types[32];
  1779. uint8_t ip_address[16];
  1780. uint8_t fabric_port_name[8];
  1781. uint8_t reserved;
  1782. uint8_t hard_address[3];
  1783. } ga_nxt;
  1784. struct {
  1785. struct ct_sns_gid_pt_data entries[MAX_FIBRE_DEVICES];
  1786. } gid_pt;
  1787. struct {
  1788. uint8_t port_name[8];
  1789. } gpn_id;
  1790. struct {
  1791. uint8_t node_name[8];
  1792. } gnn_id;
  1793. struct {
  1794. uint8_t fc4_types[32];
  1795. } gft_id;
  1796. struct {
  1797. uint32_t entry_count;
  1798. uint8_t port_name[8];
  1799. struct ct_fdmi_hba_attributes attrs;
  1800. } ghat;
  1801. } rsp;
  1802. };
  1803. struct ct_sns_pkt {
  1804. union {
  1805. struct ct_sns_req req;
  1806. struct ct_sns_rsp rsp;
  1807. } p;
  1808. };
  1809. /*
  1810. * SNS command structures -- for 2200 compatability.
  1811. */
  1812. #define RFT_ID_SNS_SCMD_LEN 22
  1813. #define RFT_ID_SNS_CMD_SIZE 60
  1814. #define RFT_ID_SNS_DATA_SIZE 16
  1815. #define RNN_ID_SNS_SCMD_LEN 10
  1816. #define RNN_ID_SNS_CMD_SIZE 36
  1817. #define RNN_ID_SNS_DATA_SIZE 16
  1818. #define GA_NXT_SNS_SCMD_LEN 6
  1819. #define GA_NXT_SNS_CMD_SIZE 28
  1820. #define GA_NXT_SNS_DATA_SIZE (620 + 16)
  1821. #define GID_PT_SNS_SCMD_LEN 6
  1822. #define GID_PT_SNS_CMD_SIZE 28
  1823. #define GID_PT_SNS_DATA_SIZE (MAX_FIBRE_DEVICES * 4 + 16)
  1824. #define GPN_ID_SNS_SCMD_LEN 6
  1825. #define GPN_ID_SNS_CMD_SIZE 28
  1826. #define GPN_ID_SNS_DATA_SIZE (8 + 16)
  1827. #define GNN_ID_SNS_SCMD_LEN 6
  1828. #define GNN_ID_SNS_CMD_SIZE 28
  1829. #define GNN_ID_SNS_DATA_SIZE (8 + 16)
  1830. struct sns_cmd_pkt {
  1831. union {
  1832. struct {
  1833. uint16_t buffer_length;
  1834. uint16_t reserved_1;
  1835. uint32_t buffer_address[2];
  1836. uint16_t subcommand_length;
  1837. uint16_t reserved_2;
  1838. uint16_t subcommand;
  1839. uint16_t size;
  1840. uint32_t reserved_3;
  1841. uint8_t param[36];
  1842. } cmd;
  1843. uint8_t rft_data[RFT_ID_SNS_DATA_SIZE];
  1844. uint8_t rnn_data[RNN_ID_SNS_DATA_SIZE];
  1845. uint8_t gan_data[GA_NXT_SNS_DATA_SIZE];
  1846. uint8_t gid_data[GID_PT_SNS_DATA_SIZE];
  1847. uint8_t gpn_data[GPN_ID_SNS_DATA_SIZE];
  1848. uint8_t gnn_data[GNN_ID_SNS_DATA_SIZE];
  1849. } p;
  1850. };
  1851. /* IO descriptors */
  1852. #define MAX_IO_DESCRIPTORS 32
  1853. #define ABORT_IOCB_CB 0
  1854. #define ADISC_PORT_IOCB_CB 1
  1855. #define LOGOUT_PORT_IOCB_CB 2
  1856. #define LOGIN_PORT_IOCB_CB 3
  1857. #define LAST_IOCB_CB 4
  1858. #define IODESC_INVALID_INDEX 0xFFFF
  1859. #define IODESC_ADISC_NEEDED 0xFFFE
  1860. #define IODESC_LOGIN_NEEDED 0xFFFD
  1861. struct io_descriptor {
  1862. uint16_t used:1;
  1863. uint16_t idx:11;
  1864. uint16_t cb_idx:4;
  1865. struct timer_list timer;
  1866. struct scsi_qla_host *ha;
  1867. port_id_t d_id;
  1868. fc_port_t *remote_fcport;
  1869. uint32_t signature;
  1870. };
  1871. struct qla_fw_info {
  1872. unsigned short addressing; /* addressing method used to load fw */
  1873. #define FW_INFO_ADDR_NORMAL 0
  1874. #define FW_INFO_ADDR_EXTENDED 1
  1875. #define FW_INFO_ADDR_NOMORE 0xffff
  1876. unsigned short *fwcode; /* pointer to FW array */
  1877. unsigned short *fwlen; /* number of words in array */
  1878. unsigned short *fwstart; /* start address for F/W */
  1879. unsigned long *lfwstart; /* start address (long) for F/W */
  1880. };
  1881. struct qla_board_info {
  1882. char *drv_name;
  1883. char isp_name[8];
  1884. struct qla_fw_info *fw_info;
  1885. char *fw_fname;
  1886. struct scsi_host_template *sht;
  1887. };
  1888. /* Return data from MBC_GET_ID_LIST call. */
  1889. struct gid_list_info {
  1890. uint8_t al_pa;
  1891. uint8_t area;
  1892. uint8_t domain;
  1893. uint8_t loop_id_2100; /* ISP2100/ISP2200 -- 4 bytes. */
  1894. uint16_t loop_id; /* ISP23XX -- 6 bytes. */
  1895. uint16_t reserved_1; /* ISP24XX -- 8 bytes. */
  1896. };
  1897. #define GID_LIST_SIZE (sizeof(struct gid_list_info) * MAX_FIBRE_DEVICES)
  1898. /*
  1899. * ISP operations
  1900. */
  1901. struct isp_operations {
  1902. int (*pci_config) (struct scsi_qla_host *);
  1903. void (*reset_chip) (struct scsi_qla_host *);
  1904. int (*chip_diag) (struct scsi_qla_host *);
  1905. void (*config_rings) (struct scsi_qla_host *);
  1906. void (*reset_adapter) (struct scsi_qla_host *);
  1907. int (*nvram_config) (struct scsi_qla_host *);
  1908. void (*update_fw_options) (struct scsi_qla_host *);
  1909. int (*load_risc) (struct scsi_qla_host *, uint32_t *);
  1910. char * (*pci_info_str) (struct scsi_qla_host *, char *);
  1911. char * (*fw_version_str) (struct scsi_qla_host *, char *);
  1912. irqreturn_t (*intr_handler) (int, void *, struct pt_regs *);
  1913. void (*enable_intrs) (struct scsi_qla_host *);
  1914. void (*disable_intrs) (struct scsi_qla_host *);
  1915. int (*abort_command) (struct scsi_qla_host *, srb_t *);
  1916. int (*abort_target) (struct fc_port *);
  1917. int (*fabric_login) (struct scsi_qla_host *, uint16_t, uint8_t,
  1918. uint8_t, uint8_t, uint16_t *, uint8_t);
  1919. int (*fabric_logout) (struct scsi_qla_host *, uint16_t, uint8_t,
  1920. uint8_t, uint8_t);
  1921. uint16_t (*calc_req_entries) (uint16_t);
  1922. void (*build_iocbs) (srb_t *, cmd_entry_t *, uint16_t);
  1923. void * (*prep_ms_iocb) (struct scsi_qla_host *, uint32_t, uint32_t);
  1924. void * (*prep_ms_fdmi_iocb) (struct scsi_qla_host *, uint32_t,
  1925. uint32_t);
  1926. uint8_t * (*read_nvram) (struct scsi_qla_host *, uint8_t *,
  1927. uint32_t, uint32_t);
  1928. int (*write_nvram) (struct scsi_qla_host *, uint8_t *, uint32_t,
  1929. uint32_t);
  1930. void (*fw_dump) (struct scsi_qla_host *, int);
  1931. void (*ascii_fw_dump) (struct scsi_qla_host *);
  1932. };
  1933. /*
  1934. * Linux Host Adapter structure
  1935. */
  1936. typedef struct scsi_qla_host {
  1937. struct list_head list;
  1938. /* Commonly used flags and state information. */
  1939. struct Scsi_Host *host;
  1940. struct pci_dev *pdev;
  1941. unsigned long host_no;
  1942. unsigned long instance;
  1943. volatile struct {
  1944. uint32_t init_done :1;
  1945. uint32_t online :1;
  1946. uint32_t mbox_int :1;
  1947. uint32_t mbox_busy :1;
  1948. uint32_t rscn_queue_overflow :1;
  1949. uint32_t reset_active :1;
  1950. uint32_t management_server_logged_in :1;
  1951. uint32_t process_response_queue :1;
  1952. uint32_t disable_risc_code_load :1;
  1953. uint32_t enable_64bit_addressing :1;
  1954. uint32_t enable_lip_reset :1;
  1955. uint32_t enable_lip_full_login :1;
  1956. uint32_t enable_target_reset :1;
  1957. uint32_t enable_led_scheme :1;
  1958. uint32_t msi_enabled :1;
  1959. uint32_t msix_enabled :1;
  1960. } flags;
  1961. atomic_t loop_state;
  1962. #define LOOP_TIMEOUT 1
  1963. #define LOOP_DOWN 2
  1964. #define LOOP_UP 3
  1965. #define LOOP_UPDATE 4
  1966. #define LOOP_READY 5
  1967. #define LOOP_DEAD 6
  1968. unsigned long dpc_flags;
  1969. #define RESET_MARKER_NEEDED 0 /* Send marker to ISP. */
  1970. #define RESET_ACTIVE 1
  1971. #define ISP_ABORT_NEEDED 2 /* Initiate ISP abort. */
  1972. #define ABORT_ISP_ACTIVE 3 /* ISP abort in progress. */
  1973. #define LOOP_RESYNC_NEEDED 4 /* Device Resync needed. */
  1974. #define LOOP_RESYNC_ACTIVE 5
  1975. #define LOCAL_LOOP_UPDATE 6 /* Perform a local loop update. */
  1976. #define RSCN_UPDATE 7 /* Perform an RSCN update. */
  1977. #define MAILBOX_RETRY 8
  1978. #define ISP_RESET_NEEDED 9 /* Initiate a ISP reset. */
  1979. #define FAILOVER_EVENT_NEEDED 10
  1980. #define FAILOVER_EVENT 11
  1981. #define FAILOVER_NEEDED 12
  1982. #define SCSI_RESTART_NEEDED 13 /* Processes SCSI retry queue. */
  1983. #define PORT_RESTART_NEEDED 14 /* Processes Retry queue. */
  1984. #define RESTART_QUEUES_NEEDED 15 /* Restarts the Lun queue. */
  1985. #define ABORT_QUEUES_NEEDED 16
  1986. #define RELOGIN_NEEDED 17
  1987. #define LOGIN_RETRY_NEEDED 18 /* Initiate required fabric logins. */
  1988. #define REGISTER_FC4_NEEDED 19 /* SNS FC4 registration required. */
  1989. #define ISP_ABORT_RETRY 20 /* ISP aborted. */
  1990. #define FCPORT_RESCAN_NEEDED 21 /* IO descriptor processing needed */
  1991. #define IODESC_PROCESS_NEEDED 22 /* IO descriptor processing needed */
  1992. #define IOCTL_ERROR_RECOVERY 23
  1993. #define LOOP_RESET_NEEDED 24
  1994. #define BEACON_BLINK_NEEDED 25
  1995. #define REGISTER_FDMI_NEEDED 26
  1996. uint32_t device_flags;
  1997. #define DFLG_LOCAL_DEVICES BIT_0
  1998. #define DFLG_RETRY_LOCAL_DEVICES BIT_1
  1999. #define DFLG_FABRIC_DEVICES BIT_2
  2000. #define SWITCH_FOUND BIT_3
  2001. #define DFLG_NO_CABLE BIT_4
  2002. /* SRB cache. */
  2003. #define SRB_MIN_REQ 128
  2004. mempool_t *srb_mempool;
  2005. /* This spinlock is used to protect "io transactions", you must
  2006. * aquire it before doing any IO to the card, eg with RD_REG*() and
  2007. * WRT_REG*() for the duration of your entire commandtransaction.
  2008. *
  2009. * This spinlock is of lower priority than the io request lock.
  2010. */
  2011. spinlock_t hardware_lock ____cacheline_aligned;
  2012. device_reg_t __iomem *iobase; /* Base I/O address */
  2013. unsigned long pio_address;
  2014. unsigned long pio_length;
  2015. #define MIN_IOBASE_LEN 0x100
  2016. /* ISP ring lock, rings, and indexes */
  2017. dma_addr_t request_dma; /* Physical address. */
  2018. request_t *request_ring; /* Base virtual address */
  2019. request_t *request_ring_ptr; /* Current address. */
  2020. uint16_t req_ring_index; /* Current index. */
  2021. uint16_t req_q_cnt; /* Number of available entries. */
  2022. uint16_t request_q_length;
  2023. dma_addr_t response_dma; /* Physical address. */
  2024. response_t *response_ring; /* Base virtual address */
  2025. response_t *response_ring_ptr; /* Current address. */
  2026. uint16_t rsp_ring_index; /* Current index. */
  2027. uint16_t response_q_length;
  2028. struct isp_operations isp_ops;
  2029. /* Outstandings ISP commands. */
  2030. srb_t *outstanding_cmds[MAX_OUTSTANDING_COMMANDS];
  2031. uint32_t current_outstanding_cmd;
  2032. srb_t *status_srb; /* Status continuation entry. */
  2033. uint16_t revision;
  2034. uint8_t ports;
  2035. /* ISP configuration data. */
  2036. uint16_t loop_id; /* Host adapter loop id */
  2037. uint16_t fb_rev;
  2038. port_id_t d_id; /* Host adapter port id */
  2039. uint16_t max_public_loop_ids;
  2040. uint16_t min_external_loopid; /* First external loop Id */
  2041. uint16_t link_data_rate; /* F/W operating speed */
  2042. uint8_t current_topology;
  2043. uint8_t prev_topology;
  2044. #define ISP_CFG_NL 1
  2045. #define ISP_CFG_N 2
  2046. #define ISP_CFG_FL 4
  2047. #define ISP_CFG_F 8
  2048. uint8_t operating_mode; /* F/W operating mode */
  2049. #define LOOP 0
  2050. #define P2P 1
  2051. #define LOOP_P2P 2
  2052. #define P2P_LOOP 3
  2053. uint8_t marker_needed;
  2054. uint8_t interrupts_on;
  2055. /* HBA serial number */
  2056. uint8_t serial0;
  2057. uint8_t serial1;
  2058. uint8_t serial2;
  2059. /* NVRAM configuration data */
  2060. uint16_t nvram_size;
  2061. uint16_t nvram_base;
  2062. uint16_t loop_reset_delay;
  2063. uint8_t retry_count;
  2064. uint8_t login_timeout;
  2065. uint16_t r_a_tov;
  2066. int port_down_retry_count;
  2067. uint8_t mbx_count;
  2068. uint16_t last_loop_id;
  2069. uint16_t mgmt_svr_loop_id;
  2070. uint32_t login_retry_count;
  2071. /* Fibre Channel Device List. */
  2072. struct list_head fcports;
  2073. struct list_head rscn_fcports;
  2074. struct io_descriptor io_descriptors[MAX_IO_DESCRIPTORS];
  2075. uint16_t iodesc_signature;
  2076. /* RSCN queue. */
  2077. uint32_t rscn_queue[MAX_RSCN_COUNT];
  2078. uint8_t rscn_in_ptr;
  2079. uint8_t rscn_out_ptr;
  2080. /* SNS command interfaces. */
  2081. ms_iocb_entry_t *ms_iocb;
  2082. dma_addr_t ms_iocb_dma;
  2083. struct ct_sns_pkt *ct_sns;
  2084. dma_addr_t ct_sns_dma;
  2085. /* SNS command interfaces for 2200. */
  2086. struct sns_cmd_pkt *sns_cmd;
  2087. dma_addr_t sns_cmd_dma;
  2088. pid_t dpc_pid;
  2089. int dpc_should_die;
  2090. struct completion dpc_inited;
  2091. struct completion dpc_exited;
  2092. struct semaphore *dpc_wait;
  2093. uint8_t dpc_active; /* DPC routine is active */
  2094. /* Timeout timers. */
  2095. uint8_t loop_down_abort_time; /* port down timer */
  2096. atomic_t loop_down_timer; /* loop down timer */
  2097. uint8_t link_down_timeout; /* link down timeout */
  2098. uint32_t timer_active;
  2099. struct timer_list timer;
  2100. dma_addr_t gid_list_dma;
  2101. struct gid_list_info *gid_list;
  2102. int gid_list_info_size;
  2103. dma_addr_t rlc_rsp_dma;
  2104. rpt_lun_cmd_rsp_t *rlc_rsp;
  2105. /* Small DMA pool allocations -- maximum 256 bytes in length. */
  2106. #define DMA_POOL_SIZE 256
  2107. struct dma_pool *s_dma_pool;
  2108. dma_addr_t init_cb_dma;
  2109. init_cb_t *init_cb;
  2110. int init_cb_size;
  2111. dma_addr_t iodesc_pd_dma;
  2112. port_database_t *iodesc_pd;
  2113. /* These are used by mailbox operations. */
  2114. volatile uint16_t mailbox_out[MAILBOX_REGISTER_COUNT];
  2115. mbx_cmd_t *mcp;
  2116. unsigned long mbx_cmd_flags;
  2117. #define MBX_INTERRUPT 1
  2118. #define MBX_INTR_WAIT 2
  2119. #define MBX_UPDATE_FLASH_ACTIVE 3
  2120. spinlock_t mbx_reg_lock; /* Mbx Cmd Register Lock */
  2121. struct semaphore mbx_cmd_sem; /* Serialialize mbx access */
  2122. struct semaphore mbx_intr_sem; /* Used for completion notification */
  2123. uint32_t mbx_flags;
  2124. #define MBX_IN_PROGRESS BIT_0
  2125. #define MBX_BUSY BIT_1 /* Got the Access */
  2126. #define MBX_SLEEPING_ON_SEM BIT_2
  2127. #define MBX_POLLING_FOR_COMP BIT_3
  2128. #define MBX_COMPLETED BIT_4
  2129. #define MBX_TIMEDOUT BIT_5
  2130. #define MBX_ACCESS_TIMEDOUT BIT_6
  2131. mbx_cmd_t mc;
  2132. /* Basic firmware related information. */
  2133. struct qla_board_info *brd_info;
  2134. uint16_t fw_major_version;
  2135. uint16_t fw_minor_version;
  2136. uint16_t fw_subminor_version;
  2137. uint16_t fw_attributes;
  2138. uint32_t fw_memory_size;
  2139. uint32_t fw_transfer_size;
  2140. uint16_t fw_options[16]; /* slots: 1,2,3,10,11 */
  2141. uint8_t fw_seriallink_options[4];
  2142. uint16_t fw_seriallink_options24[4];
  2143. /* Firmware dump information. */
  2144. void *fw_dump;
  2145. int fw_dump_order;
  2146. int fw_dump_reading;
  2147. char *fw_dump_buffer;
  2148. int fw_dump_buffer_len;
  2149. int fw_dumped;
  2150. void *fw_dump24;
  2151. int fw_dump24_len;
  2152. uint8_t host_str[16];
  2153. uint32_t pci_attr;
  2154. uint16_t product_id[4];
  2155. uint8_t model_number[16+1];
  2156. #define BINZERO "\0\0\0\0\0\0\0\0\0\0\0\0\0\0\0\0"
  2157. char *model_desc;
  2158. uint8_t adapter_id[16+1];
  2159. uint8_t *node_name;
  2160. uint8_t *port_name;
  2161. uint32_t isp_abort_cnt;
  2162. /* Needed for BEACON */
  2163. uint16_t beacon_blink_led;
  2164. uint16_t beacon_green_on;
  2165. uint16_t zio_mode;
  2166. uint16_t zio_timer;
  2167. } scsi_qla_host_t;
  2168. /*
  2169. * Macros to help code, maintain, etc.
  2170. */
  2171. #define LOOP_TRANSITION(ha) \
  2172. (test_bit(ISP_ABORT_NEEDED, &ha->dpc_flags) || \
  2173. test_bit(LOOP_RESYNC_NEEDED, &ha->dpc_flags) || \
  2174. atomic_read(&ha->loop_state) == LOOP_DOWN)
  2175. #define TGT_Q(ha, t) (ha->otgt[t])
  2176. #define to_qla_host(x) ((scsi_qla_host_t *) (x)->hostdata)
  2177. #define qla_printk(level, ha, format, arg...) \
  2178. dev_printk(level , &((ha)->pdev->dev) , format , ## arg)
  2179. /*
  2180. * qla2x00 local function return status codes
  2181. */
  2182. #define MBS_MASK 0x3fff
  2183. #define QLA_SUCCESS (MBS_COMMAND_COMPLETE & MBS_MASK)
  2184. #define QLA_INVALID_COMMAND (MBS_INVALID_COMMAND & MBS_MASK)
  2185. #define QLA_INTERFACE_ERROR (MBS_HOST_INTERFACE_ERROR & MBS_MASK)
  2186. #define QLA_TEST_FAILED (MBS_TEST_FAILED & MBS_MASK)
  2187. #define QLA_COMMAND_ERROR (MBS_COMMAND_ERROR & MBS_MASK)
  2188. #define QLA_PARAMETER_ERROR (MBS_COMMAND_PARAMETER_ERROR & MBS_MASK)
  2189. #define QLA_PORT_ID_USED (MBS_PORT_ID_USED & MBS_MASK)
  2190. #define QLA_LOOP_ID_USED (MBS_LOOP_ID_USED & MBS_MASK)
  2191. #define QLA_ALL_IDS_IN_USE (MBS_ALL_IDS_IN_USE & MBS_MASK)
  2192. #define QLA_NOT_LOGGED_IN (MBS_NOT_LOGGED_IN & MBS_MASK)
  2193. #define QLA_FUNCTION_TIMEOUT 0x100
  2194. #define QLA_FUNCTION_PARAMETER_ERROR 0x101
  2195. #define QLA_FUNCTION_FAILED 0x102
  2196. #define QLA_MEMORY_ALLOC_FAILED 0x103
  2197. #define QLA_LOCK_TIMEOUT 0x104
  2198. #define QLA_ABORTED 0x105
  2199. #define QLA_SUSPENDED 0x106
  2200. #define QLA_BUSY 0x107
  2201. #define QLA_RSCNS_HANDLED 0x108
  2202. #define QLA_ALREADY_REGISTERED 0x109
  2203. /*
  2204. * Stat info for all adpaters
  2205. */
  2206. struct _qla2x00stats {
  2207. unsigned long mboxtout; /* mailbox timeouts */
  2208. unsigned long mboxerr; /* mailbox errors */
  2209. unsigned long ispAbort; /* ISP aborts */
  2210. unsigned long debugNo;
  2211. unsigned long loop_resync;
  2212. unsigned long outarray_full;
  2213. unsigned long retry_q_cnt;
  2214. };
  2215. #define NVRAM_DELAY() udelay(10)
  2216. #define INVALID_HANDLE (MAX_OUTSTANDING_COMMANDS+1)
  2217. /*
  2218. * Flash support definitions
  2219. */
  2220. #define FLASH_IMAGE_SIZE 131072
  2221. #include "qla_gbl.h"
  2222. #include "qla_dbg.h"
  2223. #include "qla_inline.h"
  2224. /*
  2225. * String arrays
  2226. */
  2227. #define LINESIZE 256
  2228. #define MAXARGS 26
  2229. #define CMD_SP(Cmnd) ((Cmnd)->SCp.ptr)
  2230. #define CMD_COMPL_STATUS(Cmnd) ((Cmnd)->SCp.this_residual)
  2231. #define CMD_RESID_LEN(Cmnd) ((Cmnd)->SCp.buffers_residual)
  2232. #define CMD_SCSI_STATUS(Cmnd) ((Cmnd)->SCp.Status)
  2233. #define CMD_ACTUAL_SNSLEN(Cmnd) ((Cmnd)->SCp.Message)
  2234. #define CMD_ENTRY_STATUS(Cmnd) ((Cmnd)->SCp.have_data_in)
  2235. #endif