matroxfb_base.c 78 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596
  1. /*
  2. *
  3. * Hardware accelerated Matrox Millennium I, II, Mystique, G100, G200 and G400
  4. *
  5. * (c) 1998-2002 Petr Vandrovec <vandrove@vc.cvut.cz>
  6. *
  7. * Portions Copyright (c) 2001 Matrox Graphics Inc.
  8. *
  9. * Version: 1.65 2002/08/14
  10. *
  11. * MTRR stuff: 1998 Tom Rini <trini@kernel.crashing.org>
  12. *
  13. * Contributors: "menion?" <menion@mindless.com>
  14. * Betatesting, fixes, ideas
  15. *
  16. * "Kurt Garloff" <garloff@suse.de>
  17. * Betatesting, fixes, ideas, videomodes, videomodes timmings
  18. *
  19. * "Tom Rini" <trini@kernel.crashing.org>
  20. * MTRR stuff, PPC cleanups, betatesting, fixes, ideas
  21. *
  22. * "Bibek Sahu" <scorpio@dodds.net>
  23. * Access device through readb|w|l and write b|w|l
  24. * Extensive debugging stuff
  25. *
  26. * "Daniel Haun" <haund@usa.net>
  27. * Testing, hardware cursor fixes
  28. *
  29. * "Scott Wood" <sawst46+@pitt.edu>
  30. * Fixes
  31. *
  32. * "Gerd Knorr" <kraxel@goldbach.isdn.cs.tu-berlin.de>
  33. * Betatesting
  34. *
  35. * "Kelly French" <targon@hazmat.com>
  36. * "Fernando Herrera" <fherrera@eurielec.etsit.upm.es>
  37. * Betatesting, bug reporting
  38. *
  39. * "Pablo Bianucci" <pbian@pccp.com.ar>
  40. * Fixes, ideas, betatesting
  41. *
  42. * "Inaky Perez Gonzalez" <inaky@peloncho.fis.ucm.es>
  43. * Fixes, enhandcements, ideas, betatesting
  44. *
  45. * "Ryuichi Oikawa" <roikawa@rr.iiij4u.or.jp>
  46. * PPC betatesting, PPC support, backward compatibility
  47. *
  48. * "Paul Womar" <Paul@pwomar.demon.co.uk>
  49. * "Owen Waller" <O.Waller@ee.qub.ac.uk>
  50. * PPC betatesting
  51. *
  52. * "Thomas Pornin" <pornin@bolet.ens.fr>
  53. * Alpha betatesting
  54. *
  55. * "Pieter van Leuven" <pvl@iae.nl>
  56. * "Ulf Jaenicke-Roessler" <ujr@physik.phy.tu-dresden.de>
  57. * G100 testing
  58. *
  59. * "H. Peter Arvin" <hpa@transmeta.com>
  60. * Ideas
  61. *
  62. * "Cort Dougan" <cort@cs.nmt.edu>
  63. * CHRP fixes and PReP cleanup
  64. *
  65. * "Mark Vojkovich" <mvojkovi@ucsd.edu>
  66. * G400 support
  67. *
  68. * "Samuel Hocevar" <sam@via.ecp.fr>
  69. * Fixes
  70. *
  71. * "Anton Altaparmakov" <AntonA@bigfoot.com>
  72. * G400 MAX/non-MAX distinction
  73. *
  74. * "Ken Aaker" <kdaaker@rchland.vnet.ibm.com>
  75. * memtype extension (needed for GXT130P RS/6000 adapter)
  76. *
  77. * "Uns Lider" <unslider@miranda.org>
  78. * G100 PLNWT fixes
  79. *
  80. * "Denis Zaitsev" <zzz@cd-club.ru>
  81. * Fixes
  82. *
  83. * "Mike Pieper" <mike@pieper-family.de>
  84. * TVOut enhandcements, V4L2 control interface.
  85. *
  86. * "Diego Biurrun" <diego@biurrun.de>
  87. * DFP testing
  88. *
  89. * (following author is not in any relation with this code, but his code
  90. * is included in this driver)
  91. *
  92. * Based on framebuffer driver for VBE 2.0 compliant graphic boards
  93. * (c) 1998 Gerd Knorr <kraxel@cs.tu-berlin.de>
  94. *
  95. * (following author is not in any relation with this code, but his ideas
  96. * were used when writting this driver)
  97. *
  98. * FreeVBE/AF (Matrox), "Shawn Hargreaves" <shawn@talula.demon.co.uk>
  99. *
  100. */
  101. #include <linux/config.h>
  102. #include <linux/version.h>
  103. #define __OLD_VIDIOC_
  104. #include "matroxfb_base.h"
  105. #include "matroxfb_misc.h"
  106. #include "matroxfb_accel.h"
  107. #include "matroxfb_DAC1064.h"
  108. #include "matroxfb_Ti3026.h"
  109. #include "matroxfb_maven.h"
  110. #include "matroxfb_crtc2.h"
  111. #include "matroxfb_g450.h"
  112. #include <linux/matroxfb.h>
  113. #include <linux/interrupt.h>
  114. #include <asm/uaccess.h>
  115. #ifdef CONFIG_PPC_PMAC
  116. #include <asm/machdep.h>
  117. unsigned char nvram_read_byte(int);
  118. static int default_vmode = VMODE_NVRAM;
  119. static int default_cmode = CMODE_NVRAM;
  120. #endif
  121. static void matroxfb_unregister_device(struct matrox_fb_info* minfo);
  122. /* --------------------------------------------------------------------- */
  123. /*
  124. * card parameters
  125. */
  126. /* --------------------------------------------------------------------- */
  127. static struct fb_var_screeninfo vesafb_defined = {
  128. 640,480,640,480,/* W,H, W, H (virtual) load xres,xres_virtual*/
  129. 0,0, /* virtual -> visible no offset */
  130. 8, /* depth -> load bits_per_pixel */
  131. 0, /* greyscale ? */
  132. {0,0,0}, /* R */
  133. {0,0,0}, /* G */
  134. {0,0,0}, /* B */
  135. {0,0,0}, /* transparency */
  136. 0, /* standard pixel format */
  137. FB_ACTIVATE_NOW,
  138. -1,-1,
  139. FB_ACCELF_TEXT, /* accel flags */
  140. 39721L,48L,16L,33L,10L,
  141. 96L,2L,~0, /* No sync info */
  142. FB_VMODE_NONINTERLACED,
  143. 0, {0,0,0,0,0}
  144. };
  145. /* --------------------------------------------------------------------- */
  146. static void update_crtc2(WPMINFO unsigned int pos) {
  147. struct matroxfb_dh_fb_info* info = ACCESS_FBINFO(crtc2.info);
  148. /* Make sure that displays are compatible */
  149. if (info && (info->fbcon.var.bits_per_pixel == ACCESS_FBINFO(fbcon).var.bits_per_pixel)
  150. && (info->fbcon.var.xres_virtual == ACCESS_FBINFO(fbcon).var.xres_virtual)
  151. && (info->fbcon.var.green.length == ACCESS_FBINFO(fbcon).var.green.length)
  152. ) {
  153. switch (ACCESS_FBINFO(fbcon).var.bits_per_pixel) {
  154. case 16:
  155. case 32:
  156. pos = pos * 8;
  157. if (info->interlaced) {
  158. mga_outl(0x3C2C, pos);
  159. mga_outl(0x3C28, pos + ACCESS_FBINFO(fbcon).var.xres_virtual * ACCESS_FBINFO(fbcon).var.bits_per_pixel / 8);
  160. } else {
  161. mga_outl(0x3C28, pos);
  162. }
  163. break;
  164. }
  165. }
  166. }
  167. static void matroxfb_crtc1_panpos(WPMINFO2) {
  168. if (ACCESS_FBINFO(crtc1.panpos) >= 0) {
  169. unsigned long flags;
  170. int panpos;
  171. matroxfb_DAC_lock_irqsave(flags);
  172. panpos = ACCESS_FBINFO(crtc1.panpos);
  173. if (panpos >= 0) {
  174. unsigned int extvga_reg;
  175. ACCESS_FBINFO(crtc1.panpos) = -1; /* No update pending anymore */
  176. extvga_reg = mga_inb(M_EXTVGA_INDEX);
  177. mga_setr(M_EXTVGA_INDEX, 0x00, panpos);
  178. if (extvga_reg != 0x00) {
  179. mga_outb(M_EXTVGA_INDEX, extvga_reg);
  180. }
  181. }
  182. matroxfb_DAC_unlock_irqrestore(flags);
  183. }
  184. }
  185. static irqreturn_t matrox_irq(int irq, void *dev_id, struct pt_regs *fp)
  186. {
  187. u_int32_t status;
  188. int handled = 0;
  189. MINFO_FROM(dev_id);
  190. status = mga_inl(M_STATUS);
  191. if (status & 0x20) {
  192. mga_outl(M_ICLEAR, 0x20);
  193. ACCESS_FBINFO(crtc1.vsync.cnt)++;
  194. matroxfb_crtc1_panpos(PMINFO2);
  195. wake_up_interruptible(&ACCESS_FBINFO(crtc1.vsync.wait));
  196. handled = 1;
  197. }
  198. if (status & 0x200) {
  199. mga_outl(M_ICLEAR, 0x200);
  200. ACCESS_FBINFO(crtc2.vsync.cnt)++;
  201. wake_up_interruptible(&ACCESS_FBINFO(crtc2.vsync.wait));
  202. handled = 1;
  203. }
  204. return IRQ_RETVAL(handled);
  205. }
  206. int matroxfb_enable_irq(WPMINFO int reenable) {
  207. u_int32_t bm;
  208. if (ACCESS_FBINFO(devflags.accelerator) == FB_ACCEL_MATROX_MGAG400)
  209. bm = 0x220;
  210. else
  211. bm = 0x020;
  212. if (!test_and_set_bit(0, &ACCESS_FBINFO(irq_flags))) {
  213. if (request_irq(ACCESS_FBINFO(pcidev)->irq, matrox_irq,
  214. SA_SHIRQ, "matroxfb", MINFO)) {
  215. clear_bit(0, &ACCESS_FBINFO(irq_flags));
  216. return -EINVAL;
  217. }
  218. /* Clear any pending field interrupts */
  219. mga_outl(M_ICLEAR, bm);
  220. mga_outl(M_IEN, mga_inl(M_IEN) | bm);
  221. } else if (reenable) {
  222. u_int32_t ien;
  223. ien = mga_inl(M_IEN);
  224. if ((ien & bm) != bm) {
  225. printk(KERN_DEBUG "matroxfb: someone disabled IRQ [%08X]\n", ien);
  226. mga_outl(M_IEN, ien | bm);
  227. }
  228. }
  229. return 0;
  230. }
  231. static void matroxfb_disable_irq(WPMINFO2) {
  232. if (test_and_clear_bit(0, &ACCESS_FBINFO(irq_flags))) {
  233. /* Flush pending pan-at-vbl request... */
  234. matroxfb_crtc1_panpos(PMINFO2);
  235. if (ACCESS_FBINFO(devflags.accelerator) == FB_ACCEL_MATROX_MGAG400)
  236. mga_outl(M_IEN, mga_inl(M_IEN) & ~0x220);
  237. else
  238. mga_outl(M_IEN, mga_inl(M_IEN) & ~0x20);
  239. free_irq(ACCESS_FBINFO(pcidev)->irq, MINFO);
  240. }
  241. }
  242. int matroxfb_wait_for_sync(WPMINFO u_int32_t crtc) {
  243. struct matrox_vsync *vs;
  244. unsigned int cnt;
  245. int ret;
  246. switch (crtc) {
  247. case 0:
  248. vs = &ACCESS_FBINFO(crtc1.vsync);
  249. break;
  250. case 1:
  251. if (ACCESS_FBINFO(devflags.accelerator) != FB_ACCEL_MATROX_MGAG400) {
  252. return -ENODEV;
  253. }
  254. vs = &ACCESS_FBINFO(crtc2.vsync);
  255. break;
  256. default:
  257. return -ENODEV;
  258. }
  259. ret = matroxfb_enable_irq(PMINFO 0);
  260. if (ret) {
  261. return ret;
  262. }
  263. cnt = vs->cnt;
  264. ret = wait_event_interruptible_timeout(vs->wait, cnt != vs->cnt, HZ/10);
  265. if (ret < 0) {
  266. return ret;
  267. }
  268. if (ret == 0) {
  269. matroxfb_enable_irq(PMINFO 1);
  270. return -ETIMEDOUT;
  271. }
  272. return 0;
  273. }
  274. /* --------------------------------------------------------------------- */
  275. static void matrox_pan_var(WPMINFO struct fb_var_screeninfo *var) {
  276. unsigned int pos;
  277. unsigned short p0, p1, p2;
  278. #ifdef CONFIG_FB_MATROX_32MB
  279. unsigned int p3;
  280. #endif
  281. int vbl;
  282. unsigned long flags;
  283. CRITFLAGS
  284. DBG(__FUNCTION__)
  285. if (ACCESS_FBINFO(dead))
  286. return;
  287. ACCESS_FBINFO(fbcon).var.xoffset = var->xoffset;
  288. ACCESS_FBINFO(fbcon).var.yoffset = var->yoffset;
  289. pos = (ACCESS_FBINFO(fbcon).var.yoffset * ACCESS_FBINFO(fbcon).var.xres_virtual + ACCESS_FBINFO(fbcon).var.xoffset) * ACCESS_FBINFO(curr.final_bppShift) / 32;
  290. pos += ACCESS_FBINFO(curr.ydstorg.chunks);
  291. p0 = ACCESS_FBINFO(hw).CRTC[0x0D] = pos & 0xFF;
  292. p1 = ACCESS_FBINFO(hw).CRTC[0x0C] = (pos & 0xFF00) >> 8;
  293. p2 = ACCESS_FBINFO(hw).CRTCEXT[0] = (ACCESS_FBINFO(hw).CRTCEXT[0] & 0xB0) | ((pos >> 16) & 0x0F) | ((pos >> 14) & 0x40);
  294. #ifdef CONFIG_FB_MATROX_32MB
  295. p3 = ACCESS_FBINFO(hw).CRTCEXT[8] = pos >> 21;
  296. #endif
  297. /* FB_ACTIVATE_VBL and we can acquire interrupts? Honor FB_ACTIVATE_VBL then... */
  298. vbl = (var->activate & FB_ACTIVATE_VBL) && (matroxfb_enable_irq(PMINFO 0) == 0);
  299. CRITBEGIN
  300. matroxfb_DAC_lock_irqsave(flags);
  301. mga_setr(M_CRTC_INDEX, 0x0D, p0);
  302. mga_setr(M_CRTC_INDEX, 0x0C, p1);
  303. #ifdef CONFIG_FB_MATROX_32MB
  304. if (ACCESS_FBINFO(devflags.support32MB))
  305. mga_setr(M_EXTVGA_INDEX, 0x08, p3);
  306. #endif
  307. if (vbl) {
  308. ACCESS_FBINFO(crtc1.panpos) = p2;
  309. } else {
  310. /* Abort any pending change */
  311. ACCESS_FBINFO(crtc1.panpos) = -1;
  312. mga_setr(M_EXTVGA_INDEX, 0x00, p2);
  313. }
  314. matroxfb_DAC_unlock_irqrestore(flags);
  315. update_crtc2(PMINFO pos);
  316. CRITEND
  317. }
  318. static void matroxfb_remove(WPMINFO int dummy) {
  319. /* Currently we are holding big kernel lock on all dead & usecount updates.
  320. * Destroy everything after all users release it. Especially do not unregister
  321. * framebuffer and iounmap memory, neither fbmem nor fbcon-cfb* does not check
  322. * for device unplugged when in use.
  323. * In future we should point mmio.vbase & video.vbase somewhere where we can
  324. * write data without causing too much damage...
  325. */
  326. ACCESS_FBINFO(dead) = 1;
  327. if (ACCESS_FBINFO(usecount)) {
  328. /* destroy it later */
  329. return;
  330. }
  331. matroxfb_unregister_device(MINFO);
  332. unregister_framebuffer(&ACCESS_FBINFO(fbcon));
  333. matroxfb_g450_shutdown(PMINFO2);
  334. #ifdef CONFIG_MTRR
  335. if (ACCESS_FBINFO(mtrr.vram_valid))
  336. mtrr_del(ACCESS_FBINFO(mtrr.vram), ACCESS_FBINFO(video.base), ACCESS_FBINFO(video.len));
  337. #endif
  338. mga_iounmap(ACCESS_FBINFO(mmio.vbase));
  339. mga_iounmap(ACCESS_FBINFO(video.vbase));
  340. release_mem_region(ACCESS_FBINFO(video.base), ACCESS_FBINFO(video.len_maximum));
  341. release_mem_region(ACCESS_FBINFO(mmio.base), 16384);
  342. #ifdef CONFIG_FB_MATROX_MULTIHEAD
  343. kfree(minfo);
  344. #endif
  345. }
  346. /*
  347. * Open/Release the frame buffer device
  348. */
  349. static int matroxfb_open(struct fb_info *info, int user)
  350. {
  351. MINFO_FROM_INFO(info);
  352. DBG_LOOP(__FUNCTION__)
  353. if (ACCESS_FBINFO(dead)) {
  354. return -ENXIO;
  355. }
  356. ACCESS_FBINFO(usecount)++;
  357. if (user) {
  358. ACCESS_FBINFO(userusecount)++;
  359. }
  360. return(0);
  361. }
  362. static int matroxfb_release(struct fb_info *info, int user)
  363. {
  364. MINFO_FROM_INFO(info);
  365. DBG_LOOP(__FUNCTION__)
  366. if (user) {
  367. if (0 == --ACCESS_FBINFO(userusecount)) {
  368. matroxfb_disable_irq(PMINFO2);
  369. }
  370. }
  371. if (!(--ACCESS_FBINFO(usecount)) && ACCESS_FBINFO(dead)) {
  372. matroxfb_remove(PMINFO 0);
  373. }
  374. return(0);
  375. }
  376. static int matroxfb_pan_display(struct fb_var_screeninfo *var,
  377. struct fb_info* info) {
  378. MINFO_FROM_INFO(info);
  379. DBG(__FUNCTION__)
  380. matrox_pan_var(PMINFO var);
  381. return 0;
  382. }
  383. static int matroxfb_get_final_bppShift(CPMINFO int bpp) {
  384. int bppshft2;
  385. DBG(__FUNCTION__)
  386. bppshft2 = bpp;
  387. if (!bppshft2) {
  388. return 8;
  389. }
  390. if (isInterleave(MINFO))
  391. bppshft2 >>= 1;
  392. if (ACCESS_FBINFO(devflags.video64bits))
  393. bppshft2 >>= 1;
  394. return bppshft2;
  395. }
  396. static int matroxfb_test_and_set_rounding(CPMINFO int xres, int bpp) {
  397. int over;
  398. int rounding;
  399. DBG(__FUNCTION__)
  400. switch (bpp) {
  401. case 0: return xres;
  402. case 4: rounding = 128;
  403. break;
  404. case 8: rounding = 64; /* doc says 64; 32 is OK for G400 */
  405. break;
  406. case 16: rounding = 32;
  407. break;
  408. case 24: rounding = 64; /* doc says 64; 32 is OK for G400 */
  409. break;
  410. default: rounding = 16;
  411. /* on G400, 16 really does not work */
  412. if (ACCESS_FBINFO(devflags.accelerator) == FB_ACCEL_MATROX_MGAG400)
  413. rounding = 32;
  414. break;
  415. }
  416. if (isInterleave(MINFO)) {
  417. rounding *= 2;
  418. }
  419. over = xres % rounding;
  420. if (over)
  421. xres += rounding-over;
  422. return xres;
  423. }
  424. static int matroxfb_pitch_adjust(CPMINFO int xres, int bpp) {
  425. const int* width;
  426. int xres_new;
  427. DBG(__FUNCTION__)
  428. if (!bpp) return xres;
  429. width = ACCESS_FBINFO(capable.vxres);
  430. if (ACCESS_FBINFO(devflags.precise_width)) {
  431. while (*width) {
  432. if ((*width >= xres) && (matroxfb_test_and_set_rounding(PMINFO *width, bpp) == *width)) {
  433. break;
  434. }
  435. width++;
  436. }
  437. xres_new = *width;
  438. } else {
  439. xres_new = matroxfb_test_and_set_rounding(PMINFO xres, bpp);
  440. }
  441. return xres_new;
  442. }
  443. static int matroxfb_get_cmap_len(struct fb_var_screeninfo *var) {
  444. DBG(__FUNCTION__)
  445. switch (var->bits_per_pixel) {
  446. case 4:
  447. return 16; /* pseudocolor... 16 entries HW palette */
  448. case 8:
  449. return 256; /* pseudocolor... 256 entries HW palette */
  450. case 16:
  451. return 16; /* directcolor... 16 entries SW palette */
  452. /* Mystique: truecolor, 16 entries SW palette, HW palette hardwired into 1:1 mapping */
  453. case 24:
  454. return 16; /* directcolor... 16 entries SW palette */
  455. /* Mystique: truecolor, 16 entries SW palette, HW palette hardwired into 1:1 mapping */
  456. case 32:
  457. return 16; /* directcolor... 16 entries SW palette */
  458. /* Mystique: truecolor, 16 entries SW palette, HW palette hardwired into 1:1 mapping */
  459. }
  460. return 16; /* return something reasonable... or panic()? */
  461. }
  462. static int matroxfb_decode_var(CPMINFO struct fb_var_screeninfo *var, int *visual, int *video_cmap_len, unsigned int* ydstorg) {
  463. struct RGBT {
  464. unsigned char bpp;
  465. struct {
  466. unsigned char offset,
  467. length;
  468. } red,
  469. green,
  470. blue,
  471. transp;
  472. signed char visual;
  473. };
  474. static const struct RGBT table[]= {
  475. { 8,{ 0,8},{0,8},{0,8},{ 0,0},MX_VISUAL_PSEUDOCOLOR},
  476. {15,{10,5},{5,5},{0,5},{15,1},MX_VISUAL_DIRECTCOLOR},
  477. {16,{11,5},{5,6},{0,5},{ 0,0},MX_VISUAL_DIRECTCOLOR},
  478. {24,{16,8},{8,8},{0,8},{ 0,0},MX_VISUAL_DIRECTCOLOR},
  479. {32,{16,8},{8,8},{0,8},{24,8},MX_VISUAL_DIRECTCOLOR}
  480. };
  481. struct RGBT const *rgbt;
  482. unsigned int bpp = var->bits_per_pixel;
  483. unsigned int vramlen;
  484. unsigned int memlen;
  485. DBG(__FUNCTION__)
  486. switch (bpp) {
  487. case 4: if (!ACCESS_FBINFO(capable.cfb4)) return -EINVAL;
  488. break;
  489. case 8: break;
  490. case 16: break;
  491. case 24: break;
  492. case 32: break;
  493. default: return -EINVAL;
  494. }
  495. *ydstorg = 0;
  496. vramlen = ACCESS_FBINFO(video.len_usable);
  497. if (var->yres_virtual < var->yres)
  498. var->yres_virtual = var->yres;
  499. if (var->xres_virtual < var->xres)
  500. var->xres_virtual = var->xres;
  501. var->xres_virtual = matroxfb_pitch_adjust(PMINFO var->xres_virtual, bpp);
  502. memlen = var->xres_virtual * bpp * var->yres_virtual / 8;
  503. if (memlen > vramlen) {
  504. var->yres_virtual = vramlen * 8 / (var->xres_virtual * bpp);
  505. memlen = var->xres_virtual * bpp * var->yres_virtual / 8;
  506. }
  507. /* There is hardware bug that no line can cross 4MB boundary */
  508. /* give up for CFB24, it is impossible to easy workaround it */
  509. /* for other try to do something */
  510. if (!ACCESS_FBINFO(capable.cross4MB) && (memlen > 0x400000)) {
  511. if (bpp == 24) {
  512. /* sorry */
  513. } else {
  514. unsigned int linelen;
  515. unsigned int m1 = linelen = var->xres_virtual * bpp / 8;
  516. unsigned int m2 = PAGE_SIZE; /* or 128 if you do not need PAGE ALIGNED address */
  517. unsigned int max_yres;
  518. while (m1) {
  519. int t;
  520. while (m2 >= m1) m2 -= m1;
  521. t = m1;
  522. m1 = m2;
  523. m2 = t;
  524. }
  525. m2 = linelen * PAGE_SIZE / m2;
  526. *ydstorg = m2 = 0x400000 % m2;
  527. max_yres = (vramlen - m2) / linelen;
  528. if (var->yres_virtual > max_yres)
  529. var->yres_virtual = max_yres;
  530. }
  531. }
  532. /* YDSTLEN contains only signed 16bit value */
  533. if (var->yres_virtual > 32767)
  534. var->yres_virtual = 32767;
  535. /* we must round yres/xres down, we already rounded y/xres_virtual up
  536. if it was possible. We should return -EINVAL, but I disagree */
  537. if (var->yres_virtual < var->yres)
  538. var->yres = var->yres_virtual;
  539. if (var->xres_virtual < var->xres)
  540. var->xres = var->xres_virtual;
  541. if (var->xoffset + var->xres > var->xres_virtual)
  542. var->xoffset = var->xres_virtual - var->xres;
  543. if (var->yoffset + var->yres > var->yres_virtual)
  544. var->yoffset = var->yres_virtual - var->yres;
  545. if (bpp == 16 && var->green.length == 5) {
  546. bpp--; /* an artifical value - 15 */
  547. }
  548. for (rgbt = table; rgbt->bpp < bpp; rgbt++);
  549. #define SETCLR(clr)\
  550. var->clr.offset = rgbt->clr.offset;\
  551. var->clr.length = rgbt->clr.length
  552. SETCLR(red);
  553. SETCLR(green);
  554. SETCLR(blue);
  555. SETCLR(transp);
  556. #undef SETCLR
  557. *visual = rgbt->visual;
  558. if (bpp > 8)
  559. dprintk("matroxfb: truecolor: "
  560. "size=%d:%d:%d:%d, shift=%d:%d:%d:%d\n",
  561. var->transp.length, var->red.length, var->green.length, var->blue.length,
  562. var->transp.offset, var->red.offset, var->green.offset, var->blue.offset);
  563. *video_cmap_len = matroxfb_get_cmap_len(var);
  564. dprintk(KERN_INFO "requested %d*%d/%dbpp (%d*%d)\n", var->xres, var->yres, var->bits_per_pixel,
  565. var->xres_virtual, var->yres_virtual);
  566. return 0;
  567. }
  568. static int matroxfb_setcolreg(unsigned regno, unsigned red, unsigned green,
  569. unsigned blue, unsigned transp,
  570. struct fb_info *fb_info)
  571. {
  572. #ifdef CONFIG_FB_MATROX_MULTIHEAD
  573. struct matrox_fb_info* minfo = container_of(fb_info, struct matrox_fb_info, fbcon);
  574. #endif
  575. DBG(__FUNCTION__)
  576. /*
  577. * Set a single color register. The values supplied are
  578. * already rounded down to the hardware's capabilities
  579. * (according to the entries in the `var' structure). Return
  580. * != 0 for invalid regno.
  581. */
  582. if (regno >= ACCESS_FBINFO(curr.cmap_len))
  583. return 1;
  584. if (ACCESS_FBINFO(fbcon).var.grayscale) {
  585. /* gray = 0.30*R + 0.59*G + 0.11*B */
  586. red = green = blue = (red * 77 + green * 151 + blue * 28) >> 8;
  587. }
  588. red = CNVT_TOHW(red, ACCESS_FBINFO(fbcon).var.red.length);
  589. green = CNVT_TOHW(green, ACCESS_FBINFO(fbcon).var.green.length);
  590. blue = CNVT_TOHW(blue, ACCESS_FBINFO(fbcon).var.blue.length);
  591. transp = CNVT_TOHW(transp, ACCESS_FBINFO(fbcon).var.transp.length);
  592. switch (ACCESS_FBINFO(fbcon).var.bits_per_pixel) {
  593. case 4:
  594. case 8:
  595. mga_outb(M_DAC_REG, regno);
  596. mga_outb(M_DAC_VAL, red);
  597. mga_outb(M_DAC_VAL, green);
  598. mga_outb(M_DAC_VAL, blue);
  599. break;
  600. case 16:
  601. {
  602. u_int16_t col =
  603. (red << ACCESS_FBINFO(fbcon).var.red.offset) |
  604. (green << ACCESS_FBINFO(fbcon).var.green.offset) |
  605. (blue << ACCESS_FBINFO(fbcon).var.blue.offset) |
  606. (transp << ACCESS_FBINFO(fbcon).var.transp.offset); /* for 1:5:5:5 */
  607. ACCESS_FBINFO(cmap[regno]) = col | (col << 16);
  608. }
  609. break;
  610. case 24:
  611. case 32:
  612. ACCESS_FBINFO(cmap[regno]) =
  613. (red << ACCESS_FBINFO(fbcon).var.red.offset) |
  614. (green << ACCESS_FBINFO(fbcon).var.green.offset) |
  615. (blue << ACCESS_FBINFO(fbcon).var.blue.offset) |
  616. (transp << ACCESS_FBINFO(fbcon).var.transp.offset); /* 8:8:8:8 */
  617. break;
  618. }
  619. return 0;
  620. }
  621. static void matroxfb_init_fix(WPMINFO2)
  622. {
  623. struct fb_fix_screeninfo *fix = &ACCESS_FBINFO(fbcon).fix;
  624. DBG(__FUNCTION__)
  625. strcpy(fix->id,"MATROX");
  626. fix->xpanstep = 8; /* 8 for 8bpp, 4 for 16bpp, 2 for 32bpp */
  627. fix->ypanstep = 1;
  628. fix->ywrapstep = 0;
  629. fix->mmio_start = ACCESS_FBINFO(mmio.base);
  630. fix->mmio_len = ACCESS_FBINFO(mmio.len);
  631. fix->accel = ACCESS_FBINFO(devflags.accelerator);
  632. }
  633. static void matroxfb_update_fix(WPMINFO2)
  634. {
  635. struct fb_fix_screeninfo *fix = &ACCESS_FBINFO(fbcon).fix;
  636. DBG(__FUNCTION__)
  637. fix->smem_start = ACCESS_FBINFO(video.base) + ACCESS_FBINFO(curr.ydstorg.bytes);
  638. fix->smem_len = ACCESS_FBINFO(video.len_usable) - ACCESS_FBINFO(curr.ydstorg.bytes);
  639. }
  640. static int matroxfb_check_var(struct fb_var_screeninfo *var, struct fb_info *info)
  641. {
  642. int err;
  643. int visual;
  644. int cmap_len;
  645. unsigned int ydstorg;
  646. MINFO_FROM_INFO(info);
  647. if (ACCESS_FBINFO(dead)) {
  648. return -ENXIO;
  649. }
  650. if ((err = matroxfb_decode_var(PMINFO var, &visual, &cmap_len, &ydstorg)) != 0)
  651. return err;
  652. return 0;
  653. }
  654. static int matroxfb_set_par(struct fb_info *info)
  655. {
  656. int err;
  657. int visual;
  658. int cmap_len;
  659. unsigned int ydstorg;
  660. struct fb_var_screeninfo *var;
  661. MINFO_FROM_INFO(info);
  662. DBG(__FUNCTION__)
  663. if (ACCESS_FBINFO(dead)) {
  664. return -ENXIO;
  665. }
  666. var = &info->var;
  667. if ((err = matroxfb_decode_var(PMINFO var, &visual, &cmap_len, &ydstorg)) != 0)
  668. return err;
  669. ACCESS_FBINFO(fbcon.screen_base) = vaddr_va(ACCESS_FBINFO(video.vbase)) + ydstorg;
  670. matroxfb_update_fix(PMINFO2);
  671. ACCESS_FBINFO(fbcon).fix.visual = visual;
  672. ACCESS_FBINFO(fbcon).fix.type = FB_TYPE_PACKED_PIXELS;
  673. ACCESS_FBINFO(fbcon).fix.type_aux = 0;
  674. ACCESS_FBINFO(fbcon).fix.line_length = (var->xres_virtual * var->bits_per_pixel) >> 3;
  675. {
  676. unsigned int pos;
  677. ACCESS_FBINFO(curr.cmap_len) = cmap_len;
  678. ydstorg += ACCESS_FBINFO(devflags.ydstorg);
  679. ACCESS_FBINFO(curr.ydstorg.bytes) = ydstorg;
  680. ACCESS_FBINFO(curr.ydstorg.chunks) = ydstorg >> (isInterleave(MINFO)?3:2);
  681. if (var->bits_per_pixel == 4)
  682. ACCESS_FBINFO(curr.ydstorg.pixels) = ydstorg;
  683. else
  684. ACCESS_FBINFO(curr.ydstorg.pixels) = (ydstorg * 8) / var->bits_per_pixel;
  685. ACCESS_FBINFO(curr.final_bppShift) = matroxfb_get_final_bppShift(PMINFO var->bits_per_pixel);
  686. { struct my_timming mt;
  687. struct matrox_hw_state* hw;
  688. int out;
  689. matroxfb_var2my(var, &mt);
  690. mt.crtc = MATROXFB_SRC_CRTC1;
  691. /* CRTC1 delays */
  692. switch (var->bits_per_pixel) {
  693. case 0: mt.delay = 31 + 0; break;
  694. case 16: mt.delay = 21 + 8; break;
  695. case 24: mt.delay = 17 + 8; break;
  696. case 32: mt.delay = 16 + 8; break;
  697. default: mt.delay = 31 + 8; break;
  698. }
  699. hw = &ACCESS_FBINFO(hw);
  700. down_read(&ACCESS_FBINFO(altout).lock);
  701. for (out = 0; out < MATROXFB_MAX_OUTPUTS; out++) {
  702. if (ACCESS_FBINFO(outputs[out]).src == MATROXFB_SRC_CRTC1 &&
  703. ACCESS_FBINFO(outputs[out]).output->compute) {
  704. ACCESS_FBINFO(outputs[out]).output->compute(ACCESS_FBINFO(outputs[out]).data, &mt);
  705. }
  706. }
  707. up_read(&ACCESS_FBINFO(altout).lock);
  708. ACCESS_FBINFO(crtc1).pixclock = mt.pixclock;
  709. ACCESS_FBINFO(crtc1).mnp = mt.mnp;
  710. ACCESS_FBINFO(hw_switch->init(PMINFO &mt));
  711. pos = (var->yoffset * var->xres_virtual + var->xoffset) * ACCESS_FBINFO(curr.final_bppShift) / 32;
  712. pos += ACCESS_FBINFO(curr.ydstorg.chunks);
  713. hw->CRTC[0x0D] = pos & 0xFF;
  714. hw->CRTC[0x0C] = (pos & 0xFF00) >> 8;
  715. hw->CRTCEXT[0] = (hw->CRTCEXT[0] & 0xF0) | ((pos >> 16) & 0x0F) | ((pos >> 14) & 0x40);
  716. hw->CRTCEXT[8] = pos >> 21;
  717. ACCESS_FBINFO(hw_switch->restore(PMINFO2));
  718. update_crtc2(PMINFO pos);
  719. down_read(&ACCESS_FBINFO(altout).lock);
  720. for (out = 0; out < MATROXFB_MAX_OUTPUTS; out++) {
  721. if (ACCESS_FBINFO(outputs[out]).src == MATROXFB_SRC_CRTC1 &&
  722. ACCESS_FBINFO(outputs[out]).output->program) {
  723. ACCESS_FBINFO(outputs[out]).output->program(ACCESS_FBINFO(outputs[out]).data);
  724. }
  725. }
  726. for (out = 0; out < MATROXFB_MAX_OUTPUTS; out++) {
  727. if (ACCESS_FBINFO(outputs[out]).src == MATROXFB_SRC_CRTC1 &&
  728. ACCESS_FBINFO(outputs[out]).output->start) {
  729. ACCESS_FBINFO(outputs[out]).output->start(ACCESS_FBINFO(outputs[out]).data);
  730. }
  731. }
  732. up_read(&ACCESS_FBINFO(altout).lock);
  733. matrox_cfbX_init(PMINFO2);
  734. }
  735. }
  736. ACCESS_FBINFO(initialized) = 1;
  737. return 0;
  738. }
  739. static int matroxfb_get_vblank(WPMINFO struct fb_vblank *vblank)
  740. {
  741. unsigned int sts1;
  742. matroxfb_enable_irq(PMINFO 0);
  743. memset(vblank, 0, sizeof(*vblank));
  744. vblank->flags = FB_VBLANK_HAVE_VCOUNT | FB_VBLANK_HAVE_VSYNC |
  745. FB_VBLANK_HAVE_VBLANK | FB_VBLANK_HAVE_HBLANK;
  746. sts1 = mga_inb(M_INSTS1);
  747. vblank->vcount = mga_inl(M_VCOUNT);
  748. /* BTW, on my PIII/450 with G400, reading M_INSTS1
  749. byte makes this call about 12% slower (1.70 vs. 2.05 us
  750. per ioctl()) */
  751. if (sts1 & 1)
  752. vblank->flags |= FB_VBLANK_HBLANKING;
  753. if (sts1 & 8)
  754. vblank->flags |= FB_VBLANK_VSYNCING;
  755. if (vblank->vcount >= ACCESS_FBINFO(fbcon).var.yres)
  756. vblank->flags |= FB_VBLANK_VBLANKING;
  757. if (test_bit(0, &ACCESS_FBINFO(irq_flags))) {
  758. vblank->flags |= FB_VBLANK_HAVE_COUNT;
  759. /* Only one writer, aligned int value...
  760. it should work without lock and without atomic_t */
  761. vblank->count = ACCESS_FBINFO(crtc1).vsync.cnt;
  762. }
  763. return 0;
  764. }
  765. static struct matrox_altout panellink_output = {
  766. .name = "Panellink output",
  767. };
  768. static int matroxfb_ioctl(struct fb_info *info,
  769. unsigned int cmd, unsigned long arg)
  770. {
  771. void __user *argp = (void __user *)arg;
  772. MINFO_FROM_INFO(info);
  773. DBG(__FUNCTION__)
  774. if (ACCESS_FBINFO(dead)) {
  775. return -ENXIO;
  776. }
  777. switch (cmd) {
  778. case FBIOGET_VBLANK:
  779. {
  780. struct fb_vblank vblank;
  781. int err;
  782. err = matroxfb_get_vblank(PMINFO &vblank);
  783. if (err)
  784. return err;
  785. if (copy_to_user(argp, &vblank, sizeof(vblank)))
  786. return -EFAULT;
  787. return 0;
  788. }
  789. case FBIO_WAITFORVSYNC:
  790. {
  791. u_int32_t crt;
  792. if (get_user(crt, (u_int32_t __user *)arg))
  793. return -EFAULT;
  794. return matroxfb_wait_for_sync(PMINFO crt);
  795. }
  796. case MATROXFB_SET_OUTPUT_MODE:
  797. {
  798. struct matroxioc_output_mode mom;
  799. struct matrox_altout *oproc;
  800. int val;
  801. if (copy_from_user(&mom, argp, sizeof(mom)))
  802. return -EFAULT;
  803. if (mom.output >= MATROXFB_MAX_OUTPUTS)
  804. return -ENXIO;
  805. down_read(&ACCESS_FBINFO(altout.lock));
  806. oproc = ACCESS_FBINFO(outputs[mom.output]).output;
  807. if (!oproc) {
  808. val = -ENXIO;
  809. } else if (!oproc->verifymode) {
  810. if (mom.mode == MATROXFB_OUTPUT_MODE_MONITOR) {
  811. val = 0;
  812. } else {
  813. val = -EINVAL;
  814. }
  815. } else {
  816. val = oproc->verifymode(ACCESS_FBINFO(outputs[mom.output]).data, mom.mode);
  817. }
  818. if (!val) {
  819. if (ACCESS_FBINFO(outputs[mom.output]).mode != mom.mode) {
  820. ACCESS_FBINFO(outputs[mom.output]).mode = mom.mode;
  821. val = 1;
  822. }
  823. }
  824. up_read(&ACCESS_FBINFO(altout.lock));
  825. if (val != 1)
  826. return val;
  827. switch (ACCESS_FBINFO(outputs[mom.output]).src) {
  828. case MATROXFB_SRC_CRTC1:
  829. matroxfb_set_par(info);
  830. break;
  831. case MATROXFB_SRC_CRTC2:
  832. {
  833. struct matroxfb_dh_fb_info* crtc2;
  834. down_read(&ACCESS_FBINFO(crtc2.lock));
  835. crtc2 = ACCESS_FBINFO(crtc2.info);
  836. if (crtc2)
  837. crtc2->fbcon.fbops->fb_set_par(&crtc2->fbcon);
  838. up_read(&ACCESS_FBINFO(crtc2.lock));
  839. }
  840. break;
  841. }
  842. return 0;
  843. }
  844. case MATROXFB_GET_OUTPUT_MODE:
  845. {
  846. struct matroxioc_output_mode mom;
  847. struct matrox_altout *oproc;
  848. int val;
  849. if (copy_from_user(&mom, argp, sizeof(mom)))
  850. return -EFAULT;
  851. if (mom.output >= MATROXFB_MAX_OUTPUTS)
  852. return -ENXIO;
  853. down_read(&ACCESS_FBINFO(altout.lock));
  854. oproc = ACCESS_FBINFO(outputs[mom.output]).output;
  855. if (!oproc) {
  856. val = -ENXIO;
  857. } else {
  858. mom.mode = ACCESS_FBINFO(outputs[mom.output]).mode;
  859. val = 0;
  860. }
  861. up_read(&ACCESS_FBINFO(altout.lock));
  862. if (val)
  863. return val;
  864. if (copy_to_user(argp, &mom, sizeof(mom)))
  865. return -EFAULT;
  866. return 0;
  867. }
  868. case MATROXFB_SET_OUTPUT_CONNECTION:
  869. {
  870. u_int32_t tmp;
  871. int i;
  872. int changes;
  873. if (copy_from_user(&tmp, argp, sizeof(tmp)))
  874. return -EFAULT;
  875. for (i = 0; i < 32; i++) {
  876. if (tmp & (1 << i)) {
  877. if (i >= MATROXFB_MAX_OUTPUTS)
  878. return -ENXIO;
  879. if (!ACCESS_FBINFO(outputs[i]).output)
  880. return -ENXIO;
  881. switch (ACCESS_FBINFO(outputs[i]).src) {
  882. case MATROXFB_SRC_NONE:
  883. case MATROXFB_SRC_CRTC1:
  884. break;
  885. default:
  886. return -EBUSY;
  887. }
  888. }
  889. }
  890. if (ACCESS_FBINFO(devflags.panellink)) {
  891. if (tmp & MATROXFB_OUTPUT_CONN_DFP) {
  892. if (tmp & MATROXFB_OUTPUT_CONN_SECONDARY)
  893. return -EINVAL;
  894. for (i = 0; i < MATROXFB_MAX_OUTPUTS; i++) {
  895. if (ACCESS_FBINFO(outputs[i]).src == MATROXFB_SRC_CRTC2) {
  896. return -EBUSY;
  897. }
  898. }
  899. }
  900. }
  901. changes = 0;
  902. for (i = 0; i < MATROXFB_MAX_OUTPUTS; i++) {
  903. if (tmp & (1 << i)) {
  904. if (ACCESS_FBINFO(outputs[i]).src != MATROXFB_SRC_CRTC1) {
  905. changes = 1;
  906. ACCESS_FBINFO(outputs[i]).src = MATROXFB_SRC_CRTC1;
  907. }
  908. } else if (ACCESS_FBINFO(outputs[i]).src == MATROXFB_SRC_CRTC1) {
  909. changes = 1;
  910. ACCESS_FBINFO(outputs[i]).src = MATROXFB_SRC_NONE;
  911. }
  912. }
  913. if (!changes)
  914. return 0;
  915. matroxfb_set_par(info);
  916. return 0;
  917. }
  918. case MATROXFB_GET_OUTPUT_CONNECTION:
  919. {
  920. u_int32_t conn = 0;
  921. int i;
  922. for (i = 0; i < MATROXFB_MAX_OUTPUTS; i++) {
  923. if (ACCESS_FBINFO(outputs[i]).src == MATROXFB_SRC_CRTC1) {
  924. conn |= 1 << i;
  925. }
  926. }
  927. if (put_user(conn, (u_int32_t __user *)arg))
  928. return -EFAULT;
  929. return 0;
  930. }
  931. case MATROXFB_GET_AVAILABLE_OUTPUTS:
  932. {
  933. u_int32_t conn = 0;
  934. int i;
  935. for (i = 0; i < MATROXFB_MAX_OUTPUTS; i++) {
  936. if (ACCESS_FBINFO(outputs[i]).output) {
  937. switch (ACCESS_FBINFO(outputs[i]).src) {
  938. case MATROXFB_SRC_NONE:
  939. case MATROXFB_SRC_CRTC1:
  940. conn |= 1 << i;
  941. break;
  942. }
  943. }
  944. }
  945. if (ACCESS_FBINFO(devflags.panellink)) {
  946. if (conn & MATROXFB_OUTPUT_CONN_DFP)
  947. conn &= ~MATROXFB_OUTPUT_CONN_SECONDARY;
  948. if (conn & MATROXFB_OUTPUT_CONN_SECONDARY)
  949. conn &= ~MATROXFB_OUTPUT_CONN_DFP;
  950. }
  951. if (put_user(conn, (u_int32_t __user *)arg))
  952. return -EFAULT;
  953. return 0;
  954. }
  955. case MATROXFB_GET_ALL_OUTPUTS:
  956. {
  957. u_int32_t conn = 0;
  958. int i;
  959. for (i = 0; i < MATROXFB_MAX_OUTPUTS; i++) {
  960. if (ACCESS_FBINFO(outputs[i]).output) {
  961. conn |= 1 << i;
  962. }
  963. }
  964. if (put_user(conn, (u_int32_t __user *)arg))
  965. return -EFAULT;
  966. return 0;
  967. }
  968. case VIDIOC_QUERYCAP:
  969. {
  970. struct v4l2_capability r;
  971. memset(&r, 0, sizeof(r));
  972. strcpy(r.driver, "matroxfb");
  973. strcpy(r.card, "Matrox");
  974. sprintf(r.bus_info, "PCI:%s", pci_name(ACCESS_FBINFO(pcidev)));
  975. r.version = KERNEL_VERSION(1,0,0);
  976. r.capabilities = V4L2_CAP_VIDEO_OUTPUT;
  977. if (copy_to_user(argp, &r, sizeof(r)))
  978. return -EFAULT;
  979. return 0;
  980. }
  981. case VIDIOC_QUERYCTRL:
  982. {
  983. struct v4l2_queryctrl qctrl;
  984. int err;
  985. if (copy_from_user(&qctrl, argp, sizeof(qctrl)))
  986. return -EFAULT;
  987. down_read(&ACCESS_FBINFO(altout).lock);
  988. if (!ACCESS_FBINFO(outputs[1]).output) {
  989. err = -ENXIO;
  990. } else if (ACCESS_FBINFO(outputs[1]).output->getqueryctrl) {
  991. err = ACCESS_FBINFO(outputs[1]).output->getqueryctrl(ACCESS_FBINFO(outputs[1]).data, &qctrl);
  992. } else {
  993. err = -EINVAL;
  994. }
  995. up_read(&ACCESS_FBINFO(altout).lock);
  996. if (err >= 0 &&
  997. copy_to_user(argp, &qctrl, sizeof(qctrl)))
  998. return -EFAULT;
  999. return err;
  1000. }
  1001. case VIDIOC_G_CTRL:
  1002. {
  1003. struct v4l2_control ctrl;
  1004. int err;
  1005. if (copy_from_user(&ctrl, argp, sizeof(ctrl)))
  1006. return -EFAULT;
  1007. down_read(&ACCESS_FBINFO(altout).lock);
  1008. if (!ACCESS_FBINFO(outputs[1]).output) {
  1009. err = -ENXIO;
  1010. } else if (ACCESS_FBINFO(outputs[1]).output->getctrl) {
  1011. err = ACCESS_FBINFO(outputs[1]).output->getctrl(ACCESS_FBINFO(outputs[1]).data, &ctrl);
  1012. } else {
  1013. err = -EINVAL;
  1014. }
  1015. up_read(&ACCESS_FBINFO(altout).lock);
  1016. if (err >= 0 &&
  1017. copy_to_user(argp, &ctrl, sizeof(ctrl)))
  1018. return -EFAULT;
  1019. return err;
  1020. }
  1021. case VIDIOC_S_CTRL_OLD:
  1022. case VIDIOC_S_CTRL:
  1023. {
  1024. struct v4l2_control ctrl;
  1025. int err;
  1026. if (copy_from_user(&ctrl, argp, sizeof(ctrl)))
  1027. return -EFAULT;
  1028. down_read(&ACCESS_FBINFO(altout).lock);
  1029. if (!ACCESS_FBINFO(outputs[1]).output) {
  1030. err = -ENXIO;
  1031. } else if (ACCESS_FBINFO(outputs[1]).output->setctrl) {
  1032. err = ACCESS_FBINFO(outputs[1]).output->setctrl(ACCESS_FBINFO(outputs[1]).data, &ctrl);
  1033. } else {
  1034. err = -EINVAL;
  1035. }
  1036. up_read(&ACCESS_FBINFO(altout).lock);
  1037. return err;
  1038. }
  1039. }
  1040. return -ENOTTY;
  1041. }
  1042. /* 0 unblank, 1 blank, 2 no vsync, 3 no hsync, 4 off */
  1043. static int matroxfb_blank(int blank, struct fb_info *info)
  1044. {
  1045. int seq;
  1046. int crtc;
  1047. CRITFLAGS
  1048. MINFO_FROM_INFO(info);
  1049. DBG(__FUNCTION__)
  1050. if (ACCESS_FBINFO(dead))
  1051. return 1;
  1052. switch (blank) {
  1053. case FB_BLANK_NORMAL: seq = 0x20; crtc = 0x00; break; /* works ??? */
  1054. case FB_BLANK_VSYNC_SUSPEND: seq = 0x20; crtc = 0x10; break;
  1055. case FB_BLANK_HSYNC_SUSPEND: seq = 0x20; crtc = 0x20; break;
  1056. case FB_BLANK_POWERDOWN: seq = 0x20; crtc = 0x30; break;
  1057. default: seq = 0x00; crtc = 0x00; break;
  1058. }
  1059. CRITBEGIN
  1060. mga_outb(M_SEQ_INDEX, 1);
  1061. mga_outb(M_SEQ_DATA, (mga_inb(M_SEQ_DATA) & ~0x20) | seq);
  1062. mga_outb(M_EXTVGA_INDEX, 1);
  1063. mga_outb(M_EXTVGA_DATA, (mga_inb(M_EXTVGA_DATA) & ~0x30) | crtc);
  1064. CRITEND
  1065. return 0;
  1066. }
  1067. static struct fb_ops matroxfb_ops = {
  1068. .owner = THIS_MODULE,
  1069. .fb_open = matroxfb_open,
  1070. .fb_release = matroxfb_release,
  1071. .fb_check_var = matroxfb_check_var,
  1072. .fb_set_par = matroxfb_set_par,
  1073. .fb_setcolreg = matroxfb_setcolreg,
  1074. .fb_pan_display =matroxfb_pan_display,
  1075. .fb_blank = matroxfb_blank,
  1076. .fb_ioctl = matroxfb_ioctl,
  1077. /* .fb_fillrect = <set by matrox_cfbX_init>, */
  1078. /* .fb_copyarea = <set by matrox_cfbX_init>, */
  1079. /* .fb_imageblit = <set by matrox_cfbX_init>, */
  1080. /* .fb_cursor = <set by matrox_cfbX_init>, */
  1081. };
  1082. #define RSDepth(X) (((X) >> 8) & 0x0F)
  1083. #define RS8bpp 0x1
  1084. #define RS15bpp 0x2
  1085. #define RS16bpp 0x3
  1086. #define RS32bpp 0x4
  1087. #define RS4bpp 0x5
  1088. #define RS24bpp 0x6
  1089. #define RSText 0x7
  1090. #define RSText8 0x8
  1091. /* 9-F */
  1092. static struct { struct fb_bitfield red, green, blue, transp; int bits_per_pixel; } colors[] = {
  1093. { { 0, 8, 0}, { 0, 8, 0}, { 0, 8, 0}, { 0, 0, 0}, 8 },
  1094. { { 10, 5, 0}, { 5, 5, 0}, { 0, 5, 0}, { 15, 1, 0}, 16 },
  1095. { { 11, 5, 0}, { 5, 6, 0}, { 0, 5, 0}, { 0, 0, 0}, 16 },
  1096. { { 16, 8, 0}, { 8, 8, 0}, { 0, 8, 0}, { 24, 8, 0}, 32 },
  1097. { { 0, 8, 0}, { 0, 8, 0}, { 0, 8, 0}, { 0, 0, 0}, 4 },
  1098. { { 16, 8, 0}, { 8, 8, 0}, { 0, 8, 0}, { 0, 0, 0}, 24 },
  1099. { { 0, 6, 0}, { 0, 6, 0}, { 0, 6, 0}, { 0, 0, 0}, 0 }, /* textmode with (default) VGA8x16 */
  1100. { { 0, 6, 0}, { 0, 6, 0}, { 0, 6, 0}, { 0, 0, 0}, 0 }, /* textmode hardwired to VGA8x8 */
  1101. };
  1102. /* initialized by setup, see explanation at end of file (search for MODULE_PARM_DESC) */
  1103. static unsigned int mem; /* "matrox:mem:xxxxxM" */
  1104. static int option_precise_width = 1; /* cannot be changed, option_precise_width==0 must imply noaccel */
  1105. static int inv24; /* "matrox:inv24" */
  1106. static int cross4MB = -1; /* "matrox:cross4MB" */
  1107. static int disabled; /* "matrox:disabled" */
  1108. static int noaccel; /* "matrox:noaccel" */
  1109. static int nopan; /* "matrox:nopan" */
  1110. static int no_pci_retry; /* "matrox:nopciretry" */
  1111. static int novga; /* "matrox:novga" */
  1112. static int nobios; /* "matrox:nobios" */
  1113. static int noinit = 1; /* "matrox:init" */
  1114. static int inverse; /* "matrox:inverse" */
  1115. static int sgram; /* "matrox:sgram" */
  1116. #ifdef CONFIG_MTRR
  1117. static int mtrr = 1; /* "matrox:nomtrr" */
  1118. #endif
  1119. static int grayscale; /* "matrox:grayscale" */
  1120. static int dev = -1; /* "matrox:dev:xxxxx" */
  1121. static unsigned int vesa = ~0; /* "matrox:vesa:xxxxx" */
  1122. static int depth = -1; /* "matrox:depth:xxxxx" */
  1123. static unsigned int xres; /* "matrox:xres:xxxxx" */
  1124. static unsigned int yres; /* "matrox:yres:xxxxx" */
  1125. static unsigned int upper = ~0; /* "matrox:upper:xxxxx" */
  1126. static unsigned int lower = ~0; /* "matrox:lower:xxxxx" */
  1127. static unsigned int vslen; /* "matrox:vslen:xxxxx" */
  1128. static unsigned int left = ~0; /* "matrox:left:xxxxx" */
  1129. static unsigned int right = ~0; /* "matrox:right:xxxxx" */
  1130. static unsigned int hslen; /* "matrox:hslen:xxxxx" */
  1131. static unsigned int pixclock; /* "matrox:pixclock:xxxxx" */
  1132. static int sync = -1; /* "matrox:sync:xxxxx" */
  1133. static unsigned int fv; /* "matrox:fv:xxxxx" */
  1134. static unsigned int fh; /* "matrox:fh:xxxxxk" */
  1135. static unsigned int maxclk; /* "matrox:maxclk:xxxxM" */
  1136. static int dfp; /* "matrox:dfp */
  1137. static int dfp_type = -1; /* "matrox:dfp:xxx */
  1138. static int memtype = -1; /* "matrox:memtype:xxx" */
  1139. static char outputs[8]; /* "matrox:outputs:xxx" */
  1140. #ifndef MODULE
  1141. static char videomode[64]; /* "matrox:mode:xxxxx" or "matrox:xxxxx" */
  1142. #endif
  1143. static int matroxfb_getmemory(WPMINFO unsigned int maxSize, unsigned int *realSize){
  1144. vaddr_t vm;
  1145. unsigned int offs;
  1146. unsigned int offs2;
  1147. unsigned char orig;
  1148. unsigned char bytes[32];
  1149. unsigned char* tmp;
  1150. DBG(__FUNCTION__)
  1151. vm = ACCESS_FBINFO(video.vbase);
  1152. maxSize &= ~0x1FFFFF; /* must be X*2MB (really it must be 2 or X*4MB) */
  1153. /* at least 2MB */
  1154. if (maxSize < 0x0200000) return 0;
  1155. if (maxSize > 0x2000000) maxSize = 0x2000000;
  1156. mga_outb(M_EXTVGA_INDEX, 0x03);
  1157. orig = mga_inb(M_EXTVGA_DATA);
  1158. mga_outb(M_EXTVGA_DATA, orig | 0x80);
  1159. tmp = bytes;
  1160. for (offs = 0x100000; offs < maxSize; offs += 0x200000)
  1161. *tmp++ = mga_readb(vm, offs);
  1162. for (offs = 0x100000; offs < maxSize; offs += 0x200000)
  1163. mga_writeb(vm, offs, 0x02);
  1164. mga_outb(M_CACHEFLUSH, 0x00);
  1165. for (offs = 0x100000; offs < maxSize; offs += 0x200000) {
  1166. if (mga_readb(vm, offs) != 0x02)
  1167. break;
  1168. mga_writeb(vm, offs, mga_readb(vm, offs) - 0x02);
  1169. if (mga_readb(vm, offs))
  1170. break;
  1171. }
  1172. tmp = bytes;
  1173. for (offs2 = 0x100000; offs2 < maxSize; offs2 += 0x200000)
  1174. mga_writeb(vm, offs2, *tmp++);
  1175. mga_outb(M_EXTVGA_INDEX, 0x03);
  1176. mga_outb(M_EXTVGA_DATA, orig);
  1177. *realSize = offs - 0x100000;
  1178. #ifdef CONFIG_FB_MATROX_MILLENIUM
  1179. ACCESS_FBINFO(interleave) = !(!isMillenium(MINFO) || ((offs - 0x100000) & 0x3FFFFF));
  1180. #endif
  1181. return 1;
  1182. }
  1183. struct video_board {
  1184. int maxvram;
  1185. int maxdisplayable;
  1186. int accelID;
  1187. struct matrox_switch* lowlevel;
  1188. };
  1189. #ifdef CONFIG_FB_MATROX_MILLENIUM
  1190. static struct video_board vbMillennium = {0x0800000, 0x0800000, FB_ACCEL_MATROX_MGA2064W, &matrox_millennium};
  1191. static struct video_board vbMillennium2 = {0x1000000, 0x0800000, FB_ACCEL_MATROX_MGA2164W, &matrox_millennium};
  1192. static struct video_board vbMillennium2A = {0x1000000, 0x0800000, FB_ACCEL_MATROX_MGA2164W_AGP, &matrox_millennium};
  1193. #endif /* CONFIG_FB_MATROX_MILLENIUM */
  1194. #ifdef CONFIG_FB_MATROX_MYSTIQUE
  1195. static struct video_board vbMystique = {0x0800000, 0x0800000, FB_ACCEL_MATROX_MGA1064SG, &matrox_mystique};
  1196. #endif /* CONFIG_FB_MATROX_MYSTIQUE */
  1197. #ifdef CONFIG_FB_MATROX_G
  1198. static struct video_board vbG100 = {0x0800000, 0x0800000, FB_ACCEL_MATROX_MGAG100, &matrox_G100};
  1199. static struct video_board vbG200 = {0x1000000, 0x1000000, FB_ACCEL_MATROX_MGAG200, &matrox_G100};
  1200. #ifdef CONFIG_FB_MATROX_32MB
  1201. /* from doc it looks like that accelerator can draw only to low 16MB :-( Direct accesses & displaying are OK for
  1202. whole 32MB */
  1203. static struct video_board vbG400 = {0x2000000, 0x1000000, FB_ACCEL_MATROX_MGAG400, &matrox_G100};
  1204. #else
  1205. static struct video_board vbG400 = {0x2000000, 0x1000000, FB_ACCEL_MATROX_MGAG400, &matrox_G100};
  1206. #endif
  1207. #endif
  1208. #define DEVF_VIDEO64BIT 0x0001
  1209. #define DEVF_SWAPS 0x0002
  1210. #define DEVF_SRCORG 0x0004
  1211. #define DEVF_DUALHEAD 0x0008
  1212. #define DEVF_CROSS4MB 0x0010
  1213. #define DEVF_TEXT4B 0x0020
  1214. /* #define DEVF_recycled 0x0040 */
  1215. /* #define DEVF_recycled 0x0080 */
  1216. #define DEVF_SUPPORT32MB 0x0100
  1217. #define DEVF_ANY_VXRES 0x0200
  1218. #define DEVF_TEXT16B 0x0400
  1219. #define DEVF_CRTC2 0x0800
  1220. #define DEVF_MAVEN_CAPABLE 0x1000
  1221. #define DEVF_PANELLINK_CAPABLE 0x2000
  1222. #define DEVF_G450DAC 0x4000
  1223. #define DEVF_GCORE (DEVF_VIDEO64BIT | DEVF_SWAPS | DEVF_CROSS4MB)
  1224. #define DEVF_G2CORE (DEVF_GCORE | DEVF_ANY_VXRES | DEVF_MAVEN_CAPABLE | DEVF_PANELLINK_CAPABLE | DEVF_SRCORG | DEVF_DUALHEAD)
  1225. #define DEVF_G100 (DEVF_GCORE) /* no doc, no vxres... */
  1226. #define DEVF_G200 (DEVF_G2CORE)
  1227. #define DEVF_G400 (DEVF_G2CORE | DEVF_SUPPORT32MB | DEVF_TEXT16B | DEVF_CRTC2)
  1228. /* if you'll find how to drive DFP... */
  1229. #define DEVF_G450 (DEVF_GCORE | DEVF_ANY_VXRES | DEVF_SUPPORT32MB | DEVF_TEXT16B | DEVF_CRTC2 | DEVF_G450DAC | DEVF_SRCORG | DEVF_DUALHEAD)
  1230. #define DEVF_G550 (DEVF_G450)
  1231. static struct board {
  1232. unsigned short vendor, device, rev, svid, sid;
  1233. unsigned int flags;
  1234. unsigned int maxclk;
  1235. enum mga_chip chip;
  1236. struct video_board* base;
  1237. const char* name;
  1238. } dev_list[] = {
  1239. #ifdef CONFIG_FB_MATROX_MILLENIUM
  1240. {PCI_VENDOR_ID_MATROX, PCI_DEVICE_ID_MATROX_MIL, 0xFF,
  1241. 0, 0,
  1242. DEVF_TEXT4B,
  1243. 230000,
  1244. MGA_2064,
  1245. &vbMillennium,
  1246. "Millennium (PCI)"},
  1247. {PCI_VENDOR_ID_MATROX, PCI_DEVICE_ID_MATROX_MIL_2, 0xFF,
  1248. 0, 0,
  1249. DEVF_SWAPS,
  1250. 220000,
  1251. MGA_2164,
  1252. &vbMillennium2,
  1253. "Millennium II (PCI)"},
  1254. {PCI_VENDOR_ID_MATROX, PCI_DEVICE_ID_MATROX_MIL_2_AGP, 0xFF,
  1255. 0, 0,
  1256. DEVF_SWAPS,
  1257. 250000,
  1258. MGA_2164,
  1259. &vbMillennium2A,
  1260. "Millennium II (AGP)"},
  1261. #endif
  1262. #ifdef CONFIG_FB_MATROX_MYSTIQUE
  1263. {PCI_VENDOR_ID_MATROX, PCI_DEVICE_ID_MATROX_MYS, 0x02,
  1264. 0, 0,
  1265. DEVF_VIDEO64BIT | DEVF_CROSS4MB,
  1266. 180000,
  1267. MGA_1064,
  1268. &vbMystique,
  1269. "Mystique (PCI)"},
  1270. {PCI_VENDOR_ID_MATROX, PCI_DEVICE_ID_MATROX_MYS, 0xFF,
  1271. 0, 0,
  1272. DEVF_VIDEO64BIT | DEVF_SWAPS | DEVF_CROSS4MB,
  1273. 220000,
  1274. MGA_1164,
  1275. &vbMystique,
  1276. "Mystique 220 (PCI)"},
  1277. {PCI_VENDOR_ID_MATROX, PCI_DEVICE_ID_MATROX_MYS_AGP, 0x02,
  1278. 0, 0,
  1279. DEVF_VIDEO64BIT | DEVF_CROSS4MB,
  1280. 180000,
  1281. MGA_1064,
  1282. &vbMystique,
  1283. "Mystique (AGP)"},
  1284. {PCI_VENDOR_ID_MATROX, PCI_DEVICE_ID_MATROX_MYS_AGP, 0xFF,
  1285. 0, 0,
  1286. DEVF_VIDEO64BIT | DEVF_SWAPS | DEVF_CROSS4MB,
  1287. 220000,
  1288. MGA_1164,
  1289. &vbMystique,
  1290. "Mystique 220 (AGP)"},
  1291. #endif
  1292. #ifdef CONFIG_FB_MATROX_G
  1293. {PCI_VENDOR_ID_MATROX, PCI_DEVICE_ID_MATROX_G100_MM, 0xFF,
  1294. 0, 0,
  1295. DEVF_G100,
  1296. 230000,
  1297. MGA_G100,
  1298. &vbG100,
  1299. "MGA-G100 (PCI)"},
  1300. {PCI_VENDOR_ID_MATROX, PCI_DEVICE_ID_MATROX_G100_AGP, 0xFF,
  1301. 0, 0,
  1302. DEVF_G100,
  1303. 230000,
  1304. MGA_G100,
  1305. &vbG100,
  1306. "MGA-G100 (AGP)"},
  1307. {PCI_VENDOR_ID_MATROX, PCI_DEVICE_ID_MATROX_G200_PCI, 0xFF,
  1308. 0, 0,
  1309. DEVF_G200,
  1310. 250000,
  1311. MGA_G200,
  1312. &vbG200,
  1313. "MGA-G200 (PCI)"},
  1314. {PCI_VENDOR_ID_MATROX, PCI_DEVICE_ID_MATROX_G200_AGP, 0xFF,
  1315. PCI_SS_VENDOR_ID_MATROX, PCI_SS_ID_MATROX_GENERIC,
  1316. DEVF_G200,
  1317. 220000,
  1318. MGA_G200,
  1319. &vbG200,
  1320. "MGA-G200 (AGP)"},
  1321. {PCI_VENDOR_ID_MATROX, PCI_DEVICE_ID_MATROX_G200_AGP, 0xFF,
  1322. PCI_SS_VENDOR_ID_MATROX, PCI_SS_ID_MATROX_MYSTIQUE_G200_AGP,
  1323. DEVF_G200,
  1324. 230000,
  1325. MGA_G200,
  1326. &vbG200,
  1327. "Mystique G200 (AGP)"},
  1328. {PCI_VENDOR_ID_MATROX, PCI_DEVICE_ID_MATROX_G200_AGP, 0xFF,
  1329. PCI_SS_VENDOR_ID_MATROX, PCI_SS_ID_MATROX_MILLENIUM_G200_AGP,
  1330. DEVF_G200,
  1331. 250000,
  1332. MGA_G200,
  1333. &vbG200,
  1334. "Millennium G200 (AGP)"},
  1335. {PCI_VENDOR_ID_MATROX, PCI_DEVICE_ID_MATROX_G200_AGP, 0xFF,
  1336. PCI_SS_VENDOR_ID_MATROX, PCI_SS_ID_MATROX_MARVEL_G200_AGP,
  1337. DEVF_G200,
  1338. 230000,
  1339. MGA_G200,
  1340. &vbG200,
  1341. "Marvel G200 (AGP)"},
  1342. {PCI_VENDOR_ID_MATROX, PCI_DEVICE_ID_MATROX_G200_AGP, 0xFF,
  1343. PCI_SS_VENDOR_ID_SIEMENS_NIXDORF, PCI_SS_ID_SIEMENS_MGA_G200_AGP,
  1344. DEVF_G200,
  1345. 230000,
  1346. MGA_G200,
  1347. &vbG200,
  1348. "MGA-G200 (AGP)"},
  1349. {PCI_VENDOR_ID_MATROX, PCI_DEVICE_ID_MATROX_G200_AGP, 0xFF,
  1350. 0, 0,
  1351. DEVF_G200,
  1352. 230000,
  1353. MGA_G200,
  1354. &vbG200,
  1355. "G200 (AGP)"},
  1356. {PCI_VENDOR_ID_MATROX, PCI_DEVICE_ID_MATROX_G400, 0x80,
  1357. PCI_SS_VENDOR_ID_MATROX, PCI_SS_ID_MATROX_MILLENNIUM_G400_MAX_AGP,
  1358. DEVF_G400,
  1359. 360000,
  1360. MGA_G400,
  1361. &vbG400,
  1362. "Millennium G400 MAX (AGP)"},
  1363. {PCI_VENDOR_ID_MATROX, PCI_DEVICE_ID_MATROX_G400, 0x80,
  1364. 0, 0,
  1365. DEVF_G400,
  1366. 300000,
  1367. MGA_G400,
  1368. &vbG400,
  1369. "G400 (AGP)"},
  1370. {PCI_VENDOR_ID_MATROX, PCI_DEVICE_ID_MATROX_G400, 0xFF,
  1371. 0, 0,
  1372. DEVF_G450,
  1373. 360000,
  1374. MGA_G450,
  1375. &vbG400,
  1376. "G450"},
  1377. {PCI_VENDOR_ID_MATROX, PCI_DEVICE_ID_MATROX_G550, 0xFF,
  1378. 0, 0,
  1379. DEVF_G550,
  1380. 360000,
  1381. MGA_G550,
  1382. &vbG400,
  1383. "G550"},
  1384. #endif
  1385. {0, 0, 0xFF,
  1386. 0, 0,
  1387. 0,
  1388. 0,
  1389. 0,
  1390. NULL,
  1391. NULL}};
  1392. #ifndef MODULE
  1393. static struct fb_videomode defaultmode = {
  1394. /* 640x480 @ 60Hz, 31.5 kHz */
  1395. NULL, 60, 640, 480, 39721, 40, 24, 32, 11, 96, 2,
  1396. 0, FB_VMODE_NONINTERLACED
  1397. };
  1398. #endif /* !MODULE */
  1399. static int hotplug = 0;
  1400. static void setDefaultOutputs(WPMINFO2) {
  1401. unsigned int i;
  1402. const char* ptr;
  1403. ACCESS_FBINFO(outputs[0]).default_src = MATROXFB_SRC_CRTC1;
  1404. if (ACCESS_FBINFO(devflags.g450dac)) {
  1405. ACCESS_FBINFO(outputs[1]).default_src = MATROXFB_SRC_CRTC1;
  1406. ACCESS_FBINFO(outputs[2]).default_src = MATROXFB_SRC_CRTC1;
  1407. } else if (dfp) {
  1408. ACCESS_FBINFO(outputs[2]).default_src = MATROXFB_SRC_CRTC1;
  1409. }
  1410. ptr = outputs;
  1411. for (i = 0; i < MATROXFB_MAX_OUTPUTS; i++) {
  1412. char c = *ptr++;
  1413. if (c == 0) {
  1414. break;
  1415. }
  1416. if (c == '0') {
  1417. ACCESS_FBINFO(outputs[i]).default_src = MATROXFB_SRC_NONE;
  1418. } else if (c == '1') {
  1419. ACCESS_FBINFO(outputs[i]).default_src = MATROXFB_SRC_CRTC1;
  1420. } else if (c == '2' && ACCESS_FBINFO(devflags.crtc2)) {
  1421. ACCESS_FBINFO(outputs[i]).default_src = MATROXFB_SRC_CRTC2;
  1422. } else {
  1423. printk(KERN_ERR "matroxfb: Unknown outputs setting\n");
  1424. break;
  1425. }
  1426. }
  1427. /* Nullify this option for subsequent adapters */
  1428. outputs[0] = 0;
  1429. }
  1430. static int initMatrox2(WPMINFO struct board* b){
  1431. unsigned long ctrlptr_phys = 0;
  1432. unsigned long video_base_phys = 0;
  1433. unsigned int memsize;
  1434. int err;
  1435. static struct pci_device_id intel_82437[] = {
  1436. { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82437) },
  1437. { },
  1438. };
  1439. DBG(__FUNCTION__)
  1440. /* set default values... */
  1441. vesafb_defined.accel_flags = FB_ACCELF_TEXT;
  1442. ACCESS_FBINFO(hw_switch) = b->base->lowlevel;
  1443. ACCESS_FBINFO(devflags.accelerator) = b->base->accelID;
  1444. ACCESS_FBINFO(max_pixel_clock) = b->maxclk;
  1445. printk(KERN_INFO "matroxfb: Matrox %s detected\n", b->name);
  1446. ACCESS_FBINFO(capable.plnwt) = 1;
  1447. ACCESS_FBINFO(chip) = b->chip;
  1448. ACCESS_FBINFO(capable.srcorg) = b->flags & DEVF_SRCORG;
  1449. ACCESS_FBINFO(devflags.video64bits) = b->flags & DEVF_VIDEO64BIT;
  1450. if (b->flags & DEVF_TEXT4B) {
  1451. ACCESS_FBINFO(devflags.vgastep) = 4;
  1452. ACCESS_FBINFO(devflags.textmode) = 4;
  1453. ACCESS_FBINFO(devflags.text_type_aux) = FB_AUX_TEXT_MGA_STEP16;
  1454. } else if (b->flags & DEVF_TEXT16B) {
  1455. ACCESS_FBINFO(devflags.vgastep) = 16;
  1456. ACCESS_FBINFO(devflags.textmode) = 1;
  1457. ACCESS_FBINFO(devflags.text_type_aux) = FB_AUX_TEXT_MGA_STEP16;
  1458. } else {
  1459. ACCESS_FBINFO(devflags.vgastep) = 8;
  1460. ACCESS_FBINFO(devflags.textmode) = 1;
  1461. ACCESS_FBINFO(devflags.text_type_aux) = FB_AUX_TEXT_MGA_STEP8;
  1462. }
  1463. #ifdef CONFIG_FB_MATROX_32MB
  1464. ACCESS_FBINFO(devflags.support32MB) = (b->flags & DEVF_SUPPORT32MB) != 0;
  1465. #endif
  1466. ACCESS_FBINFO(devflags.precise_width) = !(b->flags & DEVF_ANY_VXRES);
  1467. ACCESS_FBINFO(devflags.crtc2) = (b->flags & DEVF_CRTC2) != 0;
  1468. ACCESS_FBINFO(devflags.maven_capable) = (b->flags & DEVF_MAVEN_CAPABLE) != 0;
  1469. ACCESS_FBINFO(devflags.dualhead) = (b->flags & DEVF_DUALHEAD) != 0;
  1470. ACCESS_FBINFO(devflags.dfp_type) = dfp_type;
  1471. ACCESS_FBINFO(devflags.g450dac) = (b->flags & DEVF_G450DAC) != 0;
  1472. ACCESS_FBINFO(devflags.textstep) = ACCESS_FBINFO(devflags.vgastep) * ACCESS_FBINFO(devflags.textmode);
  1473. ACCESS_FBINFO(devflags.textvram) = 65536 / ACCESS_FBINFO(devflags.textmode);
  1474. setDefaultOutputs(PMINFO2);
  1475. if (b->flags & DEVF_PANELLINK_CAPABLE) {
  1476. ACCESS_FBINFO(outputs[2]).data = MINFO;
  1477. ACCESS_FBINFO(outputs[2]).output = &panellink_output;
  1478. ACCESS_FBINFO(outputs[2]).src = ACCESS_FBINFO(outputs[2]).default_src;
  1479. ACCESS_FBINFO(outputs[2]).mode = MATROXFB_OUTPUT_MODE_MONITOR;
  1480. ACCESS_FBINFO(devflags.panellink) = 1;
  1481. }
  1482. if (ACCESS_FBINFO(capable.cross4MB) < 0)
  1483. ACCESS_FBINFO(capable.cross4MB) = b->flags & DEVF_CROSS4MB;
  1484. if (b->flags & DEVF_SWAPS) {
  1485. ctrlptr_phys = pci_resource_start(ACCESS_FBINFO(pcidev), 1);
  1486. video_base_phys = pci_resource_start(ACCESS_FBINFO(pcidev), 0);
  1487. ACCESS_FBINFO(devflags.fbResource) = PCI_BASE_ADDRESS_0;
  1488. } else {
  1489. ctrlptr_phys = pci_resource_start(ACCESS_FBINFO(pcidev), 0);
  1490. video_base_phys = pci_resource_start(ACCESS_FBINFO(pcidev), 1);
  1491. ACCESS_FBINFO(devflags.fbResource) = PCI_BASE_ADDRESS_1;
  1492. }
  1493. err = -EINVAL;
  1494. if (!ctrlptr_phys) {
  1495. printk(KERN_ERR "matroxfb: control registers are not available, matroxfb disabled\n");
  1496. goto fail;
  1497. }
  1498. if (!video_base_phys) {
  1499. printk(KERN_ERR "matroxfb: video RAM is not available in PCI address space, matroxfb disabled\n");
  1500. goto fail;
  1501. }
  1502. memsize = b->base->maxvram;
  1503. if (!request_mem_region(ctrlptr_phys, 16384, "matroxfb MMIO")) {
  1504. goto fail;
  1505. }
  1506. if (!request_mem_region(video_base_phys, memsize, "matroxfb FB")) {
  1507. goto failCtrlMR;
  1508. }
  1509. ACCESS_FBINFO(video.len_maximum) = memsize;
  1510. /* convert mem (autodetect k, M) */
  1511. if (mem < 1024) mem *= 1024;
  1512. if (mem < 0x00100000) mem *= 1024;
  1513. if (mem && (mem < memsize))
  1514. memsize = mem;
  1515. err = -ENOMEM;
  1516. if (mga_ioremap(ctrlptr_phys, 16384, MGA_IOREMAP_MMIO, &ACCESS_FBINFO(mmio.vbase))) {
  1517. printk(KERN_ERR "matroxfb: cannot ioremap(%lX, 16384), matroxfb disabled\n", ctrlptr_phys);
  1518. goto failVideoMR;
  1519. }
  1520. ACCESS_FBINFO(mmio.base) = ctrlptr_phys;
  1521. ACCESS_FBINFO(mmio.len) = 16384;
  1522. ACCESS_FBINFO(video.base) = video_base_phys;
  1523. if (mga_ioremap(video_base_phys, memsize, MGA_IOREMAP_FB, &ACCESS_FBINFO(video.vbase))) {
  1524. printk(KERN_ERR "matroxfb: cannot ioremap(%lX, %d), matroxfb disabled\n",
  1525. video_base_phys, memsize);
  1526. goto failCtrlIO;
  1527. }
  1528. {
  1529. u_int32_t cmd;
  1530. u_int32_t mga_option;
  1531. pci_read_config_dword(ACCESS_FBINFO(pcidev), PCI_OPTION_REG, &mga_option);
  1532. pci_read_config_dword(ACCESS_FBINFO(pcidev), PCI_COMMAND, &cmd);
  1533. mga_option &= 0x7FFFFFFF; /* clear BIG_ENDIAN */
  1534. mga_option |= MX_OPTION_BSWAP;
  1535. /* disable palette snooping */
  1536. cmd &= ~PCI_COMMAND_VGA_PALETTE;
  1537. if (pci_dev_present(intel_82437)) {
  1538. if (!(mga_option & 0x20000000) && !ACCESS_FBINFO(devflags.nopciretry)) {
  1539. printk(KERN_WARNING "matroxfb: Disabling PCI retries due to i82437 present\n");
  1540. }
  1541. mga_option |= 0x20000000;
  1542. ACCESS_FBINFO(devflags.nopciretry) = 1;
  1543. }
  1544. pci_write_config_dword(ACCESS_FBINFO(pcidev), PCI_COMMAND, cmd);
  1545. pci_write_config_dword(ACCESS_FBINFO(pcidev), PCI_OPTION_REG, mga_option);
  1546. ACCESS_FBINFO(hw).MXoptionReg = mga_option;
  1547. /* select non-DMA memory for PCI_MGA_DATA, otherwise dump of PCI cfg space can lock PCI bus */
  1548. /* maybe preinit() candidate, but it is same... for all devices... at this time... */
  1549. pci_write_config_dword(ACCESS_FBINFO(pcidev), PCI_MGA_INDEX, 0x00003C00);
  1550. }
  1551. err = -ENXIO;
  1552. matroxfb_read_pins(PMINFO2);
  1553. if (ACCESS_FBINFO(hw_switch)->preinit(PMINFO2)) {
  1554. goto failVideoIO;
  1555. }
  1556. err = -ENOMEM;
  1557. if (!matroxfb_getmemory(PMINFO memsize, &ACCESS_FBINFO(video.len)) || !ACCESS_FBINFO(video.len)) {
  1558. printk(KERN_ERR "matroxfb: cannot determine memory size\n");
  1559. goto failVideoIO;
  1560. }
  1561. ACCESS_FBINFO(devflags.ydstorg) = 0;
  1562. ACCESS_FBINFO(video.base) = video_base_phys;
  1563. ACCESS_FBINFO(video.len_usable) = ACCESS_FBINFO(video.len);
  1564. if (ACCESS_FBINFO(video.len_usable) > b->base->maxdisplayable)
  1565. ACCESS_FBINFO(video.len_usable) = b->base->maxdisplayable;
  1566. #ifdef CONFIG_MTRR
  1567. if (mtrr) {
  1568. ACCESS_FBINFO(mtrr.vram) = mtrr_add(video_base_phys, ACCESS_FBINFO(video.len), MTRR_TYPE_WRCOMB, 1);
  1569. ACCESS_FBINFO(mtrr.vram_valid) = 1;
  1570. printk(KERN_INFO "matroxfb: MTRR's turned on\n");
  1571. }
  1572. #endif /* CONFIG_MTRR */
  1573. if (!ACCESS_FBINFO(devflags.novga))
  1574. request_region(0x3C0, 32, "matrox");
  1575. matroxfb_g450_connect(PMINFO2);
  1576. ACCESS_FBINFO(hw_switch->reset(PMINFO2));
  1577. ACCESS_FBINFO(fbcon.monspecs.hfmin) = 0;
  1578. ACCESS_FBINFO(fbcon.monspecs.hfmax) = fh;
  1579. ACCESS_FBINFO(fbcon.monspecs.vfmin) = 0;
  1580. ACCESS_FBINFO(fbcon.monspecs.vfmax) = fv;
  1581. ACCESS_FBINFO(fbcon.monspecs.dpms) = 0; /* TBD */
  1582. /* static settings */
  1583. vesafb_defined.red = colors[depth-1].red;
  1584. vesafb_defined.green = colors[depth-1].green;
  1585. vesafb_defined.blue = colors[depth-1].blue;
  1586. vesafb_defined.bits_per_pixel = colors[depth-1].bits_per_pixel;
  1587. vesafb_defined.grayscale = grayscale;
  1588. vesafb_defined.vmode = 0;
  1589. if (noaccel)
  1590. vesafb_defined.accel_flags &= ~FB_ACCELF_TEXT;
  1591. ACCESS_FBINFO(fbops) = matroxfb_ops;
  1592. ACCESS_FBINFO(fbcon.fbops) = &ACCESS_FBINFO(fbops);
  1593. ACCESS_FBINFO(fbcon.pseudo_palette) = ACCESS_FBINFO(cmap);
  1594. /* after __init time we are like module... no logo */
  1595. ACCESS_FBINFO(fbcon.flags) = hotplug ? FBINFO_FLAG_MODULE : FBINFO_FLAG_DEFAULT;
  1596. ACCESS_FBINFO(fbcon.flags) |= FBINFO_PARTIAL_PAN_OK | /* Prefer panning for scroll under MC viewer/edit */
  1597. FBINFO_HWACCEL_COPYAREA | /* We have hw-assisted bmove */
  1598. FBINFO_HWACCEL_FILLRECT | /* And fillrect */
  1599. FBINFO_HWACCEL_IMAGEBLIT | /* And imageblit */
  1600. FBINFO_HWACCEL_XPAN | /* And we support both horizontal */
  1601. FBINFO_HWACCEL_YPAN; /* And vertical panning */
  1602. ACCESS_FBINFO(video.len_usable) &= PAGE_MASK;
  1603. fb_alloc_cmap(&ACCESS_FBINFO(fbcon.cmap), 256, 1);
  1604. #ifndef MODULE
  1605. /* mode database is marked __init!!! */
  1606. if (!hotplug) {
  1607. fb_find_mode(&vesafb_defined, &ACCESS_FBINFO(fbcon), videomode[0]?videomode:NULL,
  1608. NULL, 0, &defaultmode, vesafb_defined.bits_per_pixel);
  1609. }
  1610. #endif /* !MODULE */
  1611. /* mode modifiers */
  1612. if (hslen)
  1613. vesafb_defined.hsync_len = hslen;
  1614. if (vslen)
  1615. vesafb_defined.vsync_len = vslen;
  1616. if (left != ~0)
  1617. vesafb_defined.left_margin = left;
  1618. if (right != ~0)
  1619. vesafb_defined.right_margin = right;
  1620. if (upper != ~0)
  1621. vesafb_defined.upper_margin = upper;
  1622. if (lower != ~0)
  1623. vesafb_defined.lower_margin = lower;
  1624. if (xres)
  1625. vesafb_defined.xres = xres;
  1626. if (yres)
  1627. vesafb_defined.yres = yres;
  1628. if (sync != -1)
  1629. vesafb_defined.sync = sync;
  1630. else if (vesafb_defined.sync == ~0) {
  1631. vesafb_defined.sync = 0;
  1632. if (yres < 400)
  1633. vesafb_defined.sync |= FB_SYNC_HOR_HIGH_ACT;
  1634. else if (yres < 480)
  1635. vesafb_defined.sync |= FB_SYNC_VERT_HIGH_ACT;
  1636. }
  1637. /* fv, fh, maxclk limits was specified */
  1638. {
  1639. unsigned int tmp;
  1640. if (fv) {
  1641. tmp = fv * (vesafb_defined.upper_margin + vesafb_defined.yres
  1642. + vesafb_defined.lower_margin + vesafb_defined.vsync_len);
  1643. if ((tmp < fh) || (fh == 0)) fh = tmp;
  1644. }
  1645. if (fh) {
  1646. tmp = fh * (vesafb_defined.left_margin + vesafb_defined.xres
  1647. + vesafb_defined.right_margin + vesafb_defined.hsync_len);
  1648. if ((tmp < maxclk) || (maxclk == 0)) maxclk = tmp;
  1649. }
  1650. tmp = (maxclk + 499) / 500;
  1651. if (tmp) {
  1652. tmp = (2000000000 + tmp) / tmp;
  1653. if (tmp > pixclock) pixclock = tmp;
  1654. }
  1655. }
  1656. if (pixclock) {
  1657. if (pixclock < 2000) /* > 500MHz */
  1658. pixclock = 4000; /* 250MHz */
  1659. if (pixclock > 1000000)
  1660. pixclock = 1000000; /* 1MHz */
  1661. vesafb_defined.pixclock = pixclock;
  1662. }
  1663. /* FIXME: Where to move this?! */
  1664. #if defined(CONFIG_PPC_PMAC)
  1665. #ifndef MODULE
  1666. if (machine_is(powermac)) {
  1667. struct fb_var_screeninfo var;
  1668. if (default_vmode <= 0 || default_vmode > VMODE_MAX)
  1669. default_vmode = VMODE_640_480_60;
  1670. #ifdef CONFIG_NVRAM
  1671. if (default_cmode == CMODE_NVRAM)
  1672. default_cmode = nvram_read_byte(NV_CMODE);
  1673. #endif
  1674. if (default_cmode < CMODE_8 || default_cmode > CMODE_32)
  1675. default_cmode = CMODE_8;
  1676. if (!mac_vmode_to_var(default_vmode, default_cmode, &var)) {
  1677. var.accel_flags = vesafb_defined.accel_flags;
  1678. var.xoffset = var.yoffset = 0;
  1679. /* Note: mac_vmode_to_var() does not set all parameters */
  1680. vesafb_defined = var;
  1681. }
  1682. }
  1683. #endif /* !MODULE */
  1684. #endif /* CONFIG_PPC_PMAC */
  1685. vesafb_defined.xres_virtual = vesafb_defined.xres;
  1686. if (nopan) {
  1687. vesafb_defined.yres_virtual = vesafb_defined.yres;
  1688. } else {
  1689. vesafb_defined.yres_virtual = 65536; /* large enough to be INF, but small enough
  1690. to yres_virtual * xres_virtual < 2^32 */
  1691. }
  1692. matroxfb_init_fix(PMINFO2);
  1693. ACCESS_FBINFO(fbcon.screen_base) = vaddr_va(ACCESS_FBINFO(video.vbase));
  1694. matroxfb_update_fix(PMINFO2);
  1695. /* Normalize values (namely yres_virtual) */
  1696. matroxfb_check_var(&vesafb_defined, &ACCESS_FBINFO(fbcon));
  1697. /* And put it into "current" var. Do NOT program hardware yet, or we'll not take over
  1698. * vgacon correctly. fbcon_startup will call fb_set_par for us, WITHOUT check_var,
  1699. * and unfortunately it will do it BEFORE vgacon contents is saved, so it won't work
  1700. * anyway. But we at least tried... */
  1701. ACCESS_FBINFO(fbcon.var) = vesafb_defined;
  1702. err = -EINVAL;
  1703. printk(KERN_INFO "matroxfb: %dx%dx%dbpp (virtual: %dx%d)\n",
  1704. vesafb_defined.xres, vesafb_defined.yres, vesafb_defined.bits_per_pixel,
  1705. vesafb_defined.xres_virtual, vesafb_defined.yres_virtual);
  1706. printk(KERN_INFO "matroxfb: framebuffer at 0x%lX, mapped to 0x%p, size %d\n",
  1707. ACCESS_FBINFO(video.base), vaddr_va(ACCESS_FBINFO(video.vbase)), ACCESS_FBINFO(video.len));
  1708. /* We do not have to set currcon to 0... register_framebuffer do it for us on first console
  1709. * and we do not want currcon == 0 for subsequent framebuffers */
  1710. ACCESS_FBINFO(fbcon).device = &ACCESS_FBINFO(pcidev)->dev;
  1711. if (register_framebuffer(&ACCESS_FBINFO(fbcon)) < 0) {
  1712. goto failVideoIO;
  1713. }
  1714. printk("fb%d: %s frame buffer device\n",
  1715. ACCESS_FBINFO(fbcon.node), ACCESS_FBINFO(fbcon.fix.id));
  1716. /* there is no console on this fb... but we have to initialize hardware
  1717. * until someone tells me what is proper thing to do */
  1718. if (!ACCESS_FBINFO(initialized)) {
  1719. printk(KERN_INFO "fb%d: initializing hardware\n",
  1720. ACCESS_FBINFO(fbcon.node));
  1721. /* We have to use FB_ACTIVATE_FORCE, as we had to put vesafb_defined to the fbcon.var
  1722. * already before, so register_framebuffer works correctly. */
  1723. vesafb_defined.activate |= FB_ACTIVATE_FORCE;
  1724. fb_set_var(&ACCESS_FBINFO(fbcon), &vesafb_defined);
  1725. }
  1726. return 0;
  1727. failVideoIO:;
  1728. matroxfb_g450_shutdown(PMINFO2);
  1729. mga_iounmap(ACCESS_FBINFO(video.vbase));
  1730. failCtrlIO:;
  1731. mga_iounmap(ACCESS_FBINFO(mmio.vbase));
  1732. failVideoMR:;
  1733. release_mem_region(video_base_phys, ACCESS_FBINFO(video.len_maximum));
  1734. failCtrlMR:;
  1735. release_mem_region(ctrlptr_phys, 16384);
  1736. fail:;
  1737. return err;
  1738. }
  1739. static LIST_HEAD(matroxfb_list);
  1740. static LIST_HEAD(matroxfb_driver_list);
  1741. #define matroxfb_l(x) list_entry(x, struct matrox_fb_info, next_fb)
  1742. #define matroxfb_driver_l(x) list_entry(x, struct matroxfb_driver, node)
  1743. int matroxfb_register_driver(struct matroxfb_driver* drv) {
  1744. struct matrox_fb_info* minfo;
  1745. list_add(&drv->node, &matroxfb_driver_list);
  1746. for (minfo = matroxfb_l(matroxfb_list.next);
  1747. minfo != matroxfb_l(&matroxfb_list);
  1748. minfo = matroxfb_l(minfo->next_fb.next)) {
  1749. void* p;
  1750. if (minfo->drivers_count == MATROXFB_MAX_FB_DRIVERS)
  1751. continue;
  1752. p = drv->probe(minfo);
  1753. if (p) {
  1754. minfo->drivers_data[minfo->drivers_count] = p;
  1755. minfo->drivers[minfo->drivers_count++] = drv;
  1756. }
  1757. }
  1758. return 0;
  1759. }
  1760. void matroxfb_unregister_driver(struct matroxfb_driver* drv) {
  1761. struct matrox_fb_info* minfo;
  1762. list_del(&drv->node);
  1763. for (minfo = matroxfb_l(matroxfb_list.next);
  1764. minfo != matroxfb_l(&matroxfb_list);
  1765. minfo = matroxfb_l(minfo->next_fb.next)) {
  1766. int i;
  1767. for (i = 0; i < minfo->drivers_count; ) {
  1768. if (minfo->drivers[i] == drv) {
  1769. if (drv && drv->remove)
  1770. drv->remove(minfo, minfo->drivers_data[i]);
  1771. minfo->drivers[i] = minfo->drivers[--minfo->drivers_count];
  1772. minfo->drivers_data[i] = minfo->drivers_data[minfo->drivers_count];
  1773. } else
  1774. i++;
  1775. }
  1776. }
  1777. }
  1778. static void matroxfb_register_device(struct matrox_fb_info* minfo) {
  1779. struct matroxfb_driver* drv;
  1780. int i = 0;
  1781. list_add(&ACCESS_FBINFO(next_fb), &matroxfb_list);
  1782. for (drv = matroxfb_driver_l(matroxfb_driver_list.next);
  1783. drv != matroxfb_driver_l(&matroxfb_driver_list);
  1784. drv = matroxfb_driver_l(drv->node.next)) {
  1785. if (drv && drv->probe) {
  1786. void *p = drv->probe(minfo);
  1787. if (p) {
  1788. minfo->drivers_data[i] = p;
  1789. minfo->drivers[i++] = drv;
  1790. if (i == MATROXFB_MAX_FB_DRIVERS)
  1791. break;
  1792. }
  1793. }
  1794. }
  1795. minfo->drivers_count = i;
  1796. }
  1797. static void matroxfb_unregister_device(struct matrox_fb_info* minfo) {
  1798. int i;
  1799. list_del(&ACCESS_FBINFO(next_fb));
  1800. for (i = 0; i < minfo->drivers_count; i++) {
  1801. struct matroxfb_driver* drv = minfo->drivers[i];
  1802. if (drv && drv->remove)
  1803. drv->remove(minfo, minfo->drivers_data[i]);
  1804. }
  1805. }
  1806. static int matroxfb_probe(struct pci_dev* pdev, const struct pci_device_id* dummy) {
  1807. struct board* b;
  1808. u_int8_t rev;
  1809. u_int16_t svid;
  1810. u_int16_t sid;
  1811. struct matrox_fb_info* minfo;
  1812. int err;
  1813. u_int32_t cmd;
  1814. #ifndef CONFIG_FB_MATROX_MULTIHEAD
  1815. static int registered = 0;
  1816. #endif
  1817. DBG(__FUNCTION__)
  1818. pci_read_config_byte(pdev, PCI_REVISION_ID, &rev);
  1819. svid = pdev->subsystem_vendor;
  1820. sid = pdev->subsystem_device;
  1821. for (b = dev_list; b->vendor; b++) {
  1822. if ((b->vendor != pdev->vendor) || (b->device != pdev->device) || (b->rev < rev)) continue;
  1823. if (b->svid)
  1824. if ((b->svid != svid) || (b->sid != sid)) continue;
  1825. break;
  1826. }
  1827. /* not match... */
  1828. if (!b->vendor)
  1829. return -ENODEV;
  1830. if (dev > 0) {
  1831. /* not requested one... */
  1832. dev--;
  1833. return -ENODEV;
  1834. }
  1835. pci_read_config_dword(pdev, PCI_COMMAND, &cmd);
  1836. if (pci_enable_device(pdev)) {
  1837. return -1;
  1838. }
  1839. #ifdef CONFIG_FB_MATROX_MULTIHEAD
  1840. minfo = (struct matrox_fb_info*)kmalloc(sizeof(*minfo), GFP_KERNEL);
  1841. if (!minfo)
  1842. return -1;
  1843. #else
  1844. if (registered) /* singlehead driver... */
  1845. return -1;
  1846. minfo = &matroxfb_global_mxinfo;
  1847. #endif
  1848. memset(MINFO, 0, sizeof(*MINFO));
  1849. ACCESS_FBINFO(pcidev) = pdev;
  1850. ACCESS_FBINFO(dead) = 0;
  1851. ACCESS_FBINFO(usecount) = 0;
  1852. ACCESS_FBINFO(userusecount) = 0;
  1853. pci_set_drvdata(pdev, MINFO);
  1854. /* DEVFLAGS */
  1855. ACCESS_FBINFO(devflags.memtype) = memtype;
  1856. if (memtype != -1)
  1857. noinit = 0;
  1858. if (cmd & PCI_COMMAND_MEMORY) {
  1859. ACCESS_FBINFO(devflags.novga) = novga;
  1860. ACCESS_FBINFO(devflags.nobios) = nobios;
  1861. ACCESS_FBINFO(devflags.noinit) = noinit;
  1862. /* subsequent heads always needs initialization and must not enable BIOS */
  1863. novga = 1;
  1864. nobios = 1;
  1865. noinit = 0;
  1866. } else {
  1867. ACCESS_FBINFO(devflags.novga) = 1;
  1868. ACCESS_FBINFO(devflags.nobios) = 1;
  1869. ACCESS_FBINFO(devflags.noinit) = 0;
  1870. }
  1871. ACCESS_FBINFO(devflags.nopciretry) = no_pci_retry;
  1872. ACCESS_FBINFO(devflags.mga_24bpp_fix) = inv24;
  1873. ACCESS_FBINFO(devflags.precise_width) = option_precise_width;
  1874. ACCESS_FBINFO(devflags.sgram) = sgram;
  1875. ACCESS_FBINFO(capable.cross4MB) = cross4MB;
  1876. spin_lock_init(&ACCESS_FBINFO(lock.DAC));
  1877. spin_lock_init(&ACCESS_FBINFO(lock.accel));
  1878. init_rwsem(&ACCESS_FBINFO(crtc2.lock));
  1879. init_rwsem(&ACCESS_FBINFO(altout.lock));
  1880. ACCESS_FBINFO(irq_flags) = 0;
  1881. init_waitqueue_head(&ACCESS_FBINFO(crtc1.vsync.wait));
  1882. init_waitqueue_head(&ACCESS_FBINFO(crtc2.vsync.wait));
  1883. ACCESS_FBINFO(crtc1.panpos) = -1;
  1884. err = initMatrox2(PMINFO b);
  1885. if (!err) {
  1886. #ifndef CONFIG_FB_MATROX_MULTIHEAD
  1887. registered = 1;
  1888. #endif
  1889. matroxfb_register_device(MINFO);
  1890. return 0;
  1891. }
  1892. #ifdef CONFIG_FB_MATROX_MULTIHEAD
  1893. kfree(minfo);
  1894. #endif
  1895. return -1;
  1896. }
  1897. static void pci_remove_matrox(struct pci_dev* pdev) {
  1898. struct matrox_fb_info* minfo;
  1899. minfo = pci_get_drvdata(pdev);
  1900. matroxfb_remove(PMINFO 1);
  1901. }
  1902. static struct pci_device_id matroxfb_devices[] = {
  1903. #ifdef CONFIG_FB_MATROX_MILLENIUM
  1904. {PCI_VENDOR_ID_MATROX, PCI_DEVICE_ID_MATROX_MIL,
  1905. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1906. {PCI_VENDOR_ID_MATROX, PCI_DEVICE_ID_MATROX_MIL_2,
  1907. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1908. {PCI_VENDOR_ID_MATROX, PCI_DEVICE_ID_MATROX_MIL_2_AGP,
  1909. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1910. #endif
  1911. #ifdef CONFIG_FB_MATROX_MYSTIQUE
  1912. {PCI_VENDOR_ID_MATROX, PCI_DEVICE_ID_MATROX_MYS,
  1913. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1914. #endif
  1915. #ifdef CONFIG_FB_MATROX_G
  1916. {PCI_VENDOR_ID_MATROX, PCI_DEVICE_ID_MATROX_G100_MM,
  1917. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1918. {PCI_VENDOR_ID_MATROX, PCI_DEVICE_ID_MATROX_G100_AGP,
  1919. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1920. {PCI_VENDOR_ID_MATROX, PCI_DEVICE_ID_MATROX_G200_PCI,
  1921. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1922. {PCI_VENDOR_ID_MATROX, PCI_DEVICE_ID_MATROX_G200_AGP,
  1923. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1924. {PCI_VENDOR_ID_MATROX, PCI_DEVICE_ID_MATROX_G400,
  1925. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1926. {PCI_VENDOR_ID_MATROX, PCI_DEVICE_ID_MATROX_G550,
  1927. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1928. #endif
  1929. {0, 0,
  1930. 0, 0, 0, 0, 0}
  1931. };
  1932. MODULE_DEVICE_TABLE(pci, matroxfb_devices);
  1933. static struct pci_driver matroxfb_driver = {
  1934. .name = "matroxfb",
  1935. .id_table = matroxfb_devices,
  1936. .probe = matroxfb_probe,
  1937. .remove = pci_remove_matrox,
  1938. };
  1939. /* **************************** init-time only **************************** */
  1940. #define RSResolution(X) ((X) & 0x0F)
  1941. #define RS640x400 1
  1942. #define RS640x480 2
  1943. #define RS800x600 3
  1944. #define RS1024x768 4
  1945. #define RS1280x1024 5
  1946. #define RS1600x1200 6
  1947. #define RS768x576 7
  1948. #define RS960x720 8
  1949. #define RS1152x864 9
  1950. #define RS1408x1056 10
  1951. #define RS640x350 11
  1952. #define RS1056x344 12 /* 132 x 43 text */
  1953. #define RS1056x400 13 /* 132 x 50 text */
  1954. #define RS1056x480 14 /* 132 x 60 text */
  1955. #define RSNoxNo 15
  1956. /* 10-FF */
  1957. static struct { int xres, yres, left, right, upper, lower, hslen, vslen, vfreq; } timmings[] __initdata = {
  1958. { 640, 400, 48, 16, 39, 8, 96, 2, 70 },
  1959. { 640, 480, 48, 16, 33, 10, 96, 2, 60 },
  1960. { 800, 600, 144, 24, 28, 8, 112, 6, 60 },
  1961. { 1024, 768, 160, 32, 30, 4, 128, 4, 60 },
  1962. { 1280, 1024, 224, 32, 32, 4, 136, 4, 60 },
  1963. { 1600, 1200, 272, 48, 32, 5, 152, 5, 60 },
  1964. { 768, 576, 144, 16, 28, 6, 112, 4, 60 },
  1965. { 960, 720, 144, 24, 28, 8, 112, 4, 60 },
  1966. { 1152, 864, 192, 32, 30, 4, 128, 4, 60 },
  1967. { 1408, 1056, 256, 40, 32, 5, 144, 5, 60 },
  1968. { 640, 350, 48, 16, 39, 8, 96, 2, 70 },
  1969. { 1056, 344, 96, 24, 59, 44, 160, 2, 70 },
  1970. { 1056, 400, 96, 24, 39, 8, 160, 2, 70 },
  1971. { 1056, 480, 96, 24, 36, 12, 160, 3, 60 },
  1972. { 0, 0, ~0, ~0, ~0, ~0, 0, 0, 0 }
  1973. };
  1974. #define RSCreate(X,Y) ((X) | ((Y) << 8))
  1975. static struct { unsigned int vesa; unsigned int info; } *RSptr, vesamap[] __initdata = {
  1976. /* default must be first */
  1977. { ~0, RSCreate(RSNoxNo, RS8bpp ) },
  1978. { 0x101, RSCreate(RS640x480, RS8bpp ) },
  1979. { 0x100, RSCreate(RS640x400, RS8bpp ) },
  1980. { 0x180, RSCreate(RS768x576, RS8bpp ) },
  1981. { 0x103, RSCreate(RS800x600, RS8bpp ) },
  1982. { 0x188, RSCreate(RS960x720, RS8bpp ) },
  1983. { 0x105, RSCreate(RS1024x768, RS8bpp ) },
  1984. { 0x190, RSCreate(RS1152x864, RS8bpp ) },
  1985. { 0x107, RSCreate(RS1280x1024, RS8bpp ) },
  1986. { 0x198, RSCreate(RS1408x1056, RS8bpp ) },
  1987. { 0x11C, RSCreate(RS1600x1200, RS8bpp ) },
  1988. { 0x110, RSCreate(RS640x480, RS15bpp) },
  1989. { 0x181, RSCreate(RS768x576, RS15bpp) },
  1990. { 0x113, RSCreate(RS800x600, RS15bpp) },
  1991. { 0x189, RSCreate(RS960x720, RS15bpp) },
  1992. { 0x116, RSCreate(RS1024x768, RS15bpp) },
  1993. { 0x191, RSCreate(RS1152x864, RS15bpp) },
  1994. { 0x119, RSCreate(RS1280x1024, RS15bpp) },
  1995. { 0x199, RSCreate(RS1408x1056, RS15bpp) },
  1996. { 0x11D, RSCreate(RS1600x1200, RS15bpp) },
  1997. { 0x111, RSCreate(RS640x480, RS16bpp) },
  1998. { 0x182, RSCreate(RS768x576, RS16bpp) },
  1999. { 0x114, RSCreate(RS800x600, RS16bpp) },
  2000. { 0x18A, RSCreate(RS960x720, RS16bpp) },
  2001. { 0x117, RSCreate(RS1024x768, RS16bpp) },
  2002. { 0x192, RSCreate(RS1152x864, RS16bpp) },
  2003. { 0x11A, RSCreate(RS1280x1024, RS16bpp) },
  2004. { 0x19A, RSCreate(RS1408x1056, RS16bpp) },
  2005. { 0x11E, RSCreate(RS1600x1200, RS16bpp) },
  2006. { 0x1B2, RSCreate(RS640x480, RS24bpp) },
  2007. { 0x184, RSCreate(RS768x576, RS24bpp) },
  2008. { 0x1B5, RSCreate(RS800x600, RS24bpp) },
  2009. { 0x18C, RSCreate(RS960x720, RS24bpp) },
  2010. { 0x1B8, RSCreate(RS1024x768, RS24bpp) },
  2011. { 0x194, RSCreate(RS1152x864, RS24bpp) },
  2012. { 0x1BB, RSCreate(RS1280x1024, RS24bpp) },
  2013. { 0x19C, RSCreate(RS1408x1056, RS24bpp) },
  2014. { 0x1BF, RSCreate(RS1600x1200, RS24bpp) },
  2015. { 0x112, RSCreate(RS640x480, RS32bpp) },
  2016. { 0x183, RSCreate(RS768x576, RS32bpp) },
  2017. { 0x115, RSCreate(RS800x600, RS32bpp) },
  2018. { 0x18B, RSCreate(RS960x720, RS32bpp) },
  2019. { 0x118, RSCreate(RS1024x768, RS32bpp) },
  2020. { 0x193, RSCreate(RS1152x864, RS32bpp) },
  2021. { 0x11B, RSCreate(RS1280x1024, RS32bpp) },
  2022. { 0x19B, RSCreate(RS1408x1056, RS32bpp) },
  2023. { 0x11F, RSCreate(RS1600x1200, RS32bpp) },
  2024. { 0x010, RSCreate(RS640x350, RS4bpp ) },
  2025. { 0x012, RSCreate(RS640x480, RS4bpp ) },
  2026. { 0x102, RSCreate(RS800x600, RS4bpp ) },
  2027. { 0x104, RSCreate(RS1024x768, RS4bpp ) },
  2028. { 0x106, RSCreate(RS1280x1024, RS4bpp ) },
  2029. { 0, 0 }};
  2030. static void __init matroxfb_init_params(void) {
  2031. /* fh from kHz to Hz */
  2032. if (fh < 1000)
  2033. fh *= 1000; /* 1kHz minimum */
  2034. /* maxclk */
  2035. if (maxclk < 1000) maxclk *= 1000; /* kHz -> Hz, MHz -> kHz */
  2036. if (maxclk < 1000000) maxclk *= 1000; /* kHz -> Hz, 1MHz minimum */
  2037. /* fix VESA number */
  2038. if (vesa != ~0)
  2039. vesa &= 0x1DFF; /* mask out clearscreen, acceleration and so on */
  2040. /* static settings */
  2041. for (RSptr = vesamap; RSptr->vesa; RSptr++) {
  2042. if (RSptr->vesa == vesa) break;
  2043. }
  2044. if (!RSptr->vesa) {
  2045. printk(KERN_ERR "Invalid vesa mode 0x%04X\n", vesa);
  2046. RSptr = vesamap;
  2047. }
  2048. {
  2049. int res = RSResolution(RSptr->info)-1;
  2050. if (left == ~0)
  2051. left = timmings[res].left;
  2052. if (!xres)
  2053. xres = timmings[res].xres;
  2054. if (right == ~0)
  2055. right = timmings[res].right;
  2056. if (!hslen)
  2057. hslen = timmings[res].hslen;
  2058. if (upper == ~0)
  2059. upper = timmings[res].upper;
  2060. if (!yres)
  2061. yres = timmings[res].yres;
  2062. if (lower == ~0)
  2063. lower = timmings[res].lower;
  2064. if (!vslen)
  2065. vslen = timmings[res].vslen;
  2066. if (!(fv||fh||maxclk||pixclock))
  2067. fv = timmings[res].vfreq;
  2068. if (depth == -1)
  2069. depth = RSDepth(RSptr->info);
  2070. }
  2071. }
  2072. static void __init matrox_init(void) {
  2073. matroxfb_init_params();
  2074. pci_register_driver(&matroxfb_driver);
  2075. dev = -1; /* accept all new devices... */
  2076. }
  2077. /* **************************** exit-time only **************************** */
  2078. static void __exit matrox_done(void) {
  2079. pci_unregister_driver(&matroxfb_driver);
  2080. }
  2081. #ifndef MODULE
  2082. /* ************************* init in-kernel code ************************** */
  2083. static int __init matroxfb_setup(char *options) {
  2084. char *this_opt;
  2085. DBG(__FUNCTION__)
  2086. if (!options || !*options)
  2087. return 0;
  2088. while ((this_opt = strsep(&options, ",")) != NULL) {
  2089. if (!*this_opt) continue;
  2090. dprintk("matroxfb_setup: option %s\n", this_opt);
  2091. if (!strncmp(this_opt, "dev:", 4))
  2092. dev = simple_strtoul(this_opt+4, NULL, 0);
  2093. else if (!strncmp(this_opt, "depth:", 6)) {
  2094. switch (simple_strtoul(this_opt+6, NULL, 0)) {
  2095. case 0: depth = RSText; break;
  2096. case 4: depth = RS4bpp; break;
  2097. case 8: depth = RS8bpp; break;
  2098. case 15:depth = RS15bpp; break;
  2099. case 16:depth = RS16bpp; break;
  2100. case 24:depth = RS24bpp; break;
  2101. case 32:depth = RS32bpp; break;
  2102. default:
  2103. printk(KERN_ERR "matroxfb: unsupported color depth\n");
  2104. }
  2105. } else if (!strncmp(this_opt, "xres:", 5))
  2106. xres = simple_strtoul(this_opt+5, NULL, 0);
  2107. else if (!strncmp(this_opt, "yres:", 5))
  2108. yres = simple_strtoul(this_opt+5, NULL, 0);
  2109. else if (!strncmp(this_opt, "vslen:", 6))
  2110. vslen = simple_strtoul(this_opt+6, NULL, 0);
  2111. else if (!strncmp(this_opt, "hslen:", 6))
  2112. hslen = simple_strtoul(this_opt+6, NULL, 0);
  2113. else if (!strncmp(this_opt, "left:", 5))
  2114. left = simple_strtoul(this_opt+5, NULL, 0);
  2115. else if (!strncmp(this_opt, "right:", 6))
  2116. right = simple_strtoul(this_opt+6, NULL, 0);
  2117. else if (!strncmp(this_opt, "upper:", 6))
  2118. upper = simple_strtoul(this_opt+6, NULL, 0);
  2119. else if (!strncmp(this_opt, "lower:", 6))
  2120. lower = simple_strtoul(this_opt+6, NULL, 0);
  2121. else if (!strncmp(this_opt, "pixclock:", 9))
  2122. pixclock = simple_strtoul(this_opt+9, NULL, 0);
  2123. else if (!strncmp(this_opt, "sync:", 5))
  2124. sync = simple_strtoul(this_opt+5, NULL, 0);
  2125. else if (!strncmp(this_opt, "vesa:", 5))
  2126. vesa = simple_strtoul(this_opt+5, NULL, 0);
  2127. else if (!strncmp(this_opt, "maxclk:", 7))
  2128. maxclk = simple_strtoul(this_opt+7, NULL, 0);
  2129. else if (!strncmp(this_opt, "fh:", 3))
  2130. fh = simple_strtoul(this_opt+3, NULL, 0);
  2131. else if (!strncmp(this_opt, "fv:", 3))
  2132. fv = simple_strtoul(this_opt+3, NULL, 0);
  2133. else if (!strncmp(this_opt, "mem:", 4))
  2134. mem = simple_strtoul(this_opt+4, NULL, 0);
  2135. else if (!strncmp(this_opt, "mode:", 5))
  2136. strlcpy(videomode, this_opt+5, sizeof(videomode));
  2137. else if (!strncmp(this_opt, "outputs:", 8))
  2138. strlcpy(outputs, this_opt+8, sizeof(outputs));
  2139. else if (!strncmp(this_opt, "dfp:", 4)) {
  2140. dfp_type = simple_strtoul(this_opt+4, NULL, 0);
  2141. dfp = 1;
  2142. }
  2143. #ifdef CONFIG_PPC_PMAC
  2144. else if (!strncmp(this_opt, "vmode:", 6)) {
  2145. unsigned int vmode = simple_strtoul(this_opt+6, NULL, 0);
  2146. if (vmode > 0 && vmode <= VMODE_MAX)
  2147. default_vmode = vmode;
  2148. } else if (!strncmp(this_opt, "cmode:", 6)) {
  2149. unsigned int cmode = simple_strtoul(this_opt+6, NULL, 0);
  2150. switch (cmode) {
  2151. case 0:
  2152. case 8:
  2153. default_cmode = CMODE_8;
  2154. break;
  2155. case 15:
  2156. case 16:
  2157. default_cmode = CMODE_16;
  2158. break;
  2159. case 24:
  2160. case 32:
  2161. default_cmode = CMODE_32;
  2162. break;
  2163. }
  2164. }
  2165. #endif
  2166. else if (!strcmp(this_opt, "disabled")) /* nodisabled does not exist */
  2167. disabled = 1;
  2168. else if (!strcmp(this_opt, "enabled")) /* noenabled does not exist */
  2169. disabled = 0;
  2170. else if (!strcmp(this_opt, "sgram")) /* nosgram == sdram */
  2171. sgram = 1;
  2172. else if (!strcmp(this_opt, "sdram"))
  2173. sgram = 0;
  2174. else if (!strncmp(this_opt, "memtype:", 8))
  2175. memtype = simple_strtoul(this_opt+8, NULL, 0);
  2176. else {
  2177. int value = 1;
  2178. if (!strncmp(this_opt, "no", 2)) {
  2179. value = 0;
  2180. this_opt += 2;
  2181. }
  2182. if (! strcmp(this_opt, "inverse"))
  2183. inverse = value;
  2184. else if (!strcmp(this_opt, "accel"))
  2185. noaccel = !value;
  2186. else if (!strcmp(this_opt, "pan"))
  2187. nopan = !value;
  2188. else if (!strcmp(this_opt, "pciretry"))
  2189. no_pci_retry = !value;
  2190. else if (!strcmp(this_opt, "vga"))
  2191. novga = !value;
  2192. else if (!strcmp(this_opt, "bios"))
  2193. nobios = !value;
  2194. else if (!strcmp(this_opt, "init"))
  2195. noinit = !value;
  2196. #ifdef CONFIG_MTRR
  2197. else if (!strcmp(this_opt, "mtrr"))
  2198. mtrr = value;
  2199. #endif
  2200. else if (!strcmp(this_opt, "inv24"))
  2201. inv24 = value;
  2202. else if (!strcmp(this_opt, "cross4MB"))
  2203. cross4MB = value;
  2204. else if (!strcmp(this_opt, "grayscale"))
  2205. grayscale = value;
  2206. else if (!strcmp(this_opt, "dfp"))
  2207. dfp = value;
  2208. else {
  2209. strlcpy(videomode, this_opt, sizeof(videomode));
  2210. }
  2211. }
  2212. }
  2213. return 0;
  2214. }
  2215. static int __initdata initialized = 0;
  2216. static int __init matroxfb_init(void)
  2217. {
  2218. char *option = NULL;
  2219. DBG(__FUNCTION__)
  2220. if (fb_get_options("matroxfb", &option))
  2221. return -ENODEV;
  2222. matroxfb_setup(option);
  2223. if (disabled)
  2224. return -ENXIO;
  2225. if (!initialized) {
  2226. initialized = 1;
  2227. matrox_init();
  2228. }
  2229. hotplug = 1;
  2230. /* never return failure, user can hotplug matrox later... */
  2231. return 0;
  2232. }
  2233. module_init(matroxfb_init);
  2234. #else
  2235. /* *************************** init module code **************************** */
  2236. MODULE_AUTHOR("(c) 1998-2002 Petr Vandrovec <vandrove@vc.cvut.cz>");
  2237. MODULE_DESCRIPTION("Accelerated FBDev driver for Matrox Millennium/Mystique/G100/G200/G400/G450/G550");
  2238. MODULE_LICENSE("GPL");
  2239. module_param(mem, int, 0);
  2240. MODULE_PARM_DESC(mem, "Size of available memory in MB, KB or B (2,4,8,12,16MB, default=autodetect)");
  2241. module_param(disabled, int, 0);
  2242. MODULE_PARM_DESC(disabled, "Disabled (0 or 1=disabled) (default=0)");
  2243. module_param(noaccel, int, 0);
  2244. MODULE_PARM_DESC(noaccel, "Do not use accelerating engine (0 or 1=disabled) (default=0)");
  2245. module_param(nopan, int, 0);
  2246. MODULE_PARM_DESC(nopan, "Disable pan on startup (0 or 1=disabled) (default=0)");
  2247. module_param(no_pci_retry, int, 0);
  2248. MODULE_PARM_DESC(no_pci_retry, "PCI retries enabled (0 or 1=disabled) (default=0)");
  2249. module_param(novga, int, 0);
  2250. MODULE_PARM_DESC(novga, "VGA I/O (0x3C0-0x3DF) disabled (0 or 1=disabled) (default=0)");
  2251. module_param(nobios, int, 0);
  2252. MODULE_PARM_DESC(nobios, "Disables ROM BIOS (0 or 1=disabled) (default=do not change BIOS state)");
  2253. module_param(noinit, int, 0);
  2254. MODULE_PARM_DESC(noinit, "Disables W/SG/SD-RAM and bus interface initialization (0 or 1=do not initialize) (default=0)");
  2255. module_param(memtype, int, 0);
  2256. MODULE_PARM_DESC(memtype, "Memory type for G200/G400 (see Documentation/fb/matroxfb.txt for explanation) (default=3 for G200, 0 for G400)");
  2257. #ifdef CONFIG_MTRR
  2258. module_param(mtrr, int, 0);
  2259. MODULE_PARM_DESC(mtrr, "This speeds up video memory accesses (0=disabled or 1) (default=1)");
  2260. #endif
  2261. module_param(sgram, int, 0);
  2262. MODULE_PARM_DESC(sgram, "Indicates that G100/G200/G400 has SGRAM memory (0=SDRAM, 1=SGRAM) (default=0)");
  2263. module_param(inv24, int, 0);
  2264. MODULE_PARM_DESC(inv24, "Inverts clock polarity for 24bpp and loop frequency > 100MHz (default=do not invert polarity)");
  2265. module_param(inverse, int, 0);
  2266. MODULE_PARM_DESC(inverse, "Inverse (0 or 1) (default=0)");
  2267. #ifdef CONFIG_FB_MATROX_MULTIHEAD
  2268. module_param(dev, int, 0);
  2269. MODULE_PARM_DESC(dev, "Multihead support, attach to device ID (0..N) (default=all working)");
  2270. #else
  2271. module_param(dev, int, 0);
  2272. MODULE_PARM_DESC(dev, "Multihead support, attach to device ID (0..N) (default=first working)");
  2273. #endif
  2274. module_param(vesa, int, 0);
  2275. MODULE_PARM_DESC(vesa, "Startup videomode (0x000-0x1FF) (default=0x101)");
  2276. module_param(xres, int, 0);
  2277. MODULE_PARM_DESC(xres, "Horizontal resolution (px), overrides xres from vesa (default=vesa)");
  2278. module_param(yres, int, 0);
  2279. MODULE_PARM_DESC(yres, "Vertical resolution (scans), overrides yres from vesa (default=vesa)");
  2280. module_param(upper, int, 0);
  2281. MODULE_PARM_DESC(upper, "Upper blank space (scans), overrides upper from vesa (default=vesa)");
  2282. module_param(lower, int, 0);
  2283. MODULE_PARM_DESC(lower, "Lower blank space (scans), overrides lower from vesa (default=vesa)");
  2284. module_param(vslen, int, 0);
  2285. MODULE_PARM_DESC(vslen, "Vertical sync length (scans), overrides lower from vesa (default=vesa)");
  2286. module_param(left, int, 0);
  2287. MODULE_PARM_DESC(left, "Left blank space (px), overrides left from vesa (default=vesa)");
  2288. module_param(right, int, 0);
  2289. MODULE_PARM_DESC(right, "Right blank space (px), overrides right from vesa (default=vesa)");
  2290. module_param(hslen, int, 0);
  2291. MODULE_PARM_DESC(hslen, "Horizontal sync length (px), overrides hslen from vesa (default=vesa)");
  2292. module_param(pixclock, int, 0);
  2293. MODULE_PARM_DESC(pixclock, "Pixelclock (ns), overrides pixclock from vesa (default=vesa)");
  2294. module_param(sync, int, 0);
  2295. MODULE_PARM_DESC(sync, "Sync polarity, overrides sync from vesa (default=vesa)");
  2296. module_param(depth, int, 0);
  2297. MODULE_PARM_DESC(depth, "Color depth (0=text,8,15,16,24,32) (default=vesa)");
  2298. module_param(maxclk, int, 0);
  2299. MODULE_PARM_DESC(maxclk, "Startup maximal clock, 0-999MHz, 1000-999999kHz, 1000000-INF Hz");
  2300. module_param(fh, int, 0);
  2301. MODULE_PARM_DESC(fh, "Startup horizontal frequency, 0-999kHz, 1000-INF Hz");
  2302. module_param(fv, int, 0);
  2303. MODULE_PARM_DESC(fv, "Startup vertical frequency, 0-INF Hz\n"
  2304. "You should specify \"fv:max_monitor_vsync,fh:max_monitor_hsync,maxclk:max_monitor_dotclock\"\n");
  2305. module_param(grayscale, int, 0);
  2306. MODULE_PARM_DESC(grayscale, "Sets display into grayscale. Works perfectly with paletized videomode (4, 8bpp), some limitations apply to 16, 24 and 32bpp videomodes (default=nograyscale)");
  2307. module_param(cross4MB, int, 0);
  2308. MODULE_PARM_DESC(cross4MB, "Specifies that 4MB boundary can be in middle of line. (default=autodetected)");
  2309. module_param(dfp, int, 0);
  2310. MODULE_PARM_DESC(dfp, "Specifies whether to use digital flat panel interface of G200/G400 (0 or 1) (default=0)");
  2311. module_param(dfp_type, int, 0);
  2312. MODULE_PARM_DESC(dfp_type, "Specifies DFP interface type (0 to 255) (default=read from hardware)");
  2313. module_param_string(outputs, outputs, sizeof(outputs), 0);
  2314. MODULE_PARM_DESC(outputs, "Specifies which CRTC is mapped to which output (string of up to three letters, consisting of 0 (disabled), 1 (CRTC1), 2 (CRTC2)) (default=111 for Gx50, 101 for G200/G400 with DFP, and 100 for all other devices)");
  2315. #ifdef CONFIG_PPC_PMAC
  2316. module_param_named(vmode, default_vmode, int, 0);
  2317. MODULE_PARM_DESC(vmode, "Specify the vmode mode number that should be used (640x480 default)");
  2318. module_param_named(cmode, default_cmode, int, 0);
  2319. MODULE_PARM_DESC(cmode, "Specify the video depth that should be used (8bit default)");
  2320. #endif
  2321. int __init init_module(void){
  2322. DBG(__FUNCTION__)
  2323. if (disabled)
  2324. return -ENXIO;
  2325. if (depth == 0)
  2326. depth = RSText;
  2327. else if (depth == 4)
  2328. depth = RS4bpp;
  2329. else if (depth == 8)
  2330. depth = RS8bpp;
  2331. else if (depth == 15)
  2332. depth = RS15bpp;
  2333. else if (depth == 16)
  2334. depth = RS16bpp;
  2335. else if (depth == 24)
  2336. depth = RS24bpp;
  2337. else if (depth == 32)
  2338. depth = RS32bpp;
  2339. else if (depth != -1) {
  2340. printk(KERN_ERR "matroxfb: depth %d is not supported, using default\n", depth);
  2341. depth = -1;
  2342. }
  2343. matrox_init();
  2344. /* never return failure; user can hotplug matrox later... */
  2345. return 0;
  2346. }
  2347. #endif /* MODULE */
  2348. module_exit(matrox_done);
  2349. EXPORT_SYMBOL(matroxfb_register_driver);
  2350. EXPORT_SYMBOL(matroxfb_unregister_driver);
  2351. EXPORT_SYMBOL(matroxfb_wait_for_sync);
  2352. EXPORT_SYMBOL(matroxfb_enable_irq);
  2353. /*
  2354. * Overrides for Emacs so that we follow Linus's tabbing style.
  2355. * ---------------------------------------------------------------------------
  2356. * Local variables:
  2357. * c-basic-offset: 8
  2358. * End:
  2359. */