paging_tmpl.h 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832
  1. /*
  2. * Kernel-based Virtual Machine driver for Linux
  3. *
  4. * This module enables machines with Intel VT-x extensions to run virtual
  5. * machines without emulation or binary translation.
  6. *
  7. * MMU support
  8. *
  9. * Copyright (C) 2006 Qumranet, Inc.
  10. * Copyright 2010 Red Hat, Inc. and/or its affiliates.
  11. *
  12. * Authors:
  13. * Yaniv Kamay <yaniv@qumranet.com>
  14. * Avi Kivity <avi@qumranet.com>
  15. *
  16. * This work is licensed under the terms of the GNU GPL, version 2. See
  17. * the COPYING file in the top-level directory.
  18. *
  19. */
  20. /*
  21. * We need the mmu code to access both 32-bit and 64-bit guest ptes,
  22. * so the code in this file is compiled twice, once per pte size.
  23. */
  24. #if PTTYPE == 64
  25. #define pt_element_t u64
  26. #define guest_walker guest_walker64
  27. #define FNAME(name) paging##64_##name
  28. #define PT_BASE_ADDR_MASK PT64_BASE_ADDR_MASK
  29. #define PT_LVL_ADDR_MASK(lvl) PT64_LVL_ADDR_MASK(lvl)
  30. #define PT_LVL_OFFSET_MASK(lvl) PT64_LVL_OFFSET_MASK(lvl)
  31. #define PT_INDEX(addr, level) PT64_INDEX(addr, level)
  32. #define PT_LEVEL_MASK(level) PT64_LEVEL_MASK(level)
  33. #define PT_LEVEL_BITS PT64_LEVEL_BITS
  34. #ifdef CONFIG_X86_64
  35. #define PT_MAX_FULL_LEVELS 4
  36. #define CMPXCHG cmpxchg
  37. #else
  38. #define CMPXCHG cmpxchg64
  39. #define PT_MAX_FULL_LEVELS 2
  40. #endif
  41. #elif PTTYPE == 32
  42. #define pt_element_t u32
  43. #define guest_walker guest_walker32
  44. #define FNAME(name) paging##32_##name
  45. #define PT_BASE_ADDR_MASK PT32_BASE_ADDR_MASK
  46. #define PT_LVL_ADDR_MASK(lvl) PT32_LVL_ADDR_MASK(lvl)
  47. #define PT_LVL_OFFSET_MASK(lvl) PT32_LVL_OFFSET_MASK(lvl)
  48. #define PT_INDEX(addr, level) PT32_INDEX(addr, level)
  49. #define PT_LEVEL_MASK(level) PT32_LEVEL_MASK(level)
  50. #define PT_LEVEL_BITS PT32_LEVEL_BITS
  51. #define PT_MAX_FULL_LEVELS 2
  52. #define CMPXCHG cmpxchg
  53. #else
  54. #error Invalid PTTYPE value
  55. #endif
  56. #define gpte_to_gfn_lvl FNAME(gpte_to_gfn_lvl)
  57. #define gpte_to_gfn(pte) gpte_to_gfn_lvl((pte), PT_PAGE_TABLE_LEVEL)
  58. /*
  59. * The guest_walker structure emulates the behavior of the hardware page
  60. * table walker.
  61. */
  62. struct guest_walker {
  63. int level;
  64. gfn_t table_gfn[PT_MAX_FULL_LEVELS];
  65. pt_element_t ptes[PT_MAX_FULL_LEVELS];
  66. pt_element_t prefetch_ptes[PTE_PREFETCH_NUM];
  67. gpa_t pte_gpa[PT_MAX_FULL_LEVELS];
  68. unsigned pt_access;
  69. unsigned pte_access;
  70. gfn_t gfn;
  71. u32 error_code;
  72. };
  73. static gfn_t gpte_to_gfn_lvl(pt_element_t gpte, int lvl)
  74. {
  75. return (gpte & PT_LVL_ADDR_MASK(lvl)) >> PAGE_SHIFT;
  76. }
  77. static bool FNAME(cmpxchg_gpte)(struct kvm *kvm,
  78. gfn_t table_gfn, unsigned index,
  79. pt_element_t orig_pte, pt_element_t new_pte)
  80. {
  81. pt_element_t ret;
  82. pt_element_t *table;
  83. struct page *page;
  84. page = gfn_to_page(kvm, table_gfn);
  85. table = kmap_atomic(page, KM_USER0);
  86. ret = CMPXCHG(&table[index], orig_pte, new_pte);
  87. kunmap_atomic(table, KM_USER0);
  88. kvm_release_page_dirty(page);
  89. return (ret != orig_pte);
  90. }
  91. static unsigned FNAME(gpte_access)(struct kvm_vcpu *vcpu, pt_element_t gpte)
  92. {
  93. unsigned access;
  94. access = (gpte & (PT_WRITABLE_MASK | PT_USER_MASK)) | ACC_EXEC_MASK;
  95. #if PTTYPE == 64
  96. if (vcpu->arch.mmu.nx)
  97. access &= ~(gpte >> PT64_NX_SHIFT);
  98. #endif
  99. return access;
  100. }
  101. /*
  102. * Fetch a guest pte for a guest virtual address
  103. */
  104. static int FNAME(walk_addr_generic)(struct guest_walker *walker,
  105. struct kvm_vcpu *vcpu, struct kvm_mmu *mmu,
  106. gva_t addr, u32 access)
  107. {
  108. pt_element_t pte;
  109. gfn_t table_gfn;
  110. unsigned index, pt_access, uninitialized_var(pte_access);
  111. gpa_t pte_gpa;
  112. bool eperm, present, rsvd_fault;
  113. int offset, write_fault, user_fault, fetch_fault;
  114. write_fault = access & PFERR_WRITE_MASK;
  115. user_fault = access & PFERR_USER_MASK;
  116. fetch_fault = access & PFERR_FETCH_MASK;
  117. trace_kvm_mmu_pagetable_walk(addr, write_fault, user_fault,
  118. fetch_fault);
  119. walk:
  120. present = true;
  121. eperm = rsvd_fault = false;
  122. walker->level = mmu->root_level;
  123. pte = mmu->get_cr3(vcpu);
  124. #if PTTYPE == 64
  125. if (walker->level == PT32E_ROOT_LEVEL) {
  126. pte = kvm_pdptr_read_mmu(vcpu, mmu, (addr >> 30) & 3);
  127. trace_kvm_mmu_paging_element(pte, walker->level);
  128. if (!is_present_gpte(pte)) {
  129. present = false;
  130. goto error;
  131. }
  132. --walker->level;
  133. }
  134. #endif
  135. ASSERT((!is_long_mode(vcpu) && is_pae(vcpu)) ||
  136. (mmu->get_cr3(vcpu) & CR3_NONPAE_RESERVED_BITS) == 0);
  137. pt_access = ACC_ALL;
  138. for (;;) {
  139. index = PT_INDEX(addr, walker->level);
  140. table_gfn = gpte_to_gfn(pte);
  141. offset = index * sizeof(pt_element_t);
  142. pte_gpa = gfn_to_gpa(table_gfn) + offset;
  143. walker->table_gfn[walker->level - 1] = table_gfn;
  144. walker->pte_gpa[walker->level - 1] = pte_gpa;
  145. if (kvm_read_guest_page_mmu(vcpu, mmu, table_gfn, &pte,
  146. offset, sizeof(pte),
  147. PFERR_USER_MASK|PFERR_WRITE_MASK)) {
  148. present = false;
  149. break;
  150. }
  151. trace_kvm_mmu_paging_element(pte, walker->level);
  152. if (!is_present_gpte(pte)) {
  153. present = false;
  154. break;
  155. }
  156. if (is_rsvd_bits_set(&vcpu->arch.mmu, pte, walker->level)) {
  157. rsvd_fault = true;
  158. break;
  159. }
  160. if (write_fault && !is_writable_pte(pte))
  161. if (user_fault || is_write_protection(vcpu))
  162. eperm = true;
  163. if (user_fault && !(pte & PT_USER_MASK))
  164. eperm = true;
  165. #if PTTYPE == 64
  166. if (fetch_fault && (pte & PT64_NX_MASK))
  167. eperm = true;
  168. #endif
  169. if (!eperm && !rsvd_fault && !(pte & PT_ACCESSED_MASK)) {
  170. trace_kvm_mmu_set_accessed_bit(table_gfn, index,
  171. sizeof(pte));
  172. if (FNAME(cmpxchg_gpte)(vcpu->kvm, table_gfn,
  173. index, pte, pte|PT_ACCESSED_MASK))
  174. goto walk;
  175. mark_page_dirty(vcpu->kvm, table_gfn);
  176. pte |= PT_ACCESSED_MASK;
  177. }
  178. pte_access = pt_access & FNAME(gpte_access)(vcpu, pte);
  179. walker->ptes[walker->level - 1] = pte;
  180. if ((walker->level == PT_PAGE_TABLE_LEVEL) ||
  181. ((walker->level == PT_DIRECTORY_LEVEL) &&
  182. is_large_pte(pte) &&
  183. (PTTYPE == 64 || is_pse(vcpu))) ||
  184. ((walker->level == PT_PDPE_LEVEL) &&
  185. is_large_pte(pte) &&
  186. mmu->root_level == PT64_ROOT_LEVEL)) {
  187. int lvl = walker->level;
  188. gpa_t real_gpa;
  189. gfn_t gfn;
  190. u32 ac;
  191. gfn = gpte_to_gfn_lvl(pte, lvl);
  192. gfn += (addr & PT_LVL_OFFSET_MASK(lvl)) >> PAGE_SHIFT;
  193. if (PTTYPE == 32 &&
  194. walker->level == PT_DIRECTORY_LEVEL &&
  195. is_cpuid_PSE36())
  196. gfn += pse36_gfn_delta(pte);
  197. ac = write_fault | fetch_fault | user_fault;
  198. real_gpa = mmu->translate_gpa(vcpu, gfn_to_gpa(gfn),
  199. ac);
  200. if (real_gpa == UNMAPPED_GVA)
  201. return 0;
  202. walker->gfn = real_gpa >> PAGE_SHIFT;
  203. break;
  204. }
  205. pt_access = pte_access;
  206. --walker->level;
  207. }
  208. if (!present || eperm || rsvd_fault)
  209. goto error;
  210. if (write_fault && !is_dirty_gpte(pte)) {
  211. bool ret;
  212. trace_kvm_mmu_set_dirty_bit(table_gfn, index, sizeof(pte));
  213. ret = FNAME(cmpxchg_gpte)(vcpu->kvm, table_gfn, index, pte,
  214. pte|PT_DIRTY_MASK);
  215. if (ret)
  216. goto walk;
  217. mark_page_dirty(vcpu->kvm, table_gfn);
  218. pte |= PT_DIRTY_MASK;
  219. walker->ptes[walker->level - 1] = pte;
  220. }
  221. walker->pt_access = pt_access;
  222. walker->pte_access = pte_access;
  223. pgprintk("%s: pte %llx pte_access %x pt_access %x\n",
  224. __func__, (u64)pte, pte_access, pt_access);
  225. return 1;
  226. error:
  227. walker->error_code = 0;
  228. if (present)
  229. walker->error_code |= PFERR_PRESENT_MASK;
  230. walker->error_code |= write_fault | user_fault;
  231. if (fetch_fault && mmu->nx)
  232. walker->error_code |= PFERR_FETCH_MASK;
  233. if (rsvd_fault)
  234. walker->error_code |= PFERR_RSVD_MASK;
  235. vcpu->arch.fault.address = addr;
  236. vcpu->arch.fault.error_code = walker->error_code;
  237. trace_kvm_mmu_walker_error(walker->error_code);
  238. return 0;
  239. }
  240. static int FNAME(walk_addr)(struct guest_walker *walker,
  241. struct kvm_vcpu *vcpu, gva_t addr, u32 access)
  242. {
  243. return FNAME(walk_addr_generic)(walker, vcpu, &vcpu->arch.mmu, addr,
  244. access);
  245. }
  246. static int FNAME(walk_addr_nested)(struct guest_walker *walker,
  247. struct kvm_vcpu *vcpu, gva_t addr,
  248. u32 access)
  249. {
  250. return FNAME(walk_addr_generic)(walker, vcpu, &vcpu->arch.nested_mmu,
  251. addr, access);
  252. }
  253. static bool FNAME(prefetch_invalid_gpte)(struct kvm_vcpu *vcpu,
  254. struct kvm_mmu_page *sp, u64 *spte,
  255. pt_element_t gpte)
  256. {
  257. u64 nonpresent = shadow_trap_nonpresent_pte;
  258. if (is_rsvd_bits_set(&vcpu->arch.mmu, gpte, PT_PAGE_TABLE_LEVEL))
  259. goto no_present;
  260. if (!is_present_gpte(gpte)) {
  261. if (!sp->unsync)
  262. nonpresent = shadow_notrap_nonpresent_pte;
  263. goto no_present;
  264. }
  265. if (!(gpte & PT_ACCESSED_MASK))
  266. goto no_present;
  267. return false;
  268. no_present:
  269. drop_spte(vcpu->kvm, spte, nonpresent);
  270. return true;
  271. }
  272. static void FNAME(update_pte)(struct kvm_vcpu *vcpu, struct kvm_mmu_page *sp,
  273. u64 *spte, const void *pte)
  274. {
  275. pt_element_t gpte;
  276. unsigned pte_access;
  277. pfn_t pfn;
  278. gpte = *(const pt_element_t *)pte;
  279. if (FNAME(prefetch_invalid_gpte)(vcpu, sp, spte, gpte))
  280. return;
  281. pgprintk("%s: gpte %llx spte %p\n", __func__, (u64)gpte, spte);
  282. pte_access = sp->role.access & FNAME(gpte_access)(vcpu, gpte);
  283. if (gpte_to_gfn(gpte) != vcpu->arch.update_pte.gfn)
  284. return;
  285. pfn = vcpu->arch.update_pte.pfn;
  286. if (is_error_pfn(pfn))
  287. return;
  288. if (mmu_notifier_retry(vcpu, vcpu->arch.update_pte.mmu_seq))
  289. return;
  290. kvm_get_pfn(pfn);
  291. /*
  292. * we call mmu_set_spte() with host_writable = true beacuse that
  293. * vcpu->arch.update_pte.pfn was fetched from get_user_pages(write = 1).
  294. */
  295. mmu_set_spte(vcpu, spte, sp->role.access, pte_access, 0, 0,
  296. is_dirty_gpte(gpte), NULL, PT_PAGE_TABLE_LEVEL,
  297. gpte_to_gfn(gpte), pfn, true, true);
  298. }
  299. static bool FNAME(gpte_changed)(struct kvm_vcpu *vcpu,
  300. struct guest_walker *gw, int level)
  301. {
  302. pt_element_t curr_pte;
  303. gpa_t base_gpa, pte_gpa = gw->pte_gpa[level - 1];
  304. u64 mask;
  305. int r, index;
  306. if (level == PT_PAGE_TABLE_LEVEL) {
  307. mask = PTE_PREFETCH_NUM * sizeof(pt_element_t) - 1;
  308. base_gpa = pte_gpa & ~mask;
  309. index = (pte_gpa - base_gpa) / sizeof(pt_element_t);
  310. r = kvm_read_guest_atomic(vcpu->kvm, base_gpa,
  311. gw->prefetch_ptes, sizeof(gw->prefetch_ptes));
  312. curr_pte = gw->prefetch_ptes[index];
  313. } else
  314. r = kvm_read_guest_atomic(vcpu->kvm, pte_gpa,
  315. &curr_pte, sizeof(curr_pte));
  316. return r || curr_pte != gw->ptes[level - 1];
  317. }
  318. static void FNAME(pte_prefetch)(struct kvm_vcpu *vcpu, struct guest_walker *gw,
  319. u64 *sptep)
  320. {
  321. struct kvm_mmu_page *sp;
  322. pt_element_t *gptep = gw->prefetch_ptes;
  323. u64 *spte;
  324. int i;
  325. sp = page_header(__pa(sptep));
  326. if (sp->role.level > PT_PAGE_TABLE_LEVEL)
  327. return;
  328. if (sp->role.direct)
  329. return __direct_pte_prefetch(vcpu, sp, sptep);
  330. i = (sptep - sp->spt) & ~(PTE_PREFETCH_NUM - 1);
  331. spte = sp->spt + i;
  332. for (i = 0; i < PTE_PREFETCH_NUM; i++, spte++) {
  333. pt_element_t gpte;
  334. unsigned pte_access;
  335. gfn_t gfn;
  336. pfn_t pfn;
  337. bool dirty;
  338. if (spte == sptep)
  339. continue;
  340. if (*spte != shadow_trap_nonpresent_pte)
  341. continue;
  342. gpte = gptep[i];
  343. if (FNAME(prefetch_invalid_gpte)(vcpu, sp, spte, gpte))
  344. continue;
  345. pte_access = sp->role.access & FNAME(gpte_access)(vcpu, gpte);
  346. gfn = gpte_to_gfn(gpte);
  347. dirty = is_dirty_gpte(gpte);
  348. pfn = pte_prefetch_gfn_to_pfn(vcpu, gfn,
  349. (pte_access & ACC_WRITE_MASK) && dirty);
  350. if (is_error_pfn(pfn)) {
  351. kvm_release_pfn_clean(pfn);
  352. break;
  353. }
  354. mmu_set_spte(vcpu, spte, sp->role.access, pte_access, 0, 0,
  355. dirty, NULL, PT_PAGE_TABLE_LEVEL, gfn,
  356. pfn, true, true);
  357. }
  358. }
  359. /*
  360. * Fetch a shadow pte for a specific level in the paging hierarchy.
  361. */
  362. static u64 *FNAME(fetch)(struct kvm_vcpu *vcpu, gva_t addr,
  363. struct guest_walker *gw,
  364. int user_fault, int write_fault, int hlevel,
  365. int *ptwrite, pfn_t pfn, bool map_writable)
  366. {
  367. unsigned access = gw->pt_access;
  368. struct kvm_mmu_page *sp = NULL;
  369. bool dirty = is_dirty_gpte(gw->ptes[gw->level - 1]);
  370. int top_level;
  371. unsigned direct_access;
  372. struct kvm_shadow_walk_iterator it;
  373. if (!is_present_gpte(gw->ptes[gw->level - 1]))
  374. return NULL;
  375. direct_access = gw->pt_access & gw->pte_access;
  376. if (!dirty)
  377. direct_access &= ~ACC_WRITE_MASK;
  378. top_level = vcpu->arch.mmu.root_level;
  379. if (top_level == PT32E_ROOT_LEVEL)
  380. top_level = PT32_ROOT_LEVEL;
  381. /*
  382. * Verify that the top-level gpte is still there. Since the page
  383. * is a root page, it is either write protected (and cannot be
  384. * changed from now on) or it is invalid (in which case, we don't
  385. * really care if it changes underneath us after this point).
  386. */
  387. if (FNAME(gpte_changed)(vcpu, gw, top_level))
  388. goto out_gpte_changed;
  389. for (shadow_walk_init(&it, vcpu, addr);
  390. shadow_walk_okay(&it) && it.level > gw->level;
  391. shadow_walk_next(&it)) {
  392. gfn_t table_gfn;
  393. drop_large_spte(vcpu, it.sptep);
  394. sp = NULL;
  395. if (!is_shadow_present_pte(*it.sptep)) {
  396. table_gfn = gw->table_gfn[it.level - 2];
  397. sp = kvm_mmu_get_page(vcpu, table_gfn, addr, it.level-1,
  398. false, access, it.sptep);
  399. }
  400. /*
  401. * Verify that the gpte in the page we've just write
  402. * protected is still there.
  403. */
  404. if (FNAME(gpte_changed)(vcpu, gw, it.level - 1))
  405. goto out_gpte_changed;
  406. if (sp)
  407. link_shadow_page(it.sptep, sp);
  408. }
  409. for (;
  410. shadow_walk_okay(&it) && it.level > hlevel;
  411. shadow_walk_next(&it)) {
  412. gfn_t direct_gfn;
  413. validate_direct_spte(vcpu, it.sptep, direct_access);
  414. drop_large_spte(vcpu, it.sptep);
  415. if (is_shadow_present_pte(*it.sptep))
  416. continue;
  417. direct_gfn = gw->gfn & ~(KVM_PAGES_PER_HPAGE(it.level) - 1);
  418. sp = kvm_mmu_get_page(vcpu, direct_gfn, addr, it.level-1,
  419. true, direct_access, it.sptep);
  420. link_shadow_page(it.sptep, sp);
  421. }
  422. mmu_set_spte(vcpu, it.sptep, access, gw->pte_access & access,
  423. user_fault, write_fault, dirty, ptwrite, it.level,
  424. gw->gfn, pfn, false, map_writable);
  425. FNAME(pte_prefetch)(vcpu, gw, it.sptep);
  426. return it.sptep;
  427. out_gpte_changed:
  428. if (sp)
  429. kvm_mmu_put_page(sp, it.sptep);
  430. kvm_release_pfn_clean(pfn);
  431. return NULL;
  432. }
  433. /*
  434. * Page fault handler. There are several causes for a page fault:
  435. * - there is no shadow pte for the guest pte
  436. * - write access through a shadow pte marked read only so that we can set
  437. * the dirty bit
  438. * - write access to a shadow pte marked read only so we can update the page
  439. * dirty bitmap, when userspace requests it
  440. * - mmio access; in this case we will never install a present shadow pte
  441. * - normal guest page fault due to the guest pte marked not present, not
  442. * writable, or not executable
  443. *
  444. * Returns: 1 if we need to emulate the instruction, 0 otherwise, or
  445. * a negative value on error.
  446. */
  447. static int FNAME(page_fault)(struct kvm_vcpu *vcpu, gva_t addr, u32 error_code,
  448. bool no_apf)
  449. {
  450. int write_fault = error_code & PFERR_WRITE_MASK;
  451. int user_fault = error_code & PFERR_USER_MASK;
  452. struct guest_walker walker;
  453. u64 *sptep;
  454. int write_pt = 0;
  455. int r;
  456. pfn_t pfn;
  457. int level = PT_PAGE_TABLE_LEVEL;
  458. unsigned long mmu_seq;
  459. bool map_writable;
  460. pgprintk("%s: addr %lx err %x\n", __func__, addr, error_code);
  461. r = mmu_topup_memory_caches(vcpu);
  462. if (r)
  463. return r;
  464. /*
  465. * Look up the guest pte for the faulting address.
  466. */
  467. r = FNAME(walk_addr)(&walker, vcpu, addr, error_code);
  468. /*
  469. * The page is not mapped by the guest. Let the guest handle it.
  470. */
  471. if (!r) {
  472. pgprintk("%s: guest page fault\n", __func__);
  473. inject_page_fault(vcpu);
  474. vcpu->arch.last_pt_write_count = 0; /* reset fork detector */
  475. return 0;
  476. }
  477. if (walker.level >= PT_DIRECTORY_LEVEL) {
  478. level = min(walker.level, mapping_level(vcpu, walker.gfn));
  479. walker.gfn = walker.gfn & ~(KVM_PAGES_PER_HPAGE(level) - 1);
  480. }
  481. mmu_seq = vcpu->kvm->mmu_notifier_seq;
  482. smp_rmb();
  483. if (try_async_pf(vcpu, no_apf, walker.gfn, addr, &pfn, write_fault,
  484. &map_writable))
  485. return 0;
  486. /* mmio */
  487. if (is_error_pfn(pfn))
  488. return kvm_handle_bad_page(vcpu->kvm, walker.gfn, pfn);
  489. if (!map_writable)
  490. walker.pte_access &= ~ACC_WRITE_MASK;
  491. spin_lock(&vcpu->kvm->mmu_lock);
  492. if (mmu_notifier_retry(vcpu, mmu_seq))
  493. goto out_unlock;
  494. trace_kvm_mmu_audit(vcpu, AUDIT_PRE_PAGE_FAULT);
  495. kvm_mmu_free_some_pages(vcpu);
  496. sptep = FNAME(fetch)(vcpu, addr, &walker, user_fault, write_fault,
  497. level, &write_pt, pfn, map_writable);
  498. (void)sptep;
  499. pgprintk("%s: shadow pte %p %llx ptwrite %d\n", __func__,
  500. sptep, *sptep, write_pt);
  501. if (!write_pt)
  502. vcpu->arch.last_pt_write_count = 0; /* reset fork detector */
  503. ++vcpu->stat.pf_fixed;
  504. trace_kvm_mmu_audit(vcpu, AUDIT_POST_PAGE_FAULT);
  505. spin_unlock(&vcpu->kvm->mmu_lock);
  506. return write_pt;
  507. out_unlock:
  508. spin_unlock(&vcpu->kvm->mmu_lock);
  509. kvm_release_pfn_clean(pfn);
  510. return 0;
  511. }
  512. static void FNAME(invlpg)(struct kvm_vcpu *vcpu, gva_t gva)
  513. {
  514. struct kvm_shadow_walk_iterator iterator;
  515. struct kvm_mmu_page *sp;
  516. gpa_t pte_gpa = -1;
  517. int level;
  518. u64 *sptep;
  519. int need_flush = 0;
  520. spin_lock(&vcpu->kvm->mmu_lock);
  521. for_each_shadow_entry(vcpu, gva, iterator) {
  522. level = iterator.level;
  523. sptep = iterator.sptep;
  524. sp = page_header(__pa(sptep));
  525. if (is_last_spte(*sptep, level)) {
  526. int offset, shift;
  527. if (!sp->unsync)
  528. break;
  529. shift = PAGE_SHIFT -
  530. (PT_LEVEL_BITS - PT64_LEVEL_BITS) * level;
  531. offset = sp->role.quadrant << shift;
  532. pte_gpa = (sp->gfn << PAGE_SHIFT) + offset;
  533. pte_gpa += (sptep - sp->spt) * sizeof(pt_element_t);
  534. if (is_shadow_present_pte(*sptep)) {
  535. if (is_large_pte(*sptep))
  536. --vcpu->kvm->stat.lpages;
  537. drop_spte(vcpu->kvm, sptep,
  538. shadow_trap_nonpresent_pte);
  539. need_flush = 1;
  540. } else
  541. __set_spte(sptep, shadow_trap_nonpresent_pte);
  542. break;
  543. }
  544. if (!is_shadow_present_pte(*sptep) || !sp->unsync_children)
  545. break;
  546. }
  547. if (need_flush)
  548. kvm_flush_remote_tlbs(vcpu->kvm);
  549. atomic_inc(&vcpu->kvm->arch.invlpg_counter);
  550. spin_unlock(&vcpu->kvm->mmu_lock);
  551. if (pte_gpa == -1)
  552. return;
  553. if (mmu_topup_memory_caches(vcpu))
  554. return;
  555. kvm_mmu_pte_write(vcpu, pte_gpa, NULL, sizeof(pt_element_t), 0);
  556. }
  557. static gpa_t FNAME(gva_to_gpa)(struct kvm_vcpu *vcpu, gva_t vaddr, u32 access,
  558. u32 *error)
  559. {
  560. struct guest_walker walker;
  561. gpa_t gpa = UNMAPPED_GVA;
  562. int r;
  563. r = FNAME(walk_addr)(&walker, vcpu, vaddr, access);
  564. if (r) {
  565. gpa = gfn_to_gpa(walker.gfn);
  566. gpa |= vaddr & ~PAGE_MASK;
  567. } else if (error)
  568. *error = walker.error_code;
  569. return gpa;
  570. }
  571. static gpa_t FNAME(gva_to_gpa_nested)(struct kvm_vcpu *vcpu, gva_t vaddr,
  572. u32 access, u32 *error)
  573. {
  574. struct guest_walker walker;
  575. gpa_t gpa = UNMAPPED_GVA;
  576. int r;
  577. r = FNAME(walk_addr_nested)(&walker, vcpu, vaddr, access);
  578. if (r) {
  579. gpa = gfn_to_gpa(walker.gfn);
  580. gpa |= vaddr & ~PAGE_MASK;
  581. } else if (error)
  582. *error = walker.error_code;
  583. return gpa;
  584. }
  585. static void FNAME(prefetch_page)(struct kvm_vcpu *vcpu,
  586. struct kvm_mmu_page *sp)
  587. {
  588. int i, j, offset, r;
  589. pt_element_t pt[256 / sizeof(pt_element_t)];
  590. gpa_t pte_gpa;
  591. if (sp->role.direct
  592. || (PTTYPE == 32 && sp->role.level > PT_PAGE_TABLE_LEVEL)) {
  593. nonpaging_prefetch_page(vcpu, sp);
  594. return;
  595. }
  596. pte_gpa = gfn_to_gpa(sp->gfn);
  597. if (PTTYPE == 32) {
  598. offset = sp->role.quadrant << PT64_LEVEL_BITS;
  599. pte_gpa += offset * sizeof(pt_element_t);
  600. }
  601. for (i = 0; i < PT64_ENT_PER_PAGE; i += ARRAY_SIZE(pt)) {
  602. r = kvm_read_guest_atomic(vcpu->kvm, pte_gpa, pt, sizeof pt);
  603. pte_gpa += ARRAY_SIZE(pt) * sizeof(pt_element_t);
  604. for (j = 0; j < ARRAY_SIZE(pt); ++j)
  605. if (r || is_present_gpte(pt[j]))
  606. sp->spt[i+j] = shadow_trap_nonpresent_pte;
  607. else
  608. sp->spt[i+j] = shadow_notrap_nonpresent_pte;
  609. }
  610. }
  611. /*
  612. * Using the cached information from sp->gfns is safe because:
  613. * - The spte has a reference to the struct page, so the pfn for a given gfn
  614. * can't change unless all sptes pointing to it are nuked first.
  615. *
  616. * Note:
  617. * We should flush all tlbs if spte is dropped even though guest is
  618. * responsible for it. Since if we don't, kvm_mmu_notifier_invalidate_page
  619. * and kvm_mmu_notifier_invalidate_range_start detect the mapping page isn't
  620. * used by guest then tlbs are not flushed, so guest is allowed to access the
  621. * freed pages.
  622. * And we increase kvm->tlbs_dirty to delay tlbs flush in this case.
  623. */
  624. static int FNAME(sync_page)(struct kvm_vcpu *vcpu, struct kvm_mmu_page *sp)
  625. {
  626. int i, offset, nr_present;
  627. bool host_writable;
  628. gpa_t first_pte_gpa;
  629. offset = nr_present = 0;
  630. /* direct kvm_mmu_page can not be unsync. */
  631. BUG_ON(sp->role.direct);
  632. if (PTTYPE == 32)
  633. offset = sp->role.quadrant << PT64_LEVEL_BITS;
  634. first_pte_gpa = gfn_to_gpa(sp->gfn) + offset * sizeof(pt_element_t);
  635. for (i = 0; i < PT64_ENT_PER_PAGE; i++) {
  636. unsigned pte_access;
  637. pt_element_t gpte;
  638. gpa_t pte_gpa;
  639. gfn_t gfn;
  640. if (!is_shadow_present_pte(sp->spt[i]))
  641. continue;
  642. pte_gpa = first_pte_gpa + i * sizeof(pt_element_t);
  643. if (kvm_read_guest_atomic(vcpu->kvm, pte_gpa, &gpte,
  644. sizeof(pt_element_t)))
  645. return -EINVAL;
  646. gfn = gpte_to_gfn(gpte);
  647. if (FNAME(prefetch_invalid_gpte)(vcpu, sp, &sp->spt[i], gpte)) {
  648. vcpu->kvm->tlbs_dirty++;
  649. continue;
  650. }
  651. if (gfn != sp->gfns[i]) {
  652. drop_spte(vcpu->kvm, &sp->spt[i],
  653. shadow_trap_nonpresent_pte);
  654. vcpu->kvm->tlbs_dirty++;
  655. continue;
  656. }
  657. nr_present++;
  658. pte_access = sp->role.access & FNAME(gpte_access)(vcpu, gpte);
  659. if (!(sp->spt[i] & SPTE_HOST_WRITEABLE)) {
  660. pte_access &= ~ACC_WRITE_MASK;
  661. host_writable = 0;
  662. } else {
  663. host_writable = 1;
  664. }
  665. set_spte(vcpu, &sp->spt[i], pte_access, 0, 0,
  666. is_dirty_gpte(gpte), PT_PAGE_TABLE_LEVEL, gfn,
  667. spte_to_pfn(sp->spt[i]), true, false,
  668. host_writable);
  669. }
  670. return !nr_present;
  671. }
  672. #undef pt_element_t
  673. #undef guest_walker
  674. #undef FNAME
  675. #undef PT_BASE_ADDR_MASK
  676. #undef PT_INDEX
  677. #undef PT_LEVEL_MASK
  678. #undef PT_LVL_ADDR_MASK
  679. #undef PT_LVL_OFFSET_MASK
  680. #undef PT_LEVEL_BITS
  681. #undef PT_MAX_FULL_LEVELS
  682. #undef gpte_to_gfn
  683. #undef gpte_to_gfn_lvl
  684. #undef CMPXCHG