atmel_serial.c 47 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912
  1. /*
  2. * Driver for Atmel AT91 / AT32 Serial ports
  3. * Copyright (C) 2003 Rick Bronson
  4. *
  5. * Based on drivers/char/serial_sa1100.c, by Deep Blue Solutions Ltd.
  6. * Based on drivers/char/serial.c, by Linus Torvalds, Theodore Ts'o.
  7. *
  8. * DMA support added by Chip Coldwell.
  9. *
  10. * This program is free software; you can redistribute it and/or modify
  11. * it under the terms of the GNU General Public License as published by
  12. * the Free Software Foundation; either version 2 of the License, or
  13. * (at your option) any later version.
  14. *
  15. * This program is distributed in the hope that it will be useful,
  16. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  17. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  18. * GNU General Public License for more details.
  19. *
  20. * You should have received a copy of the GNU General Public License
  21. * along with this program; if not, write to the Free Software
  22. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  23. *
  24. */
  25. #include <linux/module.h>
  26. #include <linux/tty.h>
  27. #include <linux/ioport.h>
  28. #include <linux/slab.h>
  29. #include <linux/init.h>
  30. #include <linux/serial.h>
  31. #include <linux/clk.h>
  32. #include <linux/console.h>
  33. #include <linux/sysrq.h>
  34. #include <linux/tty_flip.h>
  35. #include <linux/platform_device.h>
  36. #include <linux/of.h>
  37. #include <linux/of_device.h>
  38. #include <linux/dma-mapping.h>
  39. #include <linux/atmel_pdc.h>
  40. #include <linux/atmel_serial.h>
  41. #include <linux/uaccess.h>
  42. #include <asm/io.h>
  43. #include <asm/ioctls.h>
  44. #include <asm/mach/serial_at91.h>
  45. #include <mach/board.h>
  46. #ifdef CONFIG_ARM
  47. #include <mach/cpu.h>
  48. #include <asm/gpio.h>
  49. #endif
  50. #define PDC_BUFFER_SIZE 512
  51. /* Revisit: We should calculate this based on the actual port settings */
  52. #define PDC_RX_TIMEOUT (3 * 10) /* 3 bytes */
  53. #if defined(CONFIG_SERIAL_ATMEL_CONSOLE) && defined(CONFIG_MAGIC_SYSRQ)
  54. #define SUPPORT_SYSRQ
  55. #endif
  56. #include <linux/serial_core.h>
  57. static void atmel_start_rx(struct uart_port *port);
  58. static void atmel_stop_rx(struct uart_port *port);
  59. #ifdef CONFIG_SERIAL_ATMEL_TTYAT
  60. /* Use device name ttyAT, major 204 and minor 154-169. This is necessary if we
  61. * should coexist with the 8250 driver, such as if we have an external 16C550
  62. * UART. */
  63. #define SERIAL_ATMEL_MAJOR 204
  64. #define MINOR_START 154
  65. #define ATMEL_DEVICENAME "ttyAT"
  66. #else
  67. /* Use device name ttyS, major 4, minor 64-68. This is the usual serial port
  68. * name, but it is legally reserved for the 8250 driver. */
  69. #define SERIAL_ATMEL_MAJOR TTY_MAJOR
  70. #define MINOR_START 64
  71. #define ATMEL_DEVICENAME "ttyS"
  72. #endif
  73. #define ATMEL_ISR_PASS_LIMIT 256
  74. /* UART registers. CR is write-only, hence no GET macro */
  75. #define UART_PUT_CR(port,v) __raw_writel(v, (port)->membase + ATMEL_US_CR)
  76. #define UART_GET_MR(port) __raw_readl((port)->membase + ATMEL_US_MR)
  77. #define UART_PUT_MR(port,v) __raw_writel(v, (port)->membase + ATMEL_US_MR)
  78. #define UART_PUT_IER(port,v) __raw_writel(v, (port)->membase + ATMEL_US_IER)
  79. #define UART_PUT_IDR(port,v) __raw_writel(v, (port)->membase + ATMEL_US_IDR)
  80. #define UART_GET_IMR(port) __raw_readl((port)->membase + ATMEL_US_IMR)
  81. #define UART_GET_CSR(port) __raw_readl((port)->membase + ATMEL_US_CSR)
  82. #define UART_GET_CHAR(port) __raw_readl((port)->membase + ATMEL_US_RHR)
  83. #define UART_PUT_CHAR(port,v) __raw_writel(v, (port)->membase + ATMEL_US_THR)
  84. #define UART_GET_BRGR(port) __raw_readl((port)->membase + ATMEL_US_BRGR)
  85. #define UART_PUT_BRGR(port,v) __raw_writel(v, (port)->membase + ATMEL_US_BRGR)
  86. #define UART_PUT_RTOR(port,v) __raw_writel(v, (port)->membase + ATMEL_US_RTOR)
  87. #define UART_PUT_TTGR(port, v) __raw_writel(v, (port)->membase + ATMEL_US_TTGR)
  88. /* PDC registers */
  89. #define UART_PUT_PTCR(port,v) __raw_writel(v, (port)->membase + ATMEL_PDC_PTCR)
  90. #define UART_GET_PTSR(port) __raw_readl((port)->membase + ATMEL_PDC_PTSR)
  91. #define UART_PUT_RPR(port,v) __raw_writel(v, (port)->membase + ATMEL_PDC_RPR)
  92. #define UART_GET_RPR(port) __raw_readl((port)->membase + ATMEL_PDC_RPR)
  93. #define UART_PUT_RCR(port,v) __raw_writel(v, (port)->membase + ATMEL_PDC_RCR)
  94. #define UART_PUT_RNPR(port,v) __raw_writel(v, (port)->membase + ATMEL_PDC_RNPR)
  95. #define UART_PUT_RNCR(port,v) __raw_writel(v, (port)->membase + ATMEL_PDC_RNCR)
  96. #define UART_PUT_TPR(port,v) __raw_writel(v, (port)->membase + ATMEL_PDC_TPR)
  97. #define UART_PUT_TCR(port,v) __raw_writel(v, (port)->membase + ATMEL_PDC_TCR)
  98. #define UART_GET_TCR(port) __raw_readl((port)->membase + ATMEL_PDC_TCR)
  99. static int (*atmel_open_hook)(struct uart_port *);
  100. static void (*atmel_close_hook)(struct uart_port *);
  101. struct atmel_dma_buffer {
  102. unsigned char *buf;
  103. dma_addr_t dma_addr;
  104. unsigned int dma_size;
  105. unsigned int ofs;
  106. };
  107. struct atmel_uart_char {
  108. u16 status;
  109. u16 ch;
  110. };
  111. #define ATMEL_SERIAL_RINGSIZE 1024
  112. /*
  113. * We wrap our port structure around the generic uart_port.
  114. */
  115. struct atmel_uart_port {
  116. struct uart_port uart; /* uart */
  117. struct clk *clk; /* uart clock */
  118. int may_wakeup; /* cached value of device_may_wakeup for times we need to disable it */
  119. u32 backup_imr; /* IMR saved during suspend */
  120. int break_active; /* break being received */
  121. short use_dma_rx; /* enable PDC receiver */
  122. short pdc_rx_idx; /* current PDC RX buffer */
  123. struct atmel_dma_buffer pdc_rx[2]; /* PDC receier */
  124. short use_dma_tx; /* enable PDC transmitter */
  125. struct atmel_dma_buffer pdc_tx; /* PDC transmitter */
  126. struct tasklet_struct tasklet;
  127. unsigned int irq_status;
  128. unsigned int irq_status_prev;
  129. struct circ_buf rx_ring;
  130. struct serial_rs485 rs485; /* rs485 settings */
  131. unsigned int tx_done_mask;
  132. };
  133. static struct atmel_uart_port atmel_ports[ATMEL_MAX_UART];
  134. static unsigned long atmel_ports_in_use;
  135. #ifdef SUPPORT_SYSRQ
  136. static struct console atmel_console;
  137. #endif
  138. #if defined(CONFIG_OF)
  139. static const struct of_device_id atmel_serial_dt_ids[] = {
  140. { .compatible = "atmel,at91rm9200-usart" },
  141. { .compatible = "atmel,at91sam9260-usart" },
  142. { /* sentinel */ }
  143. };
  144. MODULE_DEVICE_TABLE(of, atmel_serial_dt_ids);
  145. #endif
  146. static inline struct atmel_uart_port *
  147. to_atmel_uart_port(struct uart_port *uart)
  148. {
  149. return container_of(uart, struct atmel_uart_port, uart);
  150. }
  151. #ifdef CONFIG_SERIAL_ATMEL_PDC
  152. static bool atmel_use_dma_rx(struct uart_port *port)
  153. {
  154. struct atmel_uart_port *atmel_port = to_atmel_uart_port(port);
  155. return atmel_port->use_dma_rx;
  156. }
  157. static bool atmel_use_dma_tx(struct uart_port *port)
  158. {
  159. struct atmel_uart_port *atmel_port = to_atmel_uart_port(port);
  160. return atmel_port->use_dma_tx;
  161. }
  162. #else
  163. static bool atmel_use_dma_rx(struct uart_port *port)
  164. {
  165. return false;
  166. }
  167. static bool atmel_use_dma_tx(struct uart_port *port)
  168. {
  169. return false;
  170. }
  171. #endif
  172. /* Enable or disable the rs485 support */
  173. void atmel_config_rs485(struct uart_port *port, struct serial_rs485 *rs485conf)
  174. {
  175. struct atmel_uart_port *atmel_port = to_atmel_uart_port(port);
  176. unsigned int mode;
  177. unsigned long flags;
  178. spin_lock_irqsave(&port->lock, flags);
  179. /* Disable interrupts */
  180. UART_PUT_IDR(port, atmel_port->tx_done_mask);
  181. mode = UART_GET_MR(port);
  182. /* Resetting serial mode to RS232 (0x0) */
  183. mode &= ~ATMEL_US_USMODE;
  184. atmel_port->rs485 = *rs485conf;
  185. if (rs485conf->flags & SER_RS485_ENABLED) {
  186. dev_dbg(port->dev, "Setting UART to RS485\n");
  187. atmel_port->tx_done_mask = ATMEL_US_TXEMPTY;
  188. if ((rs485conf->delay_rts_after_send) > 0)
  189. UART_PUT_TTGR(port, rs485conf->delay_rts_after_send);
  190. mode |= ATMEL_US_USMODE_RS485;
  191. } else {
  192. dev_dbg(port->dev, "Setting UART to RS232\n");
  193. if (atmel_use_dma_tx(port))
  194. atmel_port->tx_done_mask = ATMEL_US_ENDTX |
  195. ATMEL_US_TXBUFE;
  196. else
  197. atmel_port->tx_done_mask = ATMEL_US_TXRDY;
  198. }
  199. UART_PUT_MR(port, mode);
  200. /* Enable interrupts */
  201. UART_PUT_IER(port, atmel_port->tx_done_mask);
  202. spin_unlock_irqrestore(&port->lock, flags);
  203. }
  204. /*
  205. * Return TIOCSER_TEMT when transmitter FIFO and Shift register is empty.
  206. */
  207. static u_int atmel_tx_empty(struct uart_port *port)
  208. {
  209. return (UART_GET_CSR(port) & ATMEL_US_TXEMPTY) ? TIOCSER_TEMT : 0;
  210. }
  211. /*
  212. * Set state of the modem control output lines
  213. */
  214. static void atmel_set_mctrl(struct uart_port *port, u_int mctrl)
  215. {
  216. unsigned int control = 0;
  217. unsigned int mode;
  218. struct atmel_uart_port *atmel_port = to_atmel_uart_port(port);
  219. #ifdef CONFIG_ARCH_AT91RM9200
  220. if (cpu_is_at91rm9200()) {
  221. /*
  222. * AT91RM9200 Errata #39: RTS0 is not internally connected
  223. * to PA21. We need to drive the pin manually.
  224. */
  225. if (port->mapbase == AT91RM9200_BASE_US0) {
  226. if (mctrl & TIOCM_RTS)
  227. at91_set_gpio_value(AT91_PIN_PA21, 0);
  228. else
  229. at91_set_gpio_value(AT91_PIN_PA21, 1);
  230. }
  231. }
  232. #endif
  233. if (mctrl & TIOCM_RTS)
  234. control |= ATMEL_US_RTSEN;
  235. else
  236. control |= ATMEL_US_RTSDIS;
  237. if (mctrl & TIOCM_DTR)
  238. control |= ATMEL_US_DTREN;
  239. else
  240. control |= ATMEL_US_DTRDIS;
  241. UART_PUT_CR(port, control);
  242. /* Local loopback mode? */
  243. mode = UART_GET_MR(port) & ~ATMEL_US_CHMODE;
  244. if (mctrl & TIOCM_LOOP)
  245. mode |= ATMEL_US_CHMODE_LOC_LOOP;
  246. else
  247. mode |= ATMEL_US_CHMODE_NORMAL;
  248. /* Resetting serial mode to RS232 (0x0) */
  249. mode &= ~ATMEL_US_USMODE;
  250. if (atmel_port->rs485.flags & SER_RS485_ENABLED) {
  251. dev_dbg(port->dev, "Setting UART to RS485\n");
  252. if ((atmel_port->rs485.delay_rts_after_send) > 0)
  253. UART_PUT_TTGR(port,
  254. atmel_port->rs485.delay_rts_after_send);
  255. mode |= ATMEL_US_USMODE_RS485;
  256. } else {
  257. dev_dbg(port->dev, "Setting UART to RS232\n");
  258. }
  259. UART_PUT_MR(port, mode);
  260. }
  261. /*
  262. * Get state of the modem control input lines
  263. */
  264. static u_int atmel_get_mctrl(struct uart_port *port)
  265. {
  266. unsigned int status, ret = 0;
  267. status = UART_GET_CSR(port);
  268. /*
  269. * The control signals are active low.
  270. */
  271. if (!(status & ATMEL_US_DCD))
  272. ret |= TIOCM_CD;
  273. if (!(status & ATMEL_US_CTS))
  274. ret |= TIOCM_CTS;
  275. if (!(status & ATMEL_US_DSR))
  276. ret |= TIOCM_DSR;
  277. if (!(status & ATMEL_US_RI))
  278. ret |= TIOCM_RI;
  279. return ret;
  280. }
  281. /*
  282. * Stop transmitting.
  283. */
  284. static void atmel_stop_tx(struct uart_port *port)
  285. {
  286. struct atmel_uart_port *atmel_port = to_atmel_uart_port(port);
  287. if (atmel_use_dma_tx(port)) {
  288. /* disable PDC transmit */
  289. UART_PUT_PTCR(port, ATMEL_PDC_TXTDIS);
  290. }
  291. /* Disable interrupts */
  292. UART_PUT_IDR(port, atmel_port->tx_done_mask);
  293. if ((atmel_port->rs485.flags & SER_RS485_ENABLED) &&
  294. !(atmel_port->rs485.flags & SER_RS485_RX_DURING_TX))
  295. atmel_start_rx(port);
  296. }
  297. /*
  298. * Start transmitting.
  299. */
  300. static void atmel_start_tx(struct uart_port *port)
  301. {
  302. struct atmel_uart_port *atmel_port = to_atmel_uart_port(port);
  303. if (atmel_use_dma_tx(port)) {
  304. if (UART_GET_PTSR(port) & ATMEL_PDC_TXTEN)
  305. /* The transmitter is already running. Yes, we
  306. really need this.*/
  307. return;
  308. if ((atmel_port->rs485.flags & SER_RS485_ENABLED) &&
  309. !(atmel_port->rs485.flags & SER_RS485_RX_DURING_TX))
  310. atmel_stop_rx(port);
  311. /* re-enable PDC transmit */
  312. UART_PUT_PTCR(port, ATMEL_PDC_TXTEN);
  313. }
  314. /* Enable interrupts */
  315. UART_PUT_IER(port, atmel_port->tx_done_mask);
  316. }
  317. /*
  318. * start receiving - port is in process of being opened.
  319. */
  320. static void atmel_start_rx(struct uart_port *port)
  321. {
  322. UART_PUT_CR(port, ATMEL_US_RSTSTA); /* reset status and receiver */
  323. if (atmel_use_dma_rx(port)) {
  324. /* enable PDC controller */
  325. UART_PUT_IER(port, ATMEL_US_ENDRX | ATMEL_US_TIMEOUT |
  326. port->read_status_mask);
  327. UART_PUT_PTCR(port, ATMEL_PDC_RXTEN);
  328. } else {
  329. UART_PUT_IER(port, ATMEL_US_RXRDY);
  330. }
  331. }
  332. /*
  333. * Stop receiving - port is in process of being closed.
  334. */
  335. static void atmel_stop_rx(struct uart_port *port)
  336. {
  337. if (atmel_use_dma_rx(port)) {
  338. /* disable PDC receive */
  339. UART_PUT_PTCR(port, ATMEL_PDC_RXTDIS);
  340. UART_PUT_IDR(port, ATMEL_US_ENDRX | ATMEL_US_TIMEOUT |
  341. port->read_status_mask);
  342. } else {
  343. UART_PUT_IDR(port, ATMEL_US_RXRDY);
  344. }
  345. }
  346. /*
  347. * Enable modem status interrupts
  348. */
  349. static void atmel_enable_ms(struct uart_port *port)
  350. {
  351. UART_PUT_IER(port, ATMEL_US_RIIC | ATMEL_US_DSRIC
  352. | ATMEL_US_DCDIC | ATMEL_US_CTSIC);
  353. }
  354. /*
  355. * Control the transmission of a break signal
  356. */
  357. static void atmel_break_ctl(struct uart_port *port, int break_state)
  358. {
  359. if (break_state != 0)
  360. UART_PUT_CR(port, ATMEL_US_STTBRK); /* start break */
  361. else
  362. UART_PUT_CR(port, ATMEL_US_STPBRK); /* stop break */
  363. }
  364. /*
  365. * Stores the incoming character in the ring buffer
  366. */
  367. static void
  368. atmel_buffer_rx_char(struct uart_port *port, unsigned int status,
  369. unsigned int ch)
  370. {
  371. struct atmel_uart_port *atmel_port = to_atmel_uart_port(port);
  372. struct circ_buf *ring = &atmel_port->rx_ring;
  373. struct atmel_uart_char *c;
  374. if (!CIRC_SPACE(ring->head, ring->tail, ATMEL_SERIAL_RINGSIZE))
  375. /* Buffer overflow, ignore char */
  376. return;
  377. c = &((struct atmel_uart_char *)ring->buf)[ring->head];
  378. c->status = status;
  379. c->ch = ch;
  380. /* Make sure the character is stored before we update head. */
  381. smp_wmb();
  382. ring->head = (ring->head + 1) & (ATMEL_SERIAL_RINGSIZE - 1);
  383. }
  384. /*
  385. * Deal with parity, framing and overrun errors.
  386. */
  387. static void atmel_pdc_rxerr(struct uart_port *port, unsigned int status)
  388. {
  389. /* clear error */
  390. UART_PUT_CR(port, ATMEL_US_RSTSTA);
  391. if (status & ATMEL_US_RXBRK) {
  392. /* ignore side-effect */
  393. status &= ~(ATMEL_US_PARE | ATMEL_US_FRAME);
  394. port->icount.brk++;
  395. }
  396. if (status & ATMEL_US_PARE)
  397. port->icount.parity++;
  398. if (status & ATMEL_US_FRAME)
  399. port->icount.frame++;
  400. if (status & ATMEL_US_OVRE)
  401. port->icount.overrun++;
  402. }
  403. /*
  404. * Characters received (called from interrupt handler)
  405. */
  406. static void atmel_rx_chars(struct uart_port *port)
  407. {
  408. struct atmel_uart_port *atmel_port = to_atmel_uart_port(port);
  409. unsigned int status, ch;
  410. status = UART_GET_CSR(port);
  411. while (status & ATMEL_US_RXRDY) {
  412. ch = UART_GET_CHAR(port);
  413. /*
  414. * note that the error handling code is
  415. * out of the main execution path
  416. */
  417. if (unlikely(status & (ATMEL_US_PARE | ATMEL_US_FRAME
  418. | ATMEL_US_OVRE | ATMEL_US_RXBRK)
  419. || atmel_port->break_active)) {
  420. /* clear error */
  421. UART_PUT_CR(port, ATMEL_US_RSTSTA);
  422. if (status & ATMEL_US_RXBRK
  423. && !atmel_port->break_active) {
  424. atmel_port->break_active = 1;
  425. UART_PUT_IER(port, ATMEL_US_RXBRK);
  426. } else {
  427. /*
  428. * This is either the end-of-break
  429. * condition or we've received at
  430. * least one character without RXBRK
  431. * being set. In both cases, the next
  432. * RXBRK will indicate start-of-break.
  433. */
  434. UART_PUT_IDR(port, ATMEL_US_RXBRK);
  435. status &= ~ATMEL_US_RXBRK;
  436. atmel_port->break_active = 0;
  437. }
  438. }
  439. atmel_buffer_rx_char(port, status, ch);
  440. status = UART_GET_CSR(port);
  441. }
  442. tasklet_schedule(&atmel_port->tasklet);
  443. }
  444. /*
  445. * Transmit characters (called from tasklet with TXRDY interrupt
  446. * disabled)
  447. */
  448. static void atmel_tx_chars(struct uart_port *port)
  449. {
  450. struct circ_buf *xmit = &port->state->xmit;
  451. struct atmel_uart_port *atmel_port = to_atmel_uart_port(port);
  452. if (port->x_char && UART_GET_CSR(port) & atmel_port->tx_done_mask) {
  453. UART_PUT_CHAR(port, port->x_char);
  454. port->icount.tx++;
  455. port->x_char = 0;
  456. }
  457. if (uart_circ_empty(xmit) || uart_tx_stopped(port))
  458. return;
  459. while (UART_GET_CSR(port) & atmel_port->tx_done_mask) {
  460. UART_PUT_CHAR(port, xmit->buf[xmit->tail]);
  461. xmit->tail = (xmit->tail + 1) & (UART_XMIT_SIZE - 1);
  462. port->icount.tx++;
  463. if (uart_circ_empty(xmit))
  464. break;
  465. }
  466. if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
  467. uart_write_wakeup(port);
  468. if (!uart_circ_empty(xmit))
  469. /* Enable interrupts */
  470. UART_PUT_IER(port, atmel_port->tx_done_mask);
  471. }
  472. /*
  473. * receive interrupt handler.
  474. */
  475. static void
  476. atmel_handle_receive(struct uart_port *port, unsigned int pending)
  477. {
  478. struct atmel_uart_port *atmel_port = to_atmel_uart_port(port);
  479. if (atmel_use_dma_rx(port)) {
  480. /*
  481. * PDC receive. Just schedule the tasklet and let it
  482. * figure out the details.
  483. *
  484. * TODO: We're not handling error flags correctly at
  485. * the moment.
  486. */
  487. if (pending & (ATMEL_US_ENDRX | ATMEL_US_TIMEOUT)) {
  488. UART_PUT_IDR(port, (ATMEL_US_ENDRX
  489. | ATMEL_US_TIMEOUT));
  490. tasklet_schedule(&atmel_port->tasklet);
  491. }
  492. if (pending & (ATMEL_US_RXBRK | ATMEL_US_OVRE |
  493. ATMEL_US_FRAME | ATMEL_US_PARE))
  494. atmel_pdc_rxerr(port, pending);
  495. }
  496. /* Interrupt receive */
  497. if (pending & ATMEL_US_RXRDY)
  498. atmel_rx_chars(port);
  499. else if (pending & ATMEL_US_RXBRK) {
  500. /*
  501. * End of break detected. If it came along with a
  502. * character, atmel_rx_chars will handle it.
  503. */
  504. UART_PUT_CR(port, ATMEL_US_RSTSTA);
  505. UART_PUT_IDR(port, ATMEL_US_RXBRK);
  506. atmel_port->break_active = 0;
  507. }
  508. }
  509. /*
  510. * transmit interrupt handler. (Transmit is IRQF_NODELAY safe)
  511. */
  512. static void
  513. atmel_handle_transmit(struct uart_port *port, unsigned int pending)
  514. {
  515. struct atmel_uart_port *atmel_port = to_atmel_uart_port(port);
  516. if (pending & atmel_port->tx_done_mask) {
  517. /* Either PDC or interrupt transmission */
  518. UART_PUT_IDR(port, atmel_port->tx_done_mask);
  519. tasklet_schedule(&atmel_port->tasklet);
  520. }
  521. }
  522. /*
  523. * status flags interrupt handler.
  524. */
  525. static void
  526. atmel_handle_status(struct uart_port *port, unsigned int pending,
  527. unsigned int status)
  528. {
  529. struct atmel_uart_port *atmel_port = to_atmel_uart_port(port);
  530. if (pending & (ATMEL_US_RIIC | ATMEL_US_DSRIC | ATMEL_US_DCDIC
  531. | ATMEL_US_CTSIC)) {
  532. atmel_port->irq_status = status;
  533. tasklet_schedule(&atmel_port->tasklet);
  534. }
  535. }
  536. /*
  537. * Interrupt handler
  538. */
  539. static irqreturn_t atmel_interrupt(int irq, void *dev_id)
  540. {
  541. struct uart_port *port = dev_id;
  542. unsigned int status, pending, pass_counter = 0;
  543. do {
  544. status = UART_GET_CSR(port);
  545. pending = status & UART_GET_IMR(port);
  546. if (!pending)
  547. break;
  548. atmel_handle_receive(port, pending);
  549. atmel_handle_status(port, pending, status);
  550. atmel_handle_transmit(port, pending);
  551. } while (pass_counter++ < ATMEL_ISR_PASS_LIMIT);
  552. return pass_counter ? IRQ_HANDLED : IRQ_NONE;
  553. }
  554. /*
  555. * Called from tasklet with ENDTX and TXBUFE interrupts disabled.
  556. */
  557. static void atmel_tx_dma(struct uart_port *port)
  558. {
  559. struct atmel_uart_port *atmel_port = to_atmel_uart_port(port);
  560. struct circ_buf *xmit = &port->state->xmit;
  561. struct atmel_dma_buffer *pdc = &atmel_port->pdc_tx;
  562. int count;
  563. /* nothing left to transmit? */
  564. if (UART_GET_TCR(port))
  565. return;
  566. xmit->tail += pdc->ofs;
  567. xmit->tail &= UART_XMIT_SIZE - 1;
  568. port->icount.tx += pdc->ofs;
  569. pdc->ofs = 0;
  570. /* more to transmit - setup next transfer */
  571. /* disable PDC transmit */
  572. UART_PUT_PTCR(port, ATMEL_PDC_TXTDIS);
  573. if (!uart_circ_empty(xmit) && !uart_tx_stopped(port)) {
  574. dma_sync_single_for_device(port->dev,
  575. pdc->dma_addr,
  576. pdc->dma_size,
  577. DMA_TO_DEVICE);
  578. count = CIRC_CNT_TO_END(xmit->head, xmit->tail, UART_XMIT_SIZE);
  579. pdc->ofs = count;
  580. UART_PUT_TPR(port, pdc->dma_addr + xmit->tail);
  581. UART_PUT_TCR(port, count);
  582. /* re-enable PDC transmit */
  583. UART_PUT_PTCR(port, ATMEL_PDC_TXTEN);
  584. /* Enable interrupts */
  585. UART_PUT_IER(port, atmel_port->tx_done_mask);
  586. } else {
  587. if ((atmel_port->rs485.flags & SER_RS485_ENABLED) &&
  588. !(atmel_port->rs485.flags & SER_RS485_RX_DURING_TX)) {
  589. /* DMA done, stop TX, start RX for RS485 */
  590. atmel_start_rx(port);
  591. }
  592. }
  593. if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
  594. uart_write_wakeup(port);
  595. }
  596. static void atmel_rx_from_ring(struct uart_port *port)
  597. {
  598. struct atmel_uart_port *atmel_port = to_atmel_uart_port(port);
  599. struct circ_buf *ring = &atmel_port->rx_ring;
  600. unsigned int flg;
  601. unsigned int status;
  602. while (ring->head != ring->tail) {
  603. struct atmel_uart_char c;
  604. /* Make sure c is loaded after head. */
  605. smp_rmb();
  606. c = ((struct atmel_uart_char *)ring->buf)[ring->tail];
  607. ring->tail = (ring->tail + 1) & (ATMEL_SERIAL_RINGSIZE - 1);
  608. port->icount.rx++;
  609. status = c.status;
  610. flg = TTY_NORMAL;
  611. /*
  612. * note that the error handling code is
  613. * out of the main execution path
  614. */
  615. if (unlikely(status & (ATMEL_US_PARE | ATMEL_US_FRAME
  616. | ATMEL_US_OVRE | ATMEL_US_RXBRK))) {
  617. if (status & ATMEL_US_RXBRK) {
  618. /* ignore side-effect */
  619. status &= ~(ATMEL_US_PARE | ATMEL_US_FRAME);
  620. port->icount.brk++;
  621. if (uart_handle_break(port))
  622. continue;
  623. }
  624. if (status & ATMEL_US_PARE)
  625. port->icount.parity++;
  626. if (status & ATMEL_US_FRAME)
  627. port->icount.frame++;
  628. if (status & ATMEL_US_OVRE)
  629. port->icount.overrun++;
  630. status &= port->read_status_mask;
  631. if (status & ATMEL_US_RXBRK)
  632. flg = TTY_BREAK;
  633. else if (status & ATMEL_US_PARE)
  634. flg = TTY_PARITY;
  635. else if (status & ATMEL_US_FRAME)
  636. flg = TTY_FRAME;
  637. }
  638. if (uart_handle_sysrq_char(port, c.ch))
  639. continue;
  640. uart_insert_char(port, status, ATMEL_US_OVRE, c.ch, flg);
  641. }
  642. /*
  643. * Drop the lock here since it might end up calling
  644. * uart_start(), which takes the lock.
  645. */
  646. spin_unlock(&port->lock);
  647. tty_flip_buffer_push(port->state->port.tty);
  648. spin_lock(&port->lock);
  649. }
  650. static void atmel_rx_from_dma(struct uart_port *port)
  651. {
  652. struct atmel_uart_port *atmel_port = to_atmel_uart_port(port);
  653. struct tty_struct *tty = port->state->port.tty;
  654. struct atmel_dma_buffer *pdc;
  655. int rx_idx = atmel_port->pdc_rx_idx;
  656. unsigned int head;
  657. unsigned int tail;
  658. unsigned int count;
  659. do {
  660. /* Reset the UART timeout early so that we don't miss one */
  661. UART_PUT_CR(port, ATMEL_US_STTTO);
  662. pdc = &atmel_port->pdc_rx[rx_idx];
  663. head = UART_GET_RPR(port) - pdc->dma_addr;
  664. tail = pdc->ofs;
  665. /* If the PDC has switched buffers, RPR won't contain
  666. * any address within the current buffer. Since head
  667. * is unsigned, we just need a one-way comparison to
  668. * find out.
  669. *
  670. * In this case, we just need to consume the entire
  671. * buffer and resubmit it for DMA. This will clear the
  672. * ENDRX bit as well, so that we can safely re-enable
  673. * all interrupts below.
  674. */
  675. head = min(head, pdc->dma_size);
  676. if (likely(head != tail)) {
  677. dma_sync_single_for_cpu(port->dev, pdc->dma_addr,
  678. pdc->dma_size, DMA_FROM_DEVICE);
  679. /*
  680. * head will only wrap around when we recycle
  681. * the DMA buffer, and when that happens, we
  682. * explicitly set tail to 0. So head will
  683. * always be greater than tail.
  684. */
  685. count = head - tail;
  686. tty_insert_flip_string(tty, pdc->buf + pdc->ofs, count);
  687. dma_sync_single_for_device(port->dev, pdc->dma_addr,
  688. pdc->dma_size, DMA_FROM_DEVICE);
  689. port->icount.rx += count;
  690. pdc->ofs = head;
  691. }
  692. /*
  693. * If the current buffer is full, we need to check if
  694. * the next one contains any additional data.
  695. */
  696. if (head >= pdc->dma_size) {
  697. pdc->ofs = 0;
  698. UART_PUT_RNPR(port, pdc->dma_addr);
  699. UART_PUT_RNCR(port, pdc->dma_size);
  700. rx_idx = !rx_idx;
  701. atmel_port->pdc_rx_idx = rx_idx;
  702. }
  703. } while (head >= pdc->dma_size);
  704. /*
  705. * Drop the lock here since it might end up calling
  706. * uart_start(), which takes the lock.
  707. */
  708. spin_unlock(&port->lock);
  709. tty_flip_buffer_push(tty);
  710. spin_lock(&port->lock);
  711. UART_PUT_IER(port, ATMEL_US_ENDRX | ATMEL_US_TIMEOUT);
  712. }
  713. /*
  714. * tasklet handling tty stuff outside the interrupt handler.
  715. */
  716. static void atmel_tasklet_func(unsigned long data)
  717. {
  718. struct uart_port *port = (struct uart_port *)data;
  719. struct atmel_uart_port *atmel_port = to_atmel_uart_port(port);
  720. unsigned int status;
  721. unsigned int status_change;
  722. /* The interrupt handler does not take the lock */
  723. spin_lock(&port->lock);
  724. if (atmel_use_dma_tx(port))
  725. atmel_tx_dma(port);
  726. else
  727. atmel_tx_chars(port);
  728. status = atmel_port->irq_status;
  729. status_change = status ^ atmel_port->irq_status_prev;
  730. if (status_change & (ATMEL_US_RI | ATMEL_US_DSR
  731. | ATMEL_US_DCD | ATMEL_US_CTS)) {
  732. /* TODO: All reads to CSR will clear these interrupts! */
  733. if (status_change & ATMEL_US_RI)
  734. port->icount.rng++;
  735. if (status_change & ATMEL_US_DSR)
  736. port->icount.dsr++;
  737. if (status_change & ATMEL_US_DCD)
  738. uart_handle_dcd_change(port, !(status & ATMEL_US_DCD));
  739. if (status_change & ATMEL_US_CTS)
  740. uart_handle_cts_change(port, !(status & ATMEL_US_CTS));
  741. wake_up_interruptible(&port->state->port.delta_msr_wait);
  742. atmel_port->irq_status_prev = status;
  743. }
  744. if (atmel_use_dma_rx(port))
  745. atmel_rx_from_dma(port);
  746. else
  747. atmel_rx_from_ring(port);
  748. spin_unlock(&port->lock);
  749. }
  750. /*
  751. * Perform initialization and enable port for reception
  752. */
  753. static int atmel_startup(struct uart_port *port)
  754. {
  755. struct atmel_uart_port *atmel_port = to_atmel_uart_port(port);
  756. struct tty_struct *tty = port->state->port.tty;
  757. int retval;
  758. /*
  759. * Ensure that no interrupts are enabled otherwise when
  760. * request_irq() is called we could get stuck trying to
  761. * handle an unexpected interrupt
  762. */
  763. UART_PUT_IDR(port, -1);
  764. /*
  765. * Allocate the IRQ
  766. */
  767. retval = request_irq(port->irq, atmel_interrupt, IRQF_SHARED,
  768. tty ? tty->name : "atmel_serial", port);
  769. if (retval) {
  770. printk("atmel_serial: atmel_startup - Can't get irq\n");
  771. return retval;
  772. }
  773. /*
  774. * Initialize DMA (if necessary)
  775. */
  776. if (atmel_use_dma_rx(port)) {
  777. int i;
  778. for (i = 0; i < 2; i++) {
  779. struct atmel_dma_buffer *pdc = &atmel_port->pdc_rx[i];
  780. pdc->buf = kmalloc(PDC_BUFFER_SIZE, GFP_KERNEL);
  781. if (pdc->buf == NULL) {
  782. if (i != 0) {
  783. dma_unmap_single(port->dev,
  784. atmel_port->pdc_rx[0].dma_addr,
  785. PDC_BUFFER_SIZE,
  786. DMA_FROM_DEVICE);
  787. kfree(atmel_port->pdc_rx[0].buf);
  788. }
  789. free_irq(port->irq, port);
  790. return -ENOMEM;
  791. }
  792. pdc->dma_addr = dma_map_single(port->dev,
  793. pdc->buf,
  794. PDC_BUFFER_SIZE,
  795. DMA_FROM_DEVICE);
  796. pdc->dma_size = PDC_BUFFER_SIZE;
  797. pdc->ofs = 0;
  798. }
  799. atmel_port->pdc_rx_idx = 0;
  800. UART_PUT_RPR(port, atmel_port->pdc_rx[0].dma_addr);
  801. UART_PUT_RCR(port, PDC_BUFFER_SIZE);
  802. UART_PUT_RNPR(port, atmel_port->pdc_rx[1].dma_addr);
  803. UART_PUT_RNCR(port, PDC_BUFFER_SIZE);
  804. }
  805. if (atmel_use_dma_tx(port)) {
  806. struct atmel_dma_buffer *pdc = &atmel_port->pdc_tx;
  807. struct circ_buf *xmit = &port->state->xmit;
  808. pdc->buf = xmit->buf;
  809. pdc->dma_addr = dma_map_single(port->dev,
  810. pdc->buf,
  811. UART_XMIT_SIZE,
  812. DMA_TO_DEVICE);
  813. pdc->dma_size = UART_XMIT_SIZE;
  814. pdc->ofs = 0;
  815. }
  816. /*
  817. * If there is a specific "open" function (to register
  818. * control line interrupts)
  819. */
  820. if (atmel_open_hook) {
  821. retval = atmel_open_hook(port);
  822. if (retval) {
  823. free_irq(port->irq, port);
  824. return retval;
  825. }
  826. }
  827. /* Save current CSR for comparison in atmel_tasklet_func() */
  828. atmel_port->irq_status_prev = UART_GET_CSR(port);
  829. atmel_port->irq_status = atmel_port->irq_status_prev;
  830. /*
  831. * Finally, enable the serial port
  832. */
  833. UART_PUT_CR(port, ATMEL_US_RSTSTA | ATMEL_US_RSTRX);
  834. /* enable xmit & rcvr */
  835. UART_PUT_CR(port, ATMEL_US_TXEN | ATMEL_US_RXEN);
  836. if (atmel_use_dma_rx(port)) {
  837. /* set UART timeout */
  838. UART_PUT_RTOR(port, PDC_RX_TIMEOUT);
  839. UART_PUT_CR(port, ATMEL_US_STTTO);
  840. UART_PUT_IER(port, ATMEL_US_ENDRX | ATMEL_US_TIMEOUT);
  841. /* enable PDC controller */
  842. UART_PUT_PTCR(port, ATMEL_PDC_RXTEN);
  843. } else {
  844. /* enable receive only */
  845. UART_PUT_IER(port, ATMEL_US_RXRDY);
  846. }
  847. return 0;
  848. }
  849. /*
  850. * Disable the port
  851. */
  852. static void atmel_shutdown(struct uart_port *port)
  853. {
  854. struct atmel_uart_port *atmel_port = to_atmel_uart_port(port);
  855. /*
  856. * Ensure everything is stopped.
  857. */
  858. atmel_stop_rx(port);
  859. atmel_stop_tx(port);
  860. /*
  861. * Shut-down the DMA.
  862. */
  863. if (atmel_use_dma_rx(port)) {
  864. int i;
  865. for (i = 0; i < 2; i++) {
  866. struct atmel_dma_buffer *pdc = &atmel_port->pdc_rx[i];
  867. dma_unmap_single(port->dev,
  868. pdc->dma_addr,
  869. pdc->dma_size,
  870. DMA_FROM_DEVICE);
  871. kfree(pdc->buf);
  872. }
  873. }
  874. if (atmel_use_dma_tx(port)) {
  875. struct atmel_dma_buffer *pdc = &atmel_port->pdc_tx;
  876. dma_unmap_single(port->dev,
  877. pdc->dma_addr,
  878. pdc->dma_size,
  879. DMA_TO_DEVICE);
  880. }
  881. /*
  882. * Disable all interrupts, port and break condition.
  883. */
  884. UART_PUT_CR(port, ATMEL_US_RSTSTA);
  885. UART_PUT_IDR(port, -1);
  886. /*
  887. * Free the interrupt
  888. */
  889. free_irq(port->irq, port);
  890. /*
  891. * If there is a specific "close" function (to unregister
  892. * control line interrupts)
  893. */
  894. if (atmel_close_hook)
  895. atmel_close_hook(port);
  896. }
  897. /*
  898. * Flush any TX data submitted for DMA. Called when the TX circular
  899. * buffer is reset.
  900. */
  901. static void atmel_flush_buffer(struct uart_port *port)
  902. {
  903. struct atmel_uart_port *atmel_port = to_atmel_uart_port(port);
  904. if (atmel_use_dma_tx(port)) {
  905. UART_PUT_TCR(port, 0);
  906. atmel_port->pdc_tx.ofs = 0;
  907. }
  908. }
  909. /*
  910. * Power / Clock management.
  911. */
  912. static void atmel_serial_pm(struct uart_port *port, unsigned int state,
  913. unsigned int oldstate)
  914. {
  915. struct atmel_uart_port *atmel_port = to_atmel_uart_port(port);
  916. switch (state) {
  917. case 0:
  918. /*
  919. * Enable the peripheral clock for this serial port.
  920. * This is called on uart_open() or a resume event.
  921. */
  922. clk_enable(atmel_port->clk);
  923. /* re-enable interrupts if we disabled some on suspend */
  924. UART_PUT_IER(port, atmel_port->backup_imr);
  925. break;
  926. case 3:
  927. /* Back up the interrupt mask and disable all interrupts */
  928. atmel_port->backup_imr = UART_GET_IMR(port);
  929. UART_PUT_IDR(port, -1);
  930. /*
  931. * Disable the peripheral clock for this serial port.
  932. * This is called on uart_close() or a suspend event.
  933. */
  934. clk_disable(atmel_port->clk);
  935. break;
  936. default:
  937. printk(KERN_ERR "atmel_serial: unknown pm %d\n", state);
  938. }
  939. }
  940. /*
  941. * Change the port parameters
  942. */
  943. static void atmel_set_termios(struct uart_port *port, struct ktermios *termios,
  944. struct ktermios *old)
  945. {
  946. unsigned long flags;
  947. unsigned int mode, imr, quot, baud;
  948. struct atmel_uart_port *atmel_port = to_atmel_uart_port(port);
  949. /* Get current mode register */
  950. mode = UART_GET_MR(port) & ~(ATMEL_US_USCLKS | ATMEL_US_CHRL
  951. | ATMEL_US_NBSTOP | ATMEL_US_PAR
  952. | ATMEL_US_USMODE);
  953. baud = uart_get_baud_rate(port, termios, old, 0, port->uartclk / 16);
  954. quot = uart_get_divisor(port, baud);
  955. if (quot > 65535) { /* BRGR is 16-bit, so switch to slower clock */
  956. quot /= 8;
  957. mode |= ATMEL_US_USCLKS_MCK_DIV8;
  958. }
  959. /* byte size */
  960. switch (termios->c_cflag & CSIZE) {
  961. case CS5:
  962. mode |= ATMEL_US_CHRL_5;
  963. break;
  964. case CS6:
  965. mode |= ATMEL_US_CHRL_6;
  966. break;
  967. case CS7:
  968. mode |= ATMEL_US_CHRL_7;
  969. break;
  970. default:
  971. mode |= ATMEL_US_CHRL_8;
  972. break;
  973. }
  974. /* stop bits */
  975. if (termios->c_cflag & CSTOPB)
  976. mode |= ATMEL_US_NBSTOP_2;
  977. /* parity */
  978. if (termios->c_cflag & PARENB) {
  979. /* Mark or Space parity */
  980. if (termios->c_cflag & CMSPAR) {
  981. if (termios->c_cflag & PARODD)
  982. mode |= ATMEL_US_PAR_MARK;
  983. else
  984. mode |= ATMEL_US_PAR_SPACE;
  985. } else if (termios->c_cflag & PARODD)
  986. mode |= ATMEL_US_PAR_ODD;
  987. else
  988. mode |= ATMEL_US_PAR_EVEN;
  989. } else
  990. mode |= ATMEL_US_PAR_NONE;
  991. /* hardware handshake (RTS/CTS) */
  992. if (termios->c_cflag & CRTSCTS)
  993. mode |= ATMEL_US_USMODE_HWHS;
  994. else
  995. mode |= ATMEL_US_USMODE_NORMAL;
  996. spin_lock_irqsave(&port->lock, flags);
  997. port->read_status_mask = ATMEL_US_OVRE;
  998. if (termios->c_iflag & INPCK)
  999. port->read_status_mask |= (ATMEL_US_FRAME | ATMEL_US_PARE);
  1000. if (termios->c_iflag & (BRKINT | PARMRK))
  1001. port->read_status_mask |= ATMEL_US_RXBRK;
  1002. if (atmel_use_dma_rx(port))
  1003. /* need to enable error interrupts */
  1004. UART_PUT_IER(port, port->read_status_mask);
  1005. /*
  1006. * Characters to ignore
  1007. */
  1008. port->ignore_status_mask = 0;
  1009. if (termios->c_iflag & IGNPAR)
  1010. port->ignore_status_mask |= (ATMEL_US_FRAME | ATMEL_US_PARE);
  1011. if (termios->c_iflag & IGNBRK) {
  1012. port->ignore_status_mask |= ATMEL_US_RXBRK;
  1013. /*
  1014. * If we're ignoring parity and break indicators,
  1015. * ignore overruns too (for real raw support).
  1016. */
  1017. if (termios->c_iflag & IGNPAR)
  1018. port->ignore_status_mask |= ATMEL_US_OVRE;
  1019. }
  1020. /* TODO: Ignore all characters if CREAD is set.*/
  1021. /* update the per-port timeout */
  1022. uart_update_timeout(port, termios->c_cflag, baud);
  1023. /*
  1024. * save/disable interrupts. The tty layer will ensure that the
  1025. * transmitter is empty if requested by the caller, so there's
  1026. * no need to wait for it here.
  1027. */
  1028. imr = UART_GET_IMR(port);
  1029. UART_PUT_IDR(port, -1);
  1030. /* disable receiver and transmitter */
  1031. UART_PUT_CR(port, ATMEL_US_TXDIS | ATMEL_US_RXDIS);
  1032. /* Resetting serial mode to RS232 (0x0) */
  1033. mode &= ~ATMEL_US_USMODE;
  1034. if (atmel_port->rs485.flags & SER_RS485_ENABLED) {
  1035. dev_dbg(port->dev, "Setting UART to RS485\n");
  1036. if ((atmel_port->rs485.delay_rts_after_send) > 0)
  1037. UART_PUT_TTGR(port,
  1038. atmel_port->rs485.delay_rts_after_send);
  1039. mode |= ATMEL_US_USMODE_RS485;
  1040. } else {
  1041. dev_dbg(port->dev, "Setting UART to RS232\n");
  1042. }
  1043. /* set the parity, stop bits and data size */
  1044. UART_PUT_MR(port, mode);
  1045. /* set the baud rate */
  1046. UART_PUT_BRGR(port, quot);
  1047. UART_PUT_CR(port, ATMEL_US_RSTSTA | ATMEL_US_RSTRX);
  1048. UART_PUT_CR(port, ATMEL_US_TXEN | ATMEL_US_RXEN);
  1049. /* restore interrupts */
  1050. UART_PUT_IER(port, imr);
  1051. /* CTS flow-control and modem-status interrupts */
  1052. if (UART_ENABLE_MS(port, termios->c_cflag))
  1053. port->ops->enable_ms(port);
  1054. spin_unlock_irqrestore(&port->lock, flags);
  1055. }
  1056. static void atmel_set_ldisc(struct uart_port *port, int new)
  1057. {
  1058. if (new == N_PPS) {
  1059. port->flags |= UPF_HARDPPS_CD;
  1060. atmel_enable_ms(port);
  1061. } else {
  1062. port->flags &= ~UPF_HARDPPS_CD;
  1063. }
  1064. }
  1065. /*
  1066. * Return string describing the specified port
  1067. */
  1068. static const char *atmel_type(struct uart_port *port)
  1069. {
  1070. return (port->type == PORT_ATMEL) ? "ATMEL_SERIAL" : NULL;
  1071. }
  1072. /*
  1073. * Release the memory region(s) being used by 'port'.
  1074. */
  1075. static void atmel_release_port(struct uart_port *port)
  1076. {
  1077. struct platform_device *pdev = to_platform_device(port->dev);
  1078. int size = pdev->resource[0].end - pdev->resource[0].start + 1;
  1079. release_mem_region(port->mapbase, size);
  1080. if (port->flags & UPF_IOREMAP) {
  1081. iounmap(port->membase);
  1082. port->membase = NULL;
  1083. }
  1084. }
  1085. /*
  1086. * Request the memory region(s) being used by 'port'.
  1087. */
  1088. static int atmel_request_port(struct uart_port *port)
  1089. {
  1090. struct platform_device *pdev = to_platform_device(port->dev);
  1091. int size = pdev->resource[0].end - pdev->resource[0].start + 1;
  1092. if (!request_mem_region(port->mapbase, size, "atmel_serial"))
  1093. return -EBUSY;
  1094. if (port->flags & UPF_IOREMAP) {
  1095. port->membase = ioremap(port->mapbase, size);
  1096. if (port->membase == NULL) {
  1097. release_mem_region(port->mapbase, size);
  1098. return -ENOMEM;
  1099. }
  1100. }
  1101. return 0;
  1102. }
  1103. /*
  1104. * Configure/autoconfigure the port.
  1105. */
  1106. static void atmel_config_port(struct uart_port *port, int flags)
  1107. {
  1108. if (flags & UART_CONFIG_TYPE) {
  1109. port->type = PORT_ATMEL;
  1110. atmel_request_port(port);
  1111. }
  1112. }
  1113. /*
  1114. * Verify the new serial_struct (for TIOCSSERIAL).
  1115. */
  1116. static int atmel_verify_port(struct uart_port *port, struct serial_struct *ser)
  1117. {
  1118. int ret = 0;
  1119. if (ser->type != PORT_UNKNOWN && ser->type != PORT_ATMEL)
  1120. ret = -EINVAL;
  1121. if (port->irq != ser->irq)
  1122. ret = -EINVAL;
  1123. if (ser->io_type != SERIAL_IO_MEM)
  1124. ret = -EINVAL;
  1125. if (port->uartclk / 16 != ser->baud_base)
  1126. ret = -EINVAL;
  1127. if ((void *)port->mapbase != ser->iomem_base)
  1128. ret = -EINVAL;
  1129. if (port->iobase != ser->port)
  1130. ret = -EINVAL;
  1131. if (ser->hub6 != 0)
  1132. ret = -EINVAL;
  1133. return ret;
  1134. }
  1135. #ifdef CONFIG_CONSOLE_POLL
  1136. static int atmel_poll_get_char(struct uart_port *port)
  1137. {
  1138. while (!(UART_GET_CSR(port) & ATMEL_US_RXRDY))
  1139. cpu_relax();
  1140. return UART_GET_CHAR(port);
  1141. }
  1142. static void atmel_poll_put_char(struct uart_port *port, unsigned char ch)
  1143. {
  1144. while (!(UART_GET_CSR(port) & ATMEL_US_TXRDY))
  1145. cpu_relax();
  1146. UART_PUT_CHAR(port, ch);
  1147. }
  1148. #endif
  1149. static int
  1150. atmel_ioctl(struct uart_port *port, unsigned int cmd, unsigned long arg)
  1151. {
  1152. struct serial_rs485 rs485conf;
  1153. switch (cmd) {
  1154. case TIOCSRS485:
  1155. if (copy_from_user(&rs485conf, (struct serial_rs485 *) arg,
  1156. sizeof(rs485conf)))
  1157. return -EFAULT;
  1158. atmel_config_rs485(port, &rs485conf);
  1159. break;
  1160. case TIOCGRS485:
  1161. if (copy_to_user((struct serial_rs485 *) arg,
  1162. &(to_atmel_uart_port(port)->rs485),
  1163. sizeof(rs485conf)))
  1164. return -EFAULT;
  1165. break;
  1166. default:
  1167. return -ENOIOCTLCMD;
  1168. }
  1169. return 0;
  1170. }
  1171. static struct uart_ops atmel_pops = {
  1172. .tx_empty = atmel_tx_empty,
  1173. .set_mctrl = atmel_set_mctrl,
  1174. .get_mctrl = atmel_get_mctrl,
  1175. .stop_tx = atmel_stop_tx,
  1176. .start_tx = atmel_start_tx,
  1177. .stop_rx = atmel_stop_rx,
  1178. .enable_ms = atmel_enable_ms,
  1179. .break_ctl = atmel_break_ctl,
  1180. .startup = atmel_startup,
  1181. .shutdown = atmel_shutdown,
  1182. .flush_buffer = atmel_flush_buffer,
  1183. .set_termios = atmel_set_termios,
  1184. .set_ldisc = atmel_set_ldisc,
  1185. .type = atmel_type,
  1186. .release_port = atmel_release_port,
  1187. .request_port = atmel_request_port,
  1188. .config_port = atmel_config_port,
  1189. .verify_port = atmel_verify_port,
  1190. .pm = atmel_serial_pm,
  1191. .ioctl = atmel_ioctl,
  1192. #ifdef CONFIG_CONSOLE_POLL
  1193. .poll_get_char = atmel_poll_get_char,
  1194. .poll_put_char = atmel_poll_put_char,
  1195. #endif
  1196. };
  1197. static void __devinit atmel_of_init_port(struct atmel_uart_port *atmel_port,
  1198. struct device_node *np)
  1199. {
  1200. u32 rs485_delay[2];
  1201. /* DMA/PDC usage specification */
  1202. if (of_get_property(np, "atmel,use-dma-rx", NULL))
  1203. atmel_port->use_dma_rx = 1;
  1204. else
  1205. atmel_port->use_dma_rx = 0;
  1206. if (of_get_property(np, "atmel,use-dma-tx", NULL))
  1207. atmel_port->use_dma_tx = 1;
  1208. else
  1209. atmel_port->use_dma_tx = 0;
  1210. /* rs485 properties */
  1211. if (of_property_read_u32_array(np, "rs485-rts-delay",
  1212. rs485_delay, 2) == 0) {
  1213. struct serial_rs485 *rs485conf = &atmel_port->rs485;
  1214. rs485conf->delay_rts_before_send = rs485_delay[0];
  1215. rs485conf->delay_rts_after_send = rs485_delay[1];
  1216. rs485conf->flags = 0;
  1217. if (of_get_property(np, "rs485-rx-during-tx", NULL))
  1218. rs485conf->flags |= SER_RS485_RX_DURING_TX;
  1219. if (of_get_property(np, "linux,rs485-enabled-at-boot-time", NULL))
  1220. rs485conf->flags |= SER_RS485_ENABLED;
  1221. }
  1222. }
  1223. /*
  1224. * Configure the port from the platform device resource info.
  1225. */
  1226. static void __devinit atmel_init_port(struct atmel_uart_port *atmel_port,
  1227. struct platform_device *pdev)
  1228. {
  1229. struct uart_port *port = &atmel_port->uart;
  1230. struct atmel_uart_data *pdata = pdev->dev.platform_data;
  1231. if (pdev->dev.of_node) {
  1232. atmel_of_init_port(atmel_port, pdev->dev.of_node);
  1233. } else {
  1234. atmel_port->use_dma_rx = pdata->use_dma_rx;
  1235. atmel_port->use_dma_tx = pdata->use_dma_tx;
  1236. atmel_port->rs485 = pdata->rs485;
  1237. }
  1238. port->iotype = UPIO_MEM;
  1239. port->flags = UPF_BOOT_AUTOCONF;
  1240. port->ops = &atmel_pops;
  1241. port->fifosize = 1;
  1242. port->dev = &pdev->dev;
  1243. port->mapbase = pdev->resource[0].start;
  1244. port->irq = pdev->resource[1].start;
  1245. tasklet_init(&atmel_port->tasklet, atmel_tasklet_func,
  1246. (unsigned long)port);
  1247. memset(&atmel_port->rx_ring, 0, sizeof(atmel_port->rx_ring));
  1248. if (pdata && pdata->regs) {
  1249. /* Already mapped by setup code */
  1250. port->membase = pdata->regs;
  1251. } else {
  1252. port->flags |= UPF_IOREMAP;
  1253. port->membase = NULL;
  1254. }
  1255. /* for console, the clock could already be configured */
  1256. if (!atmel_port->clk) {
  1257. atmel_port->clk = clk_get(&pdev->dev, "usart");
  1258. clk_enable(atmel_port->clk);
  1259. port->uartclk = clk_get_rate(atmel_port->clk);
  1260. clk_disable(atmel_port->clk);
  1261. /* only enable clock when USART is in use */
  1262. }
  1263. /* Use TXEMPTY for interrupt when rs485 else TXRDY or ENDTX|TXBUFE */
  1264. if (atmel_port->rs485.flags & SER_RS485_ENABLED)
  1265. atmel_port->tx_done_mask = ATMEL_US_TXEMPTY;
  1266. else if (atmel_use_dma_tx(port)) {
  1267. port->fifosize = PDC_BUFFER_SIZE;
  1268. atmel_port->tx_done_mask = ATMEL_US_ENDTX | ATMEL_US_TXBUFE;
  1269. } else {
  1270. atmel_port->tx_done_mask = ATMEL_US_TXRDY;
  1271. }
  1272. }
  1273. /*
  1274. * Register board-specific modem-control line handlers.
  1275. */
  1276. void __init atmel_register_uart_fns(struct atmel_port_fns *fns)
  1277. {
  1278. if (fns->enable_ms)
  1279. atmel_pops.enable_ms = fns->enable_ms;
  1280. if (fns->get_mctrl)
  1281. atmel_pops.get_mctrl = fns->get_mctrl;
  1282. if (fns->set_mctrl)
  1283. atmel_pops.set_mctrl = fns->set_mctrl;
  1284. atmel_open_hook = fns->open;
  1285. atmel_close_hook = fns->close;
  1286. atmel_pops.pm = fns->pm;
  1287. atmel_pops.set_wake = fns->set_wake;
  1288. }
  1289. struct platform_device *atmel_default_console_device; /* the serial console device */
  1290. #ifdef CONFIG_SERIAL_ATMEL_CONSOLE
  1291. static void atmel_console_putchar(struct uart_port *port, int ch)
  1292. {
  1293. while (!(UART_GET_CSR(port) & ATMEL_US_TXRDY))
  1294. cpu_relax();
  1295. UART_PUT_CHAR(port, ch);
  1296. }
  1297. /*
  1298. * Interrupts are disabled on entering
  1299. */
  1300. static void atmel_console_write(struct console *co, const char *s, u_int count)
  1301. {
  1302. struct uart_port *port = &atmel_ports[co->index].uart;
  1303. struct atmel_uart_port *atmel_port = to_atmel_uart_port(port);
  1304. unsigned int status, imr;
  1305. unsigned int pdc_tx;
  1306. /*
  1307. * First, save IMR and then disable interrupts
  1308. */
  1309. imr = UART_GET_IMR(port);
  1310. UART_PUT_IDR(port, ATMEL_US_RXRDY | atmel_port->tx_done_mask);
  1311. /* Store PDC transmit status and disable it */
  1312. pdc_tx = UART_GET_PTSR(port) & ATMEL_PDC_TXTEN;
  1313. UART_PUT_PTCR(port, ATMEL_PDC_TXTDIS);
  1314. uart_console_write(port, s, count, atmel_console_putchar);
  1315. /*
  1316. * Finally, wait for transmitter to become empty
  1317. * and restore IMR
  1318. */
  1319. do {
  1320. status = UART_GET_CSR(port);
  1321. } while (!(status & ATMEL_US_TXRDY));
  1322. /* Restore PDC transmit status */
  1323. if (pdc_tx)
  1324. UART_PUT_PTCR(port, ATMEL_PDC_TXTEN);
  1325. /* set interrupts back the way they were */
  1326. UART_PUT_IER(port, imr);
  1327. }
  1328. /*
  1329. * If the port was already initialised (eg, by a boot loader),
  1330. * try to determine the current setup.
  1331. */
  1332. static void __init atmel_console_get_options(struct uart_port *port, int *baud,
  1333. int *parity, int *bits)
  1334. {
  1335. unsigned int mr, quot;
  1336. /*
  1337. * If the baud rate generator isn't running, the port wasn't
  1338. * initialized by the boot loader.
  1339. */
  1340. quot = UART_GET_BRGR(port) & ATMEL_US_CD;
  1341. if (!quot)
  1342. return;
  1343. mr = UART_GET_MR(port) & ATMEL_US_CHRL;
  1344. if (mr == ATMEL_US_CHRL_8)
  1345. *bits = 8;
  1346. else
  1347. *bits = 7;
  1348. mr = UART_GET_MR(port) & ATMEL_US_PAR;
  1349. if (mr == ATMEL_US_PAR_EVEN)
  1350. *parity = 'e';
  1351. else if (mr == ATMEL_US_PAR_ODD)
  1352. *parity = 'o';
  1353. /*
  1354. * The serial core only rounds down when matching this to a
  1355. * supported baud rate. Make sure we don't end up slightly
  1356. * lower than one of those, as it would make us fall through
  1357. * to a much lower baud rate than we really want.
  1358. */
  1359. *baud = port->uartclk / (16 * (quot - 1));
  1360. }
  1361. static int __init atmel_console_setup(struct console *co, char *options)
  1362. {
  1363. struct uart_port *port = &atmel_ports[co->index].uart;
  1364. int baud = 115200;
  1365. int bits = 8;
  1366. int parity = 'n';
  1367. int flow = 'n';
  1368. if (port->membase == NULL) {
  1369. /* Port not initialized yet - delay setup */
  1370. return -ENODEV;
  1371. }
  1372. clk_enable(atmel_ports[co->index].clk);
  1373. UART_PUT_IDR(port, -1);
  1374. UART_PUT_CR(port, ATMEL_US_RSTSTA | ATMEL_US_RSTRX);
  1375. UART_PUT_CR(port, ATMEL_US_TXEN | ATMEL_US_RXEN);
  1376. if (options)
  1377. uart_parse_options(options, &baud, &parity, &bits, &flow);
  1378. else
  1379. atmel_console_get_options(port, &baud, &parity, &bits);
  1380. return uart_set_options(port, co, baud, parity, bits, flow);
  1381. }
  1382. static struct uart_driver atmel_uart;
  1383. static struct console atmel_console = {
  1384. .name = ATMEL_DEVICENAME,
  1385. .write = atmel_console_write,
  1386. .device = uart_console_device,
  1387. .setup = atmel_console_setup,
  1388. .flags = CON_PRINTBUFFER,
  1389. .index = -1,
  1390. .data = &atmel_uart,
  1391. };
  1392. #define ATMEL_CONSOLE_DEVICE (&atmel_console)
  1393. /*
  1394. * Early console initialization (before VM subsystem initialized).
  1395. */
  1396. static int __init atmel_console_init(void)
  1397. {
  1398. if (atmel_default_console_device) {
  1399. struct atmel_uart_data *pdata =
  1400. atmel_default_console_device->dev.platform_data;
  1401. int id = pdata->num;
  1402. struct atmel_uart_port *port = &atmel_ports[id];
  1403. port->backup_imr = 0;
  1404. port->uart.line = id;
  1405. add_preferred_console(ATMEL_DEVICENAME, id, NULL);
  1406. atmel_init_port(port, atmel_default_console_device);
  1407. register_console(&atmel_console);
  1408. }
  1409. return 0;
  1410. }
  1411. console_initcall(atmel_console_init);
  1412. /*
  1413. * Late console initialization.
  1414. */
  1415. static int __init atmel_late_console_init(void)
  1416. {
  1417. if (atmel_default_console_device
  1418. && !(atmel_console.flags & CON_ENABLED))
  1419. register_console(&atmel_console);
  1420. return 0;
  1421. }
  1422. core_initcall(atmel_late_console_init);
  1423. static inline bool atmel_is_console_port(struct uart_port *port)
  1424. {
  1425. return port->cons && port->cons->index == port->line;
  1426. }
  1427. #else
  1428. #define ATMEL_CONSOLE_DEVICE NULL
  1429. static inline bool atmel_is_console_port(struct uart_port *port)
  1430. {
  1431. return false;
  1432. }
  1433. #endif
  1434. static struct uart_driver atmel_uart = {
  1435. .owner = THIS_MODULE,
  1436. .driver_name = "atmel_serial",
  1437. .dev_name = ATMEL_DEVICENAME,
  1438. .major = SERIAL_ATMEL_MAJOR,
  1439. .minor = MINOR_START,
  1440. .nr = ATMEL_MAX_UART,
  1441. .cons = ATMEL_CONSOLE_DEVICE,
  1442. };
  1443. #ifdef CONFIG_PM
  1444. static bool atmel_serial_clk_will_stop(void)
  1445. {
  1446. #ifdef CONFIG_ARCH_AT91
  1447. return at91_suspend_entering_slow_clock();
  1448. #else
  1449. return false;
  1450. #endif
  1451. }
  1452. static int atmel_serial_suspend(struct platform_device *pdev,
  1453. pm_message_t state)
  1454. {
  1455. struct uart_port *port = platform_get_drvdata(pdev);
  1456. struct atmel_uart_port *atmel_port = to_atmel_uart_port(port);
  1457. if (atmel_is_console_port(port) && console_suspend_enabled) {
  1458. /* Drain the TX shifter */
  1459. while (!(UART_GET_CSR(port) & ATMEL_US_TXEMPTY))
  1460. cpu_relax();
  1461. }
  1462. /* we can not wake up if we're running on slow clock */
  1463. atmel_port->may_wakeup = device_may_wakeup(&pdev->dev);
  1464. if (atmel_serial_clk_will_stop())
  1465. device_set_wakeup_enable(&pdev->dev, 0);
  1466. uart_suspend_port(&atmel_uart, port);
  1467. return 0;
  1468. }
  1469. static int atmel_serial_resume(struct platform_device *pdev)
  1470. {
  1471. struct uart_port *port = platform_get_drvdata(pdev);
  1472. struct atmel_uart_port *atmel_port = to_atmel_uart_port(port);
  1473. uart_resume_port(&atmel_uart, port);
  1474. device_set_wakeup_enable(&pdev->dev, atmel_port->may_wakeup);
  1475. return 0;
  1476. }
  1477. #else
  1478. #define atmel_serial_suspend NULL
  1479. #define atmel_serial_resume NULL
  1480. #endif
  1481. static int __devinit atmel_serial_probe(struct platform_device *pdev)
  1482. {
  1483. struct atmel_uart_port *port;
  1484. struct device_node *np = pdev->dev.of_node;
  1485. struct atmel_uart_data *pdata = pdev->dev.platform_data;
  1486. void *data;
  1487. int ret = -ENODEV;
  1488. BUILD_BUG_ON(ATMEL_SERIAL_RINGSIZE & (ATMEL_SERIAL_RINGSIZE - 1));
  1489. if (np)
  1490. ret = of_alias_get_id(np, "serial");
  1491. else
  1492. if (pdata)
  1493. ret = pdata->num;
  1494. if (ret < 0)
  1495. /* port id not found in platform data nor device-tree aliases:
  1496. * auto-enumerate it */
  1497. ret = find_first_zero_bit(&atmel_ports_in_use,
  1498. sizeof(atmel_ports_in_use));
  1499. if (ret > ATMEL_MAX_UART) {
  1500. ret = -ENODEV;
  1501. goto err;
  1502. }
  1503. if (test_and_set_bit(ret, &atmel_ports_in_use)) {
  1504. /* port already in use */
  1505. ret = -EBUSY;
  1506. goto err;
  1507. }
  1508. port = &atmel_ports[ret];
  1509. port->backup_imr = 0;
  1510. port->uart.line = ret;
  1511. atmel_init_port(port, pdev);
  1512. if (!atmel_use_dma_rx(&port->uart)) {
  1513. ret = -ENOMEM;
  1514. data = kmalloc(sizeof(struct atmel_uart_char)
  1515. * ATMEL_SERIAL_RINGSIZE, GFP_KERNEL);
  1516. if (!data)
  1517. goto err_alloc_ring;
  1518. port->rx_ring.buf = data;
  1519. }
  1520. ret = uart_add_one_port(&atmel_uart, &port->uart);
  1521. if (ret)
  1522. goto err_add_port;
  1523. #ifdef CONFIG_SERIAL_ATMEL_CONSOLE
  1524. if (atmel_is_console_port(&port->uart)
  1525. && ATMEL_CONSOLE_DEVICE->flags & CON_ENABLED) {
  1526. /*
  1527. * The serial core enabled the clock for us, so undo
  1528. * the clk_enable() in atmel_console_setup()
  1529. */
  1530. clk_disable(port->clk);
  1531. }
  1532. #endif
  1533. device_init_wakeup(&pdev->dev, 1);
  1534. platform_set_drvdata(pdev, port);
  1535. if (port->rs485.flags & SER_RS485_ENABLED) {
  1536. UART_PUT_MR(&port->uart, ATMEL_US_USMODE_NORMAL);
  1537. UART_PUT_CR(&port->uart, ATMEL_US_RTSEN);
  1538. }
  1539. return 0;
  1540. err_add_port:
  1541. kfree(port->rx_ring.buf);
  1542. port->rx_ring.buf = NULL;
  1543. err_alloc_ring:
  1544. if (!atmel_is_console_port(&port->uart)) {
  1545. clk_put(port->clk);
  1546. port->clk = NULL;
  1547. }
  1548. err:
  1549. return ret;
  1550. }
  1551. static int __devexit atmel_serial_remove(struct platform_device *pdev)
  1552. {
  1553. struct uart_port *port = platform_get_drvdata(pdev);
  1554. struct atmel_uart_port *atmel_port = to_atmel_uart_port(port);
  1555. int ret = 0;
  1556. device_init_wakeup(&pdev->dev, 0);
  1557. platform_set_drvdata(pdev, NULL);
  1558. ret = uart_remove_one_port(&atmel_uart, port);
  1559. tasklet_kill(&atmel_port->tasklet);
  1560. kfree(atmel_port->rx_ring.buf);
  1561. /* "port" is allocated statically, so we shouldn't free it */
  1562. clear_bit(port->line, &atmel_ports_in_use);
  1563. clk_put(atmel_port->clk);
  1564. return ret;
  1565. }
  1566. static struct platform_driver atmel_serial_driver = {
  1567. .probe = atmel_serial_probe,
  1568. .remove = __devexit_p(atmel_serial_remove),
  1569. .suspend = atmel_serial_suspend,
  1570. .resume = atmel_serial_resume,
  1571. .driver = {
  1572. .name = "atmel_usart",
  1573. .owner = THIS_MODULE,
  1574. .of_match_table = of_match_ptr(atmel_serial_dt_ids),
  1575. },
  1576. };
  1577. static int __init atmel_serial_init(void)
  1578. {
  1579. int ret;
  1580. ret = uart_register_driver(&atmel_uart);
  1581. if (ret)
  1582. return ret;
  1583. ret = platform_driver_register(&atmel_serial_driver);
  1584. if (ret)
  1585. uart_unregister_driver(&atmel_uart);
  1586. return ret;
  1587. }
  1588. static void __exit atmel_serial_exit(void)
  1589. {
  1590. platform_driver_unregister(&atmel_serial_driver);
  1591. uart_unregister_driver(&atmel_uart);
  1592. }
  1593. module_init(atmel_serial_init);
  1594. module_exit(atmel_serial_exit);
  1595. MODULE_AUTHOR("Rick Bronson");
  1596. MODULE_DESCRIPTION("Atmel AT91 / AT32 serial port driver");
  1597. MODULE_LICENSE("GPL");
  1598. MODULE_ALIAS("platform:atmel_usart");