emulate.c 98 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839
  1. /******************************************************************************
  2. * emulate.c
  3. *
  4. * Generic x86 (32-bit and 64-bit) instruction decoder and emulator.
  5. *
  6. * Copyright (c) 2005 Keir Fraser
  7. *
  8. * Linux coding style, mod r/m decoder, segment base fixes, real-mode
  9. * privileged instructions:
  10. *
  11. * Copyright (C) 2006 Qumranet
  12. * Copyright 2010 Red Hat, Inc. and/or its affilates.
  13. *
  14. * Avi Kivity <avi@qumranet.com>
  15. * Yaniv Kamay <yaniv@qumranet.com>
  16. *
  17. * This work is licensed under the terms of the GNU GPL, version 2. See
  18. * the COPYING file in the top-level directory.
  19. *
  20. * From: xen-unstable 10676:af9809f51f81a3c43f276f00c81a52ef558afda4
  21. */
  22. #ifndef __KERNEL__
  23. #include <stdio.h>
  24. #include <stdint.h>
  25. #include <public/xen.h>
  26. #define DPRINTF(_f, _a ...) printf(_f , ## _a)
  27. #else
  28. #include <linux/kvm_host.h>
  29. #include "kvm_cache_regs.h"
  30. #define DPRINTF(x...) do {} while (0)
  31. #endif
  32. #include <linux/module.h>
  33. #include <asm/kvm_emulate.h>
  34. #include "x86.h"
  35. #include "tss.h"
  36. /*
  37. * Opcode effective-address decode tables.
  38. * Note that we only emulate instructions that have at least one memory
  39. * operand (excluding implicit stack references). We assume that stack
  40. * references and instruction fetches will never occur in special memory
  41. * areas that require emulation. So, for example, 'mov <imm>,<reg>' need
  42. * not be handled.
  43. */
  44. /* Operand sizes: 8-bit operands or specified/overridden size. */
  45. #define ByteOp (1<<0) /* 8-bit operands. */
  46. /* Destination operand type. */
  47. #define ImplicitOps (1<<1) /* Implicit in opcode. No generic decode. */
  48. #define DstReg (2<<1) /* Register operand. */
  49. #define DstMem (3<<1) /* Memory operand. */
  50. #define DstAcc (4<<1) /* Destination Accumulator */
  51. #define DstDI (5<<1) /* Destination is in ES:(E)DI */
  52. #define DstMem64 (6<<1) /* 64bit memory operand */
  53. #define DstImmUByte (7<<1) /* 8-bit unsigned immediate operand */
  54. #define DstMask (7<<1)
  55. /* Source operand type. */
  56. #define SrcNone (0<<4) /* No source operand. */
  57. #define SrcReg (1<<4) /* Register operand. */
  58. #define SrcMem (2<<4) /* Memory operand. */
  59. #define SrcMem16 (3<<4) /* Memory operand (16-bit). */
  60. #define SrcMem32 (4<<4) /* Memory operand (32-bit). */
  61. #define SrcImm (5<<4) /* Immediate operand. */
  62. #define SrcImmByte (6<<4) /* 8-bit sign-extended immediate operand. */
  63. #define SrcOne (7<<4) /* Implied '1' */
  64. #define SrcImmUByte (8<<4) /* 8-bit unsigned immediate operand. */
  65. #define SrcImmU (9<<4) /* Immediate operand, unsigned */
  66. #define SrcSI (0xa<<4) /* Source is in the DS:RSI */
  67. #define SrcImmFAddr (0xb<<4) /* Source is immediate far address */
  68. #define SrcMemFAddr (0xc<<4) /* Source is far address in memory */
  69. #define SrcAcc (0xd<<4) /* Source Accumulator */
  70. #define SrcImmU16 (0xe<<4) /* Immediate operand, unsigned, 16 bits */
  71. #define SrcMask (0xf<<4)
  72. /* Generic ModRM decode. */
  73. #define ModRM (1<<8)
  74. /* Destination is only written; never read. */
  75. #define Mov (1<<9)
  76. #define BitOp (1<<10)
  77. #define MemAbs (1<<11) /* Memory operand is absolute displacement */
  78. #define String (1<<12) /* String instruction (rep capable) */
  79. #define Stack (1<<13) /* Stack instruction (push/pop) */
  80. #define Group (1<<14) /* Bits 3:5 of modrm byte extend opcode */
  81. #define GroupDual (1<<15) /* Alternate decoding of mod == 3 */
  82. /* Misc flags */
  83. #define NoAccess (1<<23) /* Don't access memory (lea/invlpg/verr etc) */
  84. #define Op3264 (1<<24) /* Operand is 64b in long mode, 32b otherwise */
  85. #define Undefined (1<<25) /* No Such Instruction */
  86. #define Lock (1<<26) /* lock prefix is allowed for the instruction */
  87. #define Priv (1<<27) /* instruction generates #GP if current CPL != 0 */
  88. #define No64 (1<<28)
  89. /* Source 2 operand type */
  90. #define Src2None (0<<29)
  91. #define Src2CL (1<<29)
  92. #define Src2ImmByte (2<<29)
  93. #define Src2One (3<<29)
  94. #define Src2Imm (4<<29)
  95. #define Src2Mask (7<<29)
  96. #define X2(x...) x, x
  97. #define X3(x...) X2(x), x
  98. #define X4(x...) X2(x), X2(x)
  99. #define X5(x...) X4(x), x
  100. #define X6(x...) X4(x), X2(x)
  101. #define X7(x...) X4(x), X3(x)
  102. #define X8(x...) X4(x), X4(x)
  103. #define X16(x...) X8(x), X8(x)
  104. struct opcode {
  105. u32 flags;
  106. union {
  107. int (*execute)(struct x86_emulate_ctxt *ctxt);
  108. struct opcode *group;
  109. struct group_dual *gdual;
  110. } u;
  111. };
  112. struct group_dual {
  113. struct opcode mod012[8];
  114. struct opcode mod3[8];
  115. };
  116. /* EFLAGS bit definitions. */
  117. #define EFLG_ID (1<<21)
  118. #define EFLG_VIP (1<<20)
  119. #define EFLG_VIF (1<<19)
  120. #define EFLG_AC (1<<18)
  121. #define EFLG_VM (1<<17)
  122. #define EFLG_RF (1<<16)
  123. #define EFLG_IOPL (3<<12)
  124. #define EFLG_NT (1<<14)
  125. #define EFLG_OF (1<<11)
  126. #define EFLG_DF (1<<10)
  127. #define EFLG_IF (1<<9)
  128. #define EFLG_TF (1<<8)
  129. #define EFLG_SF (1<<7)
  130. #define EFLG_ZF (1<<6)
  131. #define EFLG_AF (1<<4)
  132. #define EFLG_PF (1<<2)
  133. #define EFLG_CF (1<<0)
  134. #define EFLG_RESERVED_ZEROS_MASK 0xffc0802a
  135. #define EFLG_RESERVED_ONE_MASK 2
  136. /*
  137. * Instruction emulation:
  138. * Most instructions are emulated directly via a fragment of inline assembly
  139. * code. This allows us to save/restore EFLAGS and thus very easily pick up
  140. * any modified flags.
  141. */
  142. #if defined(CONFIG_X86_64)
  143. #define _LO32 "k" /* force 32-bit operand */
  144. #define _STK "%%rsp" /* stack pointer */
  145. #elif defined(__i386__)
  146. #define _LO32 "" /* force 32-bit operand */
  147. #define _STK "%%esp" /* stack pointer */
  148. #endif
  149. /*
  150. * These EFLAGS bits are restored from saved value during emulation, and
  151. * any changes are written back to the saved value after emulation.
  152. */
  153. #define EFLAGS_MASK (EFLG_OF|EFLG_SF|EFLG_ZF|EFLG_AF|EFLG_PF|EFLG_CF)
  154. /* Before executing instruction: restore necessary bits in EFLAGS. */
  155. #define _PRE_EFLAGS(_sav, _msk, _tmp) \
  156. /* EFLAGS = (_sav & _msk) | (EFLAGS & ~_msk); _sav &= ~_msk; */ \
  157. "movl %"_sav",%"_LO32 _tmp"; " \
  158. "push %"_tmp"; " \
  159. "push %"_tmp"; " \
  160. "movl %"_msk",%"_LO32 _tmp"; " \
  161. "andl %"_LO32 _tmp",("_STK"); " \
  162. "pushf; " \
  163. "notl %"_LO32 _tmp"; " \
  164. "andl %"_LO32 _tmp",("_STK"); " \
  165. "andl %"_LO32 _tmp","__stringify(BITS_PER_LONG/4)"("_STK"); " \
  166. "pop %"_tmp"; " \
  167. "orl %"_LO32 _tmp",("_STK"); " \
  168. "popf; " \
  169. "pop %"_sav"; "
  170. /* After executing instruction: write-back necessary bits in EFLAGS. */
  171. #define _POST_EFLAGS(_sav, _msk, _tmp) \
  172. /* _sav |= EFLAGS & _msk; */ \
  173. "pushf; " \
  174. "pop %"_tmp"; " \
  175. "andl %"_msk",%"_LO32 _tmp"; " \
  176. "orl %"_LO32 _tmp",%"_sav"; "
  177. #ifdef CONFIG_X86_64
  178. #define ON64(x) x
  179. #else
  180. #define ON64(x)
  181. #endif
  182. #define ____emulate_2op(_op, _src, _dst, _eflags, _x, _y, _suffix, _dsttype) \
  183. do { \
  184. __asm__ __volatile__ ( \
  185. _PRE_EFLAGS("0", "4", "2") \
  186. _op _suffix " %"_x"3,%1; " \
  187. _POST_EFLAGS("0", "4", "2") \
  188. : "=m" (_eflags), "+q" (*(_dsttype*)&(_dst).val),\
  189. "=&r" (_tmp) \
  190. : _y ((_src).val), "i" (EFLAGS_MASK)); \
  191. } while (0)
  192. /* Raw emulation: instruction has two explicit operands. */
  193. #define __emulate_2op_nobyte(_op,_src,_dst,_eflags,_wx,_wy,_lx,_ly,_qx,_qy) \
  194. do { \
  195. unsigned long _tmp; \
  196. \
  197. switch ((_dst).bytes) { \
  198. case 2: \
  199. ____emulate_2op(_op,_src,_dst,_eflags,_wx,_wy,"w",u16);\
  200. break; \
  201. case 4: \
  202. ____emulate_2op(_op,_src,_dst,_eflags,_lx,_ly,"l",u32);\
  203. break; \
  204. case 8: \
  205. ON64(____emulate_2op(_op,_src,_dst,_eflags,_qx,_qy,"q",u64)); \
  206. break; \
  207. } \
  208. } while (0)
  209. #define __emulate_2op(_op,_src,_dst,_eflags,_bx,_by,_wx,_wy,_lx,_ly,_qx,_qy) \
  210. do { \
  211. unsigned long _tmp; \
  212. switch ((_dst).bytes) { \
  213. case 1: \
  214. ____emulate_2op(_op,_src,_dst,_eflags,_bx,_by,"b",u8); \
  215. break; \
  216. default: \
  217. __emulate_2op_nobyte(_op, _src, _dst, _eflags, \
  218. _wx, _wy, _lx, _ly, _qx, _qy); \
  219. break; \
  220. } \
  221. } while (0)
  222. /* Source operand is byte-sized and may be restricted to just %cl. */
  223. #define emulate_2op_SrcB(_op, _src, _dst, _eflags) \
  224. __emulate_2op(_op, _src, _dst, _eflags, \
  225. "b", "c", "b", "c", "b", "c", "b", "c")
  226. /* Source operand is byte, word, long or quad sized. */
  227. #define emulate_2op_SrcV(_op, _src, _dst, _eflags) \
  228. __emulate_2op(_op, _src, _dst, _eflags, \
  229. "b", "q", "w", "r", _LO32, "r", "", "r")
  230. /* Source operand is word, long or quad sized. */
  231. #define emulate_2op_SrcV_nobyte(_op, _src, _dst, _eflags) \
  232. __emulate_2op_nobyte(_op, _src, _dst, _eflags, \
  233. "w", "r", _LO32, "r", "", "r")
  234. /* Instruction has three operands and one operand is stored in ECX register */
  235. #define __emulate_2op_cl(_op, _cl, _src, _dst, _eflags, _suffix, _type) \
  236. do { \
  237. unsigned long _tmp; \
  238. _type _clv = (_cl).val; \
  239. _type _srcv = (_src).val; \
  240. _type _dstv = (_dst).val; \
  241. \
  242. __asm__ __volatile__ ( \
  243. _PRE_EFLAGS("0", "5", "2") \
  244. _op _suffix " %4,%1 \n" \
  245. _POST_EFLAGS("0", "5", "2") \
  246. : "=m" (_eflags), "+r" (_dstv), "=&r" (_tmp) \
  247. : "c" (_clv) , "r" (_srcv), "i" (EFLAGS_MASK) \
  248. ); \
  249. \
  250. (_cl).val = (unsigned long) _clv; \
  251. (_src).val = (unsigned long) _srcv; \
  252. (_dst).val = (unsigned long) _dstv; \
  253. } while (0)
  254. #define emulate_2op_cl(_op, _cl, _src, _dst, _eflags) \
  255. do { \
  256. switch ((_dst).bytes) { \
  257. case 2: \
  258. __emulate_2op_cl(_op, _cl, _src, _dst, _eflags, \
  259. "w", unsigned short); \
  260. break; \
  261. case 4: \
  262. __emulate_2op_cl(_op, _cl, _src, _dst, _eflags, \
  263. "l", unsigned int); \
  264. break; \
  265. case 8: \
  266. ON64(__emulate_2op_cl(_op, _cl, _src, _dst, _eflags, \
  267. "q", unsigned long)); \
  268. break; \
  269. } \
  270. } while (0)
  271. #define __emulate_1op(_op, _dst, _eflags, _suffix) \
  272. do { \
  273. unsigned long _tmp; \
  274. \
  275. __asm__ __volatile__ ( \
  276. _PRE_EFLAGS("0", "3", "2") \
  277. _op _suffix " %1; " \
  278. _POST_EFLAGS("0", "3", "2") \
  279. : "=m" (_eflags), "+m" ((_dst).val), \
  280. "=&r" (_tmp) \
  281. : "i" (EFLAGS_MASK)); \
  282. } while (0)
  283. /* Instruction has only one explicit operand (no source operand). */
  284. #define emulate_1op(_op, _dst, _eflags) \
  285. do { \
  286. switch ((_dst).bytes) { \
  287. case 1: __emulate_1op(_op, _dst, _eflags, "b"); break; \
  288. case 2: __emulate_1op(_op, _dst, _eflags, "w"); break; \
  289. case 4: __emulate_1op(_op, _dst, _eflags, "l"); break; \
  290. case 8: ON64(__emulate_1op(_op, _dst, _eflags, "q")); break; \
  291. } \
  292. } while (0)
  293. #define __emulate_1op_rax_rdx(_op, _src, _rax, _rdx, _eflags, _suffix) \
  294. do { \
  295. unsigned long _tmp; \
  296. \
  297. __asm__ __volatile__ ( \
  298. _PRE_EFLAGS("0", "4", "1") \
  299. _op _suffix " %5; " \
  300. _POST_EFLAGS("0", "4", "1") \
  301. : "=m" (_eflags), "=&r" (_tmp), \
  302. "+a" (_rax), "+d" (_rdx) \
  303. : "i" (EFLAGS_MASK), "m" ((_src).val), \
  304. "a" (_rax), "d" (_rdx)); \
  305. } while (0)
  306. #define __emulate_1op_rax_rdx_ex(_op, _src, _rax, _rdx, _eflags, _suffix, _ex) \
  307. do { \
  308. unsigned long _tmp; \
  309. \
  310. __asm__ __volatile__ ( \
  311. _PRE_EFLAGS("0", "5", "1") \
  312. "1: \n\t" \
  313. _op _suffix " %6; " \
  314. "2: \n\t" \
  315. _POST_EFLAGS("0", "5", "1") \
  316. ".pushsection .fixup,\"ax\" \n\t" \
  317. "3: movb $1, %4 \n\t" \
  318. "jmp 2b \n\t" \
  319. ".popsection \n\t" \
  320. _ASM_EXTABLE(1b, 3b) \
  321. : "=m" (_eflags), "=&r" (_tmp), \
  322. "+a" (_rax), "+d" (_rdx), "+qm"(_ex) \
  323. : "i" (EFLAGS_MASK), "m" ((_src).val), \
  324. "a" (_rax), "d" (_rdx)); \
  325. } while (0)
  326. /* instruction has only one source operand, destination is implicit (e.g. mul, div, imul, idiv) */
  327. #define emulate_1op_rax_rdx(_op, _src, _rax, _rdx, _eflags) \
  328. do { \
  329. switch((_src).bytes) { \
  330. case 1: __emulate_1op_rax_rdx(_op, _src, _rax, _rdx, _eflags, "b"); break; \
  331. case 2: __emulate_1op_rax_rdx(_op, _src, _rax, _rdx, _eflags, "w"); break; \
  332. case 4: __emulate_1op_rax_rdx(_op, _src, _rax, _rdx, _eflags, "l"); break; \
  333. case 8: ON64(__emulate_1op_rax_rdx(_op, _src, _rax, _rdx, _eflags, "q")); break; \
  334. } \
  335. } while (0)
  336. #define emulate_1op_rax_rdx_ex(_op, _src, _rax, _rdx, _eflags, _ex) \
  337. do { \
  338. switch((_src).bytes) { \
  339. case 1: \
  340. __emulate_1op_rax_rdx_ex(_op, _src, _rax, _rdx, \
  341. _eflags, "b", _ex); \
  342. break; \
  343. case 2: \
  344. __emulate_1op_rax_rdx_ex(_op, _src, _rax, _rdx, \
  345. _eflags, "w", _ex); \
  346. break; \
  347. case 4: \
  348. __emulate_1op_rax_rdx_ex(_op, _src, _rax, _rdx, \
  349. _eflags, "l", _ex); \
  350. break; \
  351. case 8: ON64( \
  352. __emulate_1op_rax_rdx_ex(_op, _src, _rax, _rdx, \
  353. _eflags, "q", _ex)); \
  354. break; \
  355. } \
  356. } while (0)
  357. /* Fetch next part of the instruction being emulated. */
  358. #define insn_fetch(_type, _size, _eip) \
  359. ({ unsigned long _x; \
  360. rc = do_insn_fetch(ctxt, ops, (_eip), &_x, (_size)); \
  361. if (rc != X86EMUL_CONTINUE) \
  362. goto done; \
  363. (_eip) += (_size); \
  364. (_type)_x; \
  365. })
  366. #define insn_fetch_arr(_arr, _size, _eip) \
  367. ({ rc = do_insn_fetch(ctxt, ops, (_eip), _arr, (_size)); \
  368. if (rc != X86EMUL_CONTINUE) \
  369. goto done; \
  370. (_eip) += (_size); \
  371. })
  372. static inline unsigned long ad_mask(struct decode_cache *c)
  373. {
  374. return (1UL << (c->ad_bytes << 3)) - 1;
  375. }
  376. /* Access/update address held in a register, based on addressing mode. */
  377. static inline unsigned long
  378. address_mask(struct decode_cache *c, unsigned long reg)
  379. {
  380. if (c->ad_bytes == sizeof(unsigned long))
  381. return reg;
  382. else
  383. return reg & ad_mask(c);
  384. }
  385. static inline unsigned long
  386. register_address(struct decode_cache *c, unsigned long base, unsigned long reg)
  387. {
  388. return base + address_mask(c, reg);
  389. }
  390. static inline void
  391. register_address_increment(struct decode_cache *c, unsigned long *reg, int inc)
  392. {
  393. if (c->ad_bytes == sizeof(unsigned long))
  394. *reg += inc;
  395. else
  396. *reg = (*reg & ~ad_mask(c)) | ((*reg + inc) & ad_mask(c));
  397. }
  398. static inline void jmp_rel(struct decode_cache *c, int rel)
  399. {
  400. register_address_increment(c, &c->eip, rel);
  401. }
  402. static void set_seg_override(struct decode_cache *c, int seg)
  403. {
  404. c->has_seg_override = true;
  405. c->seg_override = seg;
  406. }
  407. static unsigned long seg_base(struct x86_emulate_ctxt *ctxt,
  408. struct x86_emulate_ops *ops, int seg)
  409. {
  410. if (ctxt->mode == X86EMUL_MODE_PROT64 && seg < VCPU_SREG_FS)
  411. return 0;
  412. return ops->get_cached_segment_base(seg, ctxt->vcpu);
  413. }
  414. static unsigned long seg_override_base(struct x86_emulate_ctxt *ctxt,
  415. struct x86_emulate_ops *ops,
  416. struct decode_cache *c)
  417. {
  418. if (!c->has_seg_override)
  419. return 0;
  420. return seg_base(ctxt, ops, c->seg_override);
  421. }
  422. static unsigned long es_base(struct x86_emulate_ctxt *ctxt,
  423. struct x86_emulate_ops *ops)
  424. {
  425. return seg_base(ctxt, ops, VCPU_SREG_ES);
  426. }
  427. static unsigned long ss_base(struct x86_emulate_ctxt *ctxt,
  428. struct x86_emulate_ops *ops)
  429. {
  430. return seg_base(ctxt, ops, VCPU_SREG_SS);
  431. }
  432. static void emulate_exception(struct x86_emulate_ctxt *ctxt, int vec,
  433. u32 error, bool valid)
  434. {
  435. ctxt->exception = vec;
  436. ctxt->error_code = error;
  437. ctxt->error_code_valid = valid;
  438. }
  439. static void emulate_gp(struct x86_emulate_ctxt *ctxt, int err)
  440. {
  441. emulate_exception(ctxt, GP_VECTOR, err, true);
  442. }
  443. static void emulate_pf(struct x86_emulate_ctxt *ctxt, unsigned long addr,
  444. int err)
  445. {
  446. ctxt->cr2 = addr;
  447. emulate_exception(ctxt, PF_VECTOR, err, true);
  448. }
  449. static void emulate_ud(struct x86_emulate_ctxt *ctxt)
  450. {
  451. emulate_exception(ctxt, UD_VECTOR, 0, false);
  452. }
  453. static void emulate_ts(struct x86_emulate_ctxt *ctxt, int err)
  454. {
  455. emulate_exception(ctxt, TS_VECTOR, err, true);
  456. }
  457. static int emulate_de(struct x86_emulate_ctxt *ctxt)
  458. {
  459. emulate_exception(ctxt, DE_VECTOR, 0, false);
  460. return X86EMUL_PROPAGATE_FAULT;
  461. }
  462. static int do_fetch_insn_byte(struct x86_emulate_ctxt *ctxt,
  463. struct x86_emulate_ops *ops,
  464. unsigned long eip, u8 *dest)
  465. {
  466. struct fetch_cache *fc = &ctxt->decode.fetch;
  467. int rc;
  468. int size, cur_size;
  469. if (eip == fc->end) {
  470. cur_size = fc->end - fc->start;
  471. size = min(15UL - cur_size, PAGE_SIZE - offset_in_page(eip));
  472. rc = ops->fetch(ctxt->cs_base + eip, fc->data + cur_size,
  473. size, ctxt->vcpu, NULL);
  474. if (rc != X86EMUL_CONTINUE)
  475. return rc;
  476. fc->end += size;
  477. }
  478. *dest = fc->data[eip - fc->start];
  479. return X86EMUL_CONTINUE;
  480. }
  481. static int do_insn_fetch(struct x86_emulate_ctxt *ctxt,
  482. struct x86_emulate_ops *ops,
  483. unsigned long eip, void *dest, unsigned size)
  484. {
  485. int rc;
  486. /* x86 instructions are limited to 15 bytes. */
  487. if (eip + size - ctxt->eip > 15)
  488. return X86EMUL_UNHANDLEABLE;
  489. while (size--) {
  490. rc = do_fetch_insn_byte(ctxt, ops, eip++, dest++);
  491. if (rc != X86EMUL_CONTINUE)
  492. return rc;
  493. }
  494. return X86EMUL_CONTINUE;
  495. }
  496. /*
  497. * Given the 'reg' portion of a ModRM byte, and a register block, return a
  498. * pointer into the block that addresses the relevant register.
  499. * @highbyte_regs specifies whether to decode AH,CH,DH,BH.
  500. */
  501. static void *decode_register(u8 modrm_reg, unsigned long *regs,
  502. int highbyte_regs)
  503. {
  504. void *p;
  505. p = &regs[modrm_reg];
  506. if (highbyte_regs && modrm_reg >= 4 && modrm_reg < 8)
  507. p = (unsigned char *)&regs[modrm_reg & 3] + 1;
  508. return p;
  509. }
  510. static int read_descriptor(struct x86_emulate_ctxt *ctxt,
  511. struct x86_emulate_ops *ops,
  512. ulong addr,
  513. u16 *size, unsigned long *address, int op_bytes)
  514. {
  515. int rc;
  516. if (op_bytes == 2)
  517. op_bytes = 3;
  518. *address = 0;
  519. rc = ops->read_std(addr, (unsigned long *)size, 2, ctxt->vcpu, NULL);
  520. if (rc != X86EMUL_CONTINUE)
  521. return rc;
  522. rc = ops->read_std(addr + 2, address, op_bytes, ctxt->vcpu, NULL);
  523. return rc;
  524. }
  525. static int test_cc(unsigned int condition, unsigned int flags)
  526. {
  527. int rc = 0;
  528. switch ((condition & 15) >> 1) {
  529. case 0: /* o */
  530. rc |= (flags & EFLG_OF);
  531. break;
  532. case 1: /* b/c/nae */
  533. rc |= (flags & EFLG_CF);
  534. break;
  535. case 2: /* z/e */
  536. rc |= (flags & EFLG_ZF);
  537. break;
  538. case 3: /* be/na */
  539. rc |= (flags & (EFLG_CF|EFLG_ZF));
  540. break;
  541. case 4: /* s */
  542. rc |= (flags & EFLG_SF);
  543. break;
  544. case 5: /* p/pe */
  545. rc |= (flags & EFLG_PF);
  546. break;
  547. case 7: /* le/ng */
  548. rc |= (flags & EFLG_ZF);
  549. /* fall through */
  550. case 6: /* l/nge */
  551. rc |= (!(flags & EFLG_SF) != !(flags & EFLG_OF));
  552. break;
  553. }
  554. /* Odd condition identifiers (lsb == 1) have inverted sense. */
  555. return (!!rc ^ (condition & 1));
  556. }
  557. static void fetch_register_operand(struct operand *op)
  558. {
  559. switch (op->bytes) {
  560. case 1:
  561. op->val = *(u8 *)op->addr.reg;
  562. break;
  563. case 2:
  564. op->val = *(u16 *)op->addr.reg;
  565. break;
  566. case 4:
  567. op->val = *(u32 *)op->addr.reg;
  568. break;
  569. case 8:
  570. op->val = *(u64 *)op->addr.reg;
  571. break;
  572. }
  573. }
  574. static void decode_register_operand(struct operand *op,
  575. struct decode_cache *c,
  576. int inhibit_bytereg)
  577. {
  578. unsigned reg = c->modrm_reg;
  579. int highbyte_regs = c->rex_prefix == 0;
  580. if (!(c->d & ModRM))
  581. reg = (c->b & 7) | ((c->rex_prefix & 1) << 3);
  582. op->type = OP_REG;
  583. if ((c->d & ByteOp) && !inhibit_bytereg) {
  584. op->addr.reg = decode_register(reg, c->regs, highbyte_regs);
  585. op->bytes = 1;
  586. } else {
  587. op->addr.reg = decode_register(reg, c->regs, 0);
  588. op->bytes = c->op_bytes;
  589. }
  590. fetch_register_operand(op);
  591. op->orig_val = op->val;
  592. }
  593. static int decode_modrm(struct x86_emulate_ctxt *ctxt,
  594. struct x86_emulate_ops *ops,
  595. struct operand *op)
  596. {
  597. struct decode_cache *c = &ctxt->decode;
  598. u8 sib;
  599. int index_reg = 0, base_reg = 0, scale;
  600. int rc = X86EMUL_CONTINUE;
  601. ulong modrm_ea = 0;
  602. if (c->rex_prefix) {
  603. c->modrm_reg = (c->rex_prefix & 4) << 1; /* REX.R */
  604. index_reg = (c->rex_prefix & 2) << 2; /* REX.X */
  605. c->modrm_rm = base_reg = (c->rex_prefix & 1) << 3; /* REG.B */
  606. }
  607. c->modrm = insn_fetch(u8, 1, c->eip);
  608. c->modrm_mod |= (c->modrm & 0xc0) >> 6;
  609. c->modrm_reg |= (c->modrm & 0x38) >> 3;
  610. c->modrm_rm |= (c->modrm & 0x07);
  611. c->modrm_seg = VCPU_SREG_DS;
  612. if (c->modrm_mod == 3) {
  613. op->type = OP_REG;
  614. op->bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  615. op->addr.reg = decode_register(c->modrm_rm,
  616. c->regs, c->d & ByteOp);
  617. fetch_register_operand(op);
  618. return rc;
  619. }
  620. op->type = OP_MEM;
  621. if (c->ad_bytes == 2) {
  622. unsigned bx = c->regs[VCPU_REGS_RBX];
  623. unsigned bp = c->regs[VCPU_REGS_RBP];
  624. unsigned si = c->regs[VCPU_REGS_RSI];
  625. unsigned di = c->regs[VCPU_REGS_RDI];
  626. /* 16-bit ModR/M decode. */
  627. switch (c->modrm_mod) {
  628. case 0:
  629. if (c->modrm_rm == 6)
  630. modrm_ea += insn_fetch(u16, 2, c->eip);
  631. break;
  632. case 1:
  633. modrm_ea += insn_fetch(s8, 1, c->eip);
  634. break;
  635. case 2:
  636. modrm_ea += insn_fetch(u16, 2, c->eip);
  637. break;
  638. }
  639. switch (c->modrm_rm) {
  640. case 0:
  641. modrm_ea += bx + si;
  642. break;
  643. case 1:
  644. modrm_ea += bx + di;
  645. break;
  646. case 2:
  647. modrm_ea += bp + si;
  648. break;
  649. case 3:
  650. modrm_ea += bp + di;
  651. break;
  652. case 4:
  653. modrm_ea += si;
  654. break;
  655. case 5:
  656. modrm_ea += di;
  657. break;
  658. case 6:
  659. if (c->modrm_mod != 0)
  660. modrm_ea += bp;
  661. break;
  662. case 7:
  663. modrm_ea += bx;
  664. break;
  665. }
  666. if (c->modrm_rm == 2 || c->modrm_rm == 3 ||
  667. (c->modrm_rm == 6 && c->modrm_mod != 0))
  668. c->modrm_seg = VCPU_SREG_SS;
  669. modrm_ea = (u16)modrm_ea;
  670. } else {
  671. /* 32/64-bit ModR/M decode. */
  672. if ((c->modrm_rm & 7) == 4) {
  673. sib = insn_fetch(u8, 1, c->eip);
  674. index_reg |= (sib >> 3) & 7;
  675. base_reg |= sib & 7;
  676. scale = sib >> 6;
  677. if ((base_reg & 7) == 5 && c->modrm_mod == 0)
  678. modrm_ea += insn_fetch(s32, 4, c->eip);
  679. else
  680. modrm_ea += c->regs[base_reg];
  681. if (index_reg != 4)
  682. modrm_ea += c->regs[index_reg] << scale;
  683. } else if ((c->modrm_rm & 7) == 5 && c->modrm_mod == 0) {
  684. if (ctxt->mode == X86EMUL_MODE_PROT64)
  685. c->rip_relative = 1;
  686. } else
  687. modrm_ea += c->regs[c->modrm_rm];
  688. switch (c->modrm_mod) {
  689. case 0:
  690. if (c->modrm_rm == 5)
  691. modrm_ea += insn_fetch(s32, 4, c->eip);
  692. break;
  693. case 1:
  694. modrm_ea += insn_fetch(s8, 1, c->eip);
  695. break;
  696. case 2:
  697. modrm_ea += insn_fetch(s32, 4, c->eip);
  698. break;
  699. }
  700. }
  701. op->addr.mem = modrm_ea;
  702. done:
  703. return rc;
  704. }
  705. static int decode_abs(struct x86_emulate_ctxt *ctxt,
  706. struct x86_emulate_ops *ops,
  707. struct operand *op)
  708. {
  709. struct decode_cache *c = &ctxt->decode;
  710. int rc = X86EMUL_CONTINUE;
  711. op->type = OP_MEM;
  712. switch (c->ad_bytes) {
  713. case 2:
  714. op->addr.mem = insn_fetch(u16, 2, c->eip);
  715. break;
  716. case 4:
  717. op->addr.mem = insn_fetch(u32, 4, c->eip);
  718. break;
  719. case 8:
  720. op->addr.mem = insn_fetch(u64, 8, c->eip);
  721. break;
  722. }
  723. done:
  724. return rc;
  725. }
  726. static void fetch_bit_operand(struct decode_cache *c)
  727. {
  728. long sv, mask;
  729. if (c->dst.type == OP_MEM && c->src.type == OP_REG) {
  730. mask = ~(c->dst.bytes * 8 - 1);
  731. if (c->src.bytes == 2)
  732. sv = (s16)c->src.val & (s16)mask;
  733. else if (c->src.bytes == 4)
  734. sv = (s32)c->src.val & (s32)mask;
  735. c->dst.addr.mem += (sv >> 3);
  736. }
  737. /* only subword offset */
  738. c->src.val &= (c->dst.bytes << 3) - 1;
  739. }
  740. static int read_emulated(struct x86_emulate_ctxt *ctxt,
  741. struct x86_emulate_ops *ops,
  742. unsigned long addr, void *dest, unsigned size)
  743. {
  744. int rc;
  745. struct read_cache *mc = &ctxt->decode.mem_read;
  746. u32 err;
  747. while (size) {
  748. int n = min(size, 8u);
  749. size -= n;
  750. if (mc->pos < mc->end)
  751. goto read_cached;
  752. rc = ops->read_emulated(addr, mc->data + mc->end, n, &err,
  753. ctxt->vcpu);
  754. if (rc == X86EMUL_PROPAGATE_FAULT)
  755. emulate_pf(ctxt, addr, err);
  756. if (rc != X86EMUL_CONTINUE)
  757. return rc;
  758. mc->end += n;
  759. read_cached:
  760. memcpy(dest, mc->data + mc->pos, n);
  761. mc->pos += n;
  762. dest += n;
  763. addr += n;
  764. }
  765. return X86EMUL_CONTINUE;
  766. }
  767. static int pio_in_emulated(struct x86_emulate_ctxt *ctxt,
  768. struct x86_emulate_ops *ops,
  769. unsigned int size, unsigned short port,
  770. void *dest)
  771. {
  772. struct read_cache *rc = &ctxt->decode.io_read;
  773. if (rc->pos == rc->end) { /* refill pio read ahead */
  774. struct decode_cache *c = &ctxt->decode;
  775. unsigned int in_page, n;
  776. unsigned int count = c->rep_prefix ?
  777. address_mask(c, c->regs[VCPU_REGS_RCX]) : 1;
  778. in_page = (ctxt->eflags & EFLG_DF) ?
  779. offset_in_page(c->regs[VCPU_REGS_RDI]) :
  780. PAGE_SIZE - offset_in_page(c->regs[VCPU_REGS_RDI]);
  781. n = min(min(in_page, (unsigned int)sizeof(rc->data)) / size,
  782. count);
  783. if (n == 0)
  784. n = 1;
  785. rc->pos = rc->end = 0;
  786. if (!ops->pio_in_emulated(size, port, rc->data, n, ctxt->vcpu))
  787. return 0;
  788. rc->end = n * size;
  789. }
  790. memcpy(dest, rc->data + rc->pos, size);
  791. rc->pos += size;
  792. return 1;
  793. }
  794. static u32 desc_limit_scaled(struct desc_struct *desc)
  795. {
  796. u32 limit = get_desc_limit(desc);
  797. return desc->g ? (limit << 12) | 0xfff : limit;
  798. }
  799. static void get_descriptor_table_ptr(struct x86_emulate_ctxt *ctxt,
  800. struct x86_emulate_ops *ops,
  801. u16 selector, struct desc_ptr *dt)
  802. {
  803. if (selector & 1 << 2) {
  804. struct desc_struct desc;
  805. memset (dt, 0, sizeof *dt);
  806. if (!ops->get_cached_descriptor(&desc, VCPU_SREG_LDTR, ctxt->vcpu))
  807. return;
  808. dt->size = desc_limit_scaled(&desc); /* what if limit > 65535? */
  809. dt->address = get_desc_base(&desc);
  810. } else
  811. ops->get_gdt(dt, ctxt->vcpu);
  812. }
  813. /* allowed just for 8 bytes segments */
  814. static int read_segment_descriptor(struct x86_emulate_ctxt *ctxt,
  815. struct x86_emulate_ops *ops,
  816. u16 selector, struct desc_struct *desc)
  817. {
  818. struct desc_ptr dt;
  819. u16 index = selector >> 3;
  820. int ret;
  821. u32 err;
  822. ulong addr;
  823. get_descriptor_table_ptr(ctxt, ops, selector, &dt);
  824. if (dt.size < index * 8 + 7) {
  825. emulate_gp(ctxt, selector & 0xfffc);
  826. return X86EMUL_PROPAGATE_FAULT;
  827. }
  828. addr = dt.address + index * 8;
  829. ret = ops->read_std(addr, desc, sizeof *desc, ctxt->vcpu, &err);
  830. if (ret == X86EMUL_PROPAGATE_FAULT)
  831. emulate_pf(ctxt, addr, err);
  832. return ret;
  833. }
  834. /* allowed just for 8 bytes segments */
  835. static int write_segment_descriptor(struct x86_emulate_ctxt *ctxt,
  836. struct x86_emulate_ops *ops,
  837. u16 selector, struct desc_struct *desc)
  838. {
  839. struct desc_ptr dt;
  840. u16 index = selector >> 3;
  841. u32 err;
  842. ulong addr;
  843. int ret;
  844. get_descriptor_table_ptr(ctxt, ops, selector, &dt);
  845. if (dt.size < index * 8 + 7) {
  846. emulate_gp(ctxt, selector & 0xfffc);
  847. return X86EMUL_PROPAGATE_FAULT;
  848. }
  849. addr = dt.address + index * 8;
  850. ret = ops->write_std(addr, desc, sizeof *desc, ctxt->vcpu, &err);
  851. if (ret == X86EMUL_PROPAGATE_FAULT)
  852. emulate_pf(ctxt, addr, err);
  853. return ret;
  854. }
  855. static int load_segment_descriptor(struct x86_emulate_ctxt *ctxt,
  856. struct x86_emulate_ops *ops,
  857. u16 selector, int seg)
  858. {
  859. struct desc_struct seg_desc;
  860. u8 dpl, rpl, cpl;
  861. unsigned err_vec = GP_VECTOR;
  862. u32 err_code = 0;
  863. bool null_selector = !(selector & ~0x3); /* 0000-0003 are null */
  864. int ret;
  865. memset(&seg_desc, 0, sizeof seg_desc);
  866. if ((seg <= VCPU_SREG_GS && ctxt->mode == X86EMUL_MODE_VM86)
  867. || ctxt->mode == X86EMUL_MODE_REAL) {
  868. /* set real mode segment descriptor */
  869. set_desc_base(&seg_desc, selector << 4);
  870. set_desc_limit(&seg_desc, 0xffff);
  871. seg_desc.type = 3;
  872. seg_desc.p = 1;
  873. seg_desc.s = 1;
  874. goto load;
  875. }
  876. /* NULL selector is not valid for TR, CS and SS */
  877. if ((seg == VCPU_SREG_CS || seg == VCPU_SREG_SS || seg == VCPU_SREG_TR)
  878. && null_selector)
  879. goto exception;
  880. /* TR should be in GDT only */
  881. if (seg == VCPU_SREG_TR && (selector & (1 << 2)))
  882. goto exception;
  883. if (null_selector) /* for NULL selector skip all following checks */
  884. goto load;
  885. ret = read_segment_descriptor(ctxt, ops, selector, &seg_desc);
  886. if (ret != X86EMUL_CONTINUE)
  887. return ret;
  888. err_code = selector & 0xfffc;
  889. err_vec = GP_VECTOR;
  890. /* can't load system descriptor into segment selecor */
  891. if (seg <= VCPU_SREG_GS && !seg_desc.s)
  892. goto exception;
  893. if (!seg_desc.p) {
  894. err_vec = (seg == VCPU_SREG_SS) ? SS_VECTOR : NP_VECTOR;
  895. goto exception;
  896. }
  897. rpl = selector & 3;
  898. dpl = seg_desc.dpl;
  899. cpl = ops->cpl(ctxt->vcpu);
  900. switch (seg) {
  901. case VCPU_SREG_SS:
  902. /*
  903. * segment is not a writable data segment or segment
  904. * selector's RPL != CPL or segment selector's RPL != CPL
  905. */
  906. if (rpl != cpl || (seg_desc.type & 0xa) != 0x2 || dpl != cpl)
  907. goto exception;
  908. break;
  909. case VCPU_SREG_CS:
  910. if (!(seg_desc.type & 8))
  911. goto exception;
  912. if (seg_desc.type & 4) {
  913. /* conforming */
  914. if (dpl > cpl)
  915. goto exception;
  916. } else {
  917. /* nonconforming */
  918. if (rpl > cpl || dpl != cpl)
  919. goto exception;
  920. }
  921. /* CS(RPL) <- CPL */
  922. selector = (selector & 0xfffc) | cpl;
  923. break;
  924. case VCPU_SREG_TR:
  925. if (seg_desc.s || (seg_desc.type != 1 && seg_desc.type != 9))
  926. goto exception;
  927. break;
  928. case VCPU_SREG_LDTR:
  929. if (seg_desc.s || seg_desc.type != 2)
  930. goto exception;
  931. break;
  932. default: /* DS, ES, FS, or GS */
  933. /*
  934. * segment is not a data or readable code segment or
  935. * ((segment is a data or nonconforming code segment)
  936. * and (both RPL and CPL > DPL))
  937. */
  938. if ((seg_desc.type & 0xa) == 0x8 ||
  939. (((seg_desc.type & 0xc) != 0xc) &&
  940. (rpl > dpl && cpl > dpl)))
  941. goto exception;
  942. break;
  943. }
  944. if (seg_desc.s) {
  945. /* mark segment as accessed */
  946. seg_desc.type |= 1;
  947. ret = write_segment_descriptor(ctxt, ops, selector, &seg_desc);
  948. if (ret != X86EMUL_CONTINUE)
  949. return ret;
  950. }
  951. load:
  952. ops->set_segment_selector(selector, seg, ctxt->vcpu);
  953. ops->set_cached_descriptor(&seg_desc, seg, ctxt->vcpu);
  954. return X86EMUL_CONTINUE;
  955. exception:
  956. emulate_exception(ctxt, err_vec, err_code, true);
  957. return X86EMUL_PROPAGATE_FAULT;
  958. }
  959. static void write_register_operand(struct operand *op)
  960. {
  961. /* The 4-byte case *is* correct: in 64-bit mode we zero-extend. */
  962. switch (op->bytes) {
  963. case 1:
  964. *(u8 *)op->addr.reg = (u8)op->val;
  965. break;
  966. case 2:
  967. *(u16 *)op->addr.reg = (u16)op->val;
  968. break;
  969. case 4:
  970. *op->addr.reg = (u32)op->val;
  971. break; /* 64b: zero-extend */
  972. case 8:
  973. *op->addr.reg = op->val;
  974. break;
  975. }
  976. }
  977. static inline int writeback(struct x86_emulate_ctxt *ctxt,
  978. struct x86_emulate_ops *ops)
  979. {
  980. int rc;
  981. struct decode_cache *c = &ctxt->decode;
  982. u32 err;
  983. switch (c->dst.type) {
  984. case OP_REG:
  985. write_register_operand(&c->dst);
  986. break;
  987. case OP_MEM:
  988. if (c->lock_prefix)
  989. rc = ops->cmpxchg_emulated(
  990. c->dst.addr.mem,
  991. &c->dst.orig_val,
  992. &c->dst.val,
  993. c->dst.bytes,
  994. &err,
  995. ctxt->vcpu);
  996. else
  997. rc = ops->write_emulated(
  998. c->dst.addr.mem,
  999. &c->dst.val,
  1000. c->dst.bytes,
  1001. &err,
  1002. ctxt->vcpu);
  1003. if (rc == X86EMUL_PROPAGATE_FAULT)
  1004. emulate_pf(ctxt, c->dst.addr.mem, err);
  1005. if (rc != X86EMUL_CONTINUE)
  1006. return rc;
  1007. break;
  1008. case OP_NONE:
  1009. /* no writeback */
  1010. break;
  1011. default:
  1012. break;
  1013. }
  1014. return X86EMUL_CONTINUE;
  1015. }
  1016. static inline void emulate_push(struct x86_emulate_ctxt *ctxt,
  1017. struct x86_emulate_ops *ops)
  1018. {
  1019. struct decode_cache *c = &ctxt->decode;
  1020. c->dst.type = OP_MEM;
  1021. c->dst.bytes = c->op_bytes;
  1022. c->dst.val = c->src.val;
  1023. register_address_increment(c, &c->regs[VCPU_REGS_RSP], -c->op_bytes);
  1024. c->dst.addr.mem = register_address(c, ss_base(ctxt, ops),
  1025. c->regs[VCPU_REGS_RSP]);
  1026. }
  1027. static int emulate_pop(struct x86_emulate_ctxt *ctxt,
  1028. struct x86_emulate_ops *ops,
  1029. void *dest, int len)
  1030. {
  1031. struct decode_cache *c = &ctxt->decode;
  1032. int rc;
  1033. rc = read_emulated(ctxt, ops, register_address(c, ss_base(ctxt, ops),
  1034. c->regs[VCPU_REGS_RSP]),
  1035. dest, len);
  1036. if (rc != X86EMUL_CONTINUE)
  1037. return rc;
  1038. register_address_increment(c, &c->regs[VCPU_REGS_RSP], len);
  1039. return rc;
  1040. }
  1041. static int emulate_popf(struct x86_emulate_ctxt *ctxt,
  1042. struct x86_emulate_ops *ops,
  1043. void *dest, int len)
  1044. {
  1045. int rc;
  1046. unsigned long val, change_mask;
  1047. int iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> IOPL_SHIFT;
  1048. int cpl = ops->cpl(ctxt->vcpu);
  1049. rc = emulate_pop(ctxt, ops, &val, len);
  1050. if (rc != X86EMUL_CONTINUE)
  1051. return rc;
  1052. change_mask = EFLG_CF | EFLG_PF | EFLG_AF | EFLG_ZF | EFLG_SF | EFLG_OF
  1053. | EFLG_TF | EFLG_DF | EFLG_NT | EFLG_RF | EFLG_AC | EFLG_ID;
  1054. switch(ctxt->mode) {
  1055. case X86EMUL_MODE_PROT64:
  1056. case X86EMUL_MODE_PROT32:
  1057. case X86EMUL_MODE_PROT16:
  1058. if (cpl == 0)
  1059. change_mask |= EFLG_IOPL;
  1060. if (cpl <= iopl)
  1061. change_mask |= EFLG_IF;
  1062. break;
  1063. case X86EMUL_MODE_VM86:
  1064. if (iopl < 3) {
  1065. emulate_gp(ctxt, 0);
  1066. return X86EMUL_PROPAGATE_FAULT;
  1067. }
  1068. change_mask |= EFLG_IF;
  1069. break;
  1070. default: /* real mode */
  1071. change_mask |= (EFLG_IOPL | EFLG_IF);
  1072. break;
  1073. }
  1074. *(unsigned long *)dest =
  1075. (ctxt->eflags & ~change_mask) | (val & change_mask);
  1076. return rc;
  1077. }
  1078. static void emulate_push_sreg(struct x86_emulate_ctxt *ctxt,
  1079. struct x86_emulate_ops *ops, int seg)
  1080. {
  1081. struct decode_cache *c = &ctxt->decode;
  1082. c->src.val = ops->get_segment_selector(seg, ctxt->vcpu);
  1083. emulate_push(ctxt, ops);
  1084. }
  1085. static int emulate_pop_sreg(struct x86_emulate_ctxt *ctxt,
  1086. struct x86_emulate_ops *ops, int seg)
  1087. {
  1088. struct decode_cache *c = &ctxt->decode;
  1089. unsigned long selector;
  1090. int rc;
  1091. rc = emulate_pop(ctxt, ops, &selector, c->op_bytes);
  1092. if (rc != X86EMUL_CONTINUE)
  1093. return rc;
  1094. rc = load_segment_descriptor(ctxt, ops, (u16)selector, seg);
  1095. return rc;
  1096. }
  1097. static int emulate_pusha(struct x86_emulate_ctxt *ctxt,
  1098. struct x86_emulate_ops *ops)
  1099. {
  1100. struct decode_cache *c = &ctxt->decode;
  1101. unsigned long old_esp = c->regs[VCPU_REGS_RSP];
  1102. int rc = X86EMUL_CONTINUE;
  1103. int reg = VCPU_REGS_RAX;
  1104. while (reg <= VCPU_REGS_RDI) {
  1105. (reg == VCPU_REGS_RSP) ?
  1106. (c->src.val = old_esp) : (c->src.val = c->regs[reg]);
  1107. emulate_push(ctxt, ops);
  1108. rc = writeback(ctxt, ops);
  1109. if (rc != X86EMUL_CONTINUE)
  1110. return rc;
  1111. ++reg;
  1112. }
  1113. /* Disable writeback. */
  1114. c->dst.type = OP_NONE;
  1115. return rc;
  1116. }
  1117. static int emulate_popa(struct x86_emulate_ctxt *ctxt,
  1118. struct x86_emulate_ops *ops)
  1119. {
  1120. struct decode_cache *c = &ctxt->decode;
  1121. int rc = X86EMUL_CONTINUE;
  1122. int reg = VCPU_REGS_RDI;
  1123. while (reg >= VCPU_REGS_RAX) {
  1124. if (reg == VCPU_REGS_RSP) {
  1125. register_address_increment(c, &c->regs[VCPU_REGS_RSP],
  1126. c->op_bytes);
  1127. --reg;
  1128. }
  1129. rc = emulate_pop(ctxt, ops, &c->regs[reg], c->op_bytes);
  1130. if (rc != X86EMUL_CONTINUE)
  1131. break;
  1132. --reg;
  1133. }
  1134. return rc;
  1135. }
  1136. int emulate_int_real(struct x86_emulate_ctxt *ctxt,
  1137. struct x86_emulate_ops *ops, int irq)
  1138. {
  1139. struct decode_cache *c = &ctxt->decode;
  1140. int rc;
  1141. struct desc_ptr dt;
  1142. gva_t cs_addr;
  1143. gva_t eip_addr;
  1144. u16 cs, eip;
  1145. u32 err;
  1146. /* TODO: Add limit checks */
  1147. c->src.val = ctxt->eflags;
  1148. emulate_push(ctxt, ops);
  1149. rc = writeback(ctxt, ops);
  1150. if (rc != X86EMUL_CONTINUE)
  1151. return rc;
  1152. ctxt->eflags &= ~(EFLG_IF | EFLG_TF | EFLG_AC);
  1153. c->src.val = ops->get_segment_selector(VCPU_SREG_CS, ctxt->vcpu);
  1154. emulate_push(ctxt, ops);
  1155. rc = writeback(ctxt, ops);
  1156. if (rc != X86EMUL_CONTINUE)
  1157. return rc;
  1158. c->src.val = c->eip;
  1159. emulate_push(ctxt, ops);
  1160. rc = writeback(ctxt, ops);
  1161. if (rc != X86EMUL_CONTINUE)
  1162. return rc;
  1163. c->dst.type = OP_NONE;
  1164. ops->get_idt(&dt, ctxt->vcpu);
  1165. eip_addr = dt.address + (irq << 2);
  1166. cs_addr = dt.address + (irq << 2) + 2;
  1167. rc = ops->read_std(cs_addr, &cs, 2, ctxt->vcpu, &err);
  1168. if (rc != X86EMUL_CONTINUE)
  1169. return rc;
  1170. rc = ops->read_std(eip_addr, &eip, 2, ctxt->vcpu, &err);
  1171. if (rc != X86EMUL_CONTINUE)
  1172. return rc;
  1173. rc = load_segment_descriptor(ctxt, ops, cs, VCPU_SREG_CS);
  1174. if (rc != X86EMUL_CONTINUE)
  1175. return rc;
  1176. c->eip = eip;
  1177. return rc;
  1178. }
  1179. static int emulate_int(struct x86_emulate_ctxt *ctxt,
  1180. struct x86_emulate_ops *ops, int irq)
  1181. {
  1182. switch(ctxt->mode) {
  1183. case X86EMUL_MODE_REAL:
  1184. return emulate_int_real(ctxt, ops, irq);
  1185. case X86EMUL_MODE_VM86:
  1186. case X86EMUL_MODE_PROT16:
  1187. case X86EMUL_MODE_PROT32:
  1188. case X86EMUL_MODE_PROT64:
  1189. default:
  1190. /* Protected mode interrupts unimplemented yet */
  1191. return X86EMUL_UNHANDLEABLE;
  1192. }
  1193. }
  1194. static int emulate_iret_real(struct x86_emulate_ctxt *ctxt,
  1195. struct x86_emulate_ops *ops)
  1196. {
  1197. struct decode_cache *c = &ctxt->decode;
  1198. int rc = X86EMUL_CONTINUE;
  1199. unsigned long temp_eip = 0;
  1200. unsigned long temp_eflags = 0;
  1201. unsigned long cs = 0;
  1202. unsigned long mask = EFLG_CF | EFLG_PF | EFLG_AF | EFLG_ZF | EFLG_SF | EFLG_TF |
  1203. EFLG_IF | EFLG_DF | EFLG_OF | EFLG_IOPL | EFLG_NT | EFLG_RF |
  1204. EFLG_AC | EFLG_ID | (1 << 1); /* Last one is the reserved bit */
  1205. unsigned long vm86_mask = EFLG_VM | EFLG_VIF | EFLG_VIP;
  1206. /* TODO: Add stack limit check */
  1207. rc = emulate_pop(ctxt, ops, &temp_eip, c->op_bytes);
  1208. if (rc != X86EMUL_CONTINUE)
  1209. return rc;
  1210. if (temp_eip & ~0xffff) {
  1211. emulate_gp(ctxt, 0);
  1212. return X86EMUL_PROPAGATE_FAULT;
  1213. }
  1214. rc = emulate_pop(ctxt, ops, &cs, c->op_bytes);
  1215. if (rc != X86EMUL_CONTINUE)
  1216. return rc;
  1217. rc = emulate_pop(ctxt, ops, &temp_eflags, c->op_bytes);
  1218. if (rc != X86EMUL_CONTINUE)
  1219. return rc;
  1220. rc = load_segment_descriptor(ctxt, ops, (u16)cs, VCPU_SREG_CS);
  1221. if (rc != X86EMUL_CONTINUE)
  1222. return rc;
  1223. c->eip = temp_eip;
  1224. if (c->op_bytes == 4)
  1225. ctxt->eflags = ((temp_eflags & mask) | (ctxt->eflags & vm86_mask));
  1226. else if (c->op_bytes == 2) {
  1227. ctxt->eflags &= ~0xffff;
  1228. ctxt->eflags |= temp_eflags;
  1229. }
  1230. ctxt->eflags &= ~EFLG_RESERVED_ZEROS_MASK; /* Clear reserved zeros */
  1231. ctxt->eflags |= EFLG_RESERVED_ONE_MASK;
  1232. return rc;
  1233. }
  1234. static inline int emulate_iret(struct x86_emulate_ctxt *ctxt,
  1235. struct x86_emulate_ops* ops)
  1236. {
  1237. switch(ctxt->mode) {
  1238. case X86EMUL_MODE_REAL:
  1239. return emulate_iret_real(ctxt, ops);
  1240. case X86EMUL_MODE_VM86:
  1241. case X86EMUL_MODE_PROT16:
  1242. case X86EMUL_MODE_PROT32:
  1243. case X86EMUL_MODE_PROT64:
  1244. default:
  1245. /* iret from protected mode unimplemented yet */
  1246. return X86EMUL_UNHANDLEABLE;
  1247. }
  1248. }
  1249. static inline int emulate_grp1a(struct x86_emulate_ctxt *ctxt,
  1250. struct x86_emulate_ops *ops)
  1251. {
  1252. struct decode_cache *c = &ctxt->decode;
  1253. return emulate_pop(ctxt, ops, &c->dst.val, c->dst.bytes);
  1254. }
  1255. static inline void emulate_grp2(struct x86_emulate_ctxt *ctxt)
  1256. {
  1257. struct decode_cache *c = &ctxt->decode;
  1258. switch (c->modrm_reg) {
  1259. case 0: /* rol */
  1260. emulate_2op_SrcB("rol", c->src, c->dst, ctxt->eflags);
  1261. break;
  1262. case 1: /* ror */
  1263. emulate_2op_SrcB("ror", c->src, c->dst, ctxt->eflags);
  1264. break;
  1265. case 2: /* rcl */
  1266. emulate_2op_SrcB("rcl", c->src, c->dst, ctxt->eflags);
  1267. break;
  1268. case 3: /* rcr */
  1269. emulate_2op_SrcB("rcr", c->src, c->dst, ctxt->eflags);
  1270. break;
  1271. case 4: /* sal/shl */
  1272. case 6: /* sal/shl */
  1273. emulate_2op_SrcB("sal", c->src, c->dst, ctxt->eflags);
  1274. break;
  1275. case 5: /* shr */
  1276. emulate_2op_SrcB("shr", c->src, c->dst, ctxt->eflags);
  1277. break;
  1278. case 7: /* sar */
  1279. emulate_2op_SrcB("sar", c->src, c->dst, ctxt->eflags);
  1280. break;
  1281. }
  1282. }
  1283. static inline int emulate_grp3(struct x86_emulate_ctxt *ctxt,
  1284. struct x86_emulate_ops *ops)
  1285. {
  1286. struct decode_cache *c = &ctxt->decode;
  1287. unsigned long *rax = &c->regs[VCPU_REGS_RAX];
  1288. unsigned long *rdx = &c->regs[VCPU_REGS_RDX];
  1289. u8 de = 0;
  1290. switch (c->modrm_reg) {
  1291. case 0 ... 1: /* test */
  1292. emulate_2op_SrcV("test", c->src, c->dst, ctxt->eflags);
  1293. break;
  1294. case 2: /* not */
  1295. c->dst.val = ~c->dst.val;
  1296. break;
  1297. case 3: /* neg */
  1298. emulate_1op("neg", c->dst, ctxt->eflags);
  1299. break;
  1300. case 4: /* mul */
  1301. emulate_1op_rax_rdx("mul", c->src, *rax, *rdx, ctxt->eflags);
  1302. break;
  1303. case 5: /* imul */
  1304. emulate_1op_rax_rdx("imul", c->src, *rax, *rdx, ctxt->eflags);
  1305. break;
  1306. case 6: /* div */
  1307. emulate_1op_rax_rdx_ex("div", c->src, *rax, *rdx,
  1308. ctxt->eflags, de);
  1309. break;
  1310. case 7: /* idiv */
  1311. emulate_1op_rax_rdx_ex("idiv", c->src, *rax, *rdx,
  1312. ctxt->eflags, de);
  1313. break;
  1314. default:
  1315. return X86EMUL_UNHANDLEABLE;
  1316. }
  1317. if (de)
  1318. return emulate_de(ctxt);
  1319. return X86EMUL_CONTINUE;
  1320. }
  1321. static inline int emulate_grp45(struct x86_emulate_ctxt *ctxt,
  1322. struct x86_emulate_ops *ops)
  1323. {
  1324. struct decode_cache *c = &ctxt->decode;
  1325. switch (c->modrm_reg) {
  1326. case 0: /* inc */
  1327. emulate_1op("inc", c->dst, ctxt->eflags);
  1328. break;
  1329. case 1: /* dec */
  1330. emulate_1op("dec", c->dst, ctxt->eflags);
  1331. break;
  1332. case 2: /* call near abs */ {
  1333. long int old_eip;
  1334. old_eip = c->eip;
  1335. c->eip = c->src.val;
  1336. c->src.val = old_eip;
  1337. emulate_push(ctxt, ops);
  1338. break;
  1339. }
  1340. case 4: /* jmp abs */
  1341. c->eip = c->src.val;
  1342. break;
  1343. case 6: /* push */
  1344. emulate_push(ctxt, ops);
  1345. break;
  1346. }
  1347. return X86EMUL_CONTINUE;
  1348. }
  1349. static inline int emulate_grp9(struct x86_emulate_ctxt *ctxt,
  1350. struct x86_emulate_ops *ops)
  1351. {
  1352. struct decode_cache *c = &ctxt->decode;
  1353. u64 old = c->dst.orig_val64;
  1354. if (((u32) (old >> 0) != (u32) c->regs[VCPU_REGS_RAX]) ||
  1355. ((u32) (old >> 32) != (u32) c->regs[VCPU_REGS_RDX])) {
  1356. c->regs[VCPU_REGS_RAX] = (u32) (old >> 0);
  1357. c->regs[VCPU_REGS_RDX] = (u32) (old >> 32);
  1358. ctxt->eflags &= ~EFLG_ZF;
  1359. } else {
  1360. c->dst.val64 = ((u64)c->regs[VCPU_REGS_RCX] << 32) |
  1361. (u32) c->regs[VCPU_REGS_RBX];
  1362. ctxt->eflags |= EFLG_ZF;
  1363. }
  1364. return X86EMUL_CONTINUE;
  1365. }
  1366. static int emulate_ret_far(struct x86_emulate_ctxt *ctxt,
  1367. struct x86_emulate_ops *ops)
  1368. {
  1369. struct decode_cache *c = &ctxt->decode;
  1370. int rc;
  1371. unsigned long cs;
  1372. rc = emulate_pop(ctxt, ops, &c->eip, c->op_bytes);
  1373. if (rc != X86EMUL_CONTINUE)
  1374. return rc;
  1375. if (c->op_bytes == 4)
  1376. c->eip = (u32)c->eip;
  1377. rc = emulate_pop(ctxt, ops, &cs, c->op_bytes);
  1378. if (rc != X86EMUL_CONTINUE)
  1379. return rc;
  1380. rc = load_segment_descriptor(ctxt, ops, (u16)cs, VCPU_SREG_CS);
  1381. return rc;
  1382. }
  1383. static int emulate_load_segment(struct x86_emulate_ctxt *ctxt,
  1384. struct x86_emulate_ops *ops, int seg)
  1385. {
  1386. struct decode_cache *c = &ctxt->decode;
  1387. unsigned short sel;
  1388. int rc;
  1389. memcpy(&sel, c->src.valptr + c->op_bytes, 2);
  1390. rc = load_segment_descriptor(ctxt, ops, sel, seg);
  1391. if (rc != X86EMUL_CONTINUE)
  1392. return rc;
  1393. c->dst.val = c->src.val;
  1394. return rc;
  1395. }
  1396. static inline void
  1397. setup_syscalls_segments(struct x86_emulate_ctxt *ctxt,
  1398. struct x86_emulate_ops *ops, struct desc_struct *cs,
  1399. struct desc_struct *ss)
  1400. {
  1401. memset(cs, 0, sizeof(struct desc_struct));
  1402. ops->get_cached_descriptor(cs, VCPU_SREG_CS, ctxt->vcpu);
  1403. memset(ss, 0, sizeof(struct desc_struct));
  1404. cs->l = 0; /* will be adjusted later */
  1405. set_desc_base(cs, 0); /* flat segment */
  1406. cs->g = 1; /* 4kb granularity */
  1407. set_desc_limit(cs, 0xfffff); /* 4GB limit */
  1408. cs->type = 0x0b; /* Read, Execute, Accessed */
  1409. cs->s = 1;
  1410. cs->dpl = 0; /* will be adjusted later */
  1411. cs->p = 1;
  1412. cs->d = 1;
  1413. set_desc_base(ss, 0); /* flat segment */
  1414. set_desc_limit(ss, 0xfffff); /* 4GB limit */
  1415. ss->g = 1; /* 4kb granularity */
  1416. ss->s = 1;
  1417. ss->type = 0x03; /* Read/Write, Accessed */
  1418. ss->d = 1; /* 32bit stack segment */
  1419. ss->dpl = 0;
  1420. ss->p = 1;
  1421. }
  1422. static int
  1423. emulate_syscall(struct x86_emulate_ctxt *ctxt, struct x86_emulate_ops *ops)
  1424. {
  1425. struct decode_cache *c = &ctxt->decode;
  1426. struct desc_struct cs, ss;
  1427. u64 msr_data;
  1428. u16 cs_sel, ss_sel;
  1429. /* syscall is not available in real mode */
  1430. if (ctxt->mode == X86EMUL_MODE_REAL ||
  1431. ctxt->mode == X86EMUL_MODE_VM86) {
  1432. emulate_ud(ctxt);
  1433. return X86EMUL_PROPAGATE_FAULT;
  1434. }
  1435. setup_syscalls_segments(ctxt, ops, &cs, &ss);
  1436. ops->get_msr(ctxt->vcpu, MSR_STAR, &msr_data);
  1437. msr_data >>= 32;
  1438. cs_sel = (u16)(msr_data & 0xfffc);
  1439. ss_sel = (u16)(msr_data + 8);
  1440. if (is_long_mode(ctxt->vcpu)) {
  1441. cs.d = 0;
  1442. cs.l = 1;
  1443. }
  1444. ops->set_cached_descriptor(&cs, VCPU_SREG_CS, ctxt->vcpu);
  1445. ops->set_segment_selector(cs_sel, VCPU_SREG_CS, ctxt->vcpu);
  1446. ops->set_cached_descriptor(&ss, VCPU_SREG_SS, ctxt->vcpu);
  1447. ops->set_segment_selector(ss_sel, VCPU_SREG_SS, ctxt->vcpu);
  1448. c->regs[VCPU_REGS_RCX] = c->eip;
  1449. if (is_long_mode(ctxt->vcpu)) {
  1450. #ifdef CONFIG_X86_64
  1451. c->regs[VCPU_REGS_R11] = ctxt->eflags & ~EFLG_RF;
  1452. ops->get_msr(ctxt->vcpu,
  1453. ctxt->mode == X86EMUL_MODE_PROT64 ?
  1454. MSR_LSTAR : MSR_CSTAR, &msr_data);
  1455. c->eip = msr_data;
  1456. ops->get_msr(ctxt->vcpu, MSR_SYSCALL_MASK, &msr_data);
  1457. ctxt->eflags &= ~(msr_data | EFLG_RF);
  1458. #endif
  1459. } else {
  1460. /* legacy mode */
  1461. ops->get_msr(ctxt->vcpu, MSR_STAR, &msr_data);
  1462. c->eip = (u32)msr_data;
  1463. ctxt->eflags &= ~(EFLG_VM | EFLG_IF | EFLG_RF);
  1464. }
  1465. return X86EMUL_CONTINUE;
  1466. }
  1467. static int
  1468. emulate_sysenter(struct x86_emulate_ctxt *ctxt, struct x86_emulate_ops *ops)
  1469. {
  1470. struct decode_cache *c = &ctxt->decode;
  1471. struct desc_struct cs, ss;
  1472. u64 msr_data;
  1473. u16 cs_sel, ss_sel;
  1474. /* inject #GP if in real mode */
  1475. if (ctxt->mode == X86EMUL_MODE_REAL) {
  1476. emulate_gp(ctxt, 0);
  1477. return X86EMUL_PROPAGATE_FAULT;
  1478. }
  1479. /* XXX sysenter/sysexit have not been tested in 64bit mode.
  1480. * Therefore, we inject an #UD.
  1481. */
  1482. if (ctxt->mode == X86EMUL_MODE_PROT64) {
  1483. emulate_ud(ctxt);
  1484. return X86EMUL_PROPAGATE_FAULT;
  1485. }
  1486. setup_syscalls_segments(ctxt, ops, &cs, &ss);
  1487. ops->get_msr(ctxt->vcpu, MSR_IA32_SYSENTER_CS, &msr_data);
  1488. switch (ctxt->mode) {
  1489. case X86EMUL_MODE_PROT32:
  1490. if ((msr_data & 0xfffc) == 0x0) {
  1491. emulate_gp(ctxt, 0);
  1492. return X86EMUL_PROPAGATE_FAULT;
  1493. }
  1494. break;
  1495. case X86EMUL_MODE_PROT64:
  1496. if (msr_data == 0x0) {
  1497. emulate_gp(ctxt, 0);
  1498. return X86EMUL_PROPAGATE_FAULT;
  1499. }
  1500. break;
  1501. }
  1502. ctxt->eflags &= ~(EFLG_VM | EFLG_IF | EFLG_RF);
  1503. cs_sel = (u16)msr_data;
  1504. cs_sel &= ~SELECTOR_RPL_MASK;
  1505. ss_sel = cs_sel + 8;
  1506. ss_sel &= ~SELECTOR_RPL_MASK;
  1507. if (ctxt->mode == X86EMUL_MODE_PROT64
  1508. || is_long_mode(ctxt->vcpu)) {
  1509. cs.d = 0;
  1510. cs.l = 1;
  1511. }
  1512. ops->set_cached_descriptor(&cs, VCPU_SREG_CS, ctxt->vcpu);
  1513. ops->set_segment_selector(cs_sel, VCPU_SREG_CS, ctxt->vcpu);
  1514. ops->set_cached_descriptor(&ss, VCPU_SREG_SS, ctxt->vcpu);
  1515. ops->set_segment_selector(ss_sel, VCPU_SREG_SS, ctxt->vcpu);
  1516. ops->get_msr(ctxt->vcpu, MSR_IA32_SYSENTER_EIP, &msr_data);
  1517. c->eip = msr_data;
  1518. ops->get_msr(ctxt->vcpu, MSR_IA32_SYSENTER_ESP, &msr_data);
  1519. c->regs[VCPU_REGS_RSP] = msr_data;
  1520. return X86EMUL_CONTINUE;
  1521. }
  1522. static int
  1523. emulate_sysexit(struct x86_emulate_ctxt *ctxt, struct x86_emulate_ops *ops)
  1524. {
  1525. struct decode_cache *c = &ctxt->decode;
  1526. struct desc_struct cs, ss;
  1527. u64 msr_data;
  1528. int usermode;
  1529. u16 cs_sel, ss_sel;
  1530. /* inject #GP if in real mode or Virtual 8086 mode */
  1531. if (ctxt->mode == X86EMUL_MODE_REAL ||
  1532. ctxt->mode == X86EMUL_MODE_VM86) {
  1533. emulate_gp(ctxt, 0);
  1534. return X86EMUL_PROPAGATE_FAULT;
  1535. }
  1536. setup_syscalls_segments(ctxt, ops, &cs, &ss);
  1537. if ((c->rex_prefix & 0x8) != 0x0)
  1538. usermode = X86EMUL_MODE_PROT64;
  1539. else
  1540. usermode = X86EMUL_MODE_PROT32;
  1541. cs.dpl = 3;
  1542. ss.dpl = 3;
  1543. ops->get_msr(ctxt->vcpu, MSR_IA32_SYSENTER_CS, &msr_data);
  1544. switch (usermode) {
  1545. case X86EMUL_MODE_PROT32:
  1546. cs_sel = (u16)(msr_data + 16);
  1547. if ((msr_data & 0xfffc) == 0x0) {
  1548. emulate_gp(ctxt, 0);
  1549. return X86EMUL_PROPAGATE_FAULT;
  1550. }
  1551. ss_sel = (u16)(msr_data + 24);
  1552. break;
  1553. case X86EMUL_MODE_PROT64:
  1554. cs_sel = (u16)(msr_data + 32);
  1555. if (msr_data == 0x0) {
  1556. emulate_gp(ctxt, 0);
  1557. return X86EMUL_PROPAGATE_FAULT;
  1558. }
  1559. ss_sel = cs_sel + 8;
  1560. cs.d = 0;
  1561. cs.l = 1;
  1562. break;
  1563. }
  1564. cs_sel |= SELECTOR_RPL_MASK;
  1565. ss_sel |= SELECTOR_RPL_MASK;
  1566. ops->set_cached_descriptor(&cs, VCPU_SREG_CS, ctxt->vcpu);
  1567. ops->set_segment_selector(cs_sel, VCPU_SREG_CS, ctxt->vcpu);
  1568. ops->set_cached_descriptor(&ss, VCPU_SREG_SS, ctxt->vcpu);
  1569. ops->set_segment_selector(ss_sel, VCPU_SREG_SS, ctxt->vcpu);
  1570. c->eip = c->regs[VCPU_REGS_RDX];
  1571. c->regs[VCPU_REGS_RSP] = c->regs[VCPU_REGS_RCX];
  1572. return X86EMUL_CONTINUE;
  1573. }
  1574. static bool emulator_bad_iopl(struct x86_emulate_ctxt *ctxt,
  1575. struct x86_emulate_ops *ops)
  1576. {
  1577. int iopl;
  1578. if (ctxt->mode == X86EMUL_MODE_REAL)
  1579. return false;
  1580. if (ctxt->mode == X86EMUL_MODE_VM86)
  1581. return true;
  1582. iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> IOPL_SHIFT;
  1583. return ops->cpl(ctxt->vcpu) > iopl;
  1584. }
  1585. static bool emulator_io_port_access_allowed(struct x86_emulate_ctxt *ctxt,
  1586. struct x86_emulate_ops *ops,
  1587. u16 port, u16 len)
  1588. {
  1589. struct desc_struct tr_seg;
  1590. int r;
  1591. u16 io_bitmap_ptr;
  1592. u8 perm, bit_idx = port & 0x7;
  1593. unsigned mask = (1 << len) - 1;
  1594. ops->get_cached_descriptor(&tr_seg, VCPU_SREG_TR, ctxt->vcpu);
  1595. if (!tr_seg.p)
  1596. return false;
  1597. if (desc_limit_scaled(&tr_seg) < 103)
  1598. return false;
  1599. r = ops->read_std(get_desc_base(&tr_seg) + 102, &io_bitmap_ptr, 2,
  1600. ctxt->vcpu, NULL);
  1601. if (r != X86EMUL_CONTINUE)
  1602. return false;
  1603. if (io_bitmap_ptr + port/8 > desc_limit_scaled(&tr_seg))
  1604. return false;
  1605. r = ops->read_std(get_desc_base(&tr_seg) + io_bitmap_ptr + port/8,
  1606. &perm, 1, ctxt->vcpu, NULL);
  1607. if (r != X86EMUL_CONTINUE)
  1608. return false;
  1609. if ((perm >> bit_idx) & mask)
  1610. return false;
  1611. return true;
  1612. }
  1613. static bool emulator_io_permited(struct x86_emulate_ctxt *ctxt,
  1614. struct x86_emulate_ops *ops,
  1615. u16 port, u16 len)
  1616. {
  1617. if (ctxt->perm_ok)
  1618. return true;
  1619. if (emulator_bad_iopl(ctxt, ops))
  1620. if (!emulator_io_port_access_allowed(ctxt, ops, port, len))
  1621. return false;
  1622. ctxt->perm_ok = true;
  1623. return true;
  1624. }
  1625. static void save_state_to_tss16(struct x86_emulate_ctxt *ctxt,
  1626. struct x86_emulate_ops *ops,
  1627. struct tss_segment_16 *tss)
  1628. {
  1629. struct decode_cache *c = &ctxt->decode;
  1630. tss->ip = c->eip;
  1631. tss->flag = ctxt->eflags;
  1632. tss->ax = c->regs[VCPU_REGS_RAX];
  1633. tss->cx = c->regs[VCPU_REGS_RCX];
  1634. tss->dx = c->regs[VCPU_REGS_RDX];
  1635. tss->bx = c->regs[VCPU_REGS_RBX];
  1636. tss->sp = c->regs[VCPU_REGS_RSP];
  1637. tss->bp = c->regs[VCPU_REGS_RBP];
  1638. tss->si = c->regs[VCPU_REGS_RSI];
  1639. tss->di = c->regs[VCPU_REGS_RDI];
  1640. tss->es = ops->get_segment_selector(VCPU_SREG_ES, ctxt->vcpu);
  1641. tss->cs = ops->get_segment_selector(VCPU_SREG_CS, ctxt->vcpu);
  1642. tss->ss = ops->get_segment_selector(VCPU_SREG_SS, ctxt->vcpu);
  1643. tss->ds = ops->get_segment_selector(VCPU_SREG_DS, ctxt->vcpu);
  1644. tss->ldt = ops->get_segment_selector(VCPU_SREG_LDTR, ctxt->vcpu);
  1645. }
  1646. static int load_state_from_tss16(struct x86_emulate_ctxt *ctxt,
  1647. struct x86_emulate_ops *ops,
  1648. struct tss_segment_16 *tss)
  1649. {
  1650. struct decode_cache *c = &ctxt->decode;
  1651. int ret;
  1652. c->eip = tss->ip;
  1653. ctxt->eflags = tss->flag | 2;
  1654. c->regs[VCPU_REGS_RAX] = tss->ax;
  1655. c->regs[VCPU_REGS_RCX] = tss->cx;
  1656. c->regs[VCPU_REGS_RDX] = tss->dx;
  1657. c->regs[VCPU_REGS_RBX] = tss->bx;
  1658. c->regs[VCPU_REGS_RSP] = tss->sp;
  1659. c->regs[VCPU_REGS_RBP] = tss->bp;
  1660. c->regs[VCPU_REGS_RSI] = tss->si;
  1661. c->regs[VCPU_REGS_RDI] = tss->di;
  1662. /*
  1663. * SDM says that segment selectors are loaded before segment
  1664. * descriptors
  1665. */
  1666. ops->set_segment_selector(tss->ldt, VCPU_SREG_LDTR, ctxt->vcpu);
  1667. ops->set_segment_selector(tss->es, VCPU_SREG_ES, ctxt->vcpu);
  1668. ops->set_segment_selector(tss->cs, VCPU_SREG_CS, ctxt->vcpu);
  1669. ops->set_segment_selector(tss->ss, VCPU_SREG_SS, ctxt->vcpu);
  1670. ops->set_segment_selector(tss->ds, VCPU_SREG_DS, ctxt->vcpu);
  1671. /*
  1672. * Now load segment descriptors. If fault happenes at this stage
  1673. * it is handled in a context of new task
  1674. */
  1675. ret = load_segment_descriptor(ctxt, ops, tss->ldt, VCPU_SREG_LDTR);
  1676. if (ret != X86EMUL_CONTINUE)
  1677. return ret;
  1678. ret = load_segment_descriptor(ctxt, ops, tss->es, VCPU_SREG_ES);
  1679. if (ret != X86EMUL_CONTINUE)
  1680. return ret;
  1681. ret = load_segment_descriptor(ctxt, ops, tss->cs, VCPU_SREG_CS);
  1682. if (ret != X86EMUL_CONTINUE)
  1683. return ret;
  1684. ret = load_segment_descriptor(ctxt, ops, tss->ss, VCPU_SREG_SS);
  1685. if (ret != X86EMUL_CONTINUE)
  1686. return ret;
  1687. ret = load_segment_descriptor(ctxt, ops, tss->ds, VCPU_SREG_DS);
  1688. if (ret != X86EMUL_CONTINUE)
  1689. return ret;
  1690. return X86EMUL_CONTINUE;
  1691. }
  1692. static int task_switch_16(struct x86_emulate_ctxt *ctxt,
  1693. struct x86_emulate_ops *ops,
  1694. u16 tss_selector, u16 old_tss_sel,
  1695. ulong old_tss_base, struct desc_struct *new_desc)
  1696. {
  1697. struct tss_segment_16 tss_seg;
  1698. int ret;
  1699. u32 err, new_tss_base = get_desc_base(new_desc);
  1700. ret = ops->read_std(old_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
  1701. &err);
  1702. if (ret == X86EMUL_PROPAGATE_FAULT) {
  1703. /* FIXME: need to provide precise fault address */
  1704. emulate_pf(ctxt, old_tss_base, err);
  1705. return ret;
  1706. }
  1707. save_state_to_tss16(ctxt, ops, &tss_seg);
  1708. ret = ops->write_std(old_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
  1709. &err);
  1710. if (ret == X86EMUL_PROPAGATE_FAULT) {
  1711. /* FIXME: need to provide precise fault address */
  1712. emulate_pf(ctxt, old_tss_base, err);
  1713. return ret;
  1714. }
  1715. ret = ops->read_std(new_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
  1716. &err);
  1717. if (ret == X86EMUL_PROPAGATE_FAULT) {
  1718. /* FIXME: need to provide precise fault address */
  1719. emulate_pf(ctxt, new_tss_base, err);
  1720. return ret;
  1721. }
  1722. if (old_tss_sel != 0xffff) {
  1723. tss_seg.prev_task_link = old_tss_sel;
  1724. ret = ops->write_std(new_tss_base,
  1725. &tss_seg.prev_task_link,
  1726. sizeof tss_seg.prev_task_link,
  1727. ctxt->vcpu, &err);
  1728. if (ret == X86EMUL_PROPAGATE_FAULT) {
  1729. /* FIXME: need to provide precise fault address */
  1730. emulate_pf(ctxt, new_tss_base, err);
  1731. return ret;
  1732. }
  1733. }
  1734. return load_state_from_tss16(ctxt, ops, &tss_seg);
  1735. }
  1736. static void save_state_to_tss32(struct x86_emulate_ctxt *ctxt,
  1737. struct x86_emulate_ops *ops,
  1738. struct tss_segment_32 *tss)
  1739. {
  1740. struct decode_cache *c = &ctxt->decode;
  1741. tss->cr3 = ops->get_cr(3, ctxt->vcpu);
  1742. tss->eip = c->eip;
  1743. tss->eflags = ctxt->eflags;
  1744. tss->eax = c->regs[VCPU_REGS_RAX];
  1745. tss->ecx = c->regs[VCPU_REGS_RCX];
  1746. tss->edx = c->regs[VCPU_REGS_RDX];
  1747. tss->ebx = c->regs[VCPU_REGS_RBX];
  1748. tss->esp = c->regs[VCPU_REGS_RSP];
  1749. tss->ebp = c->regs[VCPU_REGS_RBP];
  1750. tss->esi = c->regs[VCPU_REGS_RSI];
  1751. tss->edi = c->regs[VCPU_REGS_RDI];
  1752. tss->es = ops->get_segment_selector(VCPU_SREG_ES, ctxt->vcpu);
  1753. tss->cs = ops->get_segment_selector(VCPU_SREG_CS, ctxt->vcpu);
  1754. tss->ss = ops->get_segment_selector(VCPU_SREG_SS, ctxt->vcpu);
  1755. tss->ds = ops->get_segment_selector(VCPU_SREG_DS, ctxt->vcpu);
  1756. tss->fs = ops->get_segment_selector(VCPU_SREG_FS, ctxt->vcpu);
  1757. tss->gs = ops->get_segment_selector(VCPU_SREG_GS, ctxt->vcpu);
  1758. tss->ldt_selector = ops->get_segment_selector(VCPU_SREG_LDTR, ctxt->vcpu);
  1759. }
  1760. static int load_state_from_tss32(struct x86_emulate_ctxt *ctxt,
  1761. struct x86_emulate_ops *ops,
  1762. struct tss_segment_32 *tss)
  1763. {
  1764. struct decode_cache *c = &ctxt->decode;
  1765. int ret;
  1766. if (ops->set_cr(3, tss->cr3, ctxt->vcpu)) {
  1767. emulate_gp(ctxt, 0);
  1768. return X86EMUL_PROPAGATE_FAULT;
  1769. }
  1770. c->eip = tss->eip;
  1771. ctxt->eflags = tss->eflags | 2;
  1772. c->regs[VCPU_REGS_RAX] = tss->eax;
  1773. c->regs[VCPU_REGS_RCX] = tss->ecx;
  1774. c->regs[VCPU_REGS_RDX] = tss->edx;
  1775. c->regs[VCPU_REGS_RBX] = tss->ebx;
  1776. c->regs[VCPU_REGS_RSP] = tss->esp;
  1777. c->regs[VCPU_REGS_RBP] = tss->ebp;
  1778. c->regs[VCPU_REGS_RSI] = tss->esi;
  1779. c->regs[VCPU_REGS_RDI] = tss->edi;
  1780. /*
  1781. * SDM says that segment selectors are loaded before segment
  1782. * descriptors
  1783. */
  1784. ops->set_segment_selector(tss->ldt_selector, VCPU_SREG_LDTR, ctxt->vcpu);
  1785. ops->set_segment_selector(tss->es, VCPU_SREG_ES, ctxt->vcpu);
  1786. ops->set_segment_selector(tss->cs, VCPU_SREG_CS, ctxt->vcpu);
  1787. ops->set_segment_selector(tss->ss, VCPU_SREG_SS, ctxt->vcpu);
  1788. ops->set_segment_selector(tss->ds, VCPU_SREG_DS, ctxt->vcpu);
  1789. ops->set_segment_selector(tss->fs, VCPU_SREG_FS, ctxt->vcpu);
  1790. ops->set_segment_selector(tss->gs, VCPU_SREG_GS, ctxt->vcpu);
  1791. /*
  1792. * Now load segment descriptors. If fault happenes at this stage
  1793. * it is handled in a context of new task
  1794. */
  1795. ret = load_segment_descriptor(ctxt, ops, tss->ldt_selector, VCPU_SREG_LDTR);
  1796. if (ret != X86EMUL_CONTINUE)
  1797. return ret;
  1798. ret = load_segment_descriptor(ctxt, ops, tss->es, VCPU_SREG_ES);
  1799. if (ret != X86EMUL_CONTINUE)
  1800. return ret;
  1801. ret = load_segment_descriptor(ctxt, ops, tss->cs, VCPU_SREG_CS);
  1802. if (ret != X86EMUL_CONTINUE)
  1803. return ret;
  1804. ret = load_segment_descriptor(ctxt, ops, tss->ss, VCPU_SREG_SS);
  1805. if (ret != X86EMUL_CONTINUE)
  1806. return ret;
  1807. ret = load_segment_descriptor(ctxt, ops, tss->ds, VCPU_SREG_DS);
  1808. if (ret != X86EMUL_CONTINUE)
  1809. return ret;
  1810. ret = load_segment_descriptor(ctxt, ops, tss->fs, VCPU_SREG_FS);
  1811. if (ret != X86EMUL_CONTINUE)
  1812. return ret;
  1813. ret = load_segment_descriptor(ctxt, ops, tss->gs, VCPU_SREG_GS);
  1814. if (ret != X86EMUL_CONTINUE)
  1815. return ret;
  1816. return X86EMUL_CONTINUE;
  1817. }
  1818. static int task_switch_32(struct x86_emulate_ctxt *ctxt,
  1819. struct x86_emulate_ops *ops,
  1820. u16 tss_selector, u16 old_tss_sel,
  1821. ulong old_tss_base, struct desc_struct *new_desc)
  1822. {
  1823. struct tss_segment_32 tss_seg;
  1824. int ret;
  1825. u32 err, new_tss_base = get_desc_base(new_desc);
  1826. ret = ops->read_std(old_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
  1827. &err);
  1828. if (ret == X86EMUL_PROPAGATE_FAULT) {
  1829. /* FIXME: need to provide precise fault address */
  1830. emulate_pf(ctxt, old_tss_base, err);
  1831. return ret;
  1832. }
  1833. save_state_to_tss32(ctxt, ops, &tss_seg);
  1834. ret = ops->write_std(old_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
  1835. &err);
  1836. if (ret == X86EMUL_PROPAGATE_FAULT) {
  1837. /* FIXME: need to provide precise fault address */
  1838. emulate_pf(ctxt, old_tss_base, err);
  1839. return ret;
  1840. }
  1841. ret = ops->read_std(new_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
  1842. &err);
  1843. if (ret == X86EMUL_PROPAGATE_FAULT) {
  1844. /* FIXME: need to provide precise fault address */
  1845. emulate_pf(ctxt, new_tss_base, err);
  1846. return ret;
  1847. }
  1848. if (old_tss_sel != 0xffff) {
  1849. tss_seg.prev_task_link = old_tss_sel;
  1850. ret = ops->write_std(new_tss_base,
  1851. &tss_seg.prev_task_link,
  1852. sizeof tss_seg.prev_task_link,
  1853. ctxt->vcpu, &err);
  1854. if (ret == X86EMUL_PROPAGATE_FAULT) {
  1855. /* FIXME: need to provide precise fault address */
  1856. emulate_pf(ctxt, new_tss_base, err);
  1857. return ret;
  1858. }
  1859. }
  1860. return load_state_from_tss32(ctxt, ops, &tss_seg);
  1861. }
  1862. static int emulator_do_task_switch(struct x86_emulate_ctxt *ctxt,
  1863. struct x86_emulate_ops *ops,
  1864. u16 tss_selector, int reason,
  1865. bool has_error_code, u32 error_code)
  1866. {
  1867. struct desc_struct curr_tss_desc, next_tss_desc;
  1868. int ret;
  1869. u16 old_tss_sel = ops->get_segment_selector(VCPU_SREG_TR, ctxt->vcpu);
  1870. ulong old_tss_base =
  1871. ops->get_cached_segment_base(VCPU_SREG_TR, ctxt->vcpu);
  1872. u32 desc_limit;
  1873. /* FIXME: old_tss_base == ~0 ? */
  1874. ret = read_segment_descriptor(ctxt, ops, tss_selector, &next_tss_desc);
  1875. if (ret != X86EMUL_CONTINUE)
  1876. return ret;
  1877. ret = read_segment_descriptor(ctxt, ops, old_tss_sel, &curr_tss_desc);
  1878. if (ret != X86EMUL_CONTINUE)
  1879. return ret;
  1880. /* FIXME: check that next_tss_desc is tss */
  1881. if (reason != TASK_SWITCH_IRET) {
  1882. if ((tss_selector & 3) > next_tss_desc.dpl ||
  1883. ops->cpl(ctxt->vcpu) > next_tss_desc.dpl) {
  1884. emulate_gp(ctxt, 0);
  1885. return X86EMUL_PROPAGATE_FAULT;
  1886. }
  1887. }
  1888. desc_limit = desc_limit_scaled(&next_tss_desc);
  1889. if (!next_tss_desc.p ||
  1890. ((desc_limit < 0x67 && (next_tss_desc.type & 8)) ||
  1891. desc_limit < 0x2b)) {
  1892. emulate_ts(ctxt, tss_selector & 0xfffc);
  1893. return X86EMUL_PROPAGATE_FAULT;
  1894. }
  1895. if (reason == TASK_SWITCH_IRET || reason == TASK_SWITCH_JMP) {
  1896. curr_tss_desc.type &= ~(1 << 1); /* clear busy flag */
  1897. write_segment_descriptor(ctxt, ops, old_tss_sel,
  1898. &curr_tss_desc);
  1899. }
  1900. if (reason == TASK_SWITCH_IRET)
  1901. ctxt->eflags = ctxt->eflags & ~X86_EFLAGS_NT;
  1902. /* set back link to prev task only if NT bit is set in eflags
  1903. note that old_tss_sel is not used afetr this point */
  1904. if (reason != TASK_SWITCH_CALL && reason != TASK_SWITCH_GATE)
  1905. old_tss_sel = 0xffff;
  1906. if (next_tss_desc.type & 8)
  1907. ret = task_switch_32(ctxt, ops, tss_selector, old_tss_sel,
  1908. old_tss_base, &next_tss_desc);
  1909. else
  1910. ret = task_switch_16(ctxt, ops, tss_selector, old_tss_sel,
  1911. old_tss_base, &next_tss_desc);
  1912. if (ret != X86EMUL_CONTINUE)
  1913. return ret;
  1914. if (reason == TASK_SWITCH_CALL || reason == TASK_SWITCH_GATE)
  1915. ctxt->eflags = ctxt->eflags | X86_EFLAGS_NT;
  1916. if (reason != TASK_SWITCH_IRET) {
  1917. next_tss_desc.type |= (1 << 1); /* set busy flag */
  1918. write_segment_descriptor(ctxt, ops, tss_selector,
  1919. &next_tss_desc);
  1920. }
  1921. ops->set_cr(0, ops->get_cr(0, ctxt->vcpu) | X86_CR0_TS, ctxt->vcpu);
  1922. ops->set_cached_descriptor(&next_tss_desc, VCPU_SREG_TR, ctxt->vcpu);
  1923. ops->set_segment_selector(tss_selector, VCPU_SREG_TR, ctxt->vcpu);
  1924. if (has_error_code) {
  1925. struct decode_cache *c = &ctxt->decode;
  1926. c->op_bytes = c->ad_bytes = (next_tss_desc.type & 8) ? 4 : 2;
  1927. c->lock_prefix = 0;
  1928. c->src.val = (unsigned long) error_code;
  1929. emulate_push(ctxt, ops);
  1930. }
  1931. return ret;
  1932. }
  1933. int emulator_task_switch(struct x86_emulate_ctxt *ctxt,
  1934. u16 tss_selector, int reason,
  1935. bool has_error_code, u32 error_code)
  1936. {
  1937. struct x86_emulate_ops *ops = ctxt->ops;
  1938. struct decode_cache *c = &ctxt->decode;
  1939. int rc;
  1940. c->eip = ctxt->eip;
  1941. c->dst.type = OP_NONE;
  1942. rc = emulator_do_task_switch(ctxt, ops, tss_selector, reason,
  1943. has_error_code, error_code);
  1944. if (rc == X86EMUL_CONTINUE) {
  1945. rc = writeback(ctxt, ops);
  1946. if (rc == X86EMUL_CONTINUE)
  1947. ctxt->eip = c->eip;
  1948. }
  1949. return (rc == X86EMUL_UNHANDLEABLE) ? -1 : 0;
  1950. }
  1951. static void string_addr_inc(struct x86_emulate_ctxt *ctxt, unsigned long base,
  1952. int reg, struct operand *op)
  1953. {
  1954. struct decode_cache *c = &ctxt->decode;
  1955. int df = (ctxt->eflags & EFLG_DF) ? -1 : 1;
  1956. register_address_increment(c, &c->regs[reg], df * op->bytes);
  1957. op->addr.mem = register_address(c, base, c->regs[reg]);
  1958. }
  1959. static int em_push(struct x86_emulate_ctxt *ctxt)
  1960. {
  1961. emulate_push(ctxt, ctxt->ops);
  1962. return X86EMUL_CONTINUE;
  1963. }
  1964. static int em_das(struct x86_emulate_ctxt *ctxt)
  1965. {
  1966. struct decode_cache *c = &ctxt->decode;
  1967. u8 al, old_al;
  1968. bool af, cf, old_cf;
  1969. cf = ctxt->eflags & X86_EFLAGS_CF;
  1970. al = c->dst.val;
  1971. old_al = al;
  1972. old_cf = cf;
  1973. cf = false;
  1974. af = ctxt->eflags & X86_EFLAGS_AF;
  1975. if ((al & 0x0f) > 9 || af) {
  1976. al -= 6;
  1977. cf = old_cf | (al >= 250);
  1978. af = true;
  1979. } else {
  1980. af = false;
  1981. }
  1982. if (old_al > 0x99 || old_cf) {
  1983. al -= 0x60;
  1984. cf = true;
  1985. }
  1986. c->dst.val = al;
  1987. /* Set PF, ZF, SF */
  1988. c->src.type = OP_IMM;
  1989. c->src.val = 0;
  1990. c->src.bytes = 1;
  1991. emulate_2op_SrcV("or", c->src, c->dst, ctxt->eflags);
  1992. ctxt->eflags &= ~(X86_EFLAGS_AF | X86_EFLAGS_CF);
  1993. if (cf)
  1994. ctxt->eflags |= X86_EFLAGS_CF;
  1995. if (af)
  1996. ctxt->eflags |= X86_EFLAGS_AF;
  1997. return X86EMUL_CONTINUE;
  1998. }
  1999. static int em_call_far(struct x86_emulate_ctxt *ctxt)
  2000. {
  2001. struct decode_cache *c = &ctxt->decode;
  2002. u16 sel, old_cs;
  2003. ulong old_eip;
  2004. int rc;
  2005. old_cs = ctxt->ops->get_segment_selector(VCPU_SREG_CS, ctxt->vcpu);
  2006. old_eip = c->eip;
  2007. memcpy(&sel, c->src.valptr + c->op_bytes, 2);
  2008. if (load_segment_descriptor(ctxt, ctxt->ops, sel, VCPU_SREG_CS))
  2009. return X86EMUL_CONTINUE;
  2010. c->eip = 0;
  2011. memcpy(&c->eip, c->src.valptr, c->op_bytes);
  2012. c->src.val = old_cs;
  2013. emulate_push(ctxt, ctxt->ops);
  2014. rc = writeback(ctxt, ctxt->ops);
  2015. if (rc != X86EMUL_CONTINUE)
  2016. return rc;
  2017. c->src.val = old_eip;
  2018. emulate_push(ctxt, ctxt->ops);
  2019. rc = writeback(ctxt, ctxt->ops);
  2020. if (rc != X86EMUL_CONTINUE)
  2021. return rc;
  2022. c->dst.type = OP_NONE;
  2023. return X86EMUL_CONTINUE;
  2024. }
  2025. static int em_ret_near_imm(struct x86_emulate_ctxt *ctxt)
  2026. {
  2027. struct decode_cache *c = &ctxt->decode;
  2028. int rc;
  2029. c->dst.type = OP_REG;
  2030. c->dst.addr.reg = &c->eip;
  2031. c->dst.bytes = c->op_bytes;
  2032. rc = emulate_pop(ctxt, ctxt->ops, &c->dst.val, c->op_bytes);
  2033. if (rc != X86EMUL_CONTINUE)
  2034. return rc;
  2035. register_address_increment(c, &c->regs[VCPU_REGS_RSP], c->src.val);
  2036. return X86EMUL_CONTINUE;
  2037. }
  2038. static int em_imul(struct x86_emulate_ctxt *ctxt)
  2039. {
  2040. struct decode_cache *c = &ctxt->decode;
  2041. emulate_2op_SrcV_nobyte("imul", c->src, c->dst, ctxt->eflags);
  2042. return X86EMUL_CONTINUE;
  2043. }
  2044. static int em_imul_3op(struct x86_emulate_ctxt *ctxt)
  2045. {
  2046. struct decode_cache *c = &ctxt->decode;
  2047. c->dst.val = c->src2.val;
  2048. return em_imul(ctxt);
  2049. }
  2050. static int em_cwd(struct x86_emulate_ctxt *ctxt)
  2051. {
  2052. struct decode_cache *c = &ctxt->decode;
  2053. c->dst.type = OP_REG;
  2054. c->dst.bytes = c->src.bytes;
  2055. c->dst.addr.reg = &c->regs[VCPU_REGS_RDX];
  2056. c->dst.val = ~((c->src.val >> (c->src.bytes * 8 - 1)) - 1);
  2057. return X86EMUL_CONTINUE;
  2058. }
  2059. static int em_rdtsc(struct x86_emulate_ctxt *ctxt)
  2060. {
  2061. unsigned cpl = ctxt->ops->cpl(ctxt->vcpu);
  2062. struct decode_cache *c = &ctxt->decode;
  2063. u64 tsc = 0;
  2064. if (cpl > 0 && (ctxt->ops->get_cr(4, ctxt->vcpu) & X86_CR4_TSD)) {
  2065. emulate_gp(ctxt, 0);
  2066. return X86EMUL_PROPAGATE_FAULT;
  2067. }
  2068. ctxt->ops->get_msr(ctxt->vcpu, MSR_IA32_TSC, &tsc);
  2069. c->regs[VCPU_REGS_RAX] = (u32)tsc;
  2070. c->regs[VCPU_REGS_RDX] = tsc >> 32;
  2071. return X86EMUL_CONTINUE;
  2072. }
  2073. static int em_mov(struct x86_emulate_ctxt *ctxt)
  2074. {
  2075. struct decode_cache *c = &ctxt->decode;
  2076. c->dst.val = c->src.val;
  2077. return X86EMUL_CONTINUE;
  2078. }
  2079. #define D(_y) { .flags = (_y) }
  2080. #define N D(0)
  2081. #define G(_f, _g) { .flags = ((_f) | Group), .u.group = (_g) }
  2082. #define GD(_f, _g) { .flags = ((_f) | Group | GroupDual), .u.gdual = (_g) }
  2083. #define I(_f, _e) { .flags = (_f), .u.execute = (_e) }
  2084. #define D2bv(_f) D((_f) | ByteOp), D(_f)
  2085. #define I2bv(_f, _e) I((_f) | ByteOp, _e), I(_f, _e)
  2086. #define D6ALU(_f) D2bv((_f) | DstMem | SrcReg | ModRM), \
  2087. D2bv(((_f) | DstReg | SrcMem | ModRM) & ~Lock), \
  2088. D2bv(((_f) & ~Lock) | DstAcc | SrcImm)
  2089. static struct opcode group1[] = {
  2090. X7(D(Lock)), N
  2091. };
  2092. static struct opcode group1A[] = {
  2093. D(DstMem | SrcNone | ModRM | Mov | Stack), N, N, N, N, N, N, N,
  2094. };
  2095. static struct opcode group3[] = {
  2096. D(DstMem | SrcImm | ModRM), D(DstMem | SrcImm | ModRM),
  2097. D(DstMem | SrcNone | ModRM | Lock), D(DstMem | SrcNone | ModRM | Lock),
  2098. X4(D(SrcMem | ModRM)),
  2099. };
  2100. static struct opcode group4[] = {
  2101. D(ByteOp | DstMem | SrcNone | ModRM | Lock), D(ByteOp | DstMem | SrcNone | ModRM | Lock),
  2102. N, N, N, N, N, N,
  2103. };
  2104. static struct opcode group5[] = {
  2105. D(DstMem | SrcNone | ModRM | Lock), D(DstMem | SrcNone | ModRM | Lock),
  2106. D(SrcMem | ModRM | Stack),
  2107. I(SrcMemFAddr | ModRM | ImplicitOps | Stack, em_call_far),
  2108. D(SrcMem | ModRM | Stack), D(SrcMemFAddr | ModRM | ImplicitOps),
  2109. D(SrcMem | ModRM | Stack), N,
  2110. };
  2111. static struct group_dual group7 = { {
  2112. N, N, D(ModRM | SrcMem | Priv), D(ModRM | SrcMem | Priv),
  2113. D(SrcNone | ModRM | DstMem | Mov), N,
  2114. D(SrcMem16 | ModRM | Mov | Priv),
  2115. D(SrcMem | ModRM | ByteOp | Priv | NoAccess),
  2116. }, {
  2117. D(SrcNone | ModRM | Priv), N, N, D(SrcNone | ModRM | Priv),
  2118. D(SrcNone | ModRM | DstMem | Mov), N,
  2119. D(SrcMem16 | ModRM | Mov | Priv), N,
  2120. } };
  2121. static struct opcode group8[] = {
  2122. N, N, N, N,
  2123. D(DstMem | SrcImmByte | ModRM), D(DstMem | SrcImmByte | ModRM | Lock),
  2124. D(DstMem | SrcImmByte | ModRM | Lock), D(DstMem | SrcImmByte | ModRM | Lock),
  2125. };
  2126. static struct group_dual group9 = { {
  2127. N, D(DstMem64 | ModRM | Lock), N, N, N, N, N, N,
  2128. }, {
  2129. N, N, N, N, N, N, N, N,
  2130. } };
  2131. static struct opcode group11[] = {
  2132. I(DstMem | SrcImm | ModRM | Mov, em_mov), X7(D(Undefined)),
  2133. };
  2134. static struct opcode opcode_table[256] = {
  2135. /* 0x00 - 0x07 */
  2136. D6ALU(Lock),
  2137. D(ImplicitOps | Stack | No64), D(ImplicitOps | Stack | No64),
  2138. /* 0x08 - 0x0F */
  2139. D6ALU(Lock),
  2140. D(ImplicitOps | Stack | No64), N,
  2141. /* 0x10 - 0x17 */
  2142. D6ALU(Lock),
  2143. D(ImplicitOps | Stack | No64), D(ImplicitOps | Stack | No64),
  2144. /* 0x18 - 0x1F */
  2145. D6ALU(Lock),
  2146. D(ImplicitOps | Stack | No64), D(ImplicitOps | Stack | No64),
  2147. /* 0x20 - 0x27 */
  2148. D6ALU(Lock), N, N,
  2149. /* 0x28 - 0x2F */
  2150. D6ALU(Lock), N, I(ByteOp | DstAcc | No64, em_das),
  2151. /* 0x30 - 0x37 */
  2152. D6ALU(Lock), N, N,
  2153. /* 0x38 - 0x3F */
  2154. D6ALU(0), N, N,
  2155. /* 0x40 - 0x4F */
  2156. X16(D(DstReg)),
  2157. /* 0x50 - 0x57 */
  2158. X8(I(SrcReg | Stack, em_push)),
  2159. /* 0x58 - 0x5F */
  2160. X8(D(DstReg | Stack)),
  2161. /* 0x60 - 0x67 */
  2162. D(ImplicitOps | Stack | No64), D(ImplicitOps | Stack | No64),
  2163. N, D(DstReg | SrcMem32 | ModRM | Mov) /* movsxd (x86/64) */ ,
  2164. N, N, N, N,
  2165. /* 0x68 - 0x6F */
  2166. I(SrcImm | Mov | Stack, em_push),
  2167. I(DstReg | SrcMem | ModRM | Src2Imm, em_imul_3op),
  2168. I(SrcImmByte | Mov | Stack, em_push),
  2169. I(DstReg | SrcMem | ModRM | Src2ImmByte, em_imul_3op),
  2170. D2bv(DstDI | Mov | String), /* insb, insw/insd */
  2171. D2bv(SrcSI | ImplicitOps | String), /* outsb, outsw/outsd */
  2172. /* 0x70 - 0x7F */
  2173. X16(D(SrcImmByte)),
  2174. /* 0x80 - 0x87 */
  2175. G(ByteOp | DstMem | SrcImm | ModRM | Group, group1),
  2176. G(DstMem | SrcImm | ModRM | Group, group1),
  2177. G(ByteOp | DstMem | SrcImm | ModRM | No64 | Group, group1),
  2178. G(DstMem | SrcImmByte | ModRM | Group, group1),
  2179. D2bv(DstMem | SrcReg | ModRM), D2bv(DstMem | SrcReg | ModRM | Lock),
  2180. /* 0x88 - 0x8F */
  2181. I2bv(DstMem | SrcReg | ModRM | Mov, em_mov),
  2182. I2bv(DstReg | SrcMem | ModRM | Mov, em_mov),
  2183. D(DstMem | SrcNone | ModRM | Mov), D(ModRM | SrcMem | NoAccess | DstReg),
  2184. D(ImplicitOps | SrcMem16 | ModRM), G(0, group1A),
  2185. /* 0x90 - 0x97 */
  2186. X8(D(SrcAcc | DstReg)),
  2187. /* 0x98 - 0x9F */
  2188. D(DstAcc | SrcNone), I(ImplicitOps | SrcAcc, em_cwd),
  2189. I(SrcImmFAddr | No64, em_call_far), N,
  2190. D(ImplicitOps | Stack), D(ImplicitOps | Stack), N, N,
  2191. /* 0xA0 - 0xA7 */
  2192. I2bv(DstAcc | SrcMem | Mov | MemAbs, em_mov),
  2193. I2bv(DstMem | SrcAcc | Mov | MemAbs, em_mov),
  2194. I2bv(SrcSI | DstDI | Mov | String, em_mov),
  2195. D2bv(SrcSI | DstDI | String),
  2196. /* 0xA8 - 0xAF */
  2197. D2bv(DstAcc | SrcImm),
  2198. I2bv(SrcAcc | DstDI | Mov | String, em_mov),
  2199. I2bv(SrcSI | DstAcc | Mov | String, em_mov),
  2200. D2bv(SrcAcc | DstDI | String),
  2201. /* 0xB0 - 0xB7 */
  2202. X8(I(ByteOp | DstReg | SrcImm | Mov, em_mov)),
  2203. /* 0xB8 - 0xBF */
  2204. X8(I(DstReg | SrcImm | Mov, em_mov)),
  2205. /* 0xC0 - 0xC7 */
  2206. D2bv(DstMem | SrcImmByte | ModRM),
  2207. I(ImplicitOps | Stack | SrcImmU16, em_ret_near_imm),
  2208. D(ImplicitOps | Stack),
  2209. D(DstReg | SrcMemFAddr | ModRM | No64), D(DstReg | SrcMemFAddr | ModRM | No64),
  2210. G(ByteOp, group11), G(0, group11),
  2211. /* 0xC8 - 0xCF */
  2212. N, N, N, D(ImplicitOps | Stack),
  2213. D(ImplicitOps), D(SrcImmByte), D(ImplicitOps | No64), D(ImplicitOps),
  2214. /* 0xD0 - 0xD7 */
  2215. D2bv(DstMem | SrcOne | ModRM), D2bv(DstMem | ModRM),
  2216. N, N, N, N,
  2217. /* 0xD8 - 0xDF */
  2218. N, N, N, N, N, N, N, N,
  2219. /* 0xE0 - 0xE7 */
  2220. X4(D(SrcImmByte)),
  2221. D2bv(SrcImmUByte | DstAcc), D2bv(SrcAcc | DstImmUByte),
  2222. /* 0xE8 - 0xEF */
  2223. D(SrcImm | Stack), D(SrcImm | ImplicitOps),
  2224. D(SrcImmFAddr | No64), D(SrcImmByte | ImplicitOps),
  2225. D2bv(SrcNone | DstAcc), D2bv(SrcAcc | ImplicitOps),
  2226. /* 0xF0 - 0xF7 */
  2227. N, N, N, N,
  2228. D(ImplicitOps | Priv), D(ImplicitOps), G(ByteOp, group3), G(0, group3),
  2229. /* 0xF8 - 0xFF */
  2230. D(ImplicitOps), D(ImplicitOps), D(ImplicitOps), D(ImplicitOps),
  2231. D(ImplicitOps), D(ImplicitOps), G(0, group4), G(0, group5),
  2232. };
  2233. static struct opcode twobyte_table[256] = {
  2234. /* 0x00 - 0x0F */
  2235. N, GD(0, &group7), N, N,
  2236. N, D(ImplicitOps), D(ImplicitOps | Priv), N,
  2237. D(ImplicitOps | Priv), D(ImplicitOps | Priv), N, N,
  2238. N, D(ImplicitOps | ModRM), N, N,
  2239. /* 0x10 - 0x1F */
  2240. N, N, N, N, N, N, N, N, D(ImplicitOps | ModRM), N, N, N, N, N, N, N,
  2241. /* 0x20 - 0x2F */
  2242. D(ModRM | DstMem | Priv | Op3264), D(ModRM | DstMem | Priv | Op3264),
  2243. D(ModRM | SrcMem | Priv | Op3264), D(ModRM | SrcMem | Priv | Op3264),
  2244. N, N, N, N,
  2245. N, N, N, N, N, N, N, N,
  2246. /* 0x30 - 0x3F */
  2247. D(ImplicitOps | Priv), I(ImplicitOps, em_rdtsc),
  2248. D(ImplicitOps | Priv), N,
  2249. D(ImplicitOps), D(ImplicitOps | Priv), N, N,
  2250. N, N, N, N, N, N, N, N,
  2251. /* 0x40 - 0x4F */
  2252. X16(D(DstReg | SrcMem | ModRM | Mov)),
  2253. /* 0x50 - 0x5F */
  2254. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
  2255. /* 0x60 - 0x6F */
  2256. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
  2257. /* 0x70 - 0x7F */
  2258. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
  2259. /* 0x80 - 0x8F */
  2260. X16(D(SrcImm)),
  2261. /* 0x90 - 0x9F */
  2262. X16(D(ByteOp | DstMem | SrcNone | ModRM| Mov)),
  2263. /* 0xA0 - 0xA7 */
  2264. D(ImplicitOps | Stack), D(ImplicitOps | Stack),
  2265. N, D(DstMem | SrcReg | ModRM | BitOp),
  2266. D(DstMem | SrcReg | Src2ImmByte | ModRM),
  2267. D(DstMem | SrcReg | Src2CL | ModRM), N, N,
  2268. /* 0xA8 - 0xAF */
  2269. D(ImplicitOps | Stack), D(ImplicitOps | Stack),
  2270. N, D(DstMem | SrcReg | ModRM | BitOp | Lock),
  2271. D(DstMem | SrcReg | Src2ImmByte | ModRM),
  2272. D(DstMem | SrcReg | Src2CL | ModRM),
  2273. D(ModRM), I(DstReg | SrcMem | ModRM, em_imul),
  2274. /* 0xB0 - 0xB7 */
  2275. D2bv(DstMem | SrcReg | ModRM | Lock),
  2276. D(DstReg | SrcMemFAddr | ModRM), D(DstMem | SrcReg | ModRM | BitOp | Lock),
  2277. D(DstReg | SrcMemFAddr | ModRM), D(DstReg | SrcMemFAddr | ModRM),
  2278. D(ByteOp | DstReg | SrcMem | ModRM | Mov), D(DstReg | SrcMem16 | ModRM | Mov),
  2279. /* 0xB8 - 0xBF */
  2280. N, N,
  2281. G(BitOp, group8), D(DstMem | SrcReg | ModRM | BitOp | Lock),
  2282. D(DstReg | SrcMem | ModRM), D(DstReg | SrcMem | ModRM),
  2283. D(ByteOp | DstReg | SrcMem | ModRM | Mov), D(DstReg | SrcMem16 | ModRM | Mov),
  2284. /* 0xC0 - 0xCF */
  2285. D2bv(DstMem | SrcReg | ModRM | Lock),
  2286. N, D(DstMem | SrcReg | ModRM | Mov),
  2287. N, N, N, GD(0, &group9),
  2288. N, N, N, N, N, N, N, N,
  2289. /* 0xD0 - 0xDF */
  2290. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
  2291. /* 0xE0 - 0xEF */
  2292. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
  2293. /* 0xF0 - 0xFF */
  2294. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N
  2295. };
  2296. #undef D
  2297. #undef N
  2298. #undef G
  2299. #undef GD
  2300. #undef I
  2301. #undef D2bv
  2302. #undef I2bv
  2303. #undef D6ALU
  2304. static unsigned imm_size(struct decode_cache *c)
  2305. {
  2306. unsigned size;
  2307. size = (c->d & ByteOp) ? 1 : c->op_bytes;
  2308. if (size == 8)
  2309. size = 4;
  2310. return size;
  2311. }
  2312. static int decode_imm(struct x86_emulate_ctxt *ctxt, struct operand *op,
  2313. unsigned size, bool sign_extension)
  2314. {
  2315. struct decode_cache *c = &ctxt->decode;
  2316. struct x86_emulate_ops *ops = ctxt->ops;
  2317. int rc = X86EMUL_CONTINUE;
  2318. op->type = OP_IMM;
  2319. op->bytes = size;
  2320. op->addr.mem = c->eip;
  2321. /* NB. Immediates are sign-extended as necessary. */
  2322. switch (op->bytes) {
  2323. case 1:
  2324. op->val = insn_fetch(s8, 1, c->eip);
  2325. break;
  2326. case 2:
  2327. op->val = insn_fetch(s16, 2, c->eip);
  2328. break;
  2329. case 4:
  2330. op->val = insn_fetch(s32, 4, c->eip);
  2331. break;
  2332. }
  2333. if (!sign_extension) {
  2334. switch (op->bytes) {
  2335. case 1:
  2336. op->val &= 0xff;
  2337. break;
  2338. case 2:
  2339. op->val &= 0xffff;
  2340. break;
  2341. case 4:
  2342. op->val &= 0xffffffff;
  2343. break;
  2344. }
  2345. }
  2346. done:
  2347. return rc;
  2348. }
  2349. int
  2350. x86_decode_insn(struct x86_emulate_ctxt *ctxt)
  2351. {
  2352. struct x86_emulate_ops *ops = ctxt->ops;
  2353. struct decode_cache *c = &ctxt->decode;
  2354. int rc = X86EMUL_CONTINUE;
  2355. int mode = ctxt->mode;
  2356. int def_op_bytes, def_ad_bytes, dual, goffset;
  2357. struct opcode opcode, *g_mod012, *g_mod3;
  2358. struct operand memop = { .type = OP_NONE };
  2359. c->eip = ctxt->eip;
  2360. c->fetch.start = c->fetch.end = c->eip;
  2361. ctxt->cs_base = seg_base(ctxt, ops, VCPU_SREG_CS);
  2362. switch (mode) {
  2363. case X86EMUL_MODE_REAL:
  2364. case X86EMUL_MODE_VM86:
  2365. case X86EMUL_MODE_PROT16:
  2366. def_op_bytes = def_ad_bytes = 2;
  2367. break;
  2368. case X86EMUL_MODE_PROT32:
  2369. def_op_bytes = def_ad_bytes = 4;
  2370. break;
  2371. #ifdef CONFIG_X86_64
  2372. case X86EMUL_MODE_PROT64:
  2373. def_op_bytes = 4;
  2374. def_ad_bytes = 8;
  2375. break;
  2376. #endif
  2377. default:
  2378. return -1;
  2379. }
  2380. c->op_bytes = def_op_bytes;
  2381. c->ad_bytes = def_ad_bytes;
  2382. /* Legacy prefixes. */
  2383. for (;;) {
  2384. switch (c->b = insn_fetch(u8, 1, c->eip)) {
  2385. case 0x66: /* operand-size override */
  2386. /* switch between 2/4 bytes */
  2387. c->op_bytes = def_op_bytes ^ 6;
  2388. break;
  2389. case 0x67: /* address-size override */
  2390. if (mode == X86EMUL_MODE_PROT64)
  2391. /* switch between 4/8 bytes */
  2392. c->ad_bytes = def_ad_bytes ^ 12;
  2393. else
  2394. /* switch between 2/4 bytes */
  2395. c->ad_bytes = def_ad_bytes ^ 6;
  2396. break;
  2397. case 0x26: /* ES override */
  2398. case 0x2e: /* CS override */
  2399. case 0x36: /* SS override */
  2400. case 0x3e: /* DS override */
  2401. set_seg_override(c, (c->b >> 3) & 3);
  2402. break;
  2403. case 0x64: /* FS override */
  2404. case 0x65: /* GS override */
  2405. set_seg_override(c, c->b & 7);
  2406. break;
  2407. case 0x40 ... 0x4f: /* REX */
  2408. if (mode != X86EMUL_MODE_PROT64)
  2409. goto done_prefixes;
  2410. c->rex_prefix = c->b;
  2411. continue;
  2412. case 0xf0: /* LOCK */
  2413. c->lock_prefix = 1;
  2414. break;
  2415. case 0xf2: /* REPNE/REPNZ */
  2416. c->rep_prefix = REPNE_PREFIX;
  2417. break;
  2418. case 0xf3: /* REP/REPE/REPZ */
  2419. c->rep_prefix = REPE_PREFIX;
  2420. break;
  2421. default:
  2422. goto done_prefixes;
  2423. }
  2424. /* Any legacy prefix after a REX prefix nullifies its effect. */
  2425. c->rex_prefix = 0;
  2426. }
  2427. done_prefixes:
  2428. /* REX prefix. */
  2429. if (c->rex_prefix & 8)
  2430. c->op_bytes = 8; /* REX.W */
  2431. /* Opcode byte(s). */
  2432. opcode = opcode_table[c->b];
  2433. /* Two-byte opcode? */
  2434. if (c->b == 0x0f) {
  2435. c->twobyte = 1;
  2436. c->b = insn_fetch(u8, 1, c->eip);
  2437. opcode = twobyte_table[c->b];
  2438. }
  2439. c->d = opcode.flags;
  2440. if (c->d & Group) {
  2441. dual = c->d & GroupDual;
  2442. c->modrm = insn_fetch(u8, 1, c->eip);
  2443. --c->eip;
  2444. if (c->d & GroupDual) {
  2445. g_mod012 = opcode.u.gdual->mod012;
  2446. g_mod3 = opcode.u.gdual->mod3;
  2447. } else
  2448. g_mod012 = g_mod3 = opcode.u.group;
  2449. c->d &= ~(Group | GroupDual);
  2450. goffset = (c->modrm >> 3) & 7;
  2451. if ((c->modrm >> 6) == 3)
  2452. opcode = g_mod3[goffset];
  2453. else
  2454. opcode = g_mod012[goffset];
  2455. c->d |= opcode.flags;
  2456. }
  2457. c->execute = opcode.u.execute;
  2458. /* Unrecognised? */
  2459. if (c->d == 0 || (c->d & Undefined)) {
  2460. DPRINTF("Cannot emulate %02x\n", c->b);
  2461. return -1;
  2462. }
  2463. if (mode == X86EMUL_MODE_PROT64 && (c->d & Stack))
  2464. c->op_bytes = 8;
  2465. if (c->d & Op3264) {
  2466. if (mode == X86EMUL_MODE_PROT64)
  2467. c->op_bytes = 8;
  2468. else
  2469. c->op_bytes = 4;
  2470. }
  2471. /* ModRM and SIB bytes. */
  2472. if (c->d & ModRM) {
  2473. rc = decode_modrm(ctxt, ops, &memop);
  2474. if (!c->has_seg_override)
  2475. set_seg_override(c, c->modrm_seg);
  2476. } else if (c->d & MemAbs)
  2477. rc = decode_abs(ctxt, ops, &memop);
  2478. if (rc != X86EMUL_CONTINUE)
  2479. goto done;
  2480. if (!c->has_seg_override)
  2481. set_seg_override(c, VCPU_SREG_DS);
  2482. if (memop.type == OP_MEM && !(!c->twobyte && c->b == 0x8d))
  2483. memop.addr.mem += seg_override_base(ctxt, ops, c);
  2484. if (memop.type == OP_MEM && c->ad_bytes != 8)
  2485. memop.addr.mem = (u32)memop.addr.mem;
  2486. if (memop.type == OP_MEM && c->rip_relative)
  2487. memop.addr.mem += c->eip;
  2488. /*
  2489. * Decode and fetch the source operand: register, memory
  2490. * or immediate.
  2491. */
  2492. switch (c->d & SrcMask) {
  2493. case SrcNone:
  2494. break;
  2495. case SrcReg:
  2496. decode_register_operand(&c->src, c, 0);
  2497. break;
  2498. case SrcMem16:
  2499. memop.bytes = 2;
  2500. goto srcmem_common;
  2501. case SrcMem32:
  2502. memop.bytes = 4;
  2503. goto srcmem_common;
  2504. case SrcMem:
  2505. memop.bytes = (c->d & ByteOp) ? 1 :
  2506. c->op_bytes;
  2507. srcmem_common:
  2508. c->src = memop;
  2509. break;
  2510. case SrcImmU16:
  2511. rc = decode_imm(ctxt, &c->src, 2, false);
  2512. break;
  2513. case SrcImm:
  2514. rc = decode_imm(ctxt, &c->src, imm_size(c), true);
  2515. break;
  2516. case SrcImmU:
  2517. rc = decode_imm(ctxt, &c->src, imm_size(c), false);
  2518. break;
  2519. case SrcImmByte:
  2520. rc = decode_imm(ctxt, &c->src, 1, true);
  2521. break;
  2522. case SrcImmUByte:
  2523. rc = decode_imm(ctxt, &c->src, 1, false);
  2524. break;
  2525. case SrcAcc:
  2526. c->src.type = OP_REG;
  2527. c->src.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  2528. c->src.addr.reg = &c->regs[VCPU_REGS_RAX];
  2529. fetch_register_operand(&c->src);
  2530. break;
  2531. case SrcOne:
  2532. c->src.bytes = 1;
  2533. c->src.val = 1;
  2534. break;
  2535. case SrcSI:
  2536. c->src.type = OP_MEM;
  2537. c->src.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  2538. c->src.addr.mem =
  2539. register_address(c, seg_override_base(ctxt, ops, c),
  2540. c->regs[VCPU_REGS_RSI]);
  2541. c->src.val = 0;
  2542. break;
  2543. case SrcImmFAddr:
  2544. c->src.type = OP_IMM;
  2545. c->src.addr.mem = c->eip;
  2546. c->src.bytes = c->op_bytes + 2;
  2547. insn_fetch_arr(c->src.valptr, c->src.bytes, c->eip);
  2548. break;
  2549. case SrcMemFAddr:
  2550. memop.bytes = c->op_bytes + 2;
  2551. goto srcmem_common;
  2552. break;
  2553. }
  2554. if (rc != X86EMUL_CONTINUE)
  2555. goto done;
  2556. /*
  2557. * Decode and fetch the second source operand: register, memory
  2558. * or immediate.
  2559. */
  2560. switch (c->d & Src2Mask) {
  2561. case Src2None:
  2562. break;
  2563. case Src2CL:
  2564. c->src2.bytes = 1;
  2565. c->src2.val = c->regs[VCPU_REGS_RCX] & 0x8;
  2566. break;
  2567. case Src2ImmByte:
  2568. rc = decode_imm(ctxt, &c->src2, 1, true);
  2569. break;
  2570. case Src2One:
  2571. c->src2.bytes = 1;
  2572. c->src2.val = 1;
  2573. break;
  2574. case Src2Imm:
  2575. rc = decode_imm(ctxt, &c->src2, imm_size(c), true);
  2576. break;
  2577. }
  2578. if (rc != X86EMUL_CONTINUE)
  2579. goto done;
  2580. /* Decode and fetch the destination operand: register or memory. */
  2581. switch (c->d & DstMask) {
  2582. case DstReg:
  2583. decode_register_operand(&c->dst, c,
  2584. c->twobyte && (c->b == 0xb6 || c->b == 0xb7));
  2585. break;
  2586. case DstImmUByte:
  2587. c->dst.type = OP_IMM;
  2588. c->dst.addr.mem = c->eip;
  2589. c->dst.bytes = 1;
  2590. c->dst.val = insn_fetch(u8, 1, c->eip);
  2591. break;
  2592. case DstMem:
  2593. case DstMem64:
  2594. c->dst = memop;
  2595. if ((c->d & DstMask) == DstMem64)
  2596. c->dst.bytes = 8;
  2597. else
  2598. c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  2599. if (c->d & BitOp)
  2600. fetch_bit_operand(c);
  2601. c->dst.orig_val = c->dst.val;
  2602. break;
  2603. case DstAcc:
  2604. c->dst.type = OP_REG;
  2605. c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  2606. c->dst.addr.reg = &c->regs[VCPU_REGS_RAX];
  2607. fetch_register_operand(&c->dst);
  2608. c->dst.orig_val = c->dst.val;
  2609. break;
  2610. case DstDI:
  2611. c->dst.type = OP_MEM;
  2612. c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  2613. c->dst.addr.mem =
  2614. register_address(c, es_base(ctxt, ops),
  2615. c->regs[VCPU_REGS_RDI]);
  2616. c->dst.val = 0;
  2617. break;
  2618. case ImplicitOps:
  2619. /* Special instructions do their own operand decoding. */
  2620. default:
  2621. c->dst.type = OP_NONE; /* Disable writeback. */
  2622. return 0;
  2623. }
  2624. done:
  2625. return (rc == X86EMUL_UNHANDLEABLE) ? -1 : 0;
  2626. }
  2627. static bool string_insn_completed(struct x86_emulate_ctxt *ctxt)
  2628. {
  2629. struct decode_cache *c = &ctxt->decode;
  2630. /* The second termination condition only applies for REPE
  2631. * and REPNE. Test if the repeat string operation prefix is
  2632. * REPE/REPZ or REPNE/REPNZ and if it's the case it tests the
  2633. * corresponding termination condition according to:
  2634. * - if REPE/REPZ and ZF = 0 then done
  2635. * - if REPNE/REPNZ and ZF = 1 then done
  2636. */
  2637. if (((c->b == 0xa6) || (c->b == 0xa7) ||
  2638. (c->b == 0xae) || (c->b == 0xaf))
  2639. && (((c->rep_prefix == REPE_PREFIX) &&
  2640. ((ctxt->eflags & EFLG_ZF) == 0))
  2641. || ((c->rep_prefix == REPNE_PREFIX) &&
  2642. ((ctxt->eflags & EFLG_ZF) == EFLG_ZF))))
  2643. return true;
  2644. return false;
  2645. }
  2646. int
  2647. x86_emulate_insn(struct x86_emulate_ctxt *ctxt)
  2648. {
  2649. struct x86_emulate_ops *ops = ctxt->ops;
  2650. u64 msr_data;
  2651. struct decode_cache *c = &ctxt->decode;
  2652. int rc = X86EMUL_CONTINUE;
  2653. int saved_dst_type = c->dst.type;
  2654. int irq; /* Used for int 3, int, and into */
  2655. ctxt->decode.mem_read.pos = 0;
  2656. if (ctxt->mode == X86EMUL_MODE_PROT64 && (c->d & No64)) {
  2657. emulate_ud(ctxt);
  2658. goto done;
  2659. }
  2660. /* LOCK prefix is allowed only with some instructions */
  2661. if (c->lock_prefix && (!(c->d & Lock) || c->dst.type != OP_MEM)) {
  2662. emulate_ud(ctxt);
  2663. goto done;
  2664. }
  2665. if ((c->d & SrcMask) == SrcMemFAddr && c->src.type != OP_MEM) {
  2666. emulate_ud(ctxt);
  2667. goto done;
  2668. }
  2669. /* Privileged instruction can be executed only in CPL=0 */
  2670. if ((c->d & Priv) && ops->cpl(ctxt->vcpu)) {
  2671. emulate_gp(ctxt, 0);
  2672. goto done;
  2673. }
  2674. if (c->rep_prefix && (c->d & String)) {
  2675. /* All REP prefixes have the same first termination condition */
  2676. if (address_mask(c, c->regs[VCPU_REGS_RCX]) == 0) {
  2677. ctxt->eip = c->eip;
  2678. goto done;
  2679. }
  2680. }
  2681. if ((c->src.type == OP_MEM) && !(c->d & NoAccess)) {
  2682. rc = read_emulated(ctxt, ops, c->src.addr.mem,
  2683. c->src.valptr, c->src.bytes);
  2684. if (rc != X86EMUL_CONTINUE)
  2685. goto done;
  2686. c->src.orig_val64 = c->src.val64;
  2687. }
  2688. if (c->src2.type == OP_MEM) {
  2689. rc = read_emulated(ctxt, ops, c->src2.addr.mem,
  2690. &c->src2.val, c->src2.bytes);
  2691. if (rc != X86EMUL_CONTINUE)
  2692. goto done;
  2693. }
  2694. if ((c->d & DstMask) == ImplicitOps)
  2695. goto special_insn;
  2696. if ((c->dst.type == OP_MEM) && !(c->d & Mov)) {
  2697. /* optimisation - avoid slow emulated read if Mov */
  2698. rc = read_emulated(ctxt, ops, c->dst.addr.mem,
  2699. &c->dst.val, c->dst.bytes);
  2700. if (rc != X86EMUL_CONTINUE)
  2701. goto done;
  2702. }
  2703. c->dst.orig_val = c->dst.val;
  2704. special_insn:
  2705. if (c->execute) {
  2706. rc = c->execute(ctxt);
  2707. if (rc != X86EMUL_CONTINUE)
  2708. goto done;
  2709. goto writeback;
  2710. }
  2711. if (c->twobyte)
  2712. goto twobyte_insn;
  2713. switch (c->b) {
  2714. case 0x00 ... 0x05:
  2715. add: /* add */
  2716. emulate_2op_SrcV("add", c->src, c->dst, ctxt->eflags);
  2717. break;
  2718. case 0x06: /* push es */
  2719. emulate_push_sreg(ctxt, ops, VCPU_SREG_ES);
  2720. break;
  2721. case 0x07: /* pop es */
  2722. rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_ES);
  2723. if (rc != X86EMUL_CONTINUE)
  2724. goto done;
  2725. break;
  2726. case 0x08 ... 0x0d:
  2727. or: /* or */
  2728. emulate_2op_SrcV("or", c->src, c->dst, ctxt->eflags);
  2729. break;
  2730. case 0x0e: /* push cs */
  2731. emulate_push_sreg(ctxt, ops, VCPU_SREG_CS);
  2732. break;
  2733. case 0x10 ... 0x15:
  2734. adc: /* adc */
  2735. emulate_2op_SrcV("adc", c->src, c->dst, ctxt->eflags);
  2736. break;
  2737. case 0x16: /* push ss */
  2738. emulate_push_sreg(ctxt, ops, VCPU_SREG_SS);
  2739. break;
  2740. case 0x17: /* pop ss */
  2741. rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_SS);
  2742. if (rc != X86EMUL_CONTINUE)
  2743. goto done;
  2744. break;
  2745. case 0x18 ... 0x1d:
  2746. sbb: /* sbb */
  2747. emulate_2op_SrcV("sbb", c->src, c->dst, ctxt->eflags);
  2748. break;
  2749. case 0x1e: /* push ds */
  2750. emulate_push_sreg(ctxt, ops, VCPU_SREG_DS);
  2751. break;
  2752. case 0x1f: /* pop ds */
  2753. rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_DS);
  2754. if (rc != X86EMUL_CONTINUE)
  2755. goto done;
  2756. break;
  2757. case 0x20 ... 0x25:
  2758. and: /* and */
  2759. emulate_2op_SrcV("and", c->src, c->dst, ctxt->eflags);
  2760. break;
  2761. case 0x28 ... 0x2d:
  2762. sub: /* sub */
  2763. emulate_2op_SrcV("sub", c->src, c->dst, ctxt->eflags);
  2764. break;
  2765. case 0x30 ... 0x35:
  2766. xor: /* xor */
  2767. emulate_2op_SrcV("xor", c->src, c->dst, ctxt->eflags);
  2768. break;
  2769. case 0x38 ... 0x3d:
  2770. cmp: /* cmp */
  2771. emulate_2op_SrcV("cmp", c->src, c->dst, ctxt->eflags);
  2772. break;
  2773. case 0x40 ... 0x47: /* inc r16/r32 */
  2774. emulate_1op("inc", c->dst, ctxt->eflags);
  2775. break;
  2776. case 0x48 ... 0x4f: /* dec r16/r32 */
  2777. emulate_1op("dec", c->dst, ctxt->eflags);
  2778. break;
  2779. case 0x58 ... 0x5f: /* pop reg */
  2780. pop_instruction:
  2781. rc = emulate_pop(ctxt, ops, &c->dst.val, c->op_bytes);
  2782. if (rc != X86EMUL_CONTINUE)
  2783. goto done;
  2784. break;
  2785. case 0x60: /* pusha */
  2786. rc = emulate_pusha(ctxt, ops);
  2787. if (rc != X86EMUL_CONTINUE)
  2788. goto done;
  2789. break;
  2790. case 0x61: /* popa */
  2791. rc = emulate_popa(ctxt, ops);
  2792. if (rc != X86EMUL_CONTINUE)
  2793. goto done;
  2794. break;
  2795. case 0x63: /* movsxd */
  2796. if (ctxt->mode != X86EMUL_MODE_PROT64)
  2797. goto cannot_emulate;
  2798. c->dst.val = (s32) c->src.val;
  2799. break;
  2800. case 0x6c: /* insb */
  2801. case 0x6d: /* insw/insd */
  2802. c->src.val = c->regs[VCPU_REGS_RDX];
  2803. goto do_io_in;
  2804. case 0x6e: /* outsb */
  2805. case 0x6f: /* outsw/outsd */
  2806. c->dst.val = c->regs[VCPU_REGS_RDX];
  2807. goto do_io_out;
  2808. break;
  2809. case 0x70 ... 0x7f: /* jcc (short) */
  2810. if (test_cc(c->b, ctxt->eflags))
  2811. jmp_rel(c, c->src.val);
  2812. break;
  2813. case 0x80 ... 0x83: /* Grp1 */
  2814. switch (c->modrm_reg) {
  2815. case 0:
  2816. goto add;
  2817. case 1:
  2818. goto or;
  2819. case 2:
  2820. goto adc;
  2821. case 3:
  2822. goto sbb;
  2823. case 4:
  2824. goto and;
  2825. case 5:
  2826. goto sub;
  2827. case 6:
  2828. goto xor;
  2829. case 7:
  2830. goto cmp;
  2831. }
  2832. break;
  2833. case 0x84 ... 0x85:
  2834. test:
  2835. emulate_2op_SrcV("test", c->src, c->dst, ctxt->eflags);
  2836. break;
  2837. case 0x86 ... 0x87: /* xchg */
  2838. xchg:
  2839. /* Write back the register source. */
  2840. c->src.val = c->dst.val;
  2841. write_register_operand(&c->src);
  2842. /*
  2843. * Write back the memory destination with implicit LOCK
  2844. * prefix.
  2845. */
  2846. c->dst.val = c->src.orig_val;
  2847. c->lock_prefix = 1;
  2848. break;
  2849. case 0x8c: /* mov r/m, sreg */
  2850. if (c->modrm_reg > VCPU_SREG_GS) {
  2851. emulate_ud(ctxt);
  2852. goto done;
  2853. }
  2854. c->dst.val = ops->get_segment_selector(c->modrm_reg, ctxt->vcpu);
  2855. break;
  2856. case 0x8d: /* lea r16/r32, m */
  2857. c->dst.val = c->src.addr.mem;
  2858. break;
  2859. case 0x8e: { /* mov seg, r/m16 */
  2860. uint16_t sel;
  2861. sel = c->src.val;
  2862. if (c->modrm_reg == VCPU_SREG_CS ||
  2863. c->modrm_reg > VCPU_SREG_GS) {
  2864. emulate_ud(ctxt);
  2865. goto done;
  2866. }
  2867. if (c->modrm_reg == VCPU_SREG_SS)
  2868. ctxt->interruptibility = KVM_X86_SHADOW_INT_MOV_SS;
  2869. rc = load_segment_descriptor(ctxt, ops, sel, c->modrm_reg);
  2870. c->dst.type = OP_NONE; /* Disable writeback. */
  2871. break;
  2872. }
  2873. case 0x8f: /* pop (sole member of Grp1a) */
  2874. rc = emulate_grp1a(ctxt, ops);
  2875. if (rc != X86EMUL_CONTINUE)
  2876. goto done;
  2877. break;
  2878. case 0x90 ... 0x97: /* nop / xchg reg, rax */
  2879. if (c->dst.addr.reg == &c->regs[VCPU_REGS_RAX])
  2880. break;
  2881. goto xchg;
  2882. case 0x98: /* cbw/cwde/cdqe */
  2883. switch (c->op_bytes) {
  2884. case 2: c->dst.val = (s8)c->dst.val; break;
  2885. case 4: c->dst.val = (s16)c->dst.val; break;
  2886. case 8: c->dst.val = (s32)c->dst.val; break;
  2887. }
  2888. break;
  2889. case 0x9c: /* pushf */
  2890. c->src.val = (unsigned long) ctxt->eflags;
  2891. emulate_push(ctxt, ops);
  2892. break;
  2893. case 0x9d: /* popf */
  2894. c->dst.type = OP_REG;
  2895. c->dst.addr.reg = &ctxt->eflags;
  2896. c->dst.bytes = c->op_bytes;
  2897. rc = emulate_popf(ctxt, ops, &c->dst.val, c->op_bytes);
  2898. if (rc != X86EMUL_CONTINUE)
  2899. goto done;
  2900. break;
  2901. case 0xa6 ... 0xa7: /* cmps */
  2902. c->dst.type = OP_NONE; /* Disable writeback. */
  2903. DPRINTF("cmps: mem1=0x%p mem2=0x%p\n", c->src.addr.mem, c->dst.addr.mem);
  2904. goto cmp;
  2905. case 0xa8 ... 0xa9: /* test ax, imm */
  2906. goto test;
  2907. case 0xae ... 0xaf: /* scas */
  2908. goto cmp;
  2909. case 0xc0 ... 0xc1:
  2910. emulate_grp2(ctxt);
  2911. break;
  2912. case 0xc3: /* ret */
  2913. c->dst.type = OP_REG;
  2914. c->dst.addr.reg = &c->eip;
  2915. c->dst.bytes = c->op_bytes;
  2916. goto pop_instruction;
  2917. case 0xc4: /* les */
  2918. rc = emulate_load_segment(ctxt, ops, VCPU_SREG_ES);
  2919. if (rc != X86EMUL_CONTINUE)
  2920. goto done;
  2921. break;
  2922. case 0xc5: /* lds */
  2923. rc = emulate_load_segment(ctxt, ops, VCPU_SREG_DS);
  2924. if (rc != X86EMUL_CONTINUE)
  2925. goto done;
  2926. break;
  2927. case 0xcb: /* ret far */
  2928. rc = emulate_ret_far(ctxt, ops);
  2929. if (rc != X86EMUL_CONTINUE)
  2930. goto done;
  2931. break;
  2932. case 0xcc: /* int3 */
  2933. irq = 3;
  2934. goto do_interrupt;
  2935. case 0xcd: /* int n */
  2936. irq = c->src.val;
  2937. do_interrupt:
  2938. rc = emulate_int(ctxt, ops, irq);
  2939. if (rc != X86EMUL_CONTINUE)
  2940. goto done;
  2941. break;
  2942. case 0xce: /* into */
  2943. if (ctxt->eflags & EFLG_OF) {
  2944. irq = 4;
  2945. goto do_interrupt;
  2946. }
  2947. break;
  2948. case 0xcf: /* iret */
  2949. rc = emulate_iret(ctxt, ops);
  2950. if (rc != X86EMUL_CONTINUE)
  2951. goto done;
  2952. break;
  2953. case 0xd0 ... 0xd1: /* Grp2 */
  2954. emulate_grp2(ctxt);
  2955. break;
  2956. case 0xd2 ... 0xd3: /* Grp2 */
  2957. c->src.val = c->regs[VCPU_REGS_RCX];
  2958. emulate_grp2(ctxt);
  2959. break;
  2960. case 0xe0 ... 0xe2: /* loop/loopz/loopnz */
  2961. register_address_increment(c, &c->regs[VCPU_REGS_RCX], -1);
  2962. if (address_mask(c, c->regs[VCPU_REGS_RCX]) != 0 &&
  2963. (c->b == 0xe2 || test_cc(c->b ^ 0x5, ctxt->eflags)))
  2964. jmp_rel(c, c->src.val);
  2965. break;
  2966. case 0xe3: /* jcxz/jecxz/jrcxz */
  2967. if (address_mask(c, c->regs[VCPU_REGS_RCX]) == 0)
  2968. jmp_rel(c, c->src.val);
  2969. break;
  2970. case 0xe4: /* inb */
  2971. case 0xe5: /* in */
  2972. goto do_io_in;
  2973. case 0xe6: /* outb */
  2974. case 0xe7: /* out */
  2975. goto do_io_out;
  2976. case 0xe8: /* call (near) */ {
  2977. long int rel = c->src.val;
  2978. c->src.val = (unsigned long) c->eip;
  2979. jmp_rel(c, rel);
  2980. emulate_push(ctxt, ops);
  2981. break;
  2982. }
  2983. case 0xe9: /* jmp rel */
  2984. goto jmp;
  2985. case 0xea: { /* jmp far */
  2986. unsigned short sel;
  2987. jump_far:
  2988. memcpy(&sel, c->src.valptr + c->op_bytes, 2);
  2989. if (load_segment_descriptor(ctxt, ops, sel, VCPU_SREG_CS))
  2990. goto done;
  2991. c->eip = 0;
  2992. memcpy(&c->eip, c->src.valptr, c->op_bytes);
  2993. break;
  2994. }
  2995. case 0xeb:
  2996. jmp: /* jmp rel short */
  2997. jmp_rel(c, c->src.val);
  2998. c->dst.type = OP_NONE; /* Disable writeback. */
  2999. break;
  3000. case 0xec: /* in al,dx */
  3001. case 0xed: /* in (e/r)ax,dx */
  3002. c->src.val = c->regs[VCPU_REGS_RDX];
  3003. do_io_in:
  3004. c->dst.bytes = min(c->dst.bytes, 4u);
  3005. if (!emulator_io_permited(ctxt, ops, c->src.val, c->dst.bytes)) {
  3006. emulate_gp(ctxt, 0);
  3007. goto done;
  3008. }
  3009. if (!pio_in_emulated(ctxt, ops, c->dst.bytes, c->src.val,
  3010. &c->dst.val))
  3011. goto done; /* IO is needed */
  3012. break;
  3013. case 0xee: /* out dx,al */
  3014. case 0xef: /* out dx,(e/r)ax */
  3015. c->dst.val = c->regs[VCPU_REGS_RDX];
  3016. do_io_out:
  3017. c->src.bytes = min(c->src.bytes, 4u);
  3018. if (!emulator_io_permited(ctxt, ops, c->dst.val,
  3019. c->src.bytes)) {
  3020. emulate_gp(ctxt, 0);
  3021. goto done;
  3022. }
  3023. ops->pio_out_emulated(c->src.bytes, c->dst.val,
  3024. &c->src.val, 1, ctxt->vcpu);
  3025. c->dst.type = OP_NONE; /* Disable writeback. */
  3026. break;
  3027. case 0xf4: /* hlt */
  3028. ctxt->vcpu->arch.halt_request = 1;
  3029. break;
  3030. case 0xf5: /* cmc */
  3031. /* complement carry flag from eflags reg */
  3032. ctxt->eflags ^= EFLG_CF;
  3033. break;
  3034. case 0xf6 ... 0xf7: /* Grp3 */
  3035. rc = emulate_grp3(ctxt, ops);
  3036. if (rc != X86EMUL_CONTINUE)
  3037. goto done;
  3038. break;
  3039. case 0xf8: /* clc */
  3040. ctxt->eflags &= ~EFLG_CF;
  3041. break;
  3042. case 0xf9: /* stc */
  3043. ctxt->eflags |= EFLG_CF;
  3044. break;
  3045. case 0xfa: /* cli */
  3046. if (emulator_bad_iopl(ctxt, ops)) {
  3047. emulate_gp(ctxt, 0);
  3048. goto done;
  3049. } else
  3050. ctxt->eflags &= ~X86_EFLAGS_IF;
  3051. break;
  3052. case 0xfb: /* sti */
  3053. if (emulator_bad_iopl(ctxt, ops)) {
  3054. emulate_gp(ctxt, 0);
  3055. goto done;
  3056. } else {
  3057. ctxt->interruptibility = KVM_X86_SHADOW_INT_STI;
  3058. ctxt->eflags |= X86_EFLAGS_IF;
  3059. }
  3060. break;
  3061. case 0xfc: /* cld */
  3062. ctxt->eflags &= ~EFLG_DF;
  3063. break;
  3064. case 0xfd: /* std */
  3065. ctxt->eflags |= EFLG_DF;
  3066. break;
  3067. case 0xfe: /* Grp4 */
  3068. grp45:
  3069. rc = emulate_grp45(ctxt, ops);
  3070. if (rc != X86EMUL_CONTINUE)
  3071. goto done;
  3072. break;
  3073. case 0xff: /* Grp5 */
  3074. if (c->modrm_reg == 5)
  3075. goto jump_far;
  3076. goto grp45;
  3077. default:
  3078. goto cannot_emulate;
  3079. }
  3080. writeback:
  3081. rc = writeback(ctxt, ops);
  3082. if (rc != X86EMUL_CONTINUE)
  3083. goto done;
  3084. /*
  3085. * restore dst type in case the decoding will be reused
  3086. * (happens for string instruction )
  3087. */
  3088. c->dst.type = saved_dst_type;
  3089. if ((c->d & SrcMask) == SrcSI)
  3090. string_addr_inc(ctxt, seg_override_base(ctxt, ops, c),
  3091. VCPU_REGS_RSI, &c->src);
  3092. if ((c->d & DstMask) == DstDI)
  3093. string_addr_inc(ctxt, es_base(ctxt, ops), VCPU_REGS_RDI,
  3094. &c->dst);
  3095. if (c->rep_prefix && (c->d & String)) {
  3096. struct read_cache *r = &ctxt->decode.io_read;
  3097. register_address_increment(c, &c->regs[VCPU_REGS_RCX], -1);
  3098. if (!string_insn_completed(ctxt)) {
  3099. /*
  3100. * Re-enter guest when pio read ahead buffer is empty
  3101. * or, if it is not used, after each 1024 iteration.
  3102. */
  3103. if ((r->end != 0 || c->regs[VCPU_REGS_RCX] & 0x3ff) &&
  3104. (r->end == 0 || r->end != r->pos)) {
  3105. /*
  3106. * Reset read cache. Usually happens before
  3107. * decode, but since instruction is restarted
  3108. * we have to do it here.
  3109. */
  3110. ctxt->decode.mem_read.end = 0;
  3111. return EMULATION_RESTART;
  3112. }
  3113. goto done; /* skip rip writeback */
  3114. }
  3115. }
  3116. ctxt->eip = c->eip;
  3117. done:
  3118. return (rc == X86EMUL_UNHANDLEABLE) ? EMULATION_FAILED : EMULATION_OK;
  3119. twobyte_insn:
  3120. switch (c->b) {
  3121. case 0x01: /* lgdt, lidt, lmsw */
  3122. switch (c->modrm_reg) {
  3123. u16 size;
  3124. unsigned long address;
  3125. case 0: /* vmcall */
  3126. if (c->modrm_mod != 3 || c->modrm_rm != 1)
  3127. goto cannot_emulate;
  3128. rc = kvm_fix_hypercall(ctxt->vcpu);
  3129. if (rc != X86EMUL_CONTINUE)
  3130. goto done;
  3131. /* Let the processor re-execute the fixed hypercall */
  3132. c->eip = ctxt->eip;
  3133. /* Disable writeback. */
  3134. c->dst.type = OP_NONE;
  3135. break;
  3136. case 2: /* lgdt */
  3137. rc = read_descriptor(ctxt, ops, c->src.addr.mem,
  3138. &size, &address, c->op_bytes);
  3139. if (rc != X86EMUL_CONTINUE)
  3140. goto done;
  3141. realmode_lgdt(ctxt->vcpu, size, address);
  3142. /* Disable writeback. */
  3143. c->dst.type = OP_NONE;
  3144. break;
  3145. case 3: /* lidt/vmmcall */
  3146. if (c->modrm_mod == 3) {
  3147. switch (c->modrm_rm) {
  3148. case 1:
  3149. rc = kvm_fix_hypercall(ctxt->vcpu);
  3150. if (rc != X86EMUL_CONTINUE)
  3151. goto done;
  3152. break;
  3153. default:
  3154. goto cannot_emulate;
  3155. }
  3156. } else {
  3157. rc = read_descriptor(ctxt, ops, c->src.addr.mem,
  3158. &size, &address,
  3159. c->op_bytes);
  3160. if (rc != X86EMUL_CONTINUE)
  3161. goto done;
  3162. realmode_lidt(ctxt->vcpu, size, address);
  3163. }
  3164. /* Disable writeback. */
  3165. c->dst.type = OP_NONE;
  3166. break;
  3167. case 4: /* smsw */
  3168. c->dst.bytes = 2;
  3169. c->dst.val = ops->get_cr(0, ctxt->vcpu);
  3170. break;
  3171. case 6: /* lmsw */
  3172. ops->set_cr(0, (ops->get_cr(0, ctxt->vcpu) & ~0x0eul) |
  3173. (c->src.val & 0x0f), ctxt->vcpu);
  3174. c->dst.type = OP_NONE;
  3175. break;
  3176. case 5: /* not defined */
  3177. emulate_ud(ctxt);
  3178. goto done;
  3179. case 7: /* invlpg*/
  3180. emulate_invlpg(ctxt->vcpu, c->src.addr.mem);
  3181. /* Disable writeback. */
  3182. c->dst.type = OP_NONE;
  3183. break;
  3184. default:
  3185. goto cannot_emulate;
  3186. }
  3187. break;
  3188. case 0x05: /* syscall */
  3189. rc = emulate_syscall(ctxt, ops);
  3190. if (rc != X86EMUL_CONTINUE)
  3191. goto done;
  3192. else
  3193. goto writeback;
  3194. break;
  3195. case 0x06:
  3196. emulate_clts(ctxt->vcpu);
  3197. break;
  3198. case 0x09: /* wbinvd */
  3199. kvm_emulate_wbinvd(ctxt->vcpu);
  3200. break;
  3201. case 0x08: /* invd */
  3202. case 0x0d: /* GrpP (prefetch) */
  3203. case 0x18: /* Grp16 (prefetch/nop) */
  3204. break;
  3205. case 0x20: /* mov cr, reg */
  3206. switch (c->modrm_reg) {
  3207. case 1:
  3208. case 5 ... 7:
  3209. case 9 ... 15:
  3210. emulate_ud(ctxt);
  3211. goto done;
  3212. }
  3213. c->dst.val = ops->get_cr(c->modrm_reg, ctxt->vcpu);
  3214. break;
  3215. case 0x21: /* mov from dr to reg */
  3216. if ((ops->get_cr(4, ctxt->vcpu) & X86_CR4_DE) &&
  3217. (c->modrm_reg == 4 || c->modrm_reg == 5)) {
  3218. emulate_ud(ctxt);
  3219. goto done;
  3220. }
  3221. ops->get_dr(c->modrm_reg, &c->dst.val, ctxt->vcpu);
  3222. break;
  3223. case 0x22: /* mov reg, cr */
  3224. if (ops->set_cr(c->modrm_reg, c->src.val, ctxt->vcpu)) {
  3225. emulate_gp(ctxt, 0);
  3226. goto done;
  3227. }
  3228. c->dst.type = OP_NONE;
  3229. break;
  3230. case 0x23: /* mov from reg to dr */
  3231. if ((ops->get_cr(4, ctxt->vcpu) & X86_CR4_DE) &&
  3232. (c->modrm_reg == 4 || c->modrm_reg == 5)) {
  3233. emulate_ud(ctxt);
  3234. goto done;
  3235. }
  3236. if (ops->set_dr(c->modrm_reg, c->src.val &
  3237. ((ctxt->mode == X86EMUL_MODE_PROT64) ?
  3238. ~0ULL : ~0U), ctxt->vcpu) < 0) {
  3239. /* #UD condition is already handled by the code above */
  3240. emulate_gp(ctxt, 0);
  3241. goto done;
  3242. }
  3243. c->dst.type = OP_NONE; /* no writeback */
  3244. break;
  3245. case 0x30:
  3246. /* wrmsr */
  3247. msr_data = (u32)c->regs[VCPU_REGS_RAX]
  3248. | ((u64)c->regs[VCPU_REGS_RDX] << 32);
  3249. if (ops->set_msr(ctxt->vcpu, c->regs[VCPU_REGS_RCX], msr_data)) {
  3250. emulate_gp(ctxt, 0);
  3251. goto done;
  3252. }
  3253. rc = X86EMUL_CONTINUE;
  3254. break;
  3255. case 0x32:
  3256. /* rdmsr */
  3257. if (ops->get_msr(ctxt->vcpu, c->regs[VCPU_REGS_RCX], &msr_data)) {
  3258. emulate_gp(ctxt, 0);
  3259. goto done;
  3260. } else {
  3261. c->regs[VCPU_REGS_RAX] = (u32)msr_data;
  3262. c->regs[VCPU_REGS_RDX] = msr_data >> 32;
  3263. }
  3264. rc = X86EMUL_CONTINUE;
  3265. break;
  3266. case 0x34: /* sysenter */
  3267. rc = emulate_sysenter(ctxt, ops);
  3268. if (rc != X86EMUL_CONTINUE)
  3269. goto done;
  3270. else
  3271. goto writeback;
  3272. break;
  3273. case 0x35: /* sysexit */
  3274. rc = emulate_sysexit(ctxt, ops);
  3275. if (rc != X86EMUL_CONTINUE)
  3276. goto done;
  3277. else
  3278. goto writeback;
  3279. break;
  3280. case 0x40 ... 0x4f: /* cmov */
  3281. c->dst.val = c->dst.orig_val = c->src.val;
  3282. if (!test_cc(c->b, ctxt->eflags))
  3283. c->dst.type = OP_NONE; /* no writeback */
  3284. break;
  3285. case 0x80 ... 0x8f: /* jnz rel, etc*/
  3286. if (test_cc(c->b, ctxt->eflags))
  3287. jmp_rel(c, c->src.val);
  3288. break;
  3289. case 0x90 ... 0x9f: /* setcc r/m8 */
  3290. c->dst.val = test_cc(c->b, ctxt->eflags);
  3291. break;
  3292. case 0xa0: /* push fs */
  3293. emulate_push_sreg(ctxt, ops, VCPU_SREG_FS);
  3294. break;
  3295. case 0xa1: /* pop fs */
  3296. rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_FS);
  3297. if (rc != X86EMUL_CONTINUE)
  3298. goto done;
  3299. break;
  3300. case 0xa3:
  3301. bt: /* bt */
  3302. c->dst.type = OP_NONE;
  3303. /* only subword offset */
  3304. c->src.val &= (c->dst.bytes << 3) - 1;
  3305. emulate_2op_SrcV_nobyte("bt", c->src, c->dst, ctxt->eflags);
  3306. break;
  3307. case 0xa4: /* shld imm8, r, r/m */
  3308. case 0xa5: /* shld cl, r, r/m */
  3309. emulate_2op_cl("shld", c->src2, c->src, c->dst, ctxt->eflags);
  3310. break;
  3311. case 0xa8: /* push gs */
  3312. emulate_push_sreg(ctxt, ops, VCPU_SREG_GS);
  3313. break;
  3314. case 0xa9: /* pop gs */
  3315. rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_GS);
  3316. if (rc != X86EMUL_CONTINUE)
  3317. goto done;
  3318. break;
  3319. case 0xab:
  3320. bts: /* bts */
  3321. emulate_2op_SrcV_nobyte("bts", c->src, c->dst, ctxt->eflags);
  3322. break;
  3323. case 0xac: /* shrd imm8, r, r/m */
  3324. case 0xad: /* shrd cl, r, r/m */
  3325. emulate_2op_cl("shrd", c->src2, c->src, c->dst, ctxt->eflags);
  3326. break;
  3327. case 0xae: /* clflush */
  3328. break;
  3329. case 0xb0 ... 0xb1: /* cmpxchg */
  3330. /*
  3331. * Save real source value, then compare EAX against
  3332. * destination.
  3333. */
  3334. c->src.orig_val = c->src.val;
  3335. c->src.val = c->regs[VCPU_REGS_RAX];
  3336. emulate_2op_SrcV("cmp", c->src, c->dst, ctxt->eflags);
  3337. if (ctxt->eflags & EFLG_ZF) {
  3338. /* Success: write back to memory. */
  3339. c->dst.val = c->src.orig_val;
  3340. } else {
  3341. /* Failure: write the value we saw to EAX. */
  3342. c->dst.type = OP_REG;
  3343. c->dst.addr.reg = (unsigned long *)&c->regs[VCPU_REGS_RAX];
  3344. }
  3345. break;
  3346. case 0xb2: /* lss */
  3347. rc = emulate_load_segment(ctxt, ops, VCPU_SREG_SS);
  3348. if (rc != X86EMUL_CONTINUE)
  3349. goto done;
  3350. break;
  3351. case 0xb3:
  3352. btr: /* btr */
  3353. emulate_2op_SrcV_nobyte("btr", c->src, c->dst, ctxt->eflags);
  3354. break;
  3355. case 0xb4: /* lfs */
  3356. rc = emulate_load_segment(ctxt, ops, VCPU_SREG_FS);
  3357. if (rc != X86EMUL_CONTINUE)
  3358. goto done;
  3359. break;
  3360. case 0xb5: /* lgs */
  3361. rc = emulate_load_segment(ctxt, ops, VCPU_SREG_GS);
  3362. if (rc != X86EMUL_CONTINUE)
  3363. goto done;
  3364. break;
  3365. case 0xb6 ... 0xb7: /* movzx */
  3366. c->dst.bytes = c->op_bytes;
  3367. c->dst.val = (c->d & ByteOp) ? (u8) c->src.val
  3368. : (u16) c->src.val;
  3369. break;
  3370. case 0xba: /* Grp8 */
  3371. switch (c->modrm_reg & 3) {
  3372. case 0:
  3373. goto bt;
  3374. case 1:
  3375. goto bts;
  3376. case 2:
  3377. goto btr;
  3378. case 3:
  3379. goto btc;
  3380. }
  3381. break;
  3382. case 0xbb:
  3383. btc: /* btc */
  3384. emulate_2op_SrcV_nobyte("btc", c->src, c->dst, ctxt->eflags);
  3385. break;
  3386. case 0xbc: { /* bsf */
  3387. u8 zf;
  3388. __asm__ ("bsf %2, %0; setz %1"
  3389. : "=r"(c->dst.val), "=q"(zf)
  3390. : "r"(c->src.val));
  3391. ctxt->eflags &= ~X86_EFLAGS_ZF;
  3392. if (zf) {
  3393. ctxt->eflags |= X86_EFLAGS_ZF;
  3394. c->dst.type = OP_NONE; /* Disable writeback. */
  3395. }
  3396. break;
  3397. }
  3398. case 0xbd: { /* bsr */
  3399. u8 zf;
  3400. __asm__ ("bsr %2, %0; setz %1"
  3401. : "=r"(c->dst.val), "=q"(zf)
  3402. : "r"(c->src.val));
  3403. ctxt->eflags &= ~X86_EFLAGS_ZF;
  3404. if (zf) {
  3405. ctxt->eflags |= X86_EFLAGS_ZF;
  3406. c->dst.type = OP_NONE; /* Disable writeback. */
  3407. }
  3408. break;
  3409. }
  3410. case 0xbe ... 0xbf: /* movsx */
  3411. c->dst.bytes = c->op_bytes;
  3412. c->dst.val = (c->d & ByteOp) ? (s8) c->src.val :
  3413. (s16) c->src.val;
  3414. break;
  3415. case 0xc0 ... 0xc1: /* xadd */
  3416. emulate_2op_SrcV("add", c->src, c->dst, ctxt->eflags);
  3417. /* Write back the register source. */
  3418. c->src.val = c->dst.orig_val;
  3419. write_register_operand(&c->src);
  3420. break;
  3421. case 0xc3: /* movnti */
  3422. c->dst.bytes = c->op_bytes;
  3423. c->dst.val = (c->op_bytes == 4) ? (u32) c->src.val :
  3424. (u64) c->src.val;
  3425. break;
  3426. case 0xc7: /* Grp9 (cmpxchg8b) */
  3427. rc = emulate_grp9(ctxt, ops);
  3428. if (rc != X86EMUL_CONTINUE)
  3429. goto done;
  3430. break;
  3431. default:
  3432. goto cannot_emulate;
  3433. }
  3434. goto writeback;
  3435. cannot_emulate:
  3436. DPRINTF("Cannot emulate %02x\n", c->b);
  3437. return -1;
  3438. }