pci_64.c 26 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987
  1. /*
  2. * Port for PPC64 David Engebretsen, IBM Corp.
  3. * Contains common pci routines for ppc64 platform, pSeries and iSeries brands.
  4. *
  5. * Copyright (C) 2003 Anton Blanchard <anton@au.ibm.com>, IBM
  6. * Rework, based on alpha PCI code.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License
  10. * as published by the Free Software Foundation; either version
  11. * 2 of the License, or (at your option) any later version.
  12. */
  13. #undef DEBUG
  14. #include <linux/kernel.h>
  15. #include <linux/pci.h>
  16. #include <linux/string.h>
  17. #include <linux/init.h>
  18. #include <linux/bootmem.h>
  19. #include <linux/mm.h>
  20. #include <linux/list.h>
  21. #include <linux/syscalls.h>
  22. #include <linux/irq.h>
  23. #include <linux/vmalloc.h>
  24. #include <asm/processor.h>
  25. #include <asm/io.h>
  26. #include <asm/prom.h>
  27. #include <asm/pci-bridge.h>
  28. #include <asm/byteorder.h>
  29. #include <asm/machdep.h>
  30. #include <asm/ppc-pci.h>
  31. #include <asm/firmware.h>
  32. #ifdef DEBUG
  33. #include <asm/udbg.h>
  34. #define DBG(fmt...) printk(fmt)
  35. #else
  36. #define DBG(fmt...)
  37. #endif
  38. unsigned long pci_probe_only = 1;
  39. int pci_assign_all_buses = 0;
  40. static void fixup_resource(struct resource *res, struct pci_dev *dev);
  41. static void do_bus_setup(struct pci_bus *bus);
  42. /* pci_io_base -- the base address from which io bars are offsets.
  43. * This is the lowest I/O base address (so bar values are always positive),
  44. * and it *must* be the start of ISA space if an ISA bus exists because
  45. * ISA drivers use hard coded offsets. If no ISA bus exists nothing
  46. * is mapped on the first 64K of IO space
  47. */
  48. unsigned long pci_io_base = ISA_IO_BASE;
  49. EXPORT_SYMBOL(pci_io_base);
  50. LIST_HEAD(hose_list);
  51. static struct dma_mapping_ops *pci_dma_ops;
  52. void set_pci_dma_ops(struct dma_mapping_ops *dma_ops)
  53. {
  54. pci_dma_ops = dma_ops;
  55. }
  56. struct dma_mapping_ops *get_pci_dma_ops(void)
  57. {
  58. return pci_dma_ops;
  59. }
  60. EXPORT_SYMBOL(get_pci_dma_ops);
  61. static void fixup_broken_pcnet32(struct pci_dev* dev)
  62. {
  63. if ((dev->class>>8 == PCI_CLASS_NETWORK_ETHERNET)) {
  64. dev->vendor = PCI_VENDOR_ID_AMD;
  65. pci_write_config_word(dev, PCI_VENDOR_ID, PCI_VENDOR_ID_AMD);
  66. }
  67. }
  68. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_TRIDENT, PCI_ANY_ID, fixup_broken_pcnet32);
  69. void pcibios_resource_to_bus(struct pci_dev *dev, struct pci_bus_region *region,
  70. struct resource *res)
  71. {
  72. unsigned long offset = 0;
  73. struct pci_controller *hose = pci_bus_to_host(dev->bus);
  74. if (!hose)
  75. return;
  76. if (res->flags & IORESOURCE_IO)
  77. offset = (unsigned long)hose->io_base_virt - _IO_BASE;
  78. if (res->flags & IORESOURCE_MEM)
  79. offset = hose->pci_mem_offset;
  80. region->start = res->start - offset;
  81. region->end = res->end - offset;
  82. }
  83. void pcibios_bus_to_resource(struct pci_dev *dev, struct resource *res,
  84. struct pci_bus_region *region)
  85. {
  86. unsigned long offset = 0;
  87. struct pci_controller *hose = pci_bus_to_host(dev->bus);
  88. if (!hose)
  89. return;
  90. if (res->flags & IORESOURCE_IO)
  91. offset = (unsigned long)hose->io_base_virt - _IO_BASE;
  92. if (res->flags & IORESOURCE_MEM)
  93. offset = hose->pci_mem_offset;
  94. res->start = region->start + offset;
  95. res->end = region->end + offset;
  96. }
  97. #ifdef CONFIG_HOTPLUG
  98. EXPORT_SYMBOL(pcibios_resource_to_bus);
  99. EXPORT_SYMBOL(pcibios_bus_to_resource);
  100. #endif
  101. /*
  102. * We need to avoid collisions with `mirrored' VGA ports
  103. * and other strange ISA hardware, so we always want the
  104. * addresses to be allocated in the 0x000-0x0ff region
  105. * modulo 0x400.
  106. *
  107. * Why? Because some silly external IO cards only decode
  108. * the low 10 bits of the IO address. The 0x00-0xff region
  109. * is reserved for motherboard devices that decode all 16
  110. * bits, so it's ok to allocate at, say, 0x2800-0x28ff,
  111. * but we want to try to avoid allocating at 0x2900-0x2bff
  112. * which might have be mirrored at 0x0100-0x03ff..
  113. */
  114. void pcibios_align_resource(void *data, struct resource *res,
  115. resource_size_t size, resource_size_t align)
  116. {
  117. struct pci_dev *dev = data;
  118. struct pci_controller *hose = pci_bus_to_host(dev->bus);
  119. resource_size_t start = res->start;
  120. unsigned long alignto;
  121. if (res->flags & IORESOURCE_IO) {
  122. unsigned long offset = (unsigned long)hose->io_base_virt -
  123. _IO_BASE;
  124. /* Make sure we start at our min on all hoses */
  125. if (start - offset < PCIBIOS_MIN_IO)
  126. start = PCIBIOS_MIN_IO + offset;
  127. /*
  128. * Put everything into 0x00-0xff region modulo 0x400
  129. */
  130. if (start & 0x300)
  131. start = (start + 0x3ff) & ~0x3ff;
  132. } else if (res->flags & IORESOURCE_MEM) {
  133. /* Make sure we start at our min on all hoses */
  134. if (start - hose->pci_mem_offset < PCIBIOS_MIN_MEM)
  135. start = PCIBIOS_MIN_MEM + hose->pci_mem_offset;
  136. /* Align to multiple of size of minimum base. */
  137. alignto = max(0x1000UL, align);
  138. start = ALIGN(start, alignto);
  139. }
  140. res->start = start;
  141. }
  142. void __devinit pcibios_claim_one_bus(struct pci_bus *b)
  143. {
  144. struct pci_dev *dev;
  145. struct pci_bus *child_bus;
  146. list_for_each_entry(dev, &b->devices, bus_list) {
  147. int i;
  148. for (i = 0; i < PCI_NUM_RESOURCES; i++) {
  149. struct resource *r = &dev->resource[i];
  150. if (r->parent || !r->start || !r->flags)
  151. continue;
  152. pci_claim_resource(dev, i);
  153. }
  154. }
  155. list_for_each_entry(child_bus, &b->children, node)
  156. pcibios_claim_one_bus(child_bus);
  157. }
  158. #ifdef CONFIG_HOTPLUG
  159. EXPORT_SYMBOL_GPL(pcibios_claim_one_bus);
  160. #endif
  161. static void __init pcibios_claim_of_setup(void)
  162. {
  163. struct pci_bus *b;
  164. if (firmware_has_feature(FW_FEATURE_ISERIES))
  165. return;
  166. list_for_each_entry(b, &pci_root_buses, node)
  167. pcibios_claim_one_bus(b);
  168. }
  169. static u32 get_int_prop(struct device_node *np, const char *name, u32 def)
  170. {
  171. const u32 *prop;
  172. int len;
  173. prop = of_get_property(np, name, &len);
  174. if (prop && len >= 4)
  175. return *prop;
  176. return def;
  177. }
  178. static unsigned int pci_parse_of_flags(u32 addr0)
  179. {
  180. unsigned int flags = 0;
  181. if (addr0 & 0x02000000) {
  182. flags = IORESOURCE_MEM | PCI_BASE_ADDRESS_SPACE_MEMORY;
  183. flags |= (addr0 >> 22) & PCI_BASE_ADDRESS_MEM_TYPE_64;
  184. flags |= (addr0 >> 28) & PCI_BASE_ADDRESS_MEM_TYPE_1M;
  185. if (addr0 & 0x40000000)
  186. flags |= IORESOURCE_PREFETCH
  187. | PCI_BASE_ADDRESS_MEM_PREFETCH;
  188. } else if (addr0 & 0x01000000)
  189. flags = IORESOURCE_IO | PCI_BASE_ADDRESS_SPACE_IO;
  190. return flags;
  191. }
  192. #define GET_64BIT(prop, i) ((((u64) (prop)[(i)]) << 32) | (prop)[(i)+1])
  193. static void pci_parse_of_addrs(struct device_node *node, struct pci_dev *dev)
  194. {
  195. u64 base, size;
  196. unsigned int flags;
  197. struct resource *res;
  198. const u32 *addrs;
  199. u32 i;
  200. int proplen;
  201. addrs = of_get_property(node, "assigned-addresses", &proplen);
  202. if (!addrs)
  203. return;
  204. DBG(" parse addresses (%d bytes) @ %p\n", proplen, addrs);
  205. for (; proplen >= 20; proplen -= 20, addrs += 5) {
  206. flags = pci_parse_of_flags(addrs[0]);
  207. if (!flags)
  208. continue;
  209. base = GET_64BIT(addrs, 1);
  210. size = GET_64BIT(addrs, 3);
  211. if (!size)
  212. continue;
  213. i = addrs[0] & 0xff;
  214. DBG(" base: %llx, size: %llx, i: %x\n",
  215. (unsigned long long)base, (unsigned long long)size, i);
  216. if (PCI_BASE_ADDRESS_0 <= i && i <= PCI_BASE_ADDRESS_5) {
  217. res = &dev->resource[(i - PCI_BASE_ADDRESS_0) >> 2];
  218. } else if (i == dev->rom_base_reg) {
  219. res = &dev->resource[PCI_ROM_RESOURCE];
  220. flags |= IORESOURCE_READONLY | IORESOURCE_CACHEABLE;
  221. } else {
  222. printk(KERN_ERR "PCI: bad cfg reg num 0x%x\n", i);
  223. continue;
  224. }
  225. res->start = base;
  226. res->end = base + size - 1;
  227. res->flags = flags;
  228. res->name = pci_name(dev);
  229. fixup_resource(res, dev);
  230. }
  231. }
  232. struct pci_dev *of_create_pci_dev(struct device_node *node,
  233. struct pci_bus *bus, int devfn)
  234. {
  235. struct pci_dev *dev;
  236. const char *type;
  237. dev = alloc_pci_dev();
  238. if (!dev)
  239. return NULL;
  240. type = of_get_property(node, "device_type", NULL);
  241. if (type == NULL)
  242. type = "";
  243. DBG(" create device, devfn: %x, type: %s\n", devfn, type);
  244. dev->bus = bus;
  245. dev->sysdata = node;
  246. dev->dev.parent = bus->bridge;
  247. dev->dev.bus = &pci_bus_type;
  248. dev->devfn = devfn;
  249. dev->multifunction = 0; /* maybe a lie? */
  250. dev->vendor = get_int_prop(node, "vendor-id", 0xffff);
  251. dev->device = get_int_prop(node, "device-id", 0xffff);
  252. dev->subsystem_vendor = get_int_prop(node, "subsystem-vendor-id", 0);
  253. dev->subsystem_device = get_int_prop(node, "subsystem-id", 0);
  254. dev->cfg_size = pci_cfg_space_size(dev);
  255. sprintf(pci_name(dev), "%04x:%02x:%02x.%d", pci_domain_nr(bus),
  256. dev->bus->number, PCI_SLOT(devfn), PCI_FUNC(devfn));
  257. dev->class = get_int_prop(node, "class-code", 0);
  258. DBG(" class: 0x%x\n", dev->class);
  259. dev->current_state = 4; /* unknown power state */
  260. dev->error_state = pci_channel_io_normal;
  261. if (!strcmp(type, "pci") || !strcmp(type, "pciex")) {
  262. /* a PCI-PCI bridge */
  263. dev->hdr_type = PCI_HEADER_TYPE_BRIDGE;
  264. dev->rom_base_reg = PCI_ROM_ADDRESS1;
  265. } else if (!strcmp(type, "cardbus")) {
  266. dev->hdr_type = PCI_HEADER_TYPE_CARDBUS;
  267. } else {
  268. dev->hdr_type = PCI_HEADER_TYPE_NORMAL;
  269. dev->rom_base_reg = PCI_ROM_ADDRESS;
  270. /* Maybe do a default OF mapping here */
  271. dev->irq = NO_IRQ;
  272. }
  273. pci_parse_of_addrs(node, dev);
  274. DBG(" adding to system ...\n");
  275. pci_device_add(dev, bus);
  276. return dev;
  277. }
  278. EXPORT_SYMBOL(of_create_pci_dev);
  279. void __devinit of_scan_bus(struct device_node *node,
  280. struct pci_bus *bus)
  281. {
  282. struct device_node *child = NULL;
  283. const u32 *reg;
  284. int reglen, devfn;
  285. struct pci_dev *dev;
  286. DBG("of_scan_bus(%s) bus no %d... \n", node->full_name, bus->number);
  287. while ((child = of_get_next_child(node, child)) != NULL) {
  288. DBG(" * %s\n", child->full_name);
  289. reg = of_get_property(child, "reg", &reglen);
  290. if (reg == NULL || reglen < 20)
  291. continue;
  292. devfn = (reg[0] >> 8) & 0xff;
  293. /* create a new pci_dev for this device */
  294. dev = of_create_pci_dev(child, bus, devfn);
  295. if (!dev)
  296. continue;
  297. DBG("dev header type: %x\n", dev->hdr_type);
  298. if (dev->hdr_type == PCI_HEADER_TYPE_BRIDGE ||
  299. dev->hdr_type == PCI_HEADER_TYPE_CARDBUS)
  300. of_scan_pci_bridge(child, dev);
  301. }
  302. do_bus_setup(bus);
  303. }
  304. EXPORT_SYMBOL(of_scan_bus);
  305. void __devinit of_scan_pci_bridge(struct device_node *node,
  306. struct pci_dev *dev)
  307. {
  308. struct pci_bus *bus;
  309. const u32 *busrange, *ranges;
  310. int len, i, mode;
  311. struct resource *res;
  312. unsigned int flags;
  313. u64 size;
  314. DBG("of_scan_pci_bridge(%s)\n", node->full_name);
  315. /* parse bus-range property */
  316. busrange = of_get_property(node, "bus-range", &len);
  317. if (busrange == NULL || len != 8) {
  318. printk(KERN_DEBUG "Can't get bus-range for PCI-PCI bridge %s\n",
  319. node->full_name);
  320. return;
  321. }
  322. ranges = of_get_property(node, "ranges", &len);
  323. if (ranges == NULL) {
  324. printk(KERN_DEBUG "Can't get ranges for PCI-PCI bridge %s\n",
  325. node->full_name);
  326. return;
  327. }
  328. bus = pci_add_new_bus(dev->bus, dev, busrange[0]);
  329. if (!bus) {
  330. printk(KERN_ERR "Failed to create pci bus for %s\n",
  331. node->full_name);
  332. return;
  333. }
  334. bus->primary = dev->bus->number;
  335. bus->subordinate = busrange[1];
  336. bus->bridge_ctl = 0;
  337. bus->sysdata = node;
  338. /* parse ranges property */
  339. /* PCI #address-cells == 3 and #size-cells == 2 always */
  340. res = &dev->resource[PCI_BRIDGE_RESOURCES];
  341. for (i = 0; i < PCI_NUM_RESOURCES - PCI_BRIDGE_RESOURCES; ++i) {
  342. res->flags = 0;
  343. bus->resource[i] = res;
  344. ++res;
  345. }
  346. i = 1;
  347. for (; len >= 32; len -= 32, ranges += 8) {
  348. flags = pci_parse_of_flags(ranges[0]);
  349. size = GET_64BIT(ranges, 6);
  350. if (flags == 0 || size == 0)
  351. continue;
  352. if (flags & IORESOURCE_IO) {
  353. res = bus->resource[0];
  354. if (res->flags) {
  355. printk(KERN_ERR "PCI: ignoring extra I/O range"
  356. " for bridge %s\n", node->full_name);
  357. continue;
  358. }
  359. } else {
  360. if (i >= PCI_NUM_RESOURCES - PCI_BRIDGE_RESOURCES) {
  361. printk(KERN_ERR "PCI: too many memory ranges"
  362. " for bridge %s\n", node->full_name);
  363. continue;
  364. }
  365. res = bus->resource[i];
  366. ++i;
  367. }
  368. res->start = GET_64BIT(ranges, 1);
  369. res->end = res->start + size - 1;
  370. res->flags = flags;
  371. fixup_resource(res, dev);
  372. }
  373. sprintf(bus->name, "PCI Bus %04x:%02x", pci_domain_nr(bus),
  374. bus->number);
  375. DBG(" bus name: %s\n", bus->name);
  376. mode = PCI_PROBE_NORMAL;
  377. if (ppc_md.pci_probe_mode)
  378. mode = ppc_md.pci_probe_mode(bus);
  379. DBG(" probe mode: %d\n", mode);
  380. if (mode == PCI_PROBE_DEVTREE)
  381. of_scan_bus(node, bus);
  382. else if (mode == PCI_PROBE_NORMAL)
  383. pci_scan_child_bus(bus);
  384. }
  385. EXPORT_SYMBOL(of_scan_pci_bridge);
  386. void __devinit scan_phb(struct pci_controller *hose)
  387. {
  388. struct pci_bus *bus;
  389. struct device_node *node = hose->arch_data;
  390. int i, mode;
  391. struct resource *res;
  392. DBG("Scanning PHB %s\n", node ? node->full_name : "<NO NAME>");
  393. bus = pci_create_bus(hose->parent, hose->first_busno, hose->ops, node);
  394. if (bus == NULL) {
  395. printk(KERN_ERR "Failed to create bus for PCI domain %04x\n",
  396. hose->global_number);
  397. return;
  398. }
  399. bus->secondary = hose->first_busno;
  400. hose->bus = bus;
  401. if (!firmware_has_feature(FW_FEATURE_ISERIES))
  402. pcibios_map_io_space(bus);
  403. bus->resource[0] = res = &hose->io_resource;
  404. if (res->flags && request_resource(&ioport_resource, res)) {
  405. printk(KERN_ERR "Failed to request PCI IO region "
  406. "on PCI domain %04x\n", hose->global_number);
  407. DBG("res->start = 0x%016lx, res->end = 0x%016lx\n",
  408. res->start, res->end);
  409. }
  410. for (i = 0; i < 3; ++i) {
  411. res = &hose->mem_resources[i];
  412. bus->resource[i+1] = res;
  413. if (res->flags && request_resource(&iomem_resource, res))
  414. printk(KERN_ERR "Failed to request PCI memory region "
  415. "on PCI domain %04x\n", hose->global_number);
  416. }
  417. mode = PCI_PROBE_NORMAL;
  418. if (node && ppc_md.pci_probe_mode)
  419. mode = ppc_md.pci_probe_mode(bus);
  420. DBG(" probe mode: %d\n", mode);
  421. if (mode == PCI_PROBE_DEVTREE) {
  422. bus->subordinate = hose->last_busno;
  423. of_scan_bus(node, bus);
  424. }
  425. if (mode == PCI_PROBE_NORMAL)
  426. hose->last_busno = bus->subordinate = pci_scan_child_bus(bus);
  427. }
  428. static int __init pcibios_init(void)
  429. {
  430. struct pci_controller *hose, *tmp;
  431. /* For now, override phys_mem_access_prot. If we need it,
  432. * later, we may move that initialization to each ppc_md
  433. */
  434. ppc_md.phys_mem_access_prot = pci_phys_mem_access_prot;
  435. if (firmware_has_feature(FW_FEATURE_ISERIES))
  436. iSeries_pcibios_init();
  437. printk(KERN_DEBUG "PCI: Probing PCI hardware\n");
  438. /* Scan all of the recorded PCI controllers. */
  439. list_for_each_entry_safe(hose, tmp, &hose_list, list_node) {
  440. scan_phb(hose);
  441. pci_bus_add_devices(hose->bus);
  442. }
  443. if (!firmware_has_feature(FW_FEATURE_ISERIES)) {
  444. if (pci_probe_only)
  445. pcibios_claim_of_setup();
  446. else
  447. /* FIXME: `else' will be removed when
  448. pci_assign_unassigned_resources() is able to work
  449. correctly with [partially] allocated PCI tree. */
  450. pci_assign_unassigned_resources();
  451. }
  452. /* Call machine dependent final fixup */
  453. if (ppc_md.pcibios_fixup)
  454. ppc_md.pcibios_fixup();
  455. printk(KERN_DEBUG "PCI: Probing PCI hardware done\n");
  456. return 0;
  457. }
  458. subsys_initcall(pcibios_init);
  459. int pcibios_enable_device(struct pci_dev *dev, int mask)
  460. {
  461. u16 cmd, oldcmd;
  462. int i;
  463. pci_read_config_word(dev, PCI_COMMAND, &cmd);
  464. oldcmd = cmd;
  465. for (i = 0; i < PCI_NUM_RESOURCES; i++) {
  466. struct resource *res = &dev->resource[i];
  467. /* Only set up the requested stuff */
  468. if (!(mask & (1<<i)))
  469. continue;
  470. if (res->flags & IORESOURCE_IO)
  471. cmd |= PCI_COMMAND_IO;
  472. if (res->flags & IORESOURCE_MEM)
  473. cmd |= PCI_COMMAND_MEMORY;
  474. }
  475. if (cmd != oldcmd) {
  476. printk(KERN_DEBUG "PCI: Enabling device: (%s), cmd %x\n",
  477. pci_name(dev), cmd);
  478. /* Enable the appropriate bits in the PCI command register. */
  479. pci_write_config_word(dev, PCI_COMMAND, cmd);
  480. }
  481. return 0;
  482. }
  483. /* Decide whether to display the domain number in /proc */
  484. int pci_proc_domain(struct pci_bus *bus)
  485. {
  486. if (firmware_has_feature(FW_FEATURE_ISERIES))
  487. return 0;
  488. else {
  489. struct pci_controller *hose = pci_bus_to_host(bus);
  490. return hose->buid;
  491. }
  492. }
  493. void __devinit pci_process_bridge_OF_ranges(struct pci_controller *hose,
  494. struct device_node *dev, int prim)
  495. {
  496. const unsigned int *ranges;
  497. unsigned int pci_space;
  498. unsigned long size;
  499. int rlen = 0;
  500. int memno = 0;
  501. struct resource *res;
  502. int np, na = of_n_addr_cells(dev);
  503. unsigned long pci_addr, cpu_phys_addr;
  504. np = na + 5;
  505. /* From "PCI Binding to 1275"
  506. * The ranges property is laid out as an array of elements,
  507. * each of which comprises:
  508. * cells 0 - 2: a PCI address
  509. * cells 3 or 3+4: a CPU physical address
  510. * (size depending on dev->n_addr_cells)
  511. * cells 4+5 or 5+6: the size of the range
  512. */
  513. ranges = of_get_property(dev, "ranges", &rlen);
  514. if (ranges == NULL)
  515. return;
  516. hose->io_base_phys = 0;
  517. while ((rlen -= np * sizeof(unsigned int)) >= 0) {
  518. res = NULL;
  519. pci_space = ranges[0];
  520. pci_addr = ((unsigned long)ranges[1] << 32) | ranges[2];
  521. cpu_phys_addr = of_translate_address(dev, &ranges[3]);
  522. size = ((unsigned long)ranges[na+3] << 32) | ranges[na+4];
  523. ranges += np;
  524. if (size == 0)
  525. continue;
  526. /* Now consume following elements while they are contiguous */
  527. while (rlen >= np * sizeof(unsigned int)) {
  528. unsigned long addr, phys;
  529. if (ranges[0] != pci_space)
  530. break;
  531. addr = ((unsigned long)ranges[1] << 32) | ranges[2];
  532. phys = ranges[3];
  533. if (na >= 2)
  534. phys = (phys << 32) | ranges[4];
  535. if (addr != pci_addr + size ||
  536. phys != cpu_phys_addr + size)
  537. break;
  538. size += ((unsigned long)ranges[na+3] << 32)
  539. | ranges[na+4];
  540. ranges += np;
  541. rlen -= np * sizeof(unsigned int);
  542. }
  543. switch ((pci_space >> 24) & 0x3) {
  544. case 1: /* I/O space */
  545. hose->io_base_phys = cpu_phys_addr - pci_addr;
  546. /* handle from 0 to top of I/O window */
  547. hose->pci_io_size = pci_addr + size;
  548. res = &hose->io_resource;
  549. res->flags = IORESOURCE_IO;
  550. res->start = pci_addr;
  551. DBG("phb%d: IO 0x%lx -> 0x%lx\n", hose->global_number,
  552. res->start, res->start + size - 1);
  553. break;
  554. case 2: /* memory space */
  555. memno = 0;
  556. while (memno < 3 && hose->mem_resources[memno].flags)
  557. ++memno;
  558. if (memno == 0)
  559. hose->pci_mem_offset = cpu_phys_addr - pci_addr;
  560. if (memno < 3) {
  561. res = &hose->mem_resources[memno];
  562. res->flags = IORESOURCE_MEM;
  563. res->start = cpu_phys_addr;
  564. DBG("phb%d: MEM 0x%lx -> 0x%lx\n", hose->global_number,
  565. res->start, res->start + size - 1);
  566. }
  567. break;
  568. }
  569. if (res != NULL) {
  570. res->name = dev->full_name;
  571. res->end = res->start + size - 1;
  572. res->parent = NULL;
  573. res->sibling = NULL;
  574. res->child = NULL;
  575. }
  576. }
  577. }
  578. #ifdef CONFIG_HOTPLUG
  579. int pcibios_unmap_io_space(struct pci_bus *bus)
  580. {
  581. struct pci_controller *hose;
  582. WARN_ON(bus == NULL);
  583. /* If this is not a PHB, we only flush the hash table over
  584. * the area mapped by this bridge. We don't play with the PTE
  585. * mappings since we might have to deal with sub-page alignemnts
  586. * so flushing the hash table is the only sane way to make sure
  587. * that no hash entries are covering that removed bridge area
  588. * while still allowing other busses overlapping those pages
  589. */
  590. if (bus->self) {
  591. struct resource *res = bus->resource[0];
  592. DBG("IO unmapping for PCI-PCI bridge %s\n",
  593. pci_name(bus->self));
  594. __flush_hash_table_range(&init_mm, res->start + _IO_BASE,
  595. res->end - res->start + 1);
  596. return 0;
  597. }
  598. /* Get the host bridge */
  599. hose = pci_bus_to_host(bus);
  600. /* Check if we have IOs allocated */
  601. if (hose->io_base_alloc == 0)
  602. return 0;
  603. DBG("IO unmapping for PHB %s\n",
  604. ((struct device_node *)hose->arch_data)->full_name);
  605. DBG(" alloc=0x%p\n", hose->io_base_alloc);
  606. /* This is a PHB, we fully unmap the IO area */
  607. vunmap(hose->io_base_alloc);
  608. return 0;
  609. }
  610. EXPORT_SYMBOL_GPL(pcibios_unmap_io_space);
  611. #endif /* CONFIG_HOTPLUG */
  612. int __devinit pcibios_map_io_space(struct pci_bus *bus)
  613. {
  614. struct vm_struct *area;
  615. unsigned long phys_page;
  616. unsigned long size_page;
  617. unsigned long io_virt_offset;
  618. struct pci_controller *hose;
  619. WARN_ON(bus == NULL);
  620. /* If this not a PHB, nothing to do, page tables still exist and
  621. * thus HPTEs will be faulted in when needed
  622. */
  623. if (bus->self) {
  624. DBG("IO mapping for PCI-PCI bridge %s\n",
  625. pci_name(bus->self));
  626. DBG(" virt=0x%016lx...0x%016lx\n",
  627. bus->resource[0]->start + _IO_BASE,
  628. bus->resource[0]->end + _IO_BASE);
  629. return 0;
  630. }
  631. /* Get the host bridge */
  632. hose = pci_bus_to_host(bus);
  633. phys_page = _ALIGN_DOWN(hose->io_base_phys, PAGE_SIZE);
  634. size_page = _ALIGN_UP(hose->pci_io_size, PAGE_SIZE);
  635. /* Make sure IO area address is clear */
  636. hose->io_base_alloc = NULL;
  637. /* If there's no IO to map on that bus, get away too */
  638. if (hose->pci_io_size == 0 || hose->io_base_phys == 0)
  639. return 0;
  640. /* Let's allocate some IO space for that guy. We don't pass
  641. * VM_IOREMAP because we don't care about alignment tricks that
  642. * the core does in that case. Maybe we should due to stupid card
  643. * with incomplete address decoding but I'd rather not deal with
  644. * those outside of the reserved 64K legacy region.
  645. */
  646. area = __get_vm_area(size_page, 0, PHB_IO_BASE, PHB_IO_END);
  647. if (area == NULL)
  648. return -ENOMEM;
  649. hose->io_base_alloc = area->addr;
  650. hose->io_base_virt = (void __iomem *)(area->addr +
  651. hose->io_base_phys - phys_page);
  652. DBG("IO mapping for PHB %s\n",
  653. ((struct device_node *)hose->arch_data)->full_name);
  654. DBG(" phys=0x%016lx, virt=0x%p (alloc=0x%p)\n",
  655. hose->io_base_phys, hose->io_base_virt, hose->io_base_alloc);
  656. DBG(" size=0x%016lx (alloc=0x%016lx)\n",
  657. hose->pci_io_size, size_page);
  658. /* Establish the mapping */
  659. if (__ioremap_at(phys_page, area->addr, size_page,
  660. _PAGE_NO_CACHE | _PAGE_GUARDED) == NULL)
  661. return -ENOMEM;
  662. /* Fixup hose IO resource */
  663. io_virt_offset = (unsigned long)hose->io_base_virt - _IO_BASE;
  664. hose->io_resource.start += io_virt_offset;
  665. hose->io_resource.end += io_virt_offset;
  666. DBG(" hose->io_resource=0x%016lx...0x%016lx\n",
  667. hose->io_resource.start, hose->io_resource.end);
  668. return 0;
  669. }
  670. EXPORT_SYMBOL_GPL(pcibios_map_io_space);
  671. static void __devinit fixup_resource(struct resource *res, struct pci_dev *dev)
  672. {
  673. struct pci_controller *hose = pci_bus_to_host(dev->bus);
  674. unsigned long offset;
  675. if (res->flags & IORESOURCE_IO) {
  676. offset = (unsigned long)hose->io_base_virt - _IO_BASE;
  677. res->start += offset;
  678. res->end += offset;
  679. } else if (res->flags & IORESOURCE_MEM) {
  680. res->start += hose->pci_mem_offset;
  681. res->end += hose->pci_mem_offset;
  682. }
  683. }
  684. void __devinit pcibios_fixup_device_resources(struct pci_dev *dev,
  685. struct pci_bus *bus)
  686. {
  687. /* Update device resources. */
  688. int i;
  689. DBG("%s: Fixup resources:\n", pci_name(dev));
  690. for (i = 0; i < PCI_NUM_RESOURCES; i++) {
  691. struct resource *res = &dev->resource[i];
  692. if (!res->flags)
  693. continue;
  694. DBG(" 0x%02x < %08lx:0x%016lx...0x%016lx\n",
  695. i, res->flags, res->start, res->end);
  696. fixup_resource(res, dev);
  697. DBG(" > %08lx:0x%016lx...0x%016lx\n",
  698. res->flags, res->start, res->end);
  699. }
  700. }
  701. EXPORT_SYMBOL(pcibios_fixup_device_resources);
  702. void __devinit pcibios_setup_new_device(struct pci_dev *dev)
  703. {
  704. struct dev_archdata *sd = &dev->dev.archdata;
  705. sd->of_node = pci_device_to_OF_node(dev);
  706. DBG("PCI device %s OF node: %s\n", pci_name(dev),
  707. sd->of_node ? sd->of_node->full_name : "<none>");
  708. sd->dma_ops = pci_dma_ops;
  709. #ifdef CONFIG_NUMA
  710. sd->numa_node = pcibus_to_node(dev->bus);
  711. #else
  712. sd->numa_node = -1;
  713. #endif
  714. if (ppc_md.pci_dma_dev_setup)
  715. ppc_md.pci_dma_dev_setup(dev);
  716. }
  717. EXPORT_SYMBOL(pcibios_setup_new_device);
  718. static void __devinit do_bus_setup(struct pci_bus *bus)
  719. {
  720. struct pci_dev *dev;
  721. if (ppc_md.pci_dma_bus_setup)
  722. ppc_md.pci_dma_bus_setup(bus);
  723. list_for_each_entry(dev, &bus->devices, bus_list)
  724. pcibios_setup_new_device(dev);
  725. /* Read default IRQs and fixup if necessary */
  726. list_for_each_entry(dev, &bus->devices, bus_list) {
  727. pci_read_irq_line(dev);
  728. if (ppc_md.pci_irq_fixup)
  729. ppc_md.pci_irq_fixup(dev);
  730. }
  731. }
  732. void __devinit pcibios_fixup_bus(struct pci_bus *bus)
  733. {
  734. struct pci_dev *dev = bus->self;
  735. struct device_node *np;
  736. np = pci_bus_to_OF_node(bus);
  737. DBG("pcibios_fixup_bus(%s)\n", np ? np->full_name : "<???>");
  738. if (dev && pci_probe_only &&
  739. (dev->class >> 8) == PCI_CLASS_BRIDGE_PCI) {
  740. /* This is a subordinate bridge */
  741. pci_read_bridge_bases(bus);
  742. pcibios_fixup_device_resources(dev, bus);
  743. }
  744. do_bus_setup(bus);
  745. if (!pci_probe_only)
  746. return;
  747. list_for_each_entry(dev, &bus->devices, bus_list)
  748. if ((dev->class >> 8) != PCI_CLASS_BRIDGE_PCI)
  749. pcibios_fixup_device_resources(dev, bus);
  750. }
  751. EXPORT_SYMBOL(pcibios_fixup_bus);
  752. unsigned long pci_address_to_pio(phys_addr_t address)
  753. {
  754. struct pci_controller *hose, *tmp;
  755. list_for_each_entry_safe(hose, tmp, &hose_list, list_node) {
  756. if (address >= hose->io_base_phys &&
  757. address < (hose->io_base_phys + hose->pci_io_size)) {
  758. unsigned long base =
  759. (unsigned long)hose->io_base_virt - _IO_BASE;
  760. return base + (address - hose->io_base_phys);
  761. }
  762. }
  763. return (unsigned int)-1;
  764. }
  765. EXPORT_SYMBOL_GPL(pci_address_to_pio);
  766. #define IOBASE_BRIDGE_NUMBER 0
  767. #define IOBASE_MEMORY 1
  768. #define IOBASE_IO 2
  769. #define IOBASE_ISA_IO 3
  770. #define IOBASE_ISA_MEM 4
  771. long sys_pciconfig_iobase(long which, unsigned long in_bus,
  772. unsigned long in_devfn)
  773. {
  774. struct pci_controller* hose;
  775. struct list_head *ln;
  776. struct pci_bus *bus = NULL;
  777. struct device_node *hose_node;
  778. /* Argh ! Please forgive me for that hack, but that's the
  779. * simplest way to get existing XFree to not lockup on some
  780. * G5 machines... So when something asks for bus 0 io base
  781. * (bus 0 is HT root), we return the AGP one instead.
  782. */
  783. if (machine_is_compatible("MacRISC4"))
  784. if (in_bus == 0)
  785. in_bus = 0xf0;
  786. /* That syscall isn't quite compatible with PCI domains, but it's
  787. * used on pre-domains setup. We return the first match
  788. */
  789. for (ln = pci_root_buses.next; ln != &pci_root_buses; ln = ln->next) {
  790. bus = pci_bus_b(ln);
  791. if (in_bus >= bus->number && in_bus <= bus->subordinate)
  792. break;
  793. bus = NULL;
  794. }
  795. if (bus == NULL || bus->sysdata == NULL)
  796. return -ENODEV;
  797. hose_node = (struct device_node *)bus->sysdata;
  798. hose = PCI_DN(hose_node)->phb;
  799. switch (which) {
  800. case IOBASE_BRIDGE_NUMBER:
  801. return (long)hose->first_busno;
  802. case IOBASE_MEMORY:
  803. return (long)hose->pci_mem_offset;
  804. case IOBASE_IO:
  805. return (long)hose->io_base_phys;
  806. case IOBASE_ISA_IO:
  807. return (long)isa_io_base;
  808. case IOBASE_ISA_MEM:
  809. return -EINVAL;
  810. }
  811. return -EOPNOTSUPP;
  812. }
  813. #ifdef CONFIG_NUMA
  814. int pcibus_to_node(struct pci_bus *bus)
  815. {
  816. struct pci_controller *phb = pci_bus_to_host(bus);
  817. return phb->node;
  818. }
  819. EXPORT_SYMBOL(pcibus_to_node);
  820. #endif