evergreen.c 104 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346
  1. /*
  2. * Copyright 2010 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. * Authors: Alex Deucher
  23. */
  24. #include <linux/firmware.h>
  25. #include <linux/platform_device.h>
  26. #include <linux/slab.h>
  27. #include "drmP.h"
  28. #include "radeon.h"
  29. #include "radeon_asic.h"
  30. #include "radeon_drm.h"
  31. #include "evergreend.h"
  32. #include "atom.h"
  33. #include "avivod.h"
  34. #include "evergreen_reg.h"
  35. #include "evergreen_blit_shaders.h"
  36. #define EVERGREEN_PFP_UCODE_SIZE 1120
  37. #define EVERGREEN_PM4_UCODE_SIZE 1376
  38. static void evergreen_gpu_init(struct radeon_device *rdev);
  39. void evergreen_fini(struct radeon_device *rdev);
  40. void evergreen_pcie_gen2_enable(struct radeon_device *rdev);
  41. void evergreen_fix_pci_max_read_req_size(struct radeon_device *rdev)
  42. {
  43. u16 ctl, v;
  44. int cap, err;
  45. cap = pci_pcie_cap(rdev->pdev);
  46. if (!cap)
  47. return;
  48. err = pci_read_config_word(rdev->pdev, cap + PCI_EXP_DEVCTL, &ctl);
  49. if (err)
  50. return;
  51. v = (ctl & PCI_EXP_DEVCTL_READRQ) >> 12;
  52. /* if bios or OS sets MAX_READ_REQUEST_SIZE to an invalid value, fix it
  53. * to avoid hangs or perfomance issues
  54. */
  55. if ((v == 0) || (v == 6) || (v == 7)) {
  56. ctl &= ~PCI_EXP_DEVCTL_READRQ;
  57. ctl |= (2 << 12);
  58. pci_write_config_word(rdev->pdev, cap + PCI_EXP_DEVCTL, ctl);
  59. }
  60. }
  61. void evergreen_pre_page_flip(struct radeon_device *rdev, int crtc)
  62. {
  63. /* enable the pflip int */
  64. radeon_irq_kms_pflip_irq_get(rdev, crtc);
  65. }
  66. void evergreen_post_page_flip(struct radeon_device *rdev, int crtc)
  67. {
  68. /* disable the pflip int */
  69. radeon_irq_kms_pflip_irq_put(rdev, crtc);
  70. }
  71. u32 evergreen_page_flip(struct radeon_device *rdev, int crtc_id, u64 crtc_base)
  72. {
  73. struct radeon_crtc *radeon_crtc = rdev->mode_info.crtcs[crtc_id];
  74. u32 tmp = RREG32(EVERGREEN_GRPH_UPDATE + radeon_crtc->crtc_offset);
  75. /* Lock the graphics update lock */
  76. tmp |= EVERGREEN_GRPH_UPDATE_LOCK;
  77. WREG32(EVERGREEN_GRPH_UPDATE + radeon_crtc->crtc_offset, tmp);
  78. /* update the scanout addresses */
  79. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH + radeon_crtc->crtc_offset,
  80. upper_32_bits(crtc_base));
  81. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS + radeon_crtc->crtc_offset,
  82. (u32)crtc_base);
  83. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH + radeon_crtc->crtc_offset,
  84. upper_32_bits(crtc_base));
  85. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS + radeon_crtc->crtc_offset,
  86. (u32)crtc_base);
  87. /* Wait for update_pending to go high. */
  88. while (!(RREG32(EVERGREEN_GRPH_UPDATE + radeon_crtc->crtc_offset) & EVERGREEN_GRPH_SURFACE_UPDATE_PENDING));
  89. DRM_DEBUG("Update pending now high. Unlocking vupdate_lock.\n");
  90. /* Unlock the lock, so double-buffering can take place inside vblank */
  91. tmp &= ~EVERGREEN_GRPH_UPDATE_LOCK;
  92. WREG32(EVERGREEN_GRPH_UPDATE + radeon_crtc->crtc_offset, tmp);
  93. /* Return current update_pending status: */
  94. return RREG32(EVERGREEN_GRPH_UPDATE + radeon_crtc->crtc_offset) & EVERGREEN_GRPH_SURFACE_UPDATE_PENDING;
  95. }
  96. /* get temperature in millidegrees */
  97. int evergreen_get_temp(struct radeon_device *rdev)
  98. {
  99. u32 temp, toffset;
  100. int actual_temp = 0;
  101. if (rdev->family == CHIP_JUNIPER) {
  102. toffset = (RREG32(CG_THERMAL_CTRL) & TOFFSET_MASK) >>
  103. TOFFSET_SHIFT;
  104. temp = (RREG32(CG_TS0_STATUS) & TS0_ADC_DOUT_MASK) >>
  105. TS0_ADC_DOUT_SHIFT;
  106. if (toffset & 0x100)
  107. actual_temp = temp / 2 - (0x200 - toffset);
  108. else
  109. actual_temp = temp / 2 + toffset;
  110. actual_temp = actual_temp * 1000;
  111. } else {
  112. temp = (RREG32(CG_MULT_THERMAL_STATUS) & ASIC_T_MASK) >>
  113. ASIC_T_SHIFT;
  114. if (temp & 0x400)
  115. actual_temp = -256;
  116. else if (temp & 0x200)
  117. actual_temp = 255;
  118. else if (temp & 0x100) {
  119. actual_temp = temp & 0x1ff;
  120. actual_temp |= ~0x1ff;
  121. } else
  122. actual_temp = temp & 0xff;
  123. actual_temp = (actual_temp * 1000) / 2;
  124. }
  125. return actual_temp;
  126. }
  127. int sumo_get_temp(struct radeon_device *rdev)
  128. {
  129. u32 temp = RREG32(CG_THERMAL_STATUS) & 0xff;
  130. int actual_temp = temp - 49;
  131. return actual_temp * 1000;
  132. }
  133. void sumo_pm_init_profile(struct radeon_device *rdev)
  134. {
  135. int idx;
  136. /* default */
  137. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  138. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  139. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
  140. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0;
  141. /* low,mid sh/mh */
  142. if (rdev->flags & RADEON_IS_MOBILITY)
  143. idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_BATTERY, 0);
  144. else
  145. idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 0);
  146. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = idx;
  147. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = idx;
  148. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
  149. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
  150. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = idx;
  151. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = idx;
  152. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
  153. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
  154. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = idx;
  155. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = idx;
  156. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
  157. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0;
  158. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = idx;
  159. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = idx;
  160. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
  161. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0;
  162. /* high sh/mh */
  163. idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 0);
  164. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = idx;
  165. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = idx;
  166. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
  167. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx =
  168. rdev->pm.power_state[idx].num_clock_modes - 1;
  169. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = idx;
  170. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = idx;
  171. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
  172. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx =
  173. rdev->pm.power_state[idx].num_clock_modes - 1;
  174. }
  175. void evergreen_pm_misc(struct radeon_device *rdev)
  176. {
  177. int req_ps_idx = rdev->pm.requested_power_state_index;
  178. int req_cm_idx = rdev->pm.requested_clock_mode_index;
  179. struct radeon_power_state *ps = &rdev->pm.power_state[req_ps_idx];
  180. struct radeon_voltage *voltage = &ps->clock_info[req_cm_idx].voltage;
  181. if (voltage->type == VOLTAGE_SW) {
  182. /* 0xff01 is a flag rather then an actual voltage */
  183. if (voltage->voltage == 0xff01)
  184. return;
  185. if (voltage->voltage && (voltage->voltage != rdev->pm.current_vddc)) {
  186. radeon_atom_set_voltage(rdev, voltage->voltage, SET_VOLTAGE_TYPE_ASIC_VDDC);
  187. rdev->pm.current_vddc = voltage->voltage;
  188. DRM_DEBUG("Setting: vddc: %d\n", voltage->voltage);
  189. }
  190. /* 0xff01 is a flag rather then an actual voltage */
  191. if (voltage->vddci == 0xff01)
  192. return;
  193. if (voltage->vddci && (voltage->vddci != rdev->pm.current_vddci)) {
  194. radeon_atom_set_voltage(rdev, voltage->vddci, SET_VOLTAGE_TYPE_ASIC_VDDCI);
  195. rdev->pm.current_vddci = voltage->vddci;
  196. DRM_DEBUG("Setting: vddci: %d\n", voltage->vddci);
  197. }
  198. }
  199. }
  200. void evergreen_pm_prepare(struct radeon_device *rdev)
  201. {
  202. struct drm_device *ddev = rdev->ddev;
  203. struct drm_crtc *crtc;
  204. struct radeon_crtc *radeon_crtc;
  205. u32 tmp;
  206. /* disable any active CRTCs */
  207. list_for_each_entry(crtc, &ddev->mode_config.crtc_list, head) {
  208. radeon_crtc = to_radeon_crtc(crtc);
  209. if (radeon_crtc->enabled) {
  210. tmp = RREG32(EVERGREEN_CRTC_CONTROL + radeon_crtc->crtc_offset);
  211. tmp |= EVERGREEN_CRTC_DISP_READ_REQUEST_DISABLE;
  212. WREG32(EVERGREEN_CRTC_CONTROL + radeon_crtc->crtc_offset, tmp);
  213. }
  214. }
  215. }
  216. void evergreen_pm_finish(struct radeon_device *rdev)
  217. {
  218. struct drm_device *ddev = rdev->ddev;
  219. struct drm_crtc *crtc;
  220. struct radeon_crtc *radeon_crtc;
  221. u32 tmp;
  222. /* enable any active CRTCs */
  223. list_for_each_entry(crtc, &ddev->mode_config.crtc_list, head) {
  224. radeon_crtc = to_radeon_crtc(crtc);
  225. if (radeon_crtc->enabled) {
  226. tmp = RREG32(EVERGREEN_CRTC_CONTROL + radeon_crtc->crtc_offset);
  227. tmp &= ~EVERGREEN_CRTC_DISP_READ_REQUEST_DISABLE;
  228. WREG32(EVERGREEN_CRTC_CONTROL + radeon_crtc->crtc_offset, tmp);
  229. }
  230. }
  231. }
  232. bool evergreen_hpd_sense(struct radeon_device *rdev, enum radeon_hpd_id hpd)
  233. {
  234. bool connected = false;
  235. switch (hpd) {
  236. case RADEON_HPD_1:
  237. if (RREG32(DC_HPD1_INT_STATUS) & DC_HPDx_SENSE)
  238. connected = true;
  239. break;
  240. case RADEON_HPD_2:
  241. if (RREG32(DC_HPD2_INT_STATUS) & DC_HPDx_SENSE)
  242. connected = true;
  243. break;
  244. case RADEON_HPD_3:
  245. if (RREG32(DC_HPD3_INT_STATUS) & DC_HPDx_SENSE)
  246. connected = true;
  247. break;
  248. case RADEON_HPD_4:
  249. if (RREG32(DC_HPD4_INT_STATUS) & DC_HPDx_SENSE)
  250. connected = true;
  251. break;
  252. case RADEON_HPD_5:
  253. if (RREG32(DC_HPD5_INT_STATUS) & DC_HPDx_SENSE)
  254. connected = true;
  255. break;
  256. case RADEON_HPD_6:
  257. if (RREG32(DC_HPD6_INT_STATUS) & DC_HPDx_SENSE)
  258. connected = true;
  259. break;
  260. default:
  261. break;
  262. }
  263. return connected;
  264. }
  265. void evergreen_hpd_set_polarity(struct radeon_device *rdev,
  266. enum radeon_hpd_id hpd)
  267. {
  268. u32 tmp;
  269. bool connected = evergreen_hpd_sense(rdev, hpd);
  270. switch (hpd) {
  271. case RADEON_HPD_1:
  272. tmp = RREG32(DC_HPD1_INT_CONTROL);
  273. if (connected)
  274. tmp &= ~DC_HPDx_INT_POLARITY;
  275. else
  276. tmp |= DC_HPDx_INT_POLARITY;
  277. WREG32(DC_HPD1_INT_CONTROL, tmp);
  278. break;
  279. case RADEON_HPD_2:
  280. tmp = RREG32(DC_HPD2_INT_CONTROL);
  281. if (connected)
  282. tmp &= ~DC_HPDx_INT_POLARITY;
  283. else
  284. tmp |= DC_HPDx_INT_POLARITY;
  285. WREG32(DC_HPD2_INT_CONTROL, tmp);
  286. break;
  287. case RADEON_HPD_3:
  288. tmp = RREG32(DC_HPD3_INT_CONTROL);
  289. if (connected)
  290. tmp &= ~DC_HPDx_INT_POLARITY;
  291. else
  292. tmp |= DC_HPDx_INT_POLARITY;
  293. WREG32(DC_HPD3_INT_CONTROL, tmp);
  294. break;
  295. case RADEON_HPD_4:
  296. tmp = RREG32(DC_HPD4_INT_CONTROL);
  297. if (connected)
  298. tmp &= ~DC_HPDx_INT_POLARITY;
  299. else
  300. tmp |= DC_HPDx_INT_POLARITY;
  301. WREG32(DC_HPD4_INT_CONTROL, tmp);
  302. break;
  303. case RADEON_HPD_5:
  304. tmp = RREG32(DC_HPD5_INT_CONTROL);
  305. if (connected)
  306. tmp &= ~DC_HPDx_INT_POLARITY;
  307. else
  308. tmp |= DC_HPDx_INT_POLARITY;
  309. WREG32(DC_HPD5_INT_CONTROL, tmp);
  310. break;
  311. case RADEON_HPD_6:
  312. tmp = RREG32(DC_HPD6_INT_CONTROL);
  313. if (connected)
  314. tmp &= ~DC_HPDx_INT_POLARITY;
  315. else
  316. tmp |= DC_HPDx_INT_POLARITY;
  317. WREG32(DC_HPD6_INT_CONTROL, tmp);
  318. break;
  319. default:
  320. break;
  321. }
  322. }
  323. void evergreen_hpd_init(struct radeon_device *rdev)
  324. {
  325. struct drm_device *dev = rdev->ddev;
  326. struct drm_connector *connector;
  327. u32 tmp = DC_HPDx_CONNECTION_TIMER(0x9c4) |
  328. DC_HPDx_RX_INT_TIMER(0xfa) | DC_HPDx_EN;
  329. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  330. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  331. switch (radeon_connector->hpd.hpd) {
  332. case RADEON_HPD_1:
  333. WREG32(DC_HPD1_CONTROL, tmp);
  334. rdev->irq.hpd[0] = true;
  335. break;
  336. case RADEON_HPD_2:
  337. WREG32(DC_HPD2_CONTROL, tmp);
  338. rdev->irq.hpd[1] = true;
  339. break;
  340. case RADEON_HPD_3:
  341. WREG32(DC_HPD3_CONTROL, tmp);
  342. rdev->irq.hpd[2] = true;
  343. break;
  344. case RADEON_HPD_4:
  345. WREG32(DC_HPD4_CONTROL, tmp);
  346. rdev->irq.hpd[3] = true;
  347. break;
  348. case RADEON_HPD_5:
  349. WREG32(DC_HPD5_CONTROL, tmp);
  350. rdev->irq.hpd[4] = true;
  351. break;
  352. case RADEON_HPD_6:
  353. WREG32(DC_HPD6_CONTROL, tmp);
  354. rdev->irq.hpd[5] = true;
  355. break;
  356. default:
  357. break;
  358. }
  359. radeon_hpd_set_polarity(rdev, radeon_connector->hpd.hpd);
  360. }
  361. if (rdev->irq.installed)
  362. evergreen_irq_set(rdev);
  363. }
  364. void evergreen_hpd_fini(struct radeon_device *rdev)
  365. {
  366. struct drm_device *dev = rdev->ddev;
  367. struct drm_connector *connector;
  368. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  369. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  370. switch (radeon_connector->hpd.hpd) {
  371. case RADEON_HPD_1:
  372. WREG32(DC_HPD1_CONTROL, 0);
  373. rdev->irq.hpd[0] = false;
  374. break;
  375. case RADEON_HPD_2:
  376. WREG32(DC_HPD2_CONTROL, 0);
  377. rdev->irq.hpd[1] = false;
  378. break;
  379. case RADEON_HPD_3:
  380. WREG32(DC_HPD3_CONTROL, 0);
  381. rdev->irq.hpd[2] = false;
  382. break;
  383. case RADEON_HPD_4:
  384. WREG32(DC_HPD4_CONTROL, 0);
  385. rdev->irq.hpd[3] = false;
  386. break;
  387. case RADEON_HPD_5:
  388. WREG32(DC_HPD5_CONTROL, 0);
  389. rdev->irq.hpd[4] = false;
  390. break;
  391. case RADEON_HPD_6:
  392. WREG32(DC_HPD6_CONTROL, 0);
  393. rdev->irq.hpd[5] = false;
  394. break;
  395. default:
  396. break;
  397. }
  398. }
  399. }
  400. /* watermark setup */
  401. static u32 evergreen_line_buffer_adjust(struct radeon_device *rdev,
  402. struct radeon_crtc *radeon_crtc,
  403. struct drm_display_mode *mode,
  404. struct drm_display_mode *other_mode)
  405. {
  406. u32 tmp;
  407. /*
  408. * Line Buffer Setup
  409. * There are 3 line buffers, each one shared by 2 display controllers.
  410. * DC_LB_MEMORY_SPLIT controls how that line buffer is shared between
  411. * the display controllers. The paritioning is done via one of four
  412. * preset allocations specified in bits 2:0:
  413. * first display controller
  414. * 0 - first half of lb (3840 * 2)
  415. * 1 - first 3/4 of lb (5760 * 2)
  416. * 2 - whole lb (7680 * 2), other crtc must be disabled
  417. * 3 - first 1/4 of lb (1920 * 2)
  418. * second display controller
  419. * 4 - second half of lb (3840 * 2)
  420. * 5 - second 3/4 of lb (5760 * 2)
  421. * 6 - whole lb (7680 * 2), other crtc must be disabled
  422. * 7 - last 1/4 of lb (1920 * 2)
  423. */
  424. /* this can get tricky if we have two large displays on a paired group
  425. * of crtcs. Ideally for multiple large displays we'd assign them to
  426. * non-linked crtcs for maximum line buffer allocation.
  427. */
  428. if (radeon_crtc->base.enabled && mode) {
  429. if (other_mode)
  430. tmp = 0; /* 1/2 */
  431. else
  432. tmp = 2; /* whole */
  433. } else
  434. tmp = 0;
  435. /* second controller of the pair uses second half of the lb */
  436. if (radeon_crtc->crtc_id % 2)
  437. tmp += 4;
  438. WREG32(DC_LB_MEMORY_SPLIT + radeon_crtc->crtc_offset, tmp);
  439. if (radeon_crtc->base.enabled && mode) {
  440. switch (tmp) {
  441. case 0:
  442. case 4:
  443. default:
  444. if (ASIC_IS_DCE5(rdev))
  445. return 4096 * 2;
  446. else
  447. return 3840 * 2;
  448. case 1:
  449. case 5:
  450. if (ASIC_IS_DCE5(rdev))
  451. return 6144 * 2;
  452. else
  453. return 5760 * 2;
  454. case 2:
  455. case 6:
  456. if (ASIC_IS_DCE5(rdev))
  457. return 8192 * 2;
  458. else
  459. return 7680 * 2;
  460. case 3:
  461. case 7:
  462. if (ASIC_IS_DCE5(rdev))
  463. return 2048 * 2;
  464. else
  465. return 1920 * 2;
  466. }
  467. }
  468. /* controller not enabled, so no lb used */
  469. return 0;
  470. }
  471. static u32 evergreen_get_number_of_dram_channels(struct radeon_device *rdev)
  472. {
  473. u32 tmp = RREG32(MC_SHARED_CHMAP);
  474. switch ((tmp & NOOFCHAN_MASK) >> NOOFCHAN_SHIFT) {
  475. case 0:
  476. default:
  477. return 1;
  478. case 1:
  479. return 2;
  480. case 2:
  481. return 4;
  482. case 3:
  483. return 8;
  484. }
  485. }
  486. struct evergreen_wm_params {
  487. u32 dram_channels; /* number of dram channels */
  488. u32 yclk; /* bandwidth per dram data pin in kHz */
  489. u32 sclk; /* engine clock in kHz */
  490. u32 disp_clk; /* display clock in kHz */
  491. u32 src_width; /* viewport width */
  492. u32 active_time; /* active display time in ns */
  493. u32 blank_time; /* blank time in ns */
  494. bool interlaced; /* mode is interlaced */
  495. fixed20_12 vsc; /* vertical scale ratio */
  496. u32 num_heads; /* number of active crtcs */
  497. u32 bytes_per_pixel; /* bytes per pixel display + overlay */
  498. u32 lb_size; /* line buffer allocated to pipe */
  499. u32 vtaps; /* vertical scaler taps */
  500. };
  501. static u32 evergreen_dram_bandwidth(struct evergreen_wm_params *wm)
  502. {
  503. /* Calculate DRAM Bandwidth and the part allocated to display. */
  504. fixed20_12 dram_efficiency; /* 0.7 */
  505. fixed20_12 yclk, dram_channels, bandwidth;
  506. fixed20_12 a;
  507. a.full = dfixed_const(1000);
  508. yclk.full = dfixed_const(wm->yclk);
  509. yclk.full = dfixed_div(yclk, a);
  510. dram_channels.full = dfixed_const(wm->dram_channels * 4);
  511. a.full = dfixed_const(10);
  512. dram_efficiency.full = dfixed_const(7);
  513. dram_efficiency.full = dfixed_div(dram_efficiency, a);
  514. bandwidth.full = dfixed_mul(dram_channels, yclk);
  515. bandwidth.full = dfixed_mul(bandwidth, dram_efficiency);
  516. return dfixed_trunc(bandwidth);
  517. }
  518. static u32 evergreen_dram_bandwidth_for_display(struct evergreen_wm_params *wm)
  519. {
  520. /* Calculate DRAM Bandwidth and the part allocated to display. */
  521. fixed20_12 disp_dram_allocation; /* 0.3 to 0.7 */
  522. fixed20_12 yclk, dram_channels, bandwidth;
  523. fixed20_12 a;
  524. a.full = dfixed_const(1000);
  525. yclk.full = dfixed_const(wm->yclk);
  526. yclk.full = dfixed_div(yclk, a);
  527. dram_channels.full = dfixed_const(wm->dram_channels * 4);
  528. a.full = dfixed_const(10);
  529. disp_dram_allocation.full = dfixed_const(3); /* XXX worse case value 0.3 */
  530. disp_dram_allocation.full = dfixed_div(disp_dram_allocation, a);
  531. bandwidth.full = dfixed_mul(dram_channels, yclk);
  532. bandwidth.full = dfixed_mul(bandwidth, disp_dram_allocation);
  533. return dfixed_trunc(bandwidth);
  534. }
  535. static u32 evergreen_data_return_bandwidth(struct evergreen_wm_params *wm)
  536. {
  537. /* Calculate the display Data return Bandwidth */
  538. fixed20_12 return_efficiency; /* 0.8 */
  539. fixed20_12 sclk, bandwidth;
  540. fixed20_12 a;
  541. a.full = dfixed_const(1000);
  542. sclk.full = dfixed_const(wm->sclk);
  543. sclk.full = dfixed_div(sclk, a);
  544. a.full = dfixed_const(10);
  545. return_efficiency.full = dfixed_const(8);
  546. return_efficiency.full = dfixed_div(return_efficiency, a);
  547. a.full = dfixed_const(32);
  548. bandwidth.full = dfixed_mul(a, sclk);
  549. bandwidth.full = dfixed_mul(bandwidth, return_efficiency);
  550. return dfixed_trunc(bandwidth);
  551. }
  552. static u32 evergreen_dmif_request_bandwidth(struct evergreen_wm_params *wm)
  553. {
  554. /* Calculate the DMIF Request Bandwidth */
  555. fixed20_12 disp_clk_request_efficiency; /* 0.8 */
  556. fixed20_12 disp_clk, bandwidth;
  557. fixed20_12 a;
  558. a.full = dfixed_const(1000);
  559. disp_clk.full = dfixed_const(wm->disp_clk);
  560. disp_clk.full = dfixed_div(disp_clk, a);
  561. a.full = dfixed_const(10);
  562. disp_clk_request_efficiency.full = dfixed_const(8);
  563. disp_clk_request_efficiency.full = dfixed_div(disp_clk_request_efficiency, a);
  564. a.full = dfixed_const(32);
  565. bandwidth.full = dfixed_mul(a, disp_clk);
  566. bandwidth.full = dfixed_mul(bandwidth, disp_clk_request_efficiency);
  567. return dfixed_trunc(bandwidth);
  568. }
  569. static u32 evergreen_available_bandwidth(struct evergreen_wm_params *wm)
  570. {
  571. /* Calculate the Available bandwidth. Display can use this temporarily but not in average. */
  572. u32 dram_bandwidth = evergreen_dram_bandwidth(wm);
  573. u32 data_return_bandwidth = evergreen_data_return_bandwidth(wm);
  574. u32 dmif_req_bandwidth = evergreen_dmif_request_bandwidth(wm);
  575. return min(dram_bandwidth, min(data_return_bandwidth, dmif_req_bandwidth));
  576. }
  577. static u32 evergreen_average_bandwidth(struct evergreen_wm_params *wm)
  578. {
  579. /* Calculate the display mode Average Bandwidth
  580. * DisplayMode should contain the source and destination dimensions,
  581. * timing, etc.
  582. */
  583. fixed20_12 bpp;
  584. fixed20_12 line_time;
  585. fixed20_12 src_width;
  586. fixed20_12 bandwidth;
  587. fixed20_12 a;
  588. a.full = dfixed_const(1000);
  589. line_time.full = dfixed_const(wm->active_time + wm->blank_time);
  590. line_time.full = dfixed_div(line_time, a);
  591. bpp.full = dfixed_const(wm->bytes_per_pixel);
  592. src_width.full = dfixed_const(wm->src_width);
  593. bandwidth.full = dfixed_mul(src_width, bpp);
  594. bandwidth.full = dfixed_mul(bandwidth, wm->vsc);
  595. bandwidth.full = dfixed_div(bandwidth, line_time);
  596. return dfixed_trunc(bandwidth);
  597. }
  598. static u32 evergreen_latency_watermark(struct evergreen_wm_params *wm)
  599. {
  600. /* First calcualte the latency in ns */
  601. u32 mc_latency = 2000; /* 2000 ns. */
  602. u32 available_bandwidth = evergreen_available_bandwidth(wm);
  603. u32 worst_chunk_return_time = (512 * 8 * 1000) / available_bandwidth;
  604. u32 cursor_line_pair_return_time = (128 * 4 * 1000) / available_bandwidth;
  605. u32 dc_latency = 40000000 / wm->disp_clk; /* dc pipe latency */
  606. u32 other_heads_data_return_time = ((wm->num_heads + 1) * worst_chunk_return_time) +
  607. (wm->num_heads * cursor_line_pair_return_time);
  608. u32 latency = mc_latency + other_heads_data_return_time + dc_latency;
  609. u32 max_src_lines_per_dst_line, lb_fill_bw, line_fill_time;
  610. fixed20_12 a, b, c;
  611. if (wm->num_heads == 0)
  612. return 0;
  613. a.full = dfixed_const(2);
  614. b.full = dfixed_const(1);
  615. if ((wm->vsc.full > a.full) ||
  616. ((wm->vsc.full > b.full) && (wm->vtaps >= 3)) ||
  617. (wm->vtaps >= 5) ||
  618. ((wm->vsc.full >= a.full) && wm->interlaced))
  619. max_src_lines_per_dst_line = 4;
  620. else
  621. max_src_lines_per_dst_line = 2;
  622. a.full = dfixed_const(available_bandwidth);
  623. b.full = dfixed_const(wm->num_heads);
  624. a.full = dfixed_div(a, b);
  625. b.full = dfixed_const(1000);
  626. c.full = dfixed_const(wm->disp_clk);
  627. b.full = dfixed_div(c, b);
  628. c.full = dfixed_const(wm->bytes_per_pixel);
  629. b.full = dfixed_mul(b, c);
  630. lb_fill_bw = min(dfixed_trunc(a), dfixed_trunc(b));
  631. a.full = dfixed_const(max_src_lines_per_dst_line * wm->src_width * wm->bytes_per_pixel);
  632. b.full = dfixed_const(1000);
  633. c.full = dfixed_const(lb_fill_bw);
  634. b.full = dfixed_div(c, b);
  635. a.full = dfixed_div(a, b);
  636. line_fill_time = dfixed_trunc(a);
  637. if (line_fill_time < wm->active_time)
  638. return latency;
  639. else
  640. return latency + (line_fill_time - wm->active_time);
  641. }
  642. static bool evergreen_average_bandwidth_vs_dram_bandwidth_for_display(struct evergreen_wm_params *wm)
  643. {
  644. if (evergreen_average_bandwidth(wm) <=
  645. (evergreen_dram_bandwidth_for_display(wm) / wm->num_heads))
  646. return true;
  647. else
  648. return false;
  649. };
  650. static bool evergreen_average_bandwidth_vs_available_bandwidth(struct evergreen_wm_params *wm)
  651. {
  652. if (evergreen_average_bandwidth(wm) <=
  653. (evergreen_available_bandwidth(wm) / wm->num_heads))
  654. return true;
  655. else
  656. return false;
  657. };
  658. static bool evergreen_check_latency_hiding(struct evergreen_wm_params *wm)
  659. {
  660. u32 lb_partitions = wm->lb_size / wm->src_width;
  661. u32 line_time = wm->active_time + wm->blank_time;
  662. u32 latency_tolerant_lines;
  663. u32 latency_hiding;
  664. fixed20_12 a;
  665. a.full = dfixed_const(1);
  666. if (wm->vsc.full > a.full)
  667. latency_tolerant_lines = 1;
  668. else {
  669. if (lb_partitions <= (wm->vtaps + 1))
  670. latency_tolerant_lines = 1;
  671. else
  672. latency_tolerant_lines = 2;
  673. }
  674. latency_hiding = (latency_tolerant_lines * line_time + wm->blank_time);
  675. if (evergreen_latency_watermark(wm) <= latency_hiding)
  676. return true;
  677. else
  678. return false;
  679. }
  680. static void evergreen_program_watermarks(struct radeon_device *rdev,
  681. struct radeon_crtc *radeon_crtc,
  682. u32 lb_size, u32 num_heads)
  683. {
  684. struct drm_display_mode *mode = &radeon_crtc->base.mode;
  685. struct evergreen_wm_params wm;
  686. u32 pixel_period;
  687. u32 line_time = 0;
  688. u32 latency_watermark_a = 0, latency_watermark_b = 0;
  689. u32 priority_a_mark = 0, priority_b_mark = 0;
  690. u32 priority_a_cnt = PRIORITY_OFF;
  691. u32 priority_b_cnt = PRIORITY_OFF;
  692. u32 pipe_offset = radeon_crtc->crtc_id * 16;
  693. u32 tmp, arb_control3;
  694. fixed20_12 a, b, c;
  695. if (radeon_crtc->base.enabled && num_heads && mode) {
  696. pixel_period = 1000000 / (u32)mode->clock;
  697. line_time = min((u32)mode->crtc_htotal * pixel_period, (u32)65535);
  698. priority_a_cnt = 0;
  699. priority_b_cnt = 0;
  700. wm.yclk = rdev->pm.current_mclk * 10;
  701. wm.sclk = rdev->pm.current_sclk * 10;
  702. wm.disp_clk = mode->clock;
  703. wm.src_width = mode->crtc_hdisplay;
  704. wm.active_time = mode->crtc_hdisplay * pixel_period;
  705. wm.blank_time = line_time - wm.active_time;
  706. wm.interlaced = false;
  707. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  708. wm.interlaced = true;
  709. wm.vsc = radeon_crtc->vsc;
  710. wm.vtaps = 1;
  711. if (radeon_crtc->rmx_type != RMX_OFF)
  712. wm.vtaps = 2;
  713. wm.bytes_per_pixel = 4; /* XXX: get this from fb config */
  714. wm.lb_size = lb_size;
  715. wm.dram_channels = evergreen_get_number_of_dram_channels(rdev);
  716. wm.num_heads = num_heads;
  717. /* set for high clocks */
  718. latency_watermark_a = min(evergreen_latency_watermark(&wm), (u32)65535);
  719. /* set for low clocks */
  720. /* wm.yclk = low clk; wm.sclk = low clk */
  721. latency_watermark_b = min(evergreen_latency_watermark(&wm), (u32)65535);
  722. /* possibly force display priority to high */
  723. /* should really do this at mode validation time... */
  724. if (!evergreen_average_bandwidth_vs_dram_bandwidth_for_display(&wm) ||
  725. !evergreen_average_bandwidth_vs_available_bandwidth(&wm) ||
  726. !evergreen_check_latency_hiding(&wm) ||
  727. (rdev->disp_priority == 2)) {
  728. DRM_DEBUG_KMS("force priority to high\n");
  729. priority_a_cnt |= PRIORITY_ALWAYS_ON;
  730. priority_b_cnt |= PRIORITY_ALWAYS_ON;
  731. }
  732. a.full = dfixed_const(1000);
  733. b.full = dfixed_const(mode->clock);
  734. b.full = dfixed_div(b, a);
  735. c.full = dfixed_const(latency_watermark_a);
  736. c.full = dfixed_mul(c, b);
  737. c.full = dfixed_mul(c, radeon_crtc->hsc);
  738. c.full = dfixed_div(c, a);
  739. a.full = dfixed_const(16);
  740. c.full = dfixed_div(c, a);
  741. priority_a_mark = dfixed_trunc(c);
  742. priority_a_cnt |= priority_a_mark & PRIORITY_MARK_MASK;
  743. a.full = dfixed_const(1000);
  744. b.full = dfixed_const(mode->clock);
  745. b.full = dfixed_div(b, a);
  746. c.full = dfixed_const(latency_watermark_b);
  747. c.full = dfixed_mul(c, b);
  748. c.full = dfixed_mul(c, radeon_crtc->hsc);
  749. c.full = dfixed_div(c, a);
  750. a.full = dfixed_const(16);
  751. c.full = dfixed_div(c, a);
  752. priority_b_mark = dfixed_trunc(c);
  753. priority_b_cnt |= priority_b_mark & PRIORITY_MARK_MASK;
  754. }
  755. /* select wm A */
  756. arb_control3 = RREG32(PIPE0_ARBITRATION_CONTROL3 + pipe_offset);
  757. tmp = arb_control3;
  758. tmp &= ~LATENCY_WATERMARK_MASK(3);
  759. tmp |= LATENCY_WATERMARK_MASK(1);
  760. WREG32(PIPE0_ARBITRATION_CONTROL3 + pipe_offset, tmp);
  761. WREG32(PIPE0_LATENCY_CONTROL + pipe_offset,
  762. (LATENCY_LOW_WATERMARK(latency_watermark_a) |
  763. LATENCY_HIGH_WATERMARK(line_time)));
  764. /* select wm B */
  765. tmp = RREG32(PIPE0_ARBITRATION_CONTROL3 + pipe_offset);
  766. tmp &= ~LATENCY_WATERMARK_MASK(3);
  767. tmp |= LATENCY_WATERMARK_MASK(2);
  768. WREG32(PIPE0_ARBITRATION_CONTROL3 + pipe_offset, tmp);
  769. WREG32(PIPE0_LATENCY_CONTROL + pipe_offset,
  770. (LATENCY_LOW_WATERMARK(latency_watermark_b) |
  771. LATENCY_HIGH_WATERMARK(line_time)));
  772. /* restore original selection */
  773. WREG32(PIPE0_ARBITRATION_CONTROL3 + pipe_offset, arb_control3);
  774. /* write the priority marks */
  775. WREG32(PRIORITY_A_CNT + radeon_crtc->crtc_offset, priority_a_cnt);
  776. WREG32(PRIORITY_B_CNT + radeon_crtc->crtc_offset, priority_b_cnt);
  777. }
  778. void evergreen_bandwidth_update(struct radeon_device *rdev)
  779. {
  780. struct drm_display_mode *mode0 = NULL;
  781. struct drm_display_mode *mode1 = NULL;
  782. u32 num_heads = 0, lb_size;
  783. int i;
  784. radeon_update_display_priority(rdev);
  785. for (i = 0; i < rdev->num_crtc; i++) {
  786. if (rdev->mode_info.crtcs[i]->base.enabled)
  787. num_heads++;
  788. }
  789. for (i = 0; i < rdev->num_crtc; i += 2) {
  790. mode0 = &rdev->mode_info.crtcs[i]->base.mode;
  791. mode1 = &rdev->mode_info.crtcs[i+1]->base.mode;
  792. lb_size = evergreen_line_buffer_adjust(rdev, rdev->mode_info.crtcs[i], mode0, mode1);
  793. evergreen_program_watermarks(rdev, rdev->mode_info.crtcs[i], lb_size, num_heads);
  794. lb_size = evergreen_line_buffer_adjust(rdev, rdev->mode_info.crtcs[i+1], mode1, mode0);
  795. evergreen_program_watermarks(rdev, rdev->mode_info.crtcs[i+1], lb_size, num_heads);
  796. }
  797. }
  798. int evergreen_mc_wait_for_idle(struct radeon_device *rdev)
  799. {
  800. unsigned i;
  801. u32 tmp;
  802. for (i = 0; i < rdev->usec_timeout; i++) {
  803. /* read MC_STATUS */
  804. tmp = RREG32(SRBM_STATUS) & 0x1F00;
  805. if (!tmp)
  806. return 0;
  807. udelay(1);
  808. }
  809. return -1;
  810. }
  811. /*
  812. * GART
  813. */
  814. void evergreen_pcie_gart_tlb_flush(struct radeon_device *rdev)
  815. {
  816. unsigned i;
  817. u32 tmp;
  818. WREG32(HDP_MEM_COHERENCY_FLUSH_CNTL, 0x1);
  819. WREG32(VM_CONTEXT0_REQUEST_RESPONSE, REQUEST_TYPE(1));
  820. for (i = 0; i < rdev->usec_timeout; i++) {
  821. /* read MC_STATUS */
  822. tmp = RREG32(VM_CONTEXT0_REQUEST_RESPONSE);
  823. tmp = (tmp & RESPONSE_TYPE_MASK) >> RESPONSE_TYPE_SHIFT;
  824. if (tmp == 2) {
  825. printk(KERN_WARNING "[drm] r600 flush TLB failed\n");
  826. return;
  827. }
  828. if (tmp) {
  829. return;
  830. }
  831. udelay(1);
  832. }
  833. }
  834. int evergreen_pcie_gart_enable(struct radeon_device *rdev)
  835. {
  836. u32 tmp;
  837. int r;
  838. if (rdev->gart.robj == NULL) {
  839. dev_err(rdev->dev, "No VRAM object for PCIE GART.\n");
  840. return -EINVAL;
  841. }
  842. r = radeon_gart_table_vram_pin(rdev);
  843. if (r)
  844. return r;
  845. radeon_gart_restore(rdev);
  846. /* Setup L2 cache */
  847. WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
  848. ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  849. EFFECTIVE_L2_QUEUE_SIZE(7));
  850. WREG32(VM_L2_CNTL2, 0);
  851. WREG32(VM_L2_CNTL3, BANK_SELECT(0) | CACHE_UPDATE_MODE(2));
  852. /* Setup TLB control */
  853. tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
  854. SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  855. SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU |
  856. EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5);
  857. if (rdev->flags & RADEON_IS_IGP) {
  858. WREG32(FUS_MC_VM_MD_L1_TLB0_CNTL, tmp);
  859. WREG32(FUS_MC_VM_MD_L1_TLB1_CNTL, tmp);
  860. WREG32(FUS_MC_VM_MD_L1_TLB2_CNTL, tmp);
  861. } else {
  862. WREG32(MC_VM_MD_L1_TLB0_CNTL, tmp);
  863. WREG32(MC_VM_MD_L1_TLB1_CNTL, tmp);
  864. WREG32(MC_VM_MD_L1_TLB2_CNTL, tmp);
  865. }
  866. WREG32(MC_VM_MB_L1_TLB0_CNTL, tmp);
  867. WREG32(MC_VM_MB_L1_TLB1_CNTL, tmp);
  868. WREG32(MC_VM_MB_L1_TLB2_CNTL, tmp);
  869. WREG32(MC_VM_MB_L1_TLB3_CNTL, tmp);
  870. WREG32(VM_CONTEXT0_PAGE_TABLE_START_ADDR, rdev->mc.gtt_start >> 12);
  871. WREG32(VM_CONTEXT0_PAGE_TABLE_END_ADDR, rdev->mc.gtt_end >> 12);
  872. WREG32(VM_CONTEXT0_PAGE_TABLE_BASE_ADDR, rdev->gart.table_addr >> 12);
  873. WREG32(VM_CONTEXT0_CNTL, ENABLE_CONTEXT | PAGE_TABLE_DEPTH(0) |
  874. RANGE_PROTECTION_FAULT_ENABLE_DEFAULT);
  875. WREG32(VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR,
  876. (u32)(rdev->dummy_page.addr >> 12));
  877. WREG32(VM_CONTEXT1_CNTL, 0);
  878. evergreen_pcie_gart_tlb_flush(rdev);
  879. DRM_INFO("PCIE GART of %uM enabled (table at 0x%016llX).\n",
  880. (unsigned)(rdev->mc.gtt_size >> 20),
  881. (unsigned long long)rdev->gart.table_addr);
  882. rdev->gart.ready = true;
  883. return 0;
  884. }
  885. void evergreen_pcie_gart_disable(struct radeon_device *rdev)
  886. {
  887. u32 tmp;
  888. /* Disable all tables */
  889. WREG32(VM_CONTEXT0_CNTL, 0);
  890. WREG32(VM_CONTEXT1_CNTL, 0);
  891. /* Setup L2 cache */
  892. WREG32(VM_L2_CNTL, ENABLE_L2_FRAGMENT_PROCESSING |
  893. EFFECTIVE_L2_QUEUE_SIZE(7));
  894. WREG32(VM_L2_CNTL2, 0);
  895. WREG32(VM_L2_CNTL3, BANK_SELECT(0) | CACHE_UPDATE_MODE(2));
  896. /* Setup TLB control */
  897. tmp = EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5);
  898. WREG32(MC_VM_MD_L1_TLB0_CNTL, tmp);
  899. WREG32(MC_VM_MD_L1_TLB1_CNTL, tmp);
  900. WREG32(MC_VM_MD_L1_TLB2_CNTL, tmp);
  901. WREG32(MC_VM_MB_L1_TLB0_CNTL, tmp);
  902. WREG32(MC_VM_MB_L1_TLB1_CNTL, tmp);
  903. WREG32(MC_VM_MB_L1_TLB2_CNTL, tmp);
  904. WREG32(MC_VM_MB_L1_TLB3_CNTL, tmp);
  905. radeon_gart_table_vram_unpin(rdev);
  906. }
  907. void evergreen_pcie_gart_fini(struct radeon_device *rdev)
  908. {
  909. evergreen_pcie_gart_disable(rdev);
  910. radeon_gart_table_vram_free(rdev);
  911. radeon_gart_fini(rdev);
  912. }
  913. void evergreen_agp_enable(struct radeon_device *rdev)
  914. {
  915. u32 tmp;
  916. /* Setup L2 cache */
  917. WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
  918. ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  919. EFFECTIVE_L2_QUEUE_SIZE(7));
  920. WREG32(VM_L2_CNTL2, 0);
  921. WREG32(VM_L2_CNTL3, BANK_SELECT(0) | CACHE_UPDATE_MODE(2));
  922. /* Setup TLB control */
  923. tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
  924. SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  925. SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU |
  926. EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5);
  927. WREG32(MC_VM_MD_L1_TLB0_CNTL, tmp);
  928. WREG32(MC_VM_MD_L1_TLB1_CNTL, tmp);
  929. WREG32(MC_VM_MD_L1_TLB2_CNTL, tmp);
  930. WREG32(MC_VM_MB_L1_TLB0_CNTL, tmp);
  931. WREG32(MC_VM_MB_L1_TLB1_CNTL, tmp);
  932. WREG32(MC_VM_MB_L1_TLB2_CNTL, tmp);
  933. WREG32(MC_VM_MB_L1_TLB3_CNTL, tmp);
  934. WREG32(VM_CONTEXT0_CNTL, 0);
  935. WREG32(VM_CONTEXT1_CNTL, 0);
  936. }
  937. void evergreen_mc_stop(struct radeon_device *rdev, struct evergreen_mc_save *save)
  938. {
  939. save->vga_control[0] = RREG32(D1VGA_CONTROL);
  940. save->vga_control[1] = RREG32(D2VGA_CONTROL);
  941. save->vga_render_control = RREG32(VGA_RENDER_CONTROL);
  942. save->vga_hdp_control = RREG32(VGA_HDP_CONTROL);
  943. save->crtc_control[0] = RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET);
  944. save->crtc_control[1] = RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET);
  945. if (rdev->num_crtc >= 4) {
  946. save->vga_control[2] = RREG32(EVERGREEN_D3VGA_CONTROL);
  947. save->vga_control[3] = RREG32(EVERGREEN_D4VGA_CONTROL);
  948. save->crtc_control[2] = RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET);
  949. save->crtc_control[3] = RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET);
  950. }
  951. if (rdev->num_crtc >= 6) {
  952. save->vga_control[4] = RREG32(EVERGREEN_D5VGA_CONTROL);
  953. save->vga_control[5] = RREG32(EVERGREEN_D6VGA_CONTROL);
  954. save->crtc_control[4] = RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET);
  955. save->crtc_control[5] = RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET);
  956. }
  957. /* Stop all video */
  958. WREG32(VGA_RENDER_CONTROL, 0);
  959. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC0_REGISTER_OFFSET, 1);
  960. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC1_REGISTER_OFFSET, 1);
  961. if (rdev->num_crtc >= 4) {
  962. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC2_REGISTER_OFFSET, 1);
  963. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC3_REGISTER_OFFSET, 1);
  964. }
  965. if (rdev->num_crtc >= 6) {
  966. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC4_REGISTER_OFFSET, 1);
  967. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC5_REGISTER_OFFSET, 1);
  968. }
  969. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET, 0);
  970. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET, 0);
  971. if (rdev->num_crtc >= 4) {
  972. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET, 0);
  973. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET, 0);
  974. }
  975. if (rdev->num_crtc >= 6) {
  976. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET, 0);
  977. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET, 0);
  978. }
  979. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC0_REGISTER_OFFSET, 0);
  980. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC1_REGISTER_OFFSET, 0);
  981. if (rdev->num_crtc >= 4) {
  982. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC2_REGISTER_OFFSET, 0);
  983. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC3_REGISTER_OFFSET, 0);
  984. }
  985. if (rdev->num_crtc >= 6) {
  986. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC4_REGISTER_OFFSET, 0);
  987. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC5_REGISTER_OFFSET, 0);
  988. }
  989. WREG32(D1VGA_CONTROL, 0);
  990. WREG32(D2VGA_CONTROL, 0);
  991. if (rdev->num_crtc >= 4) {
  992. WREG32(EVERGREEN_D3VGA_CONTROL, 0);
  993. WREG32(EVERGREEN_D4VGA_CONTROL, 0);
  994. }
  995. if (rdev->num_crtc >= 6) {
  996. WREG32(EVERGREEN_D5VGA_CONTROL, 0);
  997. WREG32(EVERGREEN_D6VGA_CONTROL, 0);
  998. }
  999. }
  1000. void evergreen_mc_resume(struct radeon_device *rdev, struct evergreen_mc_save *save)
  1001. {
  1002. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC0_REGISTER_OFFSET,
  1003. upper_32_bits(rdev->mc.vram_start));
  1004. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC0_REGISTER_OFFSET,
  1005. upper_32_bits(rdev->mc.vram_start));
  1006. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS + EVERGREEN_CRTC0_REGISTER_OFFSET,
  1007. (u32)rdev->mc.vram_start);
  1008. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS + EVERGREEN_CRTC0_REGISTER_OFFSET,
  1009. (u32)rdev->mc.vram_start);
  1010. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC1_REGISTER_OFFSET,
  1011. upper_32_bits(rdev->mc.vram_start));
  1012. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC1_REGISTER_OFFSET,
  1013. upper_32_bits(rdev->mc.vram_start));
  1014. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS + EVERGREEN_CRTC1_REGISTER_OFFSET,
  1015. (u32)rdev->mc.vram_start);
  1016. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS + EVERGREEN_CRTC1_REGISTER_OFFSET,
  1017. (u32)rdev->mc.vram_start);
  1018. if (rdev->num_crtc >= 4) {
  1019. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC2_REGISTER_OFFSET,
  1020. upper_32_bits(rdev->mc.vram_start));
  1021. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC2_REGISTER_OFFSET,
  1022. upper_32_bits(rdev->mc.vram_start));
  1023. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS + EVERGREEN_CRTC2_REGISTER_OFFSET,
  1024. (u32)rdev->mc.vram_start);
  1025. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS + EVERGREEN_CRTC2_REGISTER_OFFSET,
  1026. (u32)rdev->mc.vram_start);
  1027. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC3_REGISTER_OFFSET,
  1028. upper_32_bits(rdev->mc.vram_start));
  1029. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC3_REGISTER_OFFSET,
  1030. upper_32_bits(rdev->mc.vram_start));
  1031. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS + EVERGREEN_CRTC3_REGISTER_OFFSET,
  1032. (u32)rdev->mc.vram_start);
  1033. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS + EVERGREEN_CRTC3_REGISTER_OFFSET,
  1034. (u32)rdev->mc.vram_start);
  1035. }
  1036. if (rdev->num_crtc >= 6) {
  1037. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC4_REGISTER_OFFSET,
  1038. upper_32_bits(rdev->mc.vram_start));
  1039. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC4_REGISTER_OFFSET,
  1040. upper_32_bits(rdev->mc.vram_start));
  1041. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS + EVERGREEN_CRTC4_REGISTER_OFFSET,
  1042. (u32)rdev->mc.vram_start);
  1043. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS + EVERGREEN_CRTC4_REGISTER_OFFSET,
  1044. (u32)rdev->mc.vram_start);
  1045. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC5_REGISTER_OFFSET,
  1046. upper_32_bits(rdev->mc.vram_start));
  1047. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC5_REGISTER_OFFSET,
  1048. upper_32_bits(rdev->mc.vram_start));
  1049. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS + EVERGREEN_CRTC5_REGISTER_OFFSET,
  1050. (u32)rdev->mc.vram_start);
  1051. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS + EVERGREEN_CRTC5_REGISTER_OFFSET,
  1052. (u32)rdev->mc.vram_start);
  1053. }
  1054. WREG32(EVERGREEN_VGA_MEMORY_BASE_ADDRESS_HIGH, upper_32_bits(rdev->mc.vram_start));
  1055. WREG32(EVERGREEN_VGA_MEMORY_BASE_ADDRESS, (u32)rdev->mc.vram_start);
  1056. /* Unlock host access */
  1057. WREG32(VGA_HDP_CONTROL, save->vga_hdp_control);
  1058. mdelay(1);
  1059. /* Restore video state */
  1060. WREG32(D1VGA_CONTROL, save->vga_control[0]);
  1061. WREG32(D2VGA_CONTROL, save->vga_control[1]);
  1062. if (rdev->num_crtc >= 4) {
  1063. WREG32(EVERGREEN_D3VGA_CONTROL, save->vga_control[2]);
  1064. WREG32(EVERGREEN_D4VGA_CONTROL, save->vga_control[3]);
  1065. }
  1066. if (rdev->num_crtc >= 6) {
  1067. WREG32(EVERGREEN_D5VGA_CONTROL, save->vga_control[4]);
  1068. WREG32(EVERGREEN_D6VGA_CONTROL, save->vga_control[5]);
  1069. }
  1070. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC0_REGISTER_OFFSET, 1);
  1071. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC1_REGISTER_OFFSET, 1);
  1072. if (rdev->num_crtc >= 4) {
  1073. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC2_REGISTER_OFFSET, 1);
  1074. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC3_REGISTER_OFFSET, 1);
  1075. }
  1076. if (rdev->num_crtc >= 6) {
  1077. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC4_REGISTER_OFFSET, 1);
  1078. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC5_REGISTER_OFFSET, 1);
  1079. }
  1080. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET, save->crtc_control[0]);
  1081. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET, save->crtc_control[1]);
  1082. if (rdev->num_crtc >= 4) {
  1083. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET, save->crtc_control[2]);
  1084. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET, save->crtc_control[3]);
  1085. }
  1086. if (rdev->num_crtc >= 6) {
  1087. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET, save->crtc_control[4]);
  1088. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET, save->crtc_control[5]);
  1089. }
  1090. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC0_REGISTER_OFFSET, 0);
  1091. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC1_REGISTER_OFFSET, 0);
  1092. if (rdev->num_crtc >= 4) {
  1093. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC2_REGISTER_OFFSET, 0);
  1094. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC3_REGISTER_OFFSET, 0);
  1095. }
  1096. if (rdev->num_crtc >= 6) {
  1097. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC4_REGISTER_OFFSET, 0);
  1098. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC5_REGISTER_OFFSET, 0);
  1099. }
  1100. WREG32(VGA_RENDER_CONTROL, save->vga_render_control);
  1101. }
  1102. void evergreen_mc_program(struct radeon_device *rdev)
  1103. {
  1104. struct evergreen_mc_save save;
  1105. u32 tmp;
  1106. int i, j;
  1107. /* Initialize HDP */
  1108. for (i = 0, j = 0; i < 32; i++, j += 0x18) {
  1109. WREG32((0x2c14 + j), 0x00000000);
  1110. WREG32((0x2c18 + j), 0x00000000);
  1111. WREG32((0x2c1c + j), 0x00000000);
  1112. WREG32((0x2c20 + j), 0x00000000);
  1113. WREG32((0x2c24 + j), 0x00000000);
  1114. }
  1115. WREG32(HDP_REG_COHERENCY_FLUSH_CNTL, 0);
  1116. evergreen_mc_stop(rdev, &save);
  1117. if (evergreen_mc_wait_for_idle(rdev)) {
  1118. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  1119. }
  1120. /* Lockout access through VGA aperture*/
  1121. WREG32(VGA_HDP_CONTROL, VGA_MEMORY_DISABLE);
  1122. /* Update configuration */
  1123. if (rdev->flags & RADEON_IS_AGP) {
  1124. if (rdev->mc.vram_start < rdev->mc.gtt_start) {
  1125. /* VRAM before AGP */
  1126. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  1127. rdev->mc.vram_start >> 12);
  1128. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  1129. rdev->mc.gtt_end >> 12);
  1130. } else {
  1131. /* VRAM after AGP */
  1132. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  1133. rdev->mc.gtt_start >> 12);
  1134. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  1135. rdev->mc.vram_end >> 12);
  1136. }
  1137. } else {
  1138. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  1139. rdev->mc.vram_start >> 12);
  1140. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  1141. rdev->mc.vram_end >> 12);
  1142. }
  1143. WREG32(MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR, rdev->vram_scratch.gpu_addr >> 12);
  1144. if (rdev->flags & RADEON_IS_IGP) {
  1145. tmp = RREG32(MC_FUS_VM_FB_OFFSET) & 0x000FFFFF;
  1146. tmp |= ((rdev->mc.vram_end >> 20) & 0xF) << 24;
  1147. tmp |= ((rdev->mc.vram_start >> 20) & 0xF) << 20;
  1148. WREG32(MC_FUS_VM_FB_OFFSET, tmp);
  1149. }
  1150. tmp = ((rdev->mc.vram_end >> 24) & 0xFFFF) << 16;
  1151. tmp |= ((rdev->mc.vram_start >> 24) & 0xFFFF);
  1152. WREG32(MC_VM_FB_LOCATION, tmp);
  1153. WREG32(HDP_NONSURFACE_BASE, (rdev->mc.vram_start >> 8));
  1154. WREG32(HDP_NONSURFACE_INFO, (2 << 7) | (1 << 30));
  1155. WREG32(HDP_NONSURFACE_SIZE, 0x3FFFFFFF);
  1156. if (rdev->flags & RADEON_IS_AGP) {
  1157. WREG32(MC_VM_AGP_TOP, rdev->mc.gtt_end >> 16);
  1158. WREG32(MC_VM_AGP_BOT, rdev->mc.gtt_start >> 16);
  1159. WREG32(MC_VM_AGP_BASE, rdev->mc.agp_base >> 22);
  1160. } else {
  1161. WREG32(MC_VM_AGP_BASE, 0);
  1162. WREG32(MC_VM_AGP_TOP, 0x0FFFFFFF);
  1163. WREG32(MC_VM_AGP_BOT, 0x0FFFFFFF);
  1164. }
  1165. if (evergreen_mc_wait_for_idle(rdev)) {
  1166. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  1167. }
  1168. evergreen_mc_resume(rdev, &save);
  1169. /* we need to own VRAM, so turn off the VGA renderer here
  1170. * to stop it overwriting our objects */
  1171. rv515_vga_render_disable(rdev);
  1172. }
  1173. /*
  1174. * CP.
  1175. */
  1176. void evergreen_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib)
  1177. {
  1178. /* set to DX10/11 mode */
  1179. radeon_ring_write(rdev, PACKET3(PACKET3_MODE_CONTROL, 0));
  1180. radeon_ring_write(rdev, 1);
  1181. /* FIXME: implement */
  1182. radeon_ring_write(rdev, PACKET3(PACKET3_INDIRECT_BUFFER, 2));
  1183. radeon_ring_write(rdev,
  1184. #ifdef __BIG_ENDIAN
  1185. (2 << 0) |
  1186. #endif
  1187. (ib->gpu_addr & 0xFFFFFFFC));
  1188. radeon_ring_write(rdev, upper_32_bits(ib->gpu_addr) & 0xFF);
  1189. radeon_ring_write(rdev, ib->length_dw);
  1190. }
  1191. static int evergreen_cp_load_microcode(struct radeon_device *rdev)
  1192. {
  1193. const __be32 *fw_data;
  1194. int i;
  1195. if (!rdev->me_fw || !rdev->pfp_fw)
  1196. return -EINVAL;
  1197. r700_cp_stop(rdev);
  1198. WREG32(CP_RB_CNTL,
  1199. #ifdef __BIG_ENDIAN
  1200. BUF_SWAP_32BIT |
  1201. #endif
  1202. RB_NO_UPDATE | RB_BLKSZ(15) | RB_BUFSZ(3));
  1203. fw_data = (const __be32 *)rdev->pfp_fw->data;
  1204. WREG32(CP_PFP_UCODE_ADDR, 0);
  1205. for (i = 0; i < EVERGREEN_PFP_UCODE_SIZE; i++)
  1206. WREG32(CP_PFP_UCODE_DATA, be32_to_cpup(fw_data++));
  1207. WREG32(CP_PFP_UCODE_ADDR, 0);
  1208. fw_data = (const __be32 *)rdev->me_fw->data;
  1209. WREG32(CP_ME_RAM_WADDR, 0);
  1210. for (i = 0; i < EVERGREEN_PM4_UCODE_SIZE; i++)
  1211. WREG32(CP_ME_RAM_DATA, be32_to_cpup(fw_data++));
  1212. WREG32(CP_PFP_UCODE_ADDR, 0);
  1213. WREG32(CP_ME_RAM_WADDR, 0);
  1214. WREG32(CP_ME_RAM_RADDR, 0);
  1215. return 0;
  1216. }
  1217. static int evergreen_cp_start(struct radeon_device *rdev)
  1218. {
  1219. int r, i;
  1220. uint32_t cp_me;
  1221. r = radeon_ring_lock(rdev, 7);
  1222. if (r) {
  1223. DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
  1224. return r;
  1225. }
  1226. radeon_ring_write(rdev, PACKET3(PACKET3_ME_INITIALIZE, 5));
  1227. radeon_ring_write(rdev, 0x1);
  1228. radeon_ring_write(rdev, 0x0);
  1229. radeon_ring_write(rdev, rdev->config.evergreen.max_hw_contexts - 1);
  1230. radeon_ring_write(rdev, PACKET3_ME_INITIALIZE_DEVICE_ID(1));
  1231. radeon_ring_write(rdev, 0);
  1232. radeon_ring_write(rdev, 0);
  1233. radeon_ring_unlock_commit(rdev);
  1234. cp_me = 0xff;
  1235. WREG32(CP_ME_CNTL, cp_me);
  1236. r = radeon_ring_lock(rdev, evergreen_default_size + 19);
  1237. if (r) {
  1238. DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
  1239. return r;
  1240. }
  1241. /* setup clear context state */
  1242. radeon_ring_write(rdev, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  1243. radeon_ring_write(rdev, PACKET3_PREAMBLE_BEGIN_CLEAR_STATE);
  1244. for (i = 0; i < evergreen_default_size; i++)
  1245. radeon_ring_write(rdev, evergreen_default_state[i]);
  1246. radeon_ring_write(rdev, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  1247. radeon_ring_write(rdev, PACKET3_PREAMBLE_END_CLEAR_STATE);
  1248. /* set clear context state */
  1249. radeon_ring_write(rdev, PACKET3(PACKET3_CLEAR_STATE, 0));
  1250. radeon_ring_write(rdev, 0);
  1251. /* SQ_VTX_BASE_VTX_LOC */
  1252. radeon_ring_write(rdev, 0xc0026f00);
  1253. radeon_ring_write(rdev, 0x00000000);
  1254. radeon_ring_write(rdev, 0x00000000);
  1255. radeon_ring_write(rdev, 0x00000000);
  1256. /* Clear consts */
  1257. radeon_ring_write(rdev, 0xc0036f00);
  1258. radeon_ring_write(rdev, 0x00000bc4);
  1259. radeon_ring_write(rdev, 0xffffffff);
  1260. radeon_ring_write(rdev, 0xffffffff);
  1261. radeon_ring_write(rdev, 0xffffffff);
  1262. radeon_ring_write(rdev, 0xc0026900);
  1263. radeon_ring_write(rdev, 0x00000316);
  1264. radeon_ring_write(rdev, 0x0000000e); /* VGT_VERTEX_REUSE_BLOCK_CNTL */
  1265. radeon_ring_write(rdev, 0x00000010); /* */
  1266. radeon_ring_unlock_commit(rdev);
  1267. return 0;
  1268. }
  1269. int evergreen_cp_resume(struct radeon_device *rdev)
  1270. {
  1271. u32 tmp;
  1272. u32 rb_bufsz;
  1273. int r;
  1274. /* Reset cp; if cp is reset, then PA, SH, VGT also need to be reset */
  1275. WREG32(GRBM_SOFT_RESET, (SOFT_RESET_CP |
  1276. SOFT_RESET_PA |
  1277. SOFT_RESET_SH |
  1278. SOFT_RESET_VGT |
  1279. SOFT_RESET_SPI |
  1280. SOFT_RESET_SX));
  1281. RREG32(GRBM_SOFT_RESET);
  1282. mdelay(15);
  1283. WREG32(GRBM_SOFT_RESET, 0);
  1284. RREG32(GRBM_SOFT_RESET);
  1285. /* Set ring buffer size */
  1286. rb_bufsz = drm_order(rdev->cp.ring_size / 8);
  1287. tmp = (drm_order(RADEON_GPU_PAGE_SIZE/8) << 8) | rb_bufsz;
  1288. #ifdef __BIG_ENDIAN
  1289. tmp |= BUF_SWAP_32BIT;
  1290. #endif
  1291. WREG32(CP_RB_CNTL, tmp);
  1292. WREG32(CP_SEM_WAIT_TIMER, 0x4);
  1293. /* Set the write pointer delay */
  1294. WREG32(CP_RB_WPTR_DELAY, 0);
  1295. /* Initialize the ring buffer's read and write pointers */
  1296. WREG32(CP_RB_CNTL, tmp | RB_RPTR_WR_ENA);
  1297. WREG32(CP_RB_RPTR_WR, 0);
  1298. rdev->cp.wptr = 0;
  1299. WREG32(CP_RB_WPTR, rdev->cp.wptr);
  1300. /* set the wb address wether it's enabled or not */
  1301. WREG32(CP_RB_RPTR_ADDR,
  1302. ((rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) & 0xFFFFFFFC));
  1303. WREG32(CP_RB_RPTR_ADDR_HI, upper_32_bits(rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) & 0xFF);
  1304. WREG32(SCRATCH_ADDR, ((rdev->wb.gpu_addr + RADEON_WB_SCRATCH_OFFSET) >> 8) & 0xFFFFFFFF);
  1305. if (rdev->wb.enabled)
  1306. WREG32(SCRATCH_UMSK, 0xff);
  1307. else {
  1308. tmp |= RB_NO_UPDATE;
  1309. WREG32(SCRATCH_UMSK, 0);
  1310. }
  1311. mdelay(1);
  1312. WREG32(CP_RB_CNTL, tmp);
  1313. WREG32(CP_RB_BASE, rdev->cp.gpu_addr >> 8);
  1314. WREG32(CP_DEBUG, (1 << 27) | (1 << 28));
  1315. rdev->cp.rptr = RREG32(CP_RB_RPTR);
  1316. evergreen_cp_start(rdev);
  1317. rdev->cp.ready = true;
  1318. r = radeon_ring_test(rdev);
  1319. if (r) {
  1320. rdev->cp.ready = false;
  1321. return r;
  1322. }
  1323. return 0;
  1324. }
  1325. /*
  1326. * Core functions
  1327. */
  1328. static u32 evergreen_get_tile_pipe_to_backend_map(struct radeon_device *rdev,
  1329. u32 num_tile_pipes,
  1330. u32 num_backends,
  1331. u32 backend_disable_mask)
  1332. {
  1333. u32 backend_map = 0;
  1334. u32 enabled_backends_mask = 0;
  1335. u32 enabled_backends_count = 0;
  1336. u32 cur_pipe;
  1337. u32 swizzle_pipe[EVERGREEN_MAX_PIPES];
  1338. u32 cur_backend = 0;
  1339. u32 i;
  1340. bool force_no_swizzle;
  1341. if (num_tile_pipes > EVERGREEN_MAX_PIPES)
  1342. num_tile_pipes = EVERGREEN_MAX_PIPES;
  1343. if (num_tile_pipes < 1)
  1344. num_tile_pipes = 1;
  1345. if (num_backends > EVERGREEN_MAX_BACKENDS)
  1346. num_backends = EVERGREEN_MAX_BACKENDS;
  1347. if (num_backends < 1)
  1348. num_backends = 1;
  1349. for (i = 0; i < EVERGREEN_MAX_BACKENDS; ++i) {
  1350. if (((backend_disable_mask >> i) & 1) == 0) {
  1351. enabled_backends_mask |= (1 << i);
  1352. ++enabled_backends_count;
  1353. }
  1354. if (enabled_backends_count == num_backends)
  1355. break;
  1356. }
  1357. if (enabled_backends_count == 0) {
  1358. enabled_backends_mask = 1;
  1359. enabled_backends_count = 1;
  1360. }
  1361. if (enabled_backends_count != num_backends)
  1362. num_backends = enabled_backends_count;
  1363. memset((uint8_t *)&swizzle_pipe[0], 0, sizeof(u32) * EVERGREEN_MAX_PIPES);
  1364. switch (rdev->family) {
  1365. case CHIP_CEDAR:
  1366. case CHIP_REDWOOD:
  1367. case CHIP_PALM:
  1368. case CHIP_SUMO:
  1369. case CHIP_SUMO2:
  1370. case CHIP_TURKS:
  1371. case CHIP_CAICOS:
  1372. force_no_swizzle = false;
  1373. break;
  1374. case CHIP_CYPRESS:
  1375. case CHIP_HEMLOCK:
  1376. case CHIP_JUNIPER:
  1377. case CHIP_BARTS:
  1378. default:
  1379. force_no_swizzle = true;
  1380. break;
  1381. }
  1382. if (force_no_swizzle) {
  1383. bool last_backend_enabled = false;
  1384. force_no_swizzle = false;
  1385. for (i = 0; i < EVERGREEN_MAX_BACKENDS; ++i) {
  1386. if (((enabled_backends_mask >> i) & 1) == 1) {
  1387. if (last_backend_enabled)
  1388. force_no_swizzle = true;
  1389. last_backend_enabled = true;
  1390. } else
  1391. last_backend_enabled = false;
  1392. }
  1393. }
  1394. switch (num_tile_pipes) {
  1395. case 1:
  1396. case 3:
  1397. case 5:
  1398. case 7:
  1399. DRM_ERROR("odd number of pipes!\n");
  1400. break;
  1401. case 2:
  1402. swizzle_pipe[0] = 0;
  1403. swizzle_pipe[1] = 1;
  1404. break;
  1405. case 4:
  1406. if (force_no_swizzle) {
  1407. swizzle_pipe[0] = 0;
  1408. swizzle_pipe[1] = 1;
  1409. swizzle_pipe[2] = 2;
  1410. swizzle_pipe[3] = 3;
  1411. } else {
  1412. swizzle_pipe[0] = 0;
  1413. swizzle_pipe[1] = 2;
  1414. swizzle_pipe[2] = 1;
  1415. swizzle_pipe[3] = 3;
  1416. }
  1417. break;
  1418. case 6:
  1419. if (force_no_swizzle) {
  1420. swizzle_pipe[0] = 0;
  1421. swizzle_pipe[1] = 1;
  1422. swizzle_pipe[2] = 2;
  1423. swizzle_pipe[3] = 3;
  1424. swizzle_pipe[4] = 4;
  1425. swizzle_pipe[5] = 5;
  1426. } else {
  1427. swizzle_pipe[0] = 0;
  1428. swizzle_pipe[1] = 2;
  1429. swizzle_pipe[2] = 4;
  1430. swizzle_pipe[3] = 1;
  1431. swizzle_pipe[4] = 3;
  1432. swizzle_pipe[5] = 5;
  1433. }
  1434. break;
  1435. case 8:
  1436. if (force_no_swizzle) {
  1437. swizzle_pipe[0] = 0;
  1438. swizzle_pipe[1] = 1;
  1439. swizzle_pipe[2] = 2;
  1440. swizzle_pipe[3] = 3;
  1441. swizzle_pipe[4] = 4;
  1442. swizzle_pipe[5] = 5;
  1443. swizzle_pipe[6] = 6;
  1444. swizzle_pipe[7] = 7;
  1445. } else {
  1446. swizzle_pipe[0] = 0;
  1447. swizzle_pipe[1] = 2;
  1448. swizzle_pipe[2] = 4;
  1449. swizzle_pipe[3] = 6;
  1450. swizzle_pipe[4] = 1;
  1451. swizzle_pipe[5] = 3;
  1452. swizzle_pipe[6] = 5;
  1453. swizzle_pipe[7] = 7;
  1454. }
  1455. break;
  1456. }
  1457. for (cur_pipe = 0; cur_pipe < num_tile_pipes; ++cur_pipe) {
  1458. while (((1 << cur_backend) & enabled_backends_mask) == 0)
  1459. cur_backend = (cur_backend + 1) % EVERGREEN_MAX_BACKENDS;
  1460. backend_map |= (((cur_backend & 0xf) << (swizzle_pipe[cur_pipe] * 4)));
  1461. cur_backend = (cur_backend + 1) % EVERGREEN_MAX_BACKENDS;
  1462. }
  1463. return backend_map;
  1464. }
  1465. static void evergreen_gpu_init(struct radeon_device *rdev)
  1466. {
  1467. u32 cc_rb_backend_disable = 0;
  1468. u32 cc_gc_shader_pipe_config;
  1469. u32 gb_addr_config = 0;
  1470. u32 mc_shared_chmap, mc_arb_ramcfg;
  1471. u32 gb_backend_map;
  1472. u32 grbm_gfx_index;
  1473. u32 sx_debug_1;
  1474. u32 smx_dc_ctl0;
  1475. u32 sq_config;
  1476. u32 sq_lds_resource_mgmt;
  1477. u32 sq_gpr_resource_mgmt_1;
  1478. u32 sq_gpr_resource_mgmt_2;
  1479. u32 sq_gpr_resource_mgmt_3;
  1480. u32 sq_thread_resource_mgmt;
  1481. u32 sq_thread_resource_mgmt_2;
  1482. u32 sq_stack_resource_mgmt_1;
  1483. u32 sq_stack_resource_mgmt_2;
  1484. u32 sq_stack_resource_mgmt_3;
  1485. u32 vgt_cache_invalidation;
  1486. u32 hdp_host_path_cntl, tmp;
  1487. int i, j, num_shader_engines, ps_thread_count;
  1488. switch (rdev->family) {
  1489. case CHIP_CYPRESS:
  1490. case CHIP_HEMLOCK:
  1491. rdev->config.evergreen.num_ses = 2;
  1492. rdev->config.evergreen.max_pipes = 4;
  1493. rdev->config.evergreen.max_tile_pipes = 8;
  1494. rdev->config.evergreen.max_simds = 10;
  1495. rdev->config.evergreen.max_backends = 4 * rdev->config.evergreen.num_ses;
  1496. rdev->config.evergreen.max_gprs = 256;
  1497. rdev->config.evergreen.max_threads = 248;
  1498. rdev->config.evergreen.max_gs_threads = 32;
  1499. rdev->config.evergreen.max_stack_entries = 512;
  1500. rdev->config.evergreen.sx_num_of_sets = 4;
  1501. rdev->config.evergreen.sx_max_export_size = 256;
  1502. rdev->config.evergreen.sx_max_export_pos_size = 64;
  1503. rdev->config.evergreen.sx_max_export_smx_size = 192;
  1504. rdev->config.evergreen.max_hw_contexts = 8;
  1505. rdev->config.evergreen.sq_num_cf_insts = 2;
  1506. rdev->config.evergreen.sc_prim_fifo_size = 0x100;
  1507. rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
  1508. rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
  1509. break;
  1510. case CHIP_JUNIPER:
  1511. rdev->config.evergreen.num_ses = 1;
  1512. rdev->config.evergreen.max_pipes = 4;
  1513. rdev->config.evergreen.max_tile_pipes = 4;
  1514. rdev->config.evergreen.max_simds = 10;
  1515. rdev->config.evergreen.max_backends = 4 * rdev->config.evergreen.num_ses;
  1516. rdev->config.evergreen.max_gprs = 256;
  1517. rdev->config.evergreen.max_threads = 248;
  1518. rdev->config.evergreen.max_gs_threads = 32;
  1519. rdev->config.evergreen.max_stack_entries = 512;
  1520. rdev->config.evergreen.sx_num_of_sets = 4;
  1521. rdev->config.evergreen.sx_max_export_size = 256;
  1522. rdev->config.evergreen.sx_max_export_pos_size = 64;
  1523. rdev->config.evergreen.sx_max_export_smx_size = 192;
  1524. rdev->config.evergreen.max_hw_contexts = 8;
  1525. rdev->config.evergreen.sq_num_cf_insts = 2;
  1526. rdev->config.evergreen.sc_prim_fifo_size = 0x100;
  1527. rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
  1528. rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
  1529. break;
  1530. case CHIP_REDWOOD:
  1531. rdev->config.evergreen.num_ses = 1;
  1532. rdev->config.evergreen.max_pipes = 4;
  1533. rdev->config.evergreen.max_tile_pipes = 4;
  1534. rdev->config.evergreen.max_simds = 5;
  1535. rdev->config.evergreen.max_backends = 2 * rdev->config.evergreen.num_ses;
  1536. rdev->config.evergreen.max_gprs = 256;
  1537. rdev->config.evergreen.max_threads = 248;
  1538. rdev->config.evergreen.max_gs_threads = 32;
  1539. rdev->config.evergreen.max_stack_entries = 256;
  1540. rdev->config.evergreen.sx_num_of_sets = 4;
  1541. rdev->config.evergreen.sx_max_export_size = 256;
  1542. rdev->config.evergreen.sx_max_export_pos_size = 64;
  1543. rdev->config.evergreen.sx_max_export_smx_size = 192;
  1544. rdev->config.evergreen.max_hw_contexts = 8;
  1545. rdev->config.evergreen.sq_num_cf_insts = 2;
  1546. rdev->config.evergreen.sc_prim_fifo_size = 0x100;
  1547. rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
  1548. rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
  1549. break;
  1550. case CHIP_CEDAR:
  1551. default:
  1552. rdev->config.evergreen.num_ses = 1;
  1553. rdev->config.evergreen.max_pipes = 2;
  1554. rdev->config.evergreen.max_tile_pipes = 2;
  1555. rdev->config.evergreen.max_simds = 2;
  1556. rdev->config.evergreen.max_backends = 1 * rdev->config.evergreen.num_ses;
  1557. rdev->config.evergreen.max_gprs = 256;
  1558. rdev->config.evergreen.max_threads = 192;
  1559. rdev->config.evergreen.max_gs_threads = 16;
  1560. rdev->config.evergreen.max_stack_entries = 256;
  1561. rdev->config.evergreen.sx_num_of_sets = 4;
  1562. rdev->config.evergreen.sx_max_export_size = 128;
  1563. rdev->config.evergreen.sx_max_export_pos_size = 32;
  1564. rdev->config.evergreen.sx_max_export_smx_size = 96;
  1565. rdev->config.evergreen.max_hw_contexts = 4;
  1566. rdev->config.evergreen.sq_num_cf_insts = 1;
  1567. rdev->config.evergreen.sc_prim_fifo_size = 0x40;
  1568. rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
  1569. rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
  1570. break;
  1571. case CHIP_PALM:
  1572. rdev->config.evergreen.num_ses = 1;
  1573. rdev->config.evergreen.max_pipes = 2;
  1574. rdev->config.evergreen.max_tile_pipes = 2;
  1575. rdev->config.evergreen.max_simds = 2;
  1576. rdev->config.evergreen.max_backends = 1 * rdev->config.evergreen.num_ses;
  1577. rdev->config.evergreen.max_gprs = 256;
  1578. rdev->config.evergreen.max_threads = 192;
  1579. rdev->config.evergreen.max_gs_threads = 16;
  1580. rdev->config.evergreen.max_stack_entries = 256;
  1581. rdev->config.evergreen.sx_num_of_sets = 4;
  1582. rdev->config.evergreen.sx_max_export_size = 128;
  1583. rdev->config.evergreen.sx_max_export_pos_size = 32;
  1584. rdev->config.evergreen.sx_max_export_smx_size = 96;
  1585. rdev->config.evergreen.max_hw_contexts = 4;
  1586. rdev->config.evergreen.sq_num_cf_insts = 1;
  1587. rdev->config.evergreen.sc_prim_fifo_size = 0x40;
  1588. rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
  1589. rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
  1590. break;
  1591. case CHIP_SUMO:
  1592. rdev->config.evergreen.num_ses = 1;
  1593. rdev->config.evergreen.max_pipes = 4;
  1594. rdev->config.evergreen.max_tile_pipes = 2;
  1595. if (rdev->pdev->device == 0x9648)
  1596. rdev->config.evergreen.max_simds = 3;
  1597. else if ((rdev->pdev->device == 0x9647) ||
  1598. (rdev->pdev->device == 0x964a))
  1599. rdev->config.evergreen.max_simds = 4;
  1600. else
  1601. rdev->config.evergreen.max_simds = 5;
  1602. rdev->config.evergreen.max_backends = 2 * rdev->config.evergreen.num_ses;
  1603. rdev->config.evergreen.max_gprs = 256;
  1604. rdev->config.evergreen.max_threads = 248;
  1605. rdev->config.evergreen.max_gs_threads = 32;
  1606. rdev->config.evergreen.max_stack_entries = 256;
  1607. rdev->config.evergreen.sx_num_of_sets = 4;
  1608. rdev->config.evergreen.sx_max_export_size = 256;
  1609. rdev->config.evergreen.sx_max_export_pos_size = 64;
  1610. rdev->config.evergreen.sx_max_export_smx_size = 192;
  1611. rdev->config.evergreen.max_hw_contexts = 8;
  1612. rdev->config.evergreen.sq_num_cf_insts = 2;
  1613. rdev->config.evergreen.sc_prim_fifo_size = 0x40;
  1614. rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
  1615. rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
  1616. break;
  1617. case CHIP_SUMO2:
  1618. rdev->config.evergreen.num_ses = 1;
  1619. rdev->config.evergreen.max_pipes = 4;
  1620. rdev->config.evergreen.max_tile_pipes = 4;
  1621. rdev->config.evergreen.max_simds = 2;
  1622. rdev->config.evergreen.max_backends = 1 * rdev->config.evergreen.num_ses;
  1623. rdev->config.evergreen.max_gprs = 256;
  1624. rdev->config.evergreen.max_threads = 248;
  1625. rdev->config.evergreen.max_gs_threads = 32;
  1626. rdev->config.evergreen.max_stack_entries = 512;
  1627. rdev->config.evergreen.sx_num_of_sets = 4;
  1628. rdev->config.evergreen.sx_max_export_size = 256;
  1629. rdev->config.evergreen.sx_max_export_pos_size = 64;
  1630. rdev->config.evergreen.sx_max_export_smx_size = 192;
  1631. rdev->config.evergreen.max_hw_contexts = 8;
  1632. rdev->config.evergreen.sq_num_cf_insts = 2;
  1633. rdev->config.evergreen.sc_prim_fifo_size = 0x40;
  1634. rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
  1635. rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
  1636. break;
  1637. case CHIP_BARTS:
  1638. rdev->config.evergreen.num_ses = 2;
  1639. rdev->config.evergreen.max_pipes = 4;
  1640. rdev->config.evergreen.max_tile_pipes = 8;
  1641. rdev->config.evergreen.max_simds = 7;
  1642. rdev->config.evergreen.max_backends = 4 * rdev->config.evergreen.num_ses;
  1643. rdev->config.evergreen.max_gprs = 256;
  1644. rdev->config.evergreen.max_threads = 248;
  1645. rdev->config.evergreen.max_gs_threads = 32;
  1646. rdev->config.evergreen.max_stack_entries = 512;
  1647. rdev->config.evergreen.sx_num_of_sets = 4;
  1648. rdev->config.evergreen.sx_max_export_size = 256;
  1649. rdev->config.evergreen.sx_max_export_pos_size = 64;
  1650. rdev->config.evergreen.sx_max_export_smx_size = 192;
  1651. rdev->config.evergreen.max_hw_contexts = 8;
  1652. rdev->config.evergreen.sq_num_cf_insts = 2;
  1653. rdev->config.evergreen.sc_prim_fifo_size = 0x100;
  1654. rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
  1655. rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
  1656. break;
  1657. case CHIP_TURKS:
  1658. rdev->config.evergreen.num_ses = 1;
  1659. rdev->config.evergreen.max_pipes = 4;
  1660. rdev->config.evergreen.max_tile_pipes = 4;
  1661. rdev->config.evergreen.max_simds = 6;
  1662. rdev->config.evergreen.max_backends = 2 * rdev->config.evergreen.num_ses;
  1663. rdev->config.evergreen.max_gprs = 256;
  1664. rdev->config.evergreen.max_threads = 248;
  1665. rdev->config.evergreen.max_gs_threads = 32;
  1666. rdev->config.evergreen.max_stack_entries = 256;
  1667. rdev->config.evergreen.sx_num_of_sets = 4;
  1668. rdev->config.evergreen.sx_max_export_size = 256;
  1669. rdev->config.evergreen.sx_max_export_pos_size = 64;
  1670. rdev->config.evergreen.sx_max_export_smx_size = 192;
  1671. rdev->config.evergreen.max_hw_contexts = 8;
  1672. rdev->config.evergreen.sq_num_cf_insts = 2;
  1673. rdev->config.evergreen.sc_prim_fifo_size = 0x100;
  1674. rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
  1675. rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
  1676. break;
  1677. case CHIP_CAICOS:
  1678. rdev->config.evergreen.num_ses = 1;
  1679. rdev->config.evergreen.max_pipes = 4;
  1680. rdev->config.evergreen.max_tile_pipes = 2;
  1681. rdev->config.evergreen.max_simds = 2;
  1682. rdev->config.evergreen.max_backends = 1 * rdev->config.evergreen.num_ses;
  1683. rdev->config.evergreen.max_gprs = 256;
  1684. rdev->config.evergreen.max_threads = 192;
  1685. rdev->config.evergreen.max_gs_threads = 16;
  1686. rdev->config.evergreen.max_stack_entries = 256;
  1687. rdev->config.evergreen.sx_num_of_sets = 4;
  1688. rdev->config.evergreen.sx_max_export_size = 128;
  1689. rdev->config.evergreen.sx_max_export_pos_size = 32;
  1690. rdev->config.evergreen.sx_max_export_smx_size = 96;
  1691. rdev->config.evergreen.max_hw_contexts = 4;
  1692. rdev->config.evergreen.sq_num_cf_insts = 1;
  1693. rdev->config.evergreen.sc_prim_fifo_size = 0x40;
  1694. rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
  1695. rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
  1696. break;
  1697. }
  1698. /* Initialize HDP */
  1699. for (i = 0, j = 0; i < 32; i++, j += 0x18) {
  1700. WREG32((0x2c14 + j), 0x00000000);
  1701. WREG32((0x2c18 + j), 0x00000000);
  1702. WREG32((0x2c1c + j), 0x00000000);
  1703. WREG32((0x2c20 + j), 0x00000000);
  1704. WREG32((0x2c24 + j), 0x00000000);
  1705. }
  1706. WREG32(GRBM_CNTL, GRBM_READ_TIMEOUT(0xff));
  1707. evergreen_fix_pci_max_read_req_size(rdev);
  1708. cc_gc_shader_pipe_config = RREG32(CC_GC_SHADER_PIPE_CONFIG) & ~2;
  1709. cc_gc_shader_pipe_config |=
  1710. INACTIVE_QD_PIPES((EVERGREEN_MAX_PIPES_MASK << rdev->config.evergreen.max_pipes)
  1711. & EVERGREEN_MAX_PIPES_MASK);
  1712. cc_gc_shader_pipe_config |=
  1713. INACTIVE_SIMDS((EVERGREEN_MAX_SIMDS_MASK << rdev->config.evergreen.max_simds)
  1714. & EVERGREEN_MAX_SIMDS_MASK);
  1715. cc_rb_backend_disable =
  1716. BACKEND_DISABLE((EVERGREEN_MAX_BACKENDS_MASK << rdev->config.evergreen.max_backends)
  1717. & EVERGREEN_MAX_BACKENDS_MASK);
  1718. mc_shared_chmap = RREG32(MC_SHARED_CHMAP);
  1719. if (rdev->flags & RADEON_IS_IGP)
  1720. mc_arb_ramcfg = RREG32(FUS_MC_ARB_RAMCFG);
  1721. else
  1722. mc_arb_ramcfg = RREG32(MC_ARB_RAMCFG);
  1723. switch (rdev->config.evergreen.max_tile_pipes) {
  1724. case 1:
  1725. default:
  1726. gb_addr_config |= NUM_PIPES(0);
  1727. break;
  1728. case 2:
  1729. gb_addr_config |= NUM_PIPES(1);
  1730. break;
  1731. case 4:
  1732. gb_addr_config |= NUM_PIPES(2);
  1733. break;
  1734. case 8:
  1735. gb_addr_config |= NUM_PIPES(3);
  1736. break;
  1737. }
  1738. gb_addr_config |= PIPE_INTERLEAVE_SIZE((mc_arb_ramcfg & BURSTLENGTH_MASK) >> BURSTLENGTH_SHIFT);
  1739. gb_addr_config |= BANK_INTERLEAVE_SIZE(0);
  1740. gb_addr_config |= NUM_SHADER_ENGINES(rdev->config.evergreen.num_ses - 1);
  1741. gb_addr_config |= SHADER_ENGINE_TILE_SIZE(1);
  1742. gb_addr_config |= NUM_GPUS(0); /* Hemlock? */
  1743. gb_addr_config |= MULTI_GPU_TILE_SIZE(2);
  1744. if (((mc_arb_ramcfg & NOOFCOLS_MASK) >> NOOFCOLS_SHIFT) > 2)
  1745. gb_addr_config |= ROW_SIZE(2);
  1746. else
  1747. gb_addr_config |= ROW_SIZE((mc_arb_ramcfg & NOOFCOLS_MASK) >> NOOFCOLS_SHIFT);
  1748. if (rdev->ddev->pdev->device == 0x689e) {
  1749. u32 efuse_straps_4;
  1750. u32 efuse_straps_3;
  1751. u8 efuse_box_bit_131_124;
  1752. WREG32(RCU_IND_INDEX, 0x204);
  1753. efuse_straps_4 = RREG32(RCU_IND_DATA);
  1754. WREG32(RCU_IND_INDEX, 0x203);
  1755. efuse_straps_3 = RREG32(RCU_IND_DATA);
  1756. efuse_box_bit_131_124 = (u8)(((efuse_straps_4 & 0xf) << 4) | ((efuse_straps_3 & 0xf0000000) >> 28));
  1757. switch(efuse_box_bit_131_124) {
  1758. case 0x00:
  1759. gb_backend_map = 0x76543210;
  1760. break;
  1761. case 0x55:
  1762. gb_backend_map = 0x77553311;
  1763. break;
  1764. case 0x56:
  1765. gb_backend_map = 0x77553300;
  1766. break;
  1767. case 0x59:
  1768. gb_backend_map = 0x77552211;
  1769. break;
  1770. case 0x66:
  1771. gb_backend_map = 0x77443300;
  1772. break;
  1773. case 0x99:
  1774. gb_backend_map = 0x66552211;
  1775. break;
  1776. case 0x5a:
  1777. gb_backend_map = 0x77552200;
  1778. break;
  1779. case 0xaa:
  1780. gb_backend_map = 0x66442200;
  1781. break;
  1782. case 0x95:
  1783. gb_backend_map = 0x66553311;
  1784. break;
  1785. default:
  1786. DRM_ERROR("bad backend map, using default\n");
  1787. gb_backend_map =
  1788. evergreen_get_tile_pipe_to_backend_map(rdev,
  1789. rdev->config.evergreen.max_tile_pipes,
  1790. rdev->config.evergreen.max_backends,
  1791. ((EVERGREEN_MAX_BACKENDS_MASK <<
  1792. rdev->config.evergreen.max_backends) &
  1793. EVERGREEN_MAX_BACKENDS_MASK));
  1794. break;
  1795. }
  1796. } else if (rdev->ddev->pdev->device == 0x68b9) {
  1797. u32 efuse_straps_3;
  1798. u8 efuse_box_bit_127_124;
  1799. WREG32(RCU_IND_INDEX, 0x203);
  1800. efuse_straps_3 = RREG32(RCU_IND_DATA);
  1801. efuse_box_bit_127_124 = (u8)((efuse_straps_3 & 0xF0000000) >> 28);
  1802. switch(efuse_box_bit_127_124) {
  1803. case 0x0:
  1804. gb_backend_map = 0x00003210;
  1805. break;
  1806. case 0x5:
  1807. case 0x6:
  1808. case 0x9:
  1809. case 0xa:
  1810. gb_backend_map = 0x00003311;
  1811. break;
  1812. default:
  1813. DRM_ERROR("bad backend map, using default\n");
  1814. gb_backend_map =
  1815. evergreen_get_tile_pipe_to_backend_map(rdev,
  1816. rdev->config.evergreen.max_tile_pipes,
  1817. rdev->config.evergreen.max_backends,
  1818. ((EVERGREEN_MAX_BACKENDS_MASK <<
  1819. rdev->config.evergreen.max_backends) &
  1820. EVERGREEN_MAX_BACKENDS_MASK));
  1821. break;
  1822. }
  1823. } else {
  1824. switch (rdev->family) {
  1825. case CHIP_CYPRESS:
  1826. case CHIP_HEMLOCK:
  1827. case CHIP_BARTS:
  1828. gb_backend_map = 0x66442200;
  1829. break;
  1830. case CHIP_JUNIPER:
  1831. gb_backend_map = 0x00002200;
  1832. break;
  1833. default:
  1834. gb_backend_map =
  1835. evergreen_get_tile_pipe_to_backend_map(rdev,
  1836. rdev->config.evergreen.max_tile_pipes,
  1837. rdev->config.evergreen.max_backends,
  1838. ((EVERGREEN_MAX_BACKENDS_MASK <<
  1839. rdev->config.evergreen.max_backends) &
  1840. EVERGREEN_MAX_BACKENDS_MASK));
  1841. }
  1842. }
  1843. /* setup tiling info dword. gb_addr_config is not adequate since it does
  1844. * not have bank info, so create a custom tiling dword.
  1845. * bits 3:0 num_pipes
  1846. * bits 7:4 num_banks
  1847. * bits 11:8 group_size
  1848. * bits 15:12 row_size
  1849. */
  1850. rdev->config.evergreen.tile_config = 0;
  1851. switch (rdev->config.evergreen.max_tile_pipes) {
  1852. case 1:
  1853. default:
  1854. rdev->config.evergreen.tile_config |= (0 << 0);
  1855. break;
  1856. case 2:
  1857. rdev->config.evergreen.tile_config |= (1 << 0);
  1858. break;
  1859. case 4:
  1860. rdev->config.evergreen.tile_config |= (2 << 0);
  1861. break;
  1862. case 8:
  1863. rdev->config.evergreen.tile_config |= (3 << 0);
  1864. break;
  1865. }
  1866. /* num banks is 8 on all fusion asics. 0 = 4, 1 = 8, 2 = 16 */
  1867. if (rdev->flags & RADEON_IS_IGP)
  1868. rdev->config.evergreen.tile_config |= 1 << 4;
  1869. else
  1870. rdev->config.evergreen.tile_config |=
  1871. ((mc_arb_ramcfg & NOOFBANK_MASK) >> NOOFBANK_SHIFT) << 4;
  1872. rdev->config.evergreen.tile_config |=
  1873. ((mc_arb_ramcfg & BURSTLENGTH_MASK) >> BURSTLENGTH_SHIFT) << 8;
  1874. rdev->config.evergreen.tile_config |=
  1875. ((gb_addr_config & 0x30000000) >> 28) << 12;
  1876. rdev->config.evergreen.backend_map = gb_backend_map;
  1877. WREG32(GB_BACKEND_MAP, gb_backend_map);
  1878. WREG32(GB_ADDR_CONFIG, gb_addr_config);
  1879. WREG32(DMIF_ADDR_CONFIG, gb_addr_config);
  1880. WREG32(HDP_ADDR_CONFIG, gb_addr_config);
  1881. num_shader_engines = ((RREG32(GB_ADDR_CONFIG) & NUM_SHADER_ENGINES(3)) >> 12) + 1;
  1882. grbm_gfx_index = INSTANCE_BROADCAST_WRITES;
  1883. for (i = 0; i < rdev->config.evergreen.num_ses; i++) {
  1884. u32 rb = cc_rb_backend_disable | (0xf0 << 16);
  1885. u32 sp = cc_gc_shader_pipe_config;
  1886. u32 gfx = grbm_gfx_index | SE_INDEX(i);
  1887. if (i == num_shader_engines) {
  1888. rb |= BACKEND_DISABLE(EVERGREEN_MAX_BACKENDS_MASK);
  1889. sp |= INACTIVE_SIMDS(EVERGREEN_MAX_SIMDS_MASK);
  1890. }
  1891. WREG32(GRBM_GFX_INDEX, gfx);
  1892. WREG32(RLC_GFX_INDEX, gfx);
  1893. WREG32(CC_RB_BACKEND_DISABLE, rb);
  1894. WREG32(CC_SYS_RB_BACKEND_DISABLE, rb);
  1895. WREG32(GC_USER_RB_BACKEND_DISABLE, rb);
  1896. WREG32(CC_GC_SHADER_PIPE_CONFIG, sp);
  1897. }
  1898. grbm_gfx_index |= SE_BROADCAST_WRITES;
  1899. WREG32(GRBM_GFX_INDEX, grbm_gfx_index);
  1900. WREG32(RLC_GFX_INDEX, grbm_gfx_index);
  1901. WREG32(CGTS_SYS_TCC_DISABLE, 0);
  1902. WREG32(CGTS_TCC_DISABLE, 0);
  1903. WREG32(CGTS_USER_SYS_TCC_DISABLE, 0);
  1904. WREG32(CGTS_USER_TCC_DISABLE, 0);
  1905. /* set HW defaults for 3D engine */
  1906. WREG32(CP_QUEUE_THRESHOLDS, (ROQ_IB1_START(0x16) |
  1907. ROQ_IB2_START(0x2b)));
  1908. WREG32(CP_MEQ_THRESHOLDS, STQ_SPLIT(0x30));
  1909. WREG32(TA_CNTL_AUX, (DISABLE_CUBE_ANISO |
  1910. SYNC_GRADIENT |
  1911. SYNC_WALKER |
  1912. SYNC_ALIGNER));
  1913. sx_debug_1 = RREG32(SX_DEBUG_1);
  1914. sx_debug_1 |= ENABLE_NEW_SMX_ADDRESS;
  1915. WREG32(SX_DEBUG_1, sx_debug_1);
  1916. smx_dc_ctl0 = RREG32(SMX_DC_CTL0);
  1917. smx_dc_ctl0 &= ~NUMBER_OF_SETS(0x1ff);
  1918. smx_dc_ctl0 |= NUMBER_OF_SETS(rdev->config.evergreen.sx_num_of_sets);
  1919. WREG32(SMX_DC_CTL0, smx_dc_ctl0);
  1920. WREG32(SX_EXPORT_BUFFER_SIZES, (COLOR_BUFFER_SIZE((rdev->config.evergreen.sx_max_export_size / 4) - 1) |
  1921. POSITION_BUFFER_SIZE((rdev->config.evergreen.sx_max_export_pos_size / 4) - 1) |
  1922. SMX_BUFFER_SIZE((rdev->config.evergreen.sx_max_export_smx_size / 4) - 1)));
  1923. WREG32(PA_SC_FIFO_SIZE, (SC_PRIM_FIFO_SIZE(rdev->config.evergreen.sc_prim_fifo_size) |
  1924. SC_HIZ_TILE_FIFO_SIZE(rdev->config.evergreen.sc_hiz_tile_fifo_size) |
  1925. SC_EARLYZ_TILE_FIFO_SIZE(rdev->config.evergreen.sc_earlyz_tile_fifo_size)));
  1926. WREG32(VGT_NUM_INSTANCES, 1);
  1927. WREG32(SPI_CONFIG_CNTL, 0);
  1928. WREG32(SPI_CONFIG_CNTL_1, VTX_DONE_DELAY(4));
  1929. WREG32(CP_PERFMON_CNTL, 0);
  1930. WREG32(SQ_MS_FIFO_SIZES, (CACHE_FIFO_SIZE(16 * rdev->config.evergreen.sq_num_cf_insts) |
  1931. FETCH_FIFO_HIWATER(0x4) |
  1932. DONE_FIFO_HIWATER(0xe0) |
  1933. ALU_UPDATE_FIFO_HIWATER(0x8)));
  1934. sq_config = RREG32(SQ_CONFIG);
  1935. sq_config &= ~(PS_PRIO(3) |
  1936. VS_PRIO(3) |
  1937. GS_PRIO(3) |
  1938. ES_PRIO(3));
  1939. sq_config |= (VC_ENABLE |
  1940. EXPORT_SRC_C |
  1941. PS_PRIO(0) |
  1942. VS_PRIO(1) |
  1943. GS_PRIO(2) |
  1944. ES_PRIO(3));
  1945. switch (rdev->family) {
  1946. case CHIP_CEDAR:
  1947. case CHIP_PALM:
  1948. case CHIP_SUMO:
  1949. case CHIP_SUMO2:
  1950. case CHIP_CAICOS:
  1951. /* no vertex cache */
  1952. sq_config &= ~VC_ENABLE;
  1953. break;
  1954. default:
  1955. break;
  1956. }
  1957. sq_lds_resource_mgmt = RREG32(SQ_LDS_RESOURCE_MGMT);
  1958. sq_gpr_resource_mgmt_1 = NUM_PS_GPRS((rdev->config.evergreen.max_gprs - (4 * 2))* 12 / 32);
  1959. sq_gpr_resource_mgmt_1 |= NUM_VS_GPRS((rdev->config.evergreen.max_gprs - (4 * 2)) * 6 / 32);
  1960. sq_gpr_resource_mgmt_1 |= NUM_CLAUSE_TEMP_GPRS(4);
  1961. sq_gpr_resource_mgmt_2 = NUM_GS_GPRS((rdev->config.evergreen.max_gprs - (4 * 2)) * 4 / 32);
  1962. sq_gpr_resource_mgmt_2 |= NUM_ES_GPRS((rdev->config.evergreen.max_gprs - (4 * 2)) * 4 / 32);
  1963. sq_gpr_resource_mgmt_3 = NUM_HS_GPRS((rdev->config.evergreen.max_gprs - (4 * 2)) * 3 / 32);
  1964. sq_gpr_resource_mgmt_3 |= NUM_LS_GPRS((rdev->config.evergreen.max_gprs - (4 * 2)) * 3 / 32);
  1965. switch (rdev->family) {
  1966. case CHIP_CEDAR:
  1967. case CHIP_PALM:
  1968. case CHIP_SUMO:
  1969. case CHIP_SUMO2:
  1970. ps_thread_count = 96;
  1971. break;
  1972. default:
  1973. ps_thread_count = 128;
  1974. break;
  1975. }
  1976. sq_thread_resource_mgmt = NUM_PS_THREADS(ps_thread_count);
  1977. sq_thread_resource_mgmt |= NUM_VS_THREADS((((rdev->config.evergreen.max_threads - ps_thread_count) / 6) / 8) * 8);
  1978. sq_thread_resource_mgmt |= NUM_GS_THREADS((((rdev->config.evergreen.max_threads - ps_thread_count) / 6) / 8) * 8);
  1979. sq_thread_resource_mgmt |= NUM_ES_THREADS((((rdev->config.evergreen.max_threads - ps_thread_count) / 6) / 8) * 8);
  1980. sq_thread_resource_mgmt_2 = NUM_HS_THREADS((((rdev->config.evergreen.max_threads - ps_thread_count) / 6) / 8) * 8);
  1981. sq_thread_resource_mgmt_2 |= NUM_LS_THREADS((((rdev->config.evergreen.max_threads - ps_thread_count) / 6) / 8) * 8);
  1982. sq_stack_resource_mgmt_1 = NUM_PS_STACK_ENTRIES((rdev->config.evergreen.max_stack_entries * 1) / 6);
  1983. sq_stack_resource_mgmt_1 |= NUM_VS_STACK_ENTRIES((rdev->config.evergreen.max_stack_entries * 1) / 6);
  1984. sq_stack_resource_mgmt_2 = NUM_GS_STACK_ENTRIES((rdev->config.evergreen.max_stack_entries * 1) / 6);
  1985. sq_stack_resource_mgmt_2 |= NUM_ES_STACK_ENTRIES((rdev->config.evergreen.max_stack_entries * 1) / 6);
  1986. sq_stack_resource_mgmt_3 = NUM_HS_STACK_ENTRIES((rdev->config.evergreen.max_stack_entries * 1) / 6);
  1987. sq_stack_resource_mgmt_3 |= NUM_LS_STACK_ENTRIES((rdev->config.evergreen.max_stack_entries * 1) / 6);
  1988. WREG32(SQ_CONFIG, sq_config);
  1989. WREG32(SQ_GPR_RESOURCE_MGMT_1, sq_gpr_resource_mgmt_1);
  1990. WREG32(SQ_GPR_RESOURCE_MGMT_2, sq_gpr_resource_mgmt_2);
  1991. WREG32(SQ_GPR_RESOURCE_MGMT_3, sq_gpr_resource_mgmt_3);
  1992. WREG32(SQ_THREAD_RESOURCE_MGMT, sq_thread_resource_mgmt);
  1993. WREG32(SQ_THREAD_RESOURCE_MGMT_2, sq_thread_resource_mgmt_2);
  1994. WREG32(SQ_STACK_RESOURCE_MGMT_1, sq_stack_resource_mgmt_1);
  1995. WREG32(SQ_STACK_RESOURCE_MGMT_2, sq_stack_resource_mgmt_2);
  1996. WREG32(SQ_STACK_RESOURCE_MGMT_3, sq_stack_resource_mgmt_3);
  1997. WREG32(SQ_DYN_GPR_CNTL_PS_FLUSH_REQ, 0);
  1998. WREG32(SQ_LDS_RESOURCE_MGMT, sq_lds_resource_mgmt);
  1999. WREG32(PA_SC_FORCE_EOV_MAX_CNTS, (FORCE_EOV_MAX_CLK_CNT(4095) |
  2000. FORCE_EOV_MAX_REZ_CNT(255)));
  2001. switch (rdev->family) {
  2002. case CHIP_CEDAR:
  2003. case CHIP_PALM:
  2004. case CHIP_SUMO:
  2005. case CHIP_SUMO2:
  2006. case CHIP_CAICOS:
  2007. vgt_cache_invalidation = CACHE_INVALIDATION(TC_ONLY);
  2008. break;
  2009. default:
  2010. vgt_cache_invalidation = CACHE_INVALIDATION(VC_AND_TC);
  2011. break;
  2012. }
  2013. vgt_cache_invalidation |= AUTO_INVLD_EN(ES_AND_GS_AUTO);
  2014. WREG32(VGT_CACHE_INVALIDATION, vgt_cache_invalidation);
  2015. WREG32(VGT_GS_VERTEX_REUSE, 16);
  2016. WREG32(PA_SU_LINE_STIPPLE_VALUE, 0);
  2017. WREG32(PA_SC_LINE_STIPPLE_STATE, 0);
  2018. WREG32(VGT_VERTEX_REUSE_BLOCK_CNTL, 14);
  2019. WREG32(VGT_OUT_DEALLOC_CNTL, 16);
  2020. WREG32(CB_PERF_CTR0_SEL_0, 0);
  2021. WREG32(CB_PERF_CTR0_SEL_1, 0);
  2022. WREG32(CB_PERF_CTR1_SEL_0, 0);
  2023. WREG32(CB_PERF_CTR1_SEL_1, 0);
  2024. WREG32(CB_PERF_CTR2_SEL_0, 0);
  2025. WREG32(CB_PERF_CTR2_SEL_1, 0);
  2026. WREG32(CB_PERF_CTR3_SEL_0, 0);
  2027. WREG32(CB_PERF_CTR3_SEL_1, 0);
  2028. /* clear render buffer base addresses */
  2029. WREG32(CB_COLOR0_BASE, 0);
  2030. WREG32(CB_COLOR1_BASE, 0);
  2031. WREG32(CB_COLOR2_BASE, 0);
  2032. WREG32(CB_COLOR3_BASE, 0);
  2033. WREG32(CB_COLOR4_BASE, 0);
  2034. WREG32(CB_COLOR5_BASE, 0);
  2035. WREG32(CB_COLOR6_BASE, 0);
  2036. WREG32(CB_COLOR7_BASE, 0);
  2037. WREG32(CB_COLOR8_BASE, 0);
  2038. WREG32(CB_COLOR9_BASE, 0);
  2039. WREG32(CB_COLOR10_BASE, 0);
  2040. WREG32(CB_COLOR11_BASE, 0);
  2041. /* set the shader const cache sizes to 0 */
  2042. for (i = SQ_ALU_CONST_BUFFER_SIZE_PS_0; i < 0x28200; i += 4)
  2043. WREG32(i, 0);
  2044. for (i = SQ_ALU_CONST_BUFFER_SIZE_HS_0; i < 0x29000; i += 4)
  2045. WREG32(i, 0);
  2046. tmp = RREG32(HDP_MISC_CNTL);
  2047. tmp |= HDP_FLUSH_INVALIDATE_CACHE;
  2048. WREG32(HDP_MISC_CNTL, tmp);
  2049. hdp_host_path_cntl = RREG32(HDP_HOST_PATH_CNTL);
  2050. WREG32(HDP_HOST_PATH_CNTL, hdp_host_path_cntl);
  2051. WREG32(PA_CL_ENHANCE, CLIP_VTX_REORDER_ENA | NUM_CLIP_SEQ(3));
  2052. udelay(50);
  2053. }
  2054. int evergreen_mc_init(struct radeon_device *rdev)
  2055. {
  2056. u32 tmp;
  2057. int chansize, numchan;
  2058. /* Get VRAM informations */
  2059. rdev->mc.vram_is_ddr = true;
  2060. if (rdev->flags & RADEON_IS_IGP)
  2061. tmp = RREG32(FUS_MC_ARB_RAMCFG);
  2062. else
  2063. tmp = RREG32(MC_ARB_RAMCFG);
  2064. if (tmp & CHANSIZE_OVERRIDE) {
  2065. chansize = 16;
  2066. } else if (tmp & CHANSIZE_MASK) {
  2067. chansize = 64;
  2068. } else {
  2069. chansize = 32;
  2070. }
  2071. tmp = RREG32(MC_SHARED_CHMAP);
  2072. switch ((tmp & NOOFCHAN_MASK) >> NOOFCHAN_SHIFT) {
  2073. case 0:
  2074. default:
  2075. numchan = 1;
  2076. break;
  2077. case 1:
  2078. numchan = 2;
  2079. break;
  2080. case 2:
  2081. numchan = 4;
  2082. break;
  2083. case 3:
  2084. numchan = 8;
  2085. break;
  2086. }
  2087. rdev->mc.vram_width = numchan * chansize;
  2088. /* Could aper size report 0 ? */
  2089. rdev->mc.aper_base = pci_resource_start(rdev->pdev, 0);
  2090. rdev->mc.aper_size = pci_resource_len(rdev->pdev, 0);
  2091. /* Setup GPU memory space */
  2092. if (rdev->flags & RADEON_IS_IGP) {
  2093. /* size in bytes on fusion */
  2094. rdev->mc.mc_vram_size = RREG32(CONFIG_MEMSIZE);
  2095. rdev->mc.real_vram_size = RREG32(CONFIG_MEMSIZE);
  2096. } else {
  2097. /* size in MB on evergreen */
  2098. rdev->mc.mc_vram_size = RREG32(CONFIG_MEMSIZE) * 1024 * 1024;
  2099. rdev->mc.real_vram_size = RREG32(CONFIG_MEMSIZE) * 1024 * 1024;
  2100. }
  2101. rdev->mc.visible_vram_size = rdev->mc.aper_size;
  2102. r700_vram_gtt_location(rdev, &rdev->mc);
  2103. radeon_update_bandwidth_info(rdev);
  2104. return 0;
  2105. }
  2106. bool evergreen_gpu_is_lockup(struct radeon_device *rdev)
  2107. {
  2108. u32 srbm_status;
  2109. u32 grbm_status;
  2110. u32 grbm_status_se0, grbm_status_se1;
  2111. struct r100_gpu_lockup *lockup = &rdev->config.evergreen.lockup;
  2112. int r;
  2113. srbm_status = RREG32(SRBM_STATUS);
  2114. grbm_status = RREG32(GRBM_STATUS);
  2115. grbm_status_se0 = RREG32(GRBM_STATUS_SE0);
  2116. grbm_status_se1 = RREG32(GRBM_STATUS_SE1);
  2117. if (!(grbm_status & GUI_ACTIVE)) {
  2118. r100_gpu_lockup_update(lockup, &rdev->cp);
  2119. return false;
  2120. }
  2121. /* force CP activities */
  2122. r = radeon_ring_lock(rdev, 2);
  2123. if (!r) {
  2124. /* PACKET2 NOP */
  2125. radeon_ring_write(rdev, 0x80000000);
  2126. radeon_ring_write(rdev, 0x80000000);
  2127. radeon_ring_unlock_commit(rdev);
  2128. }
  2129. rdev->cp.rptr = RREG32(CP_RB_RPTR);
  2130. return r100_gpu_cp_is_lockup(rdev, lockup, &rdev->cp);
  2131. }
  2132. static int evergreen_gpu_soft_reset(struct radeon_device *rdev)
  2133. {
  2134. struct evergreen_mc_save save;
  2135. u32 grbm_reset = 0;
  2136. if (!(RREG32(GRBM_STATUS) & GUI_ACTIVE))
  2137. return 0;
  2138. dev_info(rdev->dev, "GPU softreset \n");
  2139. dev_info(rdev->dev, " GRBM_STATUS=0x%08X\n",
  2140. RREG32(GRBM_STATUS));
  2141. dev_info(rdev->dev, " GRBM_STATUS_SE0=0x%08X\n",
  2142. RREG32(GRBM_STATUS_SE0));
  2143. dev_info(rdev->dev, " GRBM_STATUS_SE1=0x%08X\n",
  2144. RREG32(GRBM_STATUS_SE1));
  2145. dev_info(rdev->dev, " SRBM_STATUS=0x%08X\n",
  2146. RREG32(SRBM_STATUS));
  2147. evergreen_mc_stop(rdev, &save);
  2148. if (evergreen_mc_wait_for_idle(rdev)) {
  2149. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  2150. }
  2151. /* Disable CP parsing/prefetching */
  2152. WREG32(CP_ME_CNTL, CP_ME_HALT | CP_PFP_HALT);
  2153. /* reset all the gfx blocks */
  2154. grbm_reset = (SOFT_RESET_CP |
  2155. SOFT_RESET_CB |
  2156. SOFT_RESET_DB |
  2157. SOFT_RESET_PA |
  2158. SOFT_RESET_SC |
  2159. SOFT_RESET_SPI |
  2160. SOFT_RESET_SH |
  2161. SOFT_RESET_SX |
  2162. SOFT_RESET_TC |
  2163. SOFT_RESET_TA |
  2164. SOFT_RESET_VC |
  2165. SOFT_RESET_VGT);
  2166. dev_info(rdev->dev, " GRBM_SOFT_RESET=0x%08X\n", grbm_reset);
  2167. WREG32(GRBM_SOFT_RESET, grbm_reset);
  2168. (void)RREG32(GRBM_SOFT_RESET);
  2169. udelay(50);
  2170. WREG32(GRBM_SOFT_RESET, 0);
  2171. (void)RREG32(GRBM_SOFT_RESET);
  2172. /* Wait a little for things to settle down */
  2173. udelay(50);
  2174. dev_info(rdev->dev, " GRBM_STATUS=0x%08X\n",
  2175. RREG32(GRBM_STATUS));
  2176. dev_info(rdev->dev, " GRBM_STATUS_SE0=0x%08X\n",
  2177. RREG32(GRBM_STATUS_SE0));
  2178. dev_info(rdev->dev, " GRBM_STATUS_SE1=0x%08X\n",
  2179. RREG32(GRBM_STATUS_SE1));
  2180. dev_info(rdev->dev, " SRBM_STATUS=0x%08X\n",
  2181. RREG32(SRBM_STATUS));
  2182. evergreen_mc_resume(rdev, &save);
  2183. return 0;
  2184. }
  2185. int evergreen_asic_reset(struct radeon_device *rdev)
  2186. {
  2187. return evergreen_gpu_soft_reset(rdev);
  2188. }
  2189. /* Interrupts */
  2190. u32 evergreen_get_vblank_counter(struct radeon_device *rdev, int crtc)
  2191. {
  2192. switch (crtc) {
  2193. case 0:
  2194. return RREG32(CRTC_STATUS_FRAME_COUNT + EVERGREEN_CRTC0_REGISTER_OFFSET);
  2195. case 1:
  2196. return RREG32(CRTC_STATUS_FRAME_COUNT + EVERGREEN_CRTC1_REGISTER_OFFSET);
  2197. case 2:
  2198. return RREG32(CRTC_STATUS_FRAME_COUNT + EVERGREEN_CRTC2_REGISTER_OFFSET);
  2199. case 3:
  2200. return RREG32(CRTC_STATUS_FRAME_COUNT + EVERGREEN_CRTC3_REGISTER_OFFSET);
  2201. case 4:
  2202. return RREG32(CRTC_STATUS_FRAME_COUNT + EVERGREEN_CRTC4_REGISTER_OFFSET);
  2203. case 5:
  2204. return RREG32(CRTC_STATUS_FRAME_COUNT + EVERGREEN_CRTC5_REGISTER_OFFSET);
  2205. default:
  2206. return 0;
  2207. }
  2208. }
  2209. void evergreen_disable_interrupt_state(struct radeon_device *rdev)
  2210. {
  2211. u32 tmp;
  2212. WREG32(CP_INT_CNTL, CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE);
  2213. WREG32(GRBM_INT_CNTL, 0);
  2214. WREG32(INT_MASK + EVERGREEN_CRTC0_REGISTER_OFFSET, 0);
  2215. WREG32(INT_MASK + EVERGREEN_CRTC1_REGISTER_OFFSET, 0);
  2216. if (rdev->num_crtc >= 4) {
  2217. WREG32(INT_MASK + EVERGREEN_CRTC2_REGISTER_OFFSET, 0);
  2218. WREG32(INT_MASK + EVERGREEN_CRTC3_REGISTER_OFFSET, 0);
  2219. }
  2220. if (rdev->num_crtc >= 6) {
  2221. WREG32(INT_MASK + EVERGREEN_CRTC4_REGISTER_OFFSET, 0);
  2222. WREG32(INT_MASK + EVERGREEN_CRTC5_REGISTER_OFFSET, 0);
  2223. }
  2224. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET, 0);
  2225. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET, 0);
  2226. if (rdev->num_crtc >= 4) {
  2227. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET, 0);
  2228. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET, 0);
  2229. }
  2230. if (rdev->num_crtc >= 6) {
  2231. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET, 0);
  2232. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET, 0);
  2233. }
  2234. WREG32(DACA_AUTODETECT_INT_CONTROL, 0);
  2235. WREG32(DACB_AUTODETECT_INT_CONTROL, 0);
  2236. tmp = RREG32(DC_HPD1_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2237. WREG32(DC_HPD1_INT_CONTROL, tmp);
  2238. tmp = RREG32(DC_HPD2_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2239. WREG32(DC_HPD2_INT_CONTROL, tmp);
  2240. tmp = RREG32(DC_HPD3_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2241. WREG32(DC_HPD3_INT_CONTROL, tmp);
  2242. tmp = RREG32(DC_HPD4_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2243. WREG32(DC_HPD4_INT_CONTROL, tmp);
  2244. tmp = RREG32(DC_HPD5_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2245. WREG32(DC_HPD5_INT_CONTROL, tmp);
  2246. tmp = RREG32(DC_HPD6_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2247. WREG32(DC_HPD6_INT_CONTROL, tmp);
  2248. }
  2249. int evergreen_irq_set(struct radeon_device *rdev)
  2250. {
  2251. u32 cp_int_cntl = CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE;
  2252. u32 crtc1 = 0, crtc2 = 0, crtc3 = 0, crtc4 = 0, crtc5 = 0, crtc6 = 0;
  2253. u32 hpd1, hpd2, hpd3, hpd4, hpd5, hpd6;
  2254. u32 grbm_int_cntl = 0;
  2255. u32 grph1 = 0, grph2 = 0, grph3 = 0, grph4 = 0, grph5 = 0, grph6 = 0;
  2256. if (!rdev->irq.installed) {
  2257. WARN(1, "Can't enable IRQ/MSI because no handler is installed\n");
  2258. return -EINVAL;
  2259. }
  2260. /* don't enable anything if the ih is disabled */
  2261. if (!rdev->ih.enabled) {
  2262. r600_disable_interrupts(rdev);
  2263. /* force the active interrupt state to all disabled */
  2264. evergreen_disable_interrupt_state(rdev);
  2265. return 0;
  2266. }
  2267. hpd1 = RREG32(DC_HPD1_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2268. hpd2 = RREG32(DC_HPD2_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2269. hpd3 = RREG32(DC_HPD3_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2270. hpd4 = RREG32(DC_HPD4_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2271. hpd5 = RREG32(DC_HPD5_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2272. hpd6 = RREG32(DC_HPD6_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2273. if (rdev->irq.sw_int) {
  2274. DRM_DEBUG("evergreen_irq_set: sw int\n");
  2275. cp_int_cntl |= RB_INT_ENABLE;
  2276. cp_int_cntl |= TIME_STAMP_INT_ENABLE;
  2277. }
  2278. if (rdev->irq.crtc_vblank_int[0] ||
  2279. rdev->irq.pflip[0]) {
  2280. DRM_DEBUG("evergreen_irq_set: vblank 0\n");
  2281. crtc1 |= VBLANK_INT_MASK;
  2282. }
  2283. if (rdev->irq.crtc_vblank_int[1] ||
  2284. rdev->irq.pflip[1]) {
  2285. DRM_DEBUG("evergreen_irq_set: vblank 1\n");
  2286. crtc2 |= VBLANK_INT_MASK;
  2287. }
  2288. if (rdev->irq.crtc_vblank_int[2] ||
  2289. rdev->irq.pflip[2]) {
  2290. DRM_DEBUG("evergreen_irq_set: vblank 2\n");
  2291. crtc3 |= VBLANK_INT_MASK;
  2292. }
  2293. if (rdev->irq.crtc_vblank_int[3] ||
  2294. rdev->irq.pflip[3]) {
  2295. DRM_DEBUG("evergreen_irq_set: vblank 3\n");
  2296. crtc4 |= VBLANK_INT_MASK;
  2297. }
  2298. if (rdev->irq.crtc_vblank_int[4] ||
  2299. rdev->irq.pflip[4]) {
  2300. DRM_DEBUG("evergreen_irq_set: vblank 4\n");
  2301. crtc5 |= VBLANK_INT_MASK;
  2302. }
  2303. if (rdev->irq.crtc_vblank_int[5] ||
  2304. rdev->irq.pflip[5]) {
  2305. DRM_DEBUG("evergreen_irq_set: vblank 5\n");
  2306. crtc6 |= VBLANK_INT_MASK;
  2307. }
  2308. if (rdev->irq.hpd[0]) {
  2309. DRM_DEBUG("evergreen_irq_set: hpd 1\n");
  2310. hpd1 |= DC_HPDx_INT_EN;
  2311. }
  2312. if (rdev->irq.hpd[1]) {
  2313. DRM_DEBUG("evergreen_irq_set: hpd 2\n");
  2314. hpd2 |= DC_HPDx_INT_EN;
  2315. }
  2316. if (rdev->irq.hpd[2]) {
  2317. DRM_DEBUG("evergreen_irq_set: hpd 3\n");
  2318. hpd3 |= DC_HPDx_INT_EN;
  2319. }
  2320. if (rdev->irq.hpd[3]) {
  2321. DRM_DEBUG("evergreen_irq_set: hpd 4\n");
  2322. hpd4 |= DC_HPDx_INT_EN;
  2323. }
  2324. if (rdev->irq.hpd[4]) {
  2325. DRM_DEBUG("evergreen_irq_set: hpd 5\n");
  2326. hpd5 |= DC_HPDx_INT_EN;
  2327. }
  2328. if (rdev->irq.hpd[5]) {
  2329. DRM_DEBUG("evergreen_irq_set: hpd 6\n");
  2330. hpd6 |= DC_HPDx_INT_EN;
  2331. }
  2332. if (rdev->irq.gui_idle) {
  2333. DRM_DEBUG("gui idle\n");
  2334. grbm_int_cntl |= GUI_IDLE_INT_ENABLE;
  2335. }
  2336. WREG32(CP_INT_CNTL, cp_int_cntl);
  2337. WREG32(GRBM_INT_CNTL, grbm_int_cntl);
  2338. WREG32(INT_MASK + EVERGREEN_CRTC0_REGISTER_OFFSET, crtc1);
  2339. WREG32(INT_MASK + EVERGREEN_CRTC1_REGISTER_OFFSET, crtc2);
  2340. if (rdev->num_crtc >= 4) {
  2341. WREG32(INT_MASK + EVERGREEN_CRTC2_REGISTER_OFFSET, crtc3);
  2342. WREG32(INT_MASK + EVERGREEN_CRTC3_REGISTER_OFFSET, crtc4);
  2343. }
  2344. if (rdev->num_crtc >= 6) {
  2345. WREG32(INT_MASK + EVERGREEN_CRTC4_REGISTER_OFFSET, crtc5);
  2346. WREG32(INT_MASK + EVERGREEN_CRTC5_REGISTER_OFFSET, crtc6);
  2347. }
  2348. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET, grph1);
  2349. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET, grph2);
  2350. if (rdev->num_crtc >= 4) {
  2351. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET, grph3);
  2352. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET, grph4);
  2353. }
  2354. if (rdev->num_crtc >= 6) {
  2355. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET, grph5);
  2356. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET, grph6);
  2357. }
  2358. WREG32(DC_HPD1_INT_CONTROL, hpd1);
  2359. WREG32(DC_HPD2_INT_CONTROL, hpd2);
  2360. WREG32(DC_HPD3_INT_CONTROL, hpd3);
  2361. WREG32(DC_HPD4_INT_CONTROL, hpd4);
  2362. WREG32(DC_HPD5_INT_CONTROL, hpd5);
  2363. WREG32(DC_HPD6_INT_CONTROL, hpd6);
  2364. return 0;
  2365. }
  2366. static void evergreen_irq_ack(struct radeon_device *rdev)
  2367. {
  2368. u32 tmp;
  2369. rdev->irq.stat_regs.evergreen.disp_int = RREG32(DISP_INTERRUPT_STATUS);
  2370. rdev->irq.stat_regs.evergreen.disp_int_cont = RREG32(DISP_INTERRUPT_STATUS_CONTINUE);
  2371. rdev->irq.stat_regs.evergreen.disp_int_cont2 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE2);
  2372. rdev->irq.stat_regs.evergreen.disp_int_cont3 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE3);
  2373. rdev->irq.stat_regs.evergreen.disp_int_cont4 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE4);
  2374. rdev->irq.stat_regs.evergreen.disp_int_cont5 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE5);
  2375. rdev->irq.stat_regs.evergreen.d1grph_int = RREG32(GRPH_INT_STATUS + EVERGREEN_CRTC0_REGISTER_OFFSET);
  2376. rdev->irq.stat_regs.evergreen.d2grph_int = RREG32(GRPH_INT_STATUS + EVERGREEN_CRTC1_REGISTER_OFFSET);
  2377. if (rdev->num_crtc >= 4) {
  2378. rdev->irq.stat_regs.evergreen.d3grph_int = RREG32(GRPH_INT_STATUS + EVERGREEN_CRTC2_REGISTER_OFFSET);
  2379. rdev->irq.stat_regs.evergreen.d4grph_int = RREG32(GRPH_INT_STATUS + EVERGREEN_CRTC3_REGISTER_OFFSET);
  2380. }
  2381. if (rdev->num_crtc >= 6) {
  2382. rdev->irq.stat_regs.evergreen.d5grph_int = RREG32(GRPH_INT_STATUS + EVERGREEN_CRTC4_REGISTER_OFFSET);
  2383. rdev->irq.stat_regs.evergreen.d6grph_int = RREG32(GRPH_INT_STATUS + EVERGREEN_CRTC5_REGISTER_OFFSET);
  2384. }
  2385. if (rdev->irq.stat_regs.evergreen.d1grph_int & GRPH_PFLIP_INT_OCCURRED)
  2386. WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC0_REGISTER_OFFSET, GRPH_PFLIP_INT_CLEAR);
  2387. if (rdev->irq.stat_regs.evergreen.d2grph_int & GRPH_PFLIP_INT_OCCURRED)
  2388. WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC1_REGISTER_OFFSET, GRPH_PFLIP_INT_CLEAR);
  2389. if (rdev->irq.stat_regs.evergreen.disp_int & LB_D1_VBLANK_INTERRUPT)
  2390. WREG32(VBLANK_STATUS + EVERGREEN_CRTC0_REGISTER_OFFSET, VBLANK_ACK);
  2391. if (rdev->irq.stat_regs.evergreen.disp_int & LB_D1_VLINE_INTERRUPT)
  2392. WREG32(VLINE_STATUS + EVERGREEN_CRTC0_REGISTER_OFFSET, VLINE_ACK);
  2393. if (rdev->irq.stat_regs.evergreen.disp_int_cont & LB_D2_VBLANK_INTERRUPT)
  2394. WREG32(VBLANK_STATUS + EVERGREEN_CRTC1_REGISTER_OFFSET, VBLANK_ACK);
  2395. if (rdev->irq.stat_regs.evergreen.disp_int_cont & LB_D2_VLINE_INTERRUPT)
  2396. WREG32(VLINE_STATUS + EVERGREEN_CRTC1_REGISTER_OFFSET, VLINE_ACK);
  2397. if (rdev->num_crtc >= 4) {
  2398. if (rdev->irq.stat_regs.evergreen.d3grph_int & GRPH_PFLIP_INT_OCCURRED)
  2399. WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC2_REGISTER_OFFSET, GRPH_PFLIP_INT_CLEAR);
  2400. if (rdev->irq.stat_regs.evergreen.d4grph_int & GRPH_PFLIP_INT_OCCURRED)
  2401. WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC3_REGISTER_OFFSET, GRPH_PFLIP_INT_CLEAR);
  2402. if (rdev->irq.stat_regs.evergreen.disp_int_cont2 & LB_D3_VBLANK_INTERRUPT)
  2403. WREG32(VBLANK_STATUS + EVERGREEN_CRTC2_REGISTER_OFFSET, VBLANK_ACK);
  2404. if (rdev->irq.stat_regs.evergreen.disp_int_cont2 & LB_D3_VLINE_INTERRUPT)
  2405. WREG32(VLINE_STATUS + EVERGREEN_CRTC2_REGISTER_OFFSET, VLINE_ACK);
  2406. if (rdev->irq.stat_regs.evergreen.disp_int_cont3 & LB_D4_VBLANK_INTERRUPT)
  2407. WREG32(VBLANK_STATUS + EVERGREEN_CRTC3_REGISTER_OFFSET, VBLANK_ACK);
  2408. if (rdev->irq.stat_regs.evergreen.disp_int_cont3 & LB_D4_VLINE_INTERRUPT)
  2409. WREG32(VLINE_STATUS + EVERGREEN_CRTC3_REGISTER_OFFSET, VLINE_ACK);
  2410. }
  2411. if (rdev->num_crtc >= 6) {
  2412. if (rdev->irq.stat_regs.evergreen.d5grph_int & GRPH_PFLIP_INT_OCCURRED)
  2413. WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC4_REGISTER_OFFSET, GRPH_PFLIP_INT_CLEAR);
  2414. if (rdev->irq.stat_regs.evergreen.d6grph_int & GRPH_PFLIP_INT_OCCURRED)
  2415. WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC5_REGISTER_OFFSET, GRPH_PFLIP_INT_CLEAR);
  2416. if (rdev->irq.stat_regs.evergreen.disp_int_cont4 & LB_D5_VBLANK_INTERRUPT)
  2417. WREG32(VBLANK_STATUS + EVERGREEN_CRTC4_REGISTER_OFFSET, VBLANK_ACK);
  2418. if (rdev->irq.stat_regs.evergreen.disp_int_cont4 & LB_D5_VLINE_INTERRUPT)
  2419. WREG32(VLINE_STATUS + EVERGREEN_CRTC4_REGISTER_OFFSET, VLINE_ACK);
  2420. if (rdev->irq.stat_regs.evergreen.disp_int_cont5 & LB_D6_VBLANK_INTERRUPT)
  2421. WREG32(VBLANK_STATUS + EVERGREEN_CRTC5_REGISTER_OFFSET, VBLANK_ACK);
  2422. if (rdev->irq.stat_regs.evergreen.disp_int_cont5 & LB_D6_VLINE_INTERRUPT)
  2423. WREG32(VLINE_STATUS + EVERGREEN_CRTC5_REGISTER_OFFSET, VLINE_ACK);
  2424. }
  2425. if (rdev->irq.stat_regs.evergreen.disp_int & DC_HPD1_INTERRUPT) {
  2426. tmp = RREG32(DC_HPD1_INT_CONTROL);
  2427. tmp |= DC_HPDx_INT_ACK;
  2428. WREG32(DC_HPD1_INT_CONTROL, tmp);
  2429. }
  2430. if (rdev->irq.stat_regs.evergreen.disp_int_cont & DC_HPD2_INTERRUPT) {
  2431. tmp = RREG32(DC_HPD2_INT_CONTROL);
  2432. tmp |= DC_HPDx_INT_ACK;
  2433. WREG32(DC_HPD2_INT_CONTROL, tmp);
  2434. }
  2435. if (rdev->irq.stat_regs.evergreen.disp_int_cont2 & DC_HPD3_INTERRUPT) {
  2436. tmp = RREG32(DC_HPD3_INT_CONTROL);
  2437. tmp |= DC_HPDx_INT_ACK;
  2438. WREG32(DC_HPD3_INT_CONTROL, tmp);
  2439. }
  2440. if (rdev->irq.stat_regs.evergreen.disp_int_cont3 & DC_HPD4_INTERRUPT) {
  2441. tmp = RREG32(DC_HPD4_INT_CONTROL);
  2442. tmp |= DC_HPDx_INT_ACK;
  2443. WREG32(DC_HPD4_INT_CONTROL, tmp);
  2444. }
  2445. if (rdev->irq.stat_regs.evergreen.disp_int_cont4 & DC_HPD5_INTERRUPT) {
  2446. tmp = RREG32(DC_HPD5_INT_CONTROL);
  2447. tmp |= DC_HPDx_INT_ACK;
  2448. WREG32(DC_HPD5_INT_CONTROL, tmp);
  2449. }
  2450. if (rdev->irq.stat_regs.evergreen.disp_int_cont5 & DC_HPD6_INTERRUPT) {
  2451. tmp = RREG32(DC_HPD5_INT_CONTROL);
  2452. tmp |= DC_HPDx_INT_ACK;
  2453. WREG32(DC_HPD6_INT_CONTROL, tmp);
  2454. }
  2455. }
  2456. void evergreen_irq_disable(struct radeon_device *rdev)
  2457. {
  2458. r600_disable_interrupts(rdev);
  2459. /* Wait and acknowledge irq */
  2460. mdelay(1);
  2461. evergreen_irq_ack(rdev);
  2462. evergreen_disable_interrupt_state(rdev);
  2463. }
  2464. void evergreen_irq_suspend(struct radeon_device *rdev)
  2465. {
  2466. evergreen_irq_disable(rdev);
  2467. r600_rlc_stop(rdev);
  2468. }
  2469. static u32 evergreen_get_ih_wptr(struct radeon_device *rdev)
  2470. {
  2471. u32 wptr, tmp;
  2472. if (rdev->wb.enabled)
  2473. wptr = le32_to_cpu(rdev->wb.wb[R600_WB_IH_WPTR_OFFSET/4]);
  2474. else
  2475. wptr = RREG32(IH_RB_WPTR);
  2476. if (wptr & RB_OVERFLOW) {
  2477. /* When a ring buffer overflow happen start parsing interrupt
  2478. * from the last not overwritten vector (wptr + 16). Hopefully
  2479. * this should allow us to catchup.
  2480. */
  2481. dev_warn(rdev->dev, "IH ring buffer overflow (0x%08X, %d, %d)\n",
  2482. wptr, rdev->ih.rptr, (wptr + 16) + rdev->ih.ptr_mask);
  2483. rdev->ih.rptr = (wptr + 16) & rdev->ih.ptr_mask;
  2484. tmp = RREG32(IH_RB_CNTL);
  2485. tmp |= IH_WPTR_OVERFLOW_CLEAR;
  2486. WREG32(IH_RB_CNTL, tmp);
  2487. }
  2488. return (wptr & rdev->ih.ptr_mask);
  2489. }
  2490. int evergreen_irq_process(struct radeon_device *rdev)
  2491. {
  2492. u32 wptr;
  2493. u32 rptr;
  2494. u32 src_id, src_data;
  2495. u32 ring_index;
  2496. unsigned long flags;
  2497. bool queue_hotplug = false;
  2498. if (!rdev->ih.enabled || rdev->shutdown)
  2499. return IRQ_NONE;
  2500. wptr = evergreen_get_ih_wptr(rdev);
  2501. rptr = rdev->ih.rptr;
  2502. DRM_DEBUG("r600_irq_process start: rptr %d, wptr %d\n", rptr, wptr);
  2503. spin_lock_irqsave(&rdev->ih.lock, flags);
  2504. if (rptr == wptr) {
  2505. spin_unlock_irqrestore(&rdev->ih.lock, flags);
  2506. return IRQ_NONE;
  2507. }
  2508. restart_ih:
  2509. /* Order reading of wptr vs. reading of IH ring data */
  2510. rmb();
  2511. /* display interrupts */
  2512. evergreen_irq_ack(rdev);
  2513. rdev->ih.wptr = wptr;
  2514. while (rptr != wptr) {
  2515. /* wptr/rptr are in bytes! */
  2516. ring_index = rptr / 4;
  2517. src_id = le32_to_cpu(rdev->ih.ring[ring_index]) & 0xff;
  2518. src_data = le32_to_cpu(rdev->ih.ring[ring_index + 1]) & 0xfffffff;
  2519. switch (src_id) {
  2520. case 1: /* D1 vblank/vline */
  2521. switch (src_data) {
  2522. case 0: /* D1 vblank */
  2523. if (rdev->irq.stat_regs.evergreen.disp_int & LB_D1_VBLANK_INTERRUPT) {
  2524. if (rdev->irq.crtc_vblank_int[0]) {
  2525. drm_handle_vblank(rdev->ddev, 0);
  2526. rdev->pm.vblank_sync = true;
  2527. wake_up(&rdev->irq.vblank_queue);
  2528. }
  2529. if (rdev->irq.pflip[0])
  2530. radeon_crtc_handle_flip(rdev, 0);
  2531. rdev->irq.stat_regs.evergreen.disp_int &= ~LB_D1_VBLANK_INTERRUPT;
  2532. DRM_DEBUG("IH: D1 vblank\n");
  2533. }
  2534. break;
  2535. case 1: /* D1 vline */
  2536. if (rdev->irq.stat_regs.evergreen.disp_int & LB_D1_VLINE_INTERRUPT) {
  2537. rdev->irq.stat_regs.evergreen.disp_int &= ~LB_D1_VLINE_INTERRUPT;
  2538. DRM_DEBUG("IH: D1 vline\n");
  2539. }
  2540. break;
  2541. default:
  2542. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  2543. break;
  2544. }
  2545. break;
  2546. case 2: /* D2 vblank/vline */
  2547. switch (src_data) {
  2548. case 0: /* D2 vblank */
  2549. if (rdev->irq.stat_regs.evergreen.disp_int_cont & LB_D2_VBLANK_INTERRUPT) {
  2550. if (rdev->irq.crtc_vblank_int[1]) {
  2551. drm_handle_vblank(rdev->ddev, 1);
  2552. rdev->pm.vblank_sync = true;
  2553. wake_up(&rdev->irq.vblank_queue);
  2554. }
  2555. if (rdev->irq.pflip[1])
  2556. radeon_crtc_handle_flip(rdev, 1);
  2557. rdev->irq.stat_regs.evergreen.disp_int_cont &= ~LB_D2_VBLANK_INTERRUPT;
  2558. DRM_DEBUG("IH: D2 vblank\n");
  2559. }
  2560. break;
  2561. case 1: /* D2 vline */
  2562. if (rdev->irq.stat_regs.evergreen.disp_int_cont & LB_D2_VLINE_INTERRUPT) {
  2563. rdev->irq.stat_regs.evergreen.disp_int_cont &= ~LB_D2_VLINE_INTERRUPT;
  2564. DRM_DEBUG("IH: D2 vline\n");
  2565. }
  2566. break;
  2567. default:
  2568. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  2569. break;
  2570. }
  2571. break;
  2572. case 3: /* D3 vblank/vline */
  2573. switch (src_data) {
  2574. case 0: /* D3 vblank */
  2575. if (rdev->irq.stat_regs.evergreen.disp_int_cont2 & LB_D3_VBLANK_INTERRUPT) {
  2576. if (rdev->irq.crtc_vblank_int[2]) {
  2577. drm_handle_vblank(rdev->ddev, 2);
  2578. rdev->pm.vblank_sync = true;
  2579. wake_up(&rdev->irq.vblank_queue);
  2580. }
  2581. if (rdev->irq.pflip[2])
  2582. radeon_crtc_handle_flip(rdev, 2);
  2583. rdev->irq.stat_regs.evergreen.disp_int_cont2 &= ~LB_D3_VBLANK_INTERRUPT;
  2584. DRM_DEBUG("IH: D3 vblank\n");
  2585. }
  2586. break;
  2587. case 1: /* D3 vline */
  2588. if (rdev->irq.stat_regs.evergreen.disp_int_cont2 & LB_D3_VLINE_INTERRUPT) {
  2589. rdev->irq.stat_regs.evergreen.disp_int_cont2 &= ~LB_D3_VLINE_INTERRUPT;
  2590. DRM_DEBUG("IH: D3 vline\n");
  2591. }
  2592. break;
  2593. default:
  2594. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  2595. break;
  2596. }
  2597. break;
  2598. case 4: /* D4 vblank/vline */
  2599. switch (src_data) {
  2600. case 0: /* D4 vblank */
  2601. if (rdev->irq.stat_regs.evergreen.disp_int_cont3 & LB_D4_VBLANK_INTERRUPT) {
  2602. if (rdev->irq.crtc_vblank_int[3]) {
  2603. drm_handle_vblank(rdev->ddev, 3);
  2604. rdev->pm.vblank_sync = true;
  2605. wake_up(&rdev->irq.vblank_queue);
  2606. }
  2607. if (rdev->irq.pflip[3])
  2608. radeon_crtc_handle_flip(rdev, 3);
  2609. rdev->irq.stat_regs.evergreen.disp_int_cont3 &= ~LB_D4_VBLANK_INTERRUPT;
  2610. DRM_DEBUG("IH: D4 vblank\n");
  2611. }
  2612. break;
  2613. case 1: /* D4 vline */
  2614. if (rdev->irq.stat_regs.evergreen.disp_int_cont3 & LB_D4_VLINE_INTERRUPT) {
  2615. rdev->irq.stat_regs.evergreen.disp_int_cont3 &= ~LB_D4_VLINE_INTERRUPT;
  2616. DRM_DEBUG("IH: D4 vline\n");
  2617. }
  2618. break;
  2619. default:
  2620. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  2621. break;
  2622. }
  2623. break;
  2624. case 5: /* D5 vblank/vline */
  2625. switch (src_data) {
  2626. case 0: /* D5 vblank */
  2627. if (rdev->irq.stat_regs.evergreen.disp_int_cont4 & LB_D5_VBLANK_INTERRUPT) {
  2628. if (rdev->irq.crtc_vblank_int[4]) {
  2629. drm_handle_vblank(rdev->ddev, 4);
  2630. rdev->pm.vblank_sync = true;
  2631. wake_up(&rdev->irq.vblank_queue);
  2632. }
  2633. if (rdev->irq.pflip[4])
  2634. radeon_crtc_handle_flip(rdev, 4);
  2635. rdev->irq.stat_regs.evergreen.disp_int_cont4 &= ~LB_D5_VBLANK_INTERRUPT;
  2636. DRM_DEBUG("IH: D5 vblank\n");
  2637. }
  2638. break;
  2639. case 1: /* D5 vline */
  2640. if (rdev->irq.stat_regs.evergreen.disp_int_cont4 & LB_D5_VLINE_INTERRUPT) {
  2641. rdev->irq.stat_regs.evergreen.disp_int_cont4 &= ~LB_D5_VLINE_INTERRUPT;
  2642. DRM_DEBUG("IH: D5 vline\n");
  2643. }
  2644. break;
  2645. default:
  2646. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  2647. break;
  2648. }
  2649. break;
  2650. case 6: /* D6 vblank/vline */
  2651. switch (src_data) {
  2652. case 0: /* D6 vblank */
  2653. if (rdev->irq.stat_regs.evergreen.disp_int_cont5 & LB_D6_VBLANK_INTERRUPT) {
  2654. if (rdev->irq.crtc_vblank_int[5]) {
  2655. drm_handle_vblank(rdev->ddev, 5);
  2656. rdev->pm.vblank_sync = true;
  2657. wake_up(&rdev->irq.vblank_queue);
  2658. }
  2659. if (rdev->irq.pflip[5])
  2660. radeon_crtc_handle_flip(rdev, 5);
  2661. rdev->irq.stat_regs.evergreen.disp_int_cont5 &= ~LB_D6_VBLANK_INTERRUPT;
  2662. DRM_DEBUG("IH: D6 vblank\n");
  2663. }
  2664. break;
  2665. case 1: /* D6 vline */
  2666. if (rdev->irq.stat_regs.evergreen.disp_int_cont5 & LB_D6_VLINE_INTERRUPT) {
  2667. rdev->irq.stat_regs.evergreen.disp_int_cont5 &= ~LB_D6_VLINE_INTERRUPT;
  2668. DRM_DEBUG("IH: D6 vline\n");
  2669. }
  2670. break;
  2671. default:
  2672. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  2673. break;
  2674. }
  2675. break;
  2676. case 42: /* HPD hotplug */
  2677. switch (src_data) {
  2678. case 0:
  2679. if (rdev->irq.stat_regs.evergreen.disp_int & DC_HPD1_INTERRUPT) {
  2680. rdev->irq.stat_regs.evergreen.disp_int &= ~DC_HPD1_INTERRUPT;
  2681. queue_hotplug = true;
  2682. DRM_DEBUG("IH: HPD1\n");
  2683. }
  2684. break;
  2685. case 1:
  2686. if (rdev->irq.stat_regs.evergreen.disp_int_cont & DC_HPD2_INTERRUPT) {
  2687. rdev->irq.stat_regs.evergreen.disp_int_cont &= ~DC_HPD2_INTERRUPT;
  2688. queue_hotplug = true;
  2689. DRM_DEBUG("IH: HPD2\n");
  2690. }
  2691. break;
  2692. case 2:
  2693. if (rdev->irq.stat_regs.evergreen.disp_int_cont2 & DC_HPD3_INTERRUPT) {
  2694. rdev->irq.stat_regs.evergreen.disp_int_cont2 &= ~DC_HPD3_INTERRUPT;
  2695. queue_hotplug = true;
  2696. DRM_DEBUG("IH: HPD3\n");
  2697. }
  2698. break;
  2699. case 3:
  2700. if (rdev->irq.stat_regs.evergreen.disp_int_cont3 & DC_HPD4_INTERRUPT) {
  2701. rdev->irq.stat_regs.evergreen.disp_int_cont3 &= ~DC_HPD4_INTERRUPT;
  2702. queue_hotplug = true;
  2703. DRM_DEBUG("IH: HPD4\n");
  2704. }
  2705. break;
  2706. case 4:
  2707. if (rdev->irq.stat_regs.evergreen.disp_int_cont4 & DC_HPD5_INTERRUPT) {
  2708. rdev->irq.stat_regs.evergreen.disp_int_cont4 &= ~DC_HPD5_INTERRUPT;
  2709. queue_hotplug = true;
  2710. DRM_DEBUG("IH: HPD5\n");
  2711. }
  2712. break;
  2713. case 5:
  2714. if (rdev->irq.stat_regs.evergreen.disp_int_cont5 & DC_HPD6_INTERRUPT) {
  2715. rdev->irq.stat_regs.evergreen.disp_int_cont5 &= ~DC_HPD6_INTERRUPT;
  2716. queue_hotplug = true;
  2717. DRM_DEBUG("IH: HPD6\n");
  2718. }
  2719. break;
  2720. default:
  2721. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  2722. break;
  2723. }
  2724. break;
  2725. case 176: /* CP_INT in ring buffer */
  2726. case 177: /* CP_INT in IB1 */
  2727. case 178: /* CP_INT in IB2 */
  2728. DRM_DEBUG("IH: CP int: 0x%08x\n", src_data);
  2729. radeon_fence_process(rdev);
  2730. break;
  2731. case 181: /* CP EOP event */
  2732. DRM_DEBUG("IH: CP EOP\n");
  2733. radeon_fence_process(rdev);
  2734. break;
  2735. case 233: /* GUI IDLE */
  2736. DRM_DEBUG("IH: GUI idle\n");
  2737. rdev->pm.gui_idle = true;
  2738. wake_up(&rdev->irq.idle_queue);
  2739. break;
  2740. default:
  2741. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  2742. break;
  2743. }
  2744. /* wptr/rptr are in bytes! */
  2745. rptr += 16;
  2746. rptr &= rdev->ih.ptr_mask;
  2747. }
  2748. /* make sure wptr hasn't changed while processing */
  2749. wptr = evergreen_get_ih_wptr(rdev);
  2750. if (wptr != rdev->ih.wptr)
  2751. goto restart_ih;
  2752. if (queue_hotplug)
  2753. schedule_work(&rdev->hotplug_work);
  2754. rdev->ih.rptr = rptr;
  2755. WREG32(IH_RB_RPTR, rdev->ih.rptr);
  2756. spin_unlock_irqrestore(&rdev->ih.lock, flags);
  2757. return IRQ_HANDLED;
  2758. }
  2759. static int evergreen_startup(struct radeon_device *rdev)
  2760. {
  2761. int r;
  2762. /* enable pcie gen2 link */
  2763. evergreen_pcie_gen2_enable(rdev);
  2764. if (ASIC_IS_DCE5(rdev)) {
  2765. if (!rdev->me_fw || !rdev->pfp_fw || !rdev->rlc_fw || !rdev->mc_fw) {
  2766. r = ni_init_microcode(rdev);
  2767. if (r) {
  2768. DRM_ERROR("Failed to load firmware!\n");
  2769. return r;
  2770. }
  2771. }
  2772. r = ni_mc_load_microcode(rdev);
  2773. if (r) {
  2774. DRM_ERROR("Failed to load MC firmware!\n");
  2775. return r;
  2776. }
  2777. } else {
  2778. if (!rdev->me_fw || !rdev->pfp_fw || !rdev->rlc_fw) {
  2779. r = r600_init_microcode(rdev);
  2780. if (r) {
  2781. DRM_ERROR("Failed to load firmware!\n");
  2782. return r;
  2783. }
  2784. }
  2785. }
  2786. r = r600_vram_scratch_init(rdev);
  2787. if (r)
  2788. return r;
  2789. evergreen_mc_program(rdev);
  2790. if (rdev->flags & RADEON_IS_AGP) {
  2791. evergreen_agp_enable(rdev);
  2792. } else {
  2793. r = evergreen_pcie_gart_enable(rdev);
  2794. if (r)
  2795. return r;
  2796. }
  2797. evergreen_gpu_init(rdev);
  2798. r = evergreen_blit_init(rdev);
  2799. if (r) {
  2800. r600_blit_fini(rdev);
  2801. rdev->asic->copy = NULL;
  2802. dev_warn(rdev->dev, "failed blitter (%d) falling back to memcpy\n", r);
  2803. }
  2804. /* allocate wb buffer */
  2805. r = radeon_wb_init(rdev);
  2806. if (r)
  2807. return r;
  2808. /* Enable IRQ */
  2809. r = r600_irq_init(rdev);
  2810. if (r) {
  2811. DRM_ERROR("radeon: IH init failed (%d).\n", r);
  2812. radeon_irq_kms_fini(rdev);
  2813. return r;
  2814. }
  2815. evergreen_irq_set(rdev);
  2816. r = radeon_ring_init(rdev, rdev->cp.ring_size);
  2817. if (r)
  2818. return r;
  2819. r = evergreen_cp_load_microcode(rdev);
  2820. if (r)
  2821. return r;
  2822. r = evergreen_cp_resume(rdev);
  2823. if (r)
  2824. return r;
  2825. return 0;
  2826. }
  2827. int evergreen_resume(struct radeon_device *rdev)
  2828. {
  2829. int r;
  2830. /* reset the asic, the gfx blocks are often in a bad state
  2831. * after the driver is unloaded or after a resume
  2832. */
  2833. if (radeon_asic_reset(rdev))
  2834. dev_warn(rdev->dev, "GPU reset failed !\n");
  2835. /* Do not reset GPU before posting, on rv770 hw unlike on r500 hw,
  2836. * posting will perform necessary task to bring back GPU into good
  2837. * shape.
  2838. */
  2839. /* post card */
  2840. atom_asic_init(rdev->mode_info.atom_context);
  2841. r = evergreen_startup(rdev);
  2842. if (r) {
  2843. DRM_ERROR("evergreen startup failed on resume\n");
  2844. return r;
  2845. }
  2846. r = r600_ib_test(rdev);
  2847. if (r) {
  2848. DRM_ERROR("radeon: failed testing IB (%d).\n", r);
  2849. return r;
  2850. }
  2851. return r;
  2852. }
  2853. int evergreen_suspend(struct radeon_device *rdev)
  2854. {
  2855. /* FIXME: we should wait for ring to be empty */
  2856. r700_cp_stop(rdev);
  2857. rdev->cp.ready = false;
  2858. evergreen_irq_suspend(rdev);
  2859. radeon_wb_disable(rdev);
  2860. evergreen_pcie_gart_disable(rdev);
  2861. r600_blit_suspend(rdev);
  2862. return 0;
  2863. }
  2864. /* Plan is to move initialization in that function and use
  2865. * helper function so that radeon_device_init pretty much
  2866. * do nothing more than calling asic specific function. This
  2867. * should also allow to remove a bunch of callback function
  2868. * like vram_info.
  2869. */
  2870. int evergreen_init(struct radeon_device *rdev)
  2871. {
  2872. int r;
  2873. /* This don't do much */
  2874. r = radeon_gem_init(rdev);
  2875. if (r)
  2876. return r;
  2877. /* Read BIOS */
  2878. if (!radeon_get_bios(rdev)) {
  2879. if (ASIC_IS_AVIVO(rdev))
  2880. return -EINVAL;
  2881. }
  2882. /* Must be an ATOMBIOS */
  2883. if (!rdev->is_atom_bios) {
  2884. dev_err(rdev->dev, "Expecting atombios for evergreen GPU\n");
  2885. return -EINVAL;
  2886. }
  2887. r = radeon_atombios_init(rdev);
  2888. if (r)
  2889. return r;
  2890. /* reset the asic, the gfx blocks are often in a bad state
  2891. * after the driver is unloaded or after a resume
  2892. */
  2893. if (radeon_asic_reset(rdev))
  2894. dev_warn(rdev->dev, "GPU reset failed !\n");
  2895. /* Post card if necessary */
  2896. if (!radeon_card_posted(rdev)) {
  2897. if (!rdev->bios) {
  2898. dev_err(rdev->dev, "Card not posted and no BIOS - ignoring\n");
  2899. return -EINVAL;
  2900. }
  2901. DRM_INFO("GPU not posted. posting now...\n");
  2902. atom_asic_init(rdev->mode_info.atom_context);
  2903. }
  2904. /* Initialize scratch registers */
  2905. r600_scratch_init(rdev);
  2906. /* Initialize surface registers */
  2907. radeon_surface_init(rdev);
  2908. /* Initialize clocks */
  2909. radeon_get_clock_info(rdev->ddev);
  2910. /* Fence driver */
  2911. r = radeon_fence_driver_init(rdev);
  2912. if (r)
  2913. return r;
  2914. /* initialize AGP */
  2915. if (rdev->flags & RADEON_IS_AGP) {
  2916. r = radeon_agp_init(rdev);
  2917. if (r)
  2918. radeon_agp_disable(rdev);
  2919. }
  2920. /* initialize memory controller */
  2921. r = evergreen_mc_init(rdev);
  2922. if (r)
  2923. return r;
  2924. /* Memory manager */
  2925. r = radeon_bo_init(rdev);
  2926. if (r)
  2927. return r;
  2928. r = radeon_irq_kms_init(rdev);
  2929. if (r)
  2930. return r;
  2931. rdev->cp.ring_obj = NULL;
  2932. r600_ring_init(rdev, 1024 * 1024);
  2933. rdev->ih.ring_obj = NULL;
  2934. r600_ih_ring_init(rdev, 64 * 1024);
  2935. r = r600_pcie_gart_init(rdev);
  2936. if (r)
  2937. return r;
  2938. rdev->accel_working = true;
  2939. r = evergreen_startup(rdev);
  2940. if (r) {
  2941. dev_err(rdev->dev, "disabling GPU acceleration\n");
  2942. r700_cp_fini(rdev);
  2943. r600_irq_fini(rdev);
  2944. radeon_wb_fini(rdev);
  2945. radeon_irq_kms_fini(rdev);
  2946. evergreen_pcie_gart_fini(rdev);
  2947. rdev->accel_working = false;
  2948. }
  2949. if (rdev->accel_working) {
  2950. r = radeon_ib_pool_init(rdev);
  2951. if (r) {
  2952. DRM_ERROR("radeon: failed initializing IB pool (%d).\n", r);
  2953. rdev->accel_working = false;
  2954. }
  2955. r = r600_ib_test(rdev);
  2956. if (r) {
  2957. DRM_ERROR("radeon: failed testing IB (%d).\n", r);
  2958. rdev->accel_working = false;
  2959. }
  2960. }
  2961. return 0;
  2962. }
  2963. void evergreen_fini(struct radeon_device *rdev)
  2964. {
  2965. r600_blit_fini(rdev);
  2966. r700_cp_fini(rdev);
  2967. r600_irq_fini(rdev);
  2968. radeon_wb_fini(rdev);
  2969. radeon_ib_pool_fini(rdev);
  2970. radeon_irq_kms_fini(rdev);
  2971. evergreen_pcie_gart_fini(rdev);
  2972. r600_vram_scratch_fini(rdev);
  2973. radeon_gem_fini(rdev);
  2974. radeon_fence_driver_fini(rdev);
  2975. radeon_agp_fini(rdev);
  2976. radeon_bo_fini(rdev);
  2977. radeon_atombios_fini(rdev);
  2978. kfree(rdev->bios);
  2979. rdev->bios = NULL;
  2980. }
  2981. void evergreen_pcie_gen2_enable(struct radeon_device *rdev)
  2982. {
  2983. u32 link_width_cntl, speed_cntl;
  2984. if (radeon_pcie_gen2 == 0)
  2985. return;
  2986. if (rdev->flags & RADEON_IS_IGP)
  2987. return;
  2988. if (!(rdev->flags & RADEON_IS_PCIE))
  2989. return;
  2990. /* x2 cards have a special sequence */
  2991. if (ASIC_IS_X2(rdev))
  2992. return;
  2993. speed_cntl = RREG32_PCIE_P(PCIE_LC_SPEED_CNTL);
  2994. if ((speed_cntl & LC_OTHER_SIDE_EVER_SENT_GEN2) ||
  2995. (speed_cntl & LC_OTHER_SIDE_SUPPORTS_GEN2)) {
  2996. link_width_cntl = RREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL);
  2997. link_width_cntl &= ~LC_UPCONFIGURE_DIS;
  2998. WREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
  2999. speed_cntl = RREG32_PCIE_P(PCIE_LC_SPEED_CNTL);
  3000. speed_cntl &= ~LC_TARGET_LINK_SPEED_OVERRIDE_EN;
  3001. WREG32_PCIE_P(PCIE_LC_SPEED_CNTL, speed_cntl);
  3002. speed_cntl = RREG32_PCIE_P(PCIE_LC_SPEED_CNTL);
  3003. speed_cntl |= LC_CLR_FAILED_SPD_CHANGE_CNT;
  3004. WREG32_PCIE_P(PCIE_LC_SPEED_CNTL, speed_cntl);
  3005. speed_cntl = RREG32_PCIE_P(PCIE_LC_SPEED_CNTL);
  3006. speed_cntl &= ~LC_CLR_FAILED_SPD_CHANGE_CNT;
  3007. WREG32_PCIE_P(PCIE_LC_SPEED_CNTL, speed_cntl);
  3008. speed_cntl = RREG32_PCIE_P(PCIE_LC_SPEED_CNTL);
  3009. speed_cntl |= LC_GEN2_EN_STRAP;
  3010. WREG32_PCIE_P(PCIE_LC_SPEED_CNTL, speed_cntl);
  3011. } else {
  3012. link_width_cntl = RREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL);
  3013. /* XXX: only disable it if gen1 bridge vendor == 0x111d or 0x1106 */
  3014. if (1)
  3015. link_width_cntl |= LC_UPCONFIGURE_DIS;
  3016. else
  3017. link_width_cntl &= ~LC_UPCONFIGURE_DIS;
  3018. WREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
  3019. }
  3020. }