davinci-i2s.c 22 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736
  1. /*
  2. * ALSA SoC I2S (McBSP) Audio Layer for TI DAVINCI processor
  3. *
  4. * Author: Vladimir Barinov, <vbarinov@embeddedalley.com>
  5. * Copyright: (C) 2007 MontaVista Software, Inc., <source@mvista.com>
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License version 2 as
  9. * published by the Free Software Foundation.
  10. */
  11. #include <linux/init.h>
  12. #include <linux/module.h>
  13. #include <linux/device.h>
  14. #include <linux/slab.h>
  15. #include <linux/delay.h>
  16. #include <linux/io.h>
  17. #include <linux/clk.h>
  18. #include <sound/core.h>
  19. #include <sound/pcm.h>
  20. #include <sound/pcm_params.h>
  21. #include <sound/initval.h>
  22. #include <sound/soc.h>
  23. #include <mach/asp.h>
  24. #include "davinci-pcm.h"
  25. #include "davinci-i2s.h"
  26. /*
  27. * NOTE: terminology here is confusing.
  28. *
  29. * - This driver supports the "Audio Serial Port" (ASP),
  30. * found on dm6446, dm355, and other DaVinci chips.
  31. *
  32. * - But it labels it a "Multi-channel Buffered Serial Port"
  33. * (McBSP) as on older chips like the dm642 ... which was
  34. * backward-compatible, possibly explaining that confusion.
  35. *
  36. * - OMAP chips have a controller called McBSP, which is
  37. * incompatible with the DaVinci flavor of McBSP.
  38. *
  39. * - Newer DaVinci chips have a controller called McASP,
  40. * incompatible with ASP and with either McBSP.
  41. *
  42. * In short: this uses ASP to implement I2S, not McBSP.
  43. * And it won't be the only DaVinci implemention of I2S.
  44. */
  45. #define DAVINCI_MCBSP_DRR_REG 0x00
  46. #define DAVINCI_MCBSP_DXR_REG 0x04
  47. #define DAVINCI_MCBSP_SPCR_REG 0x08
  48. #define DAVINCI_MCBSP_RCR_REG 0x0c
  49. #define DAVINCI_MCBSP_XCR_REG 0x10
  50. #define DAVINCI_MCBSP_SRGR_REG 0x14
  51. #define DAVINCI_MCBSP_PCR_REG 0x24
  52. #define DAVINCI_MCBSP_SPCR_RRST (1 << 0)
  53. #define DAVINCI_MCBSP_SPCR_RINTM(v) ((v) << 4)
  54. #define DAVINCI_MCBSP_SPCR_XRST (1 << 16)
  55. #define DAVINCI_MCBSP_SPCR_XINTM(v) ((v) << 20)
  56. #define DAVINCI_MCBSP_SPCR_GRST (1 << 22)
  57. #define DAVINCI_MCBSP_SPCR_FRST (1 << 23)
  58. #define DAVINCI_MCBSP_SPCR_FREE (1 << 25)
  59. #define DAVINCI_MCBSP_RCR_RWDLEN1(v) ((v) << 5)
  60. #define DAVINCI_MCBSP_RCR_RFRLEN1(v) ((v) << 8)
  61. #define DAVINCI_MCBSP_RCR_RDATDLY(v) ((v) << 16)
  62. #define DAVINCI_MCBSP_RCR_RFIG (1 << 18)
  63. #define DAVINCI_MCBSP_RCR_RWDLEN2(v) ((v) << 21)
  64. #define DAVINCI_MCBSP_RCR_RFRLEN2(v) ((v) << 24)
  65. #define DAVINCI_MCBSP_RCR_RPHASE BIT(31)
  66. #define DAVINCI_MCBSP_XCR_XWDLEN1(v) ((v) << 5)
  67. #define DAVINCI_MCBSP_XCR_XFRLEN1(v) ((v) << 8)
  68. #define DAVINCI_MCBSP_XCR_XDATDLY(v) ((v) << 16)
  69. #define DAVINCI_MCBSP_XCR_XFIG (1 << 18)
  70. #define DAVINCI_MCBSP_XCR_XWDLEN2(v) ((v) << 21)
  71. #define DAVINCI_MCBSP_XCR_XFRLEN2(v) ((v) << 24)
  72. #define DAVINCI_MCBSP_XCR_XPHASE BIT(31)
  73. #define DAVINCI_MCBSP_SRGR_FWID(v) ((v) << 8)
  74. #define DAVINCI_MCBSP_SRGR_FPER(v) ((v) << 16)
  75. #define DAVINCI_MCBSP_SRGR_FSGM (1 << 28)
  76. #define DAVINCI_MCBSP_SRGR_CLKSM BIT(29)
  77. #define DAVINCI_MCBSP_PCR_CLKRP (1 << 0)
  78. #define DAVINCI_MCBSP_PCR_CLKXP (1 << 1)
  79. #define DAVINCI_MCBSP_PCR_FSRP (1 << 2)
  80. #define DAVINCI_MCBSP_PCR_FSXP (1 << 3)
  81. #define DAVINCI_MCBSP_PCR_SCLKME (1 << 7)
  82. #define DAVINCI_MCBSP_PCR_CLKRM (1 << 8)
  83. #define DAVINCI_MCBSP_PCR_CLKXM (1 << 9)
  84. #define DAVINCI_MCBSP_PCR_FSRM (1 << 10)
  85. #define DAVINCI_MCBSP_PCR_FSXM (1 << 11)
  86. enum {
  87. DAVINCI_MCBSP_WORD_8 = 0,
  88. DAVINCI_MCBSP_WORD_12,
  89. DAVINCI_MCBSP_WORD_16,
  90. DAVINCI_MCBSP_WORD_20,
  91. DAVINCI_MCBSP_WORD_24,
  92. DAVINCI_MCBSP_WORD_32,
  93. };
  94. static const unsigned char data_type[SNDRV_PCM_FORMAT_S32_LE + 1] = {
  95. [SNDRV_PCM_FORMAT_S8] = 1,
  96. [SNDRV_PCM_FORMAT_S16_LE] = 2,
  97. [SNDRV_PCM_FORMAT_S32_LE] = 4,
  98. };
  99. static const unsigned char asp_word_length[SNDRV_PCM_FORMAT_S32_LE + 1] = {
  100. [SNDRV_PCM_FORMAT_S8] = DAVINCI_MCBSP_WORD_8,
  101. [SNDRV_PCM_FORMAT_S16_LE] = DAVINCI_MCBSP_WORD_16,
  102. [SNDRV_PCM_FORMAT_S32_LE] = DAVINCI_MCBSP_WORD_32,
  103. };
  104. static const unsigned char double_fmt[SNDRV_PCM_FORMAT_S32_LE + 1] = {
  105. [SNDRV_PCM_FORMAT_S8] = SNDRV_PCM_FORMAT_S16_LE,
  106. [SNDRV_PCM_FORMAT_S16_LE] = SNDRV_PCM_FORMAT_S32_LE,
  107. };
  108. struct davinci_mcbsp_dev {
  109. struct davinci_pcm_dma_params dma_params[2];
  110. void __iomem *base;
  111. #define MOD_DSP_A 0
  112. #define MOD_DSP_B 1
  113. int mode;
  114. u32 pcr;
  115. struct clk *clk;
  116. /*
  117. * Combining both channels into 1 element will at least double the
  118. * amount of time between servicing the dma channel, increase
  119. * effiency, and reduce the chance of overrun/underrun. But,
  120. * it will result in the left & right channels being swapped.
  121. *
  122. * If relabeling the left and right channels is not possible,
  123. * you may want to let the codec know to swap them back.
  124. *
  125. * It may allow x10 the amount of time to service dma requests,
  126. * if the codec is master and is using an unnecessarily fast bit clock
  127. * (ie. tlvaic23b), independent of the sample rate. So, having an
  128. * entire frame at once means it can be serviced at the sample rate
  129. * instead of the bit clock rate.
  130. *
  131. * In the now unlikely case that an underrun still
  132. * occurs, both the left and right samples will be repeated
  133. * so that no pops are heard, and the left and right channels
  134. * won't end up being swapped because of the underrun.
  135. */
  136. unsigned enable_channel_combine:1;
  137. unsigned int fmt;
  138. int clk_div;
  139. };
  140. static inline void davinci_mcbsp_write_reg(struct davinci_mcbsp_dev *dev,
  141. int reg, u32 val)
  142. {
  143. __raw_writel(val, dev->base + reg);
  144. }
  145. static inline u32 davinci_mcbsp_read_reg(struct davinci_mcbsp_dev *dev, int reg)
  146. {
  147. return __raw_readl(dev->base + reg);
  148. }
  149. static void toggle_clock(struct davinci_mcbsp_dev *dev, int playback)
  150. {
  151. u32 m = playback ? DAVINCI_MCBSP_PCR_CLKXP : DAVINCI_MCBSP_PCR_CLKRP;
  152. /* The clock needs to toggle to complete reset.
  153. * So, fake it by toggling the clk polarity.
  154. */
  155. davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_PCR_REG, dev->pcr ^ m);
  156. davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_PCR_REG, dev->pcr);
  157. }
  158. static void davinci_mcbsp_start(struct davinci_mcbsp_dev *dev,
  159. struct snd_pcm_substream *substream)
  160. {
  161. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  162. struct snd_soc_device *socdev = rtd->socdev;
  163. struct snd_soc_platform *platform = socdev->card->platform;
  164. int playback = (substream->stream == SNDRV_PCM_STREAM_PLAYBACK);
  165. u32 spcr;
  166. u32 mask = playback ? DAVINCI_MCBSP_SPCR_XRST : DAVINCI_MCBSP_SPCR_RRST;
  167. spcr = davinci_mcbsp_read_reg(dev, DAVINCI_MCBSP_SPCR_REG);
  168. if (spcr & mask) {
  169. /* start off disabled */
  170. davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_SPCR_REG,
  171. spcr & ~mask);
  172. toggle_clock(dev, playback);
  173. }
  174. if (dev->pcr & (DAVINCI_MCBSP_PCR_FSXM | DAVINCI_MCBSP_PCR_FSRM |
  175. DAVINCI_MCBSP_PCR_CLKXM | DAVINCI_MCBSP_PCR_CLKRM)) {
  176. /* Start the sample generator */
  177. spcr |= DAVINCI_MCBSP_SPCR_GRST;
  178. davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_SPCR_REG, spcr);
  179. }
  180. if (playback) {
  181. /* Stop the DMA to avoid data loss */
  182. /* while the transmitter is out of reset to handle XSYNCERR */
  183. if (platform->pcm_ops->trigger) {
  184. int ret = platform->pcm_ops->trigger(substream,
  185. SNDRV_PCM_TRIGGER_STOP);
  186. if (ret < 0)
  187. printk(KERN_DEBUG "Playback DMA stop failed\n");
  188. }
  189. /* Enable the transmitter */
  190. spcr = davinci_mcbsp_read_reg(dev, DAVINCI_MCBSP_SPCR_REG);
  191. spcr |= DAVINCI_MCBSP_SPCR_XRST;
  192. davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_SPCR_REG, spcr);
  193. /* wait for any unexpected frame sync error to occur */
  194. udelay(100);
  195. /* Disable the transmitter to clear any outstanding XSYNCERR */
  196. spcr = davinci_mcbsp_read_reg(dev, DAVINCI_MCBSP_SPCR_REG);
  197. spcr &= ~DAVINCI_MCBSP_SPCR_XRST;
  198. davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_SPCR_REG, spcr);
  199. toggle_clock(dev, playback);
  200. /* Restart the DMA */
  201. if (platform->pcm_ops->trigger) {
  202. int ret = platform->pcm_ops->trigger(substream,
  203. SNDRV_PCM_TRIGGER_START);
  204. if (ret < 0)
  205. printk(KERN_DEBUG "Playback DMA start failed\n");
  206. }
  207. }
  208. /* Enable transmitter or receiver */
  209. spcr = davinci_mcbsp_read_reg(dev, DAVINCI_MCBSP_SPCR_REG);
  210. spcr |= mask;
  211. if (dev->pcr & (DAVINCI_MCBSP_PCR_FSXM | DAVINCI_MCBSP_PCR_FSRM)) {
  212. /* Start frame sync */
  213. spcr |= DAVINCI_MCBSP_SPCR_FRST;
  214. }
  215. davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_SPCR_REG, spcr);
  216. }
  217. static void davinci_mcbsp_stop(struct davinci_mcbsp_dev *dev, int playback)
  218. {
  219. u32 spcr;
  220. /* Reset transmitter/receiver and sample rate/frame sync generators */
  221. spcr = davinci_mcbsp_read_reg(dev, DAVINCI_MCBSP_SPCR_REG);
  222. spcr &= ~(DAVINCI_MCBSP_SPCR_GRST | DAVINCI_MCBSP_SPCR_FRST);
  223. spcr &= playback ? ~DAVINCI_MCBSP_SPCR_XRST : ~DAVINCI_MCBSP_SPCR_RRST;
  224. davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_SPCR_REG, spcr);
  225. toggle_clock(dev, playback);
  226. }
  227. #define DEFAULT_BITPERSAMPLE 16
  228. static int davinci_i2s_set_dai_fmt(struct snd_soc_dai *cpu_dai,
  229. unsigned int fmt)
  230. {
  231. struct davinci_mcbsp_dev *dev = cpu_dai->private_data;
  232. unsigned int pcr;
  233. unsigned int srgr;
  234. /* Attention srgr is updated by hw_params! */
  235. srgr = DAVINCI_MCBSP_SRGR_FSGM |
  236. DAVINCI_MCBSP_SRGR_FPER(DEFAULT_BITPERSAMPLE * 2 - 1) |
  237. DAVINCI_MCBSP_SRGR_FWID(DEFAULT_BITPERSAMPLE - 1);
  238. dev->fmt = fmt;
  239. /* set master/slave audio interface */
  240. switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
  241. case SND_SOC_DAIFMT_CBS_CFS:
  242. /* cpu is master */
  243. pcr = DAVINCI_MCBSP_PCR_FSXM |
  244. DAVINCI_MCBSP_PCR_FSRM |
  245. DAVINCI_MCBSP_PCR_CLKXM |
  246. DAVINCI_MCBSP_PCR_CLKRM;
  247. break;
  248. case SND_SOC_DAIFMT_CBM_CFS:
  249. /* McBSP CLKR pin is the input for the Sample Rate Generator.
  250. * McBSP FSR and FSX are driven by the Sample Rate Generator. */
  251. pcr = DAVINCI_MCBSP_PCR_SCLKME |
  252. DAVINCI_MCBSP_PCR_FSXM |
  253. DAVINCI_MCBSP_PCR_FSRM;
  254. break;
  255. case SND_SOC_DAIFMT_CBM_CFM:
  256. /* codec is master */
  257. pcr = 0;
  258. break;
  259. default:
  260. printk(KERN_ERR "%s:bad master\n", __func__);
  261. return -EINVAL;
  262. }
  263. /* interface format */
  264. switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
  265. case SND_SOC_DAIFMT_I2S:
  266. /* Davinci doesn't support TRUE I2S, but some codecs will have
  267. * the left and right channels contiguous. This allows
  268. * dsp_a mode to be used with an inverted normal frame clk.
  269. * If your codec is master and does not have contiguous
  270. * channels, then you will have sound on only one channel.
  271. * Try using a different mode, or codec as slave.
  272. *
  273. * The TLV320AIC33 is an example of a codec where this works.
  274. * It has a variable bit clock frequency allowing it to have
  275. * valid data on every bit clock.
  276. *
  277. * The TLV320AIC23 is an example of a codec where this does not
  278. * work. It has a fixed bit clock frequency with progressively
  279. * more empty bit clock slots between channels as the sample
  280. * rate is lowered.
  281. */
  282. fmt ^= SND_SOC_DAIFMT_NB_IF;
  283. case SND_SOC_DAIFMT_DSP_A:
  284. dev->mode = MOD_DSP_A;
  285. break;
  286. case SND_SOC_DAIFMT_DSP_B:
  287. dev->mode = MOD_DSP_B;
  288. break;
  289. default:
  290. printk(KERN_ERR "%s:bad format\n", __func__);
  291. return -EINVAL;
  292. }
  293. switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
  294. case SND_SOC_DAIFMT_NB_NF:
  295. /* CLKRP Receive clock polarity,
  296. * 1 - sampled on rising edge of CLKR
  297. * valid on rising edge
  298. * CLKXP Transmit clock polarity,
  299. * 1 - clocked on falling edge of CLKX
  300. * valid on rising edge
  301. * FSRP Receive frame sync pol, 0 - active high
  302. * FSXP Transmit frame sync pol, 0 - active high
  303. */
  304. pcr |= (DAVINCI_MCBSP_PCR_CLKXP | DAVINCI_MCBSP_PCR_CLKRP);
  305. break;
  306. case SND_SOC_DAIFMT_IB_IF:
  307. /* CLKRP Receive clock polarity,
  308. * 0 - sampled on falling edge of CLKR
  309. * valid on falling edge
  310. * CLKXP Transmit clock polarity,
  311. * 0 - clocked on rising edge of CLKX
  312. * valid on falling edge
  313. * FSRP Receive frame sync pol, 1 - active low
  314. * FSXP Transmit frame sync pol, 1 - active low
  315. */
  316. pcr |= (DAVINCI_MCBSP_PCR_FSXP | DAVINCI_MCBSP_PCR_FSRP);
  317. break;
  318. case SND_SOC_DAIFMT_NB_IF:
  319. /* CLKRP Receive clock polarity,
  320. * 1 - sampled on rising edge of CLKR
  321. * valid on rising edge
  322. * CLKXP Transmit clock polarity,
  323. * 1 - clocked on falling edge of CLKX
  324. * valid on rising edge
  325. * FSRP Receive frame sync pol, 1 - active low
  326. * FSXP Transmit frame sync pol, 1 - active low
  327. */
  328. pcr |= (DAVINCI_MCBSP_PCR_CLKXP | DAVINCI_MCBSP_PCR_CLKRP |
  329. DAVINCI_MCBSP_PCR_FSXP | DAVINCI_MCBSP_PCR_FSRP);
  330. break;
  331. case SND_SOC_DAIFMT_IB_NF:
  332. /* CLKRP Receive clock polarity,
  333. * 0 - sampled on falling edge of CLKR
  334. * valid on falling edge
  335. * CLKXP Transmit clock polarity,
  336. * 0 - clocked on rising edge of CLKX
  337. * valid on falling edge
  338. * FSRP Receive frame sync pol, 0 - active high
  339. * FSXP Transmit frame sync pol, 0 - active high
  340. */
  341. break;
  342. default:
  343. return -EINVAL;
  344. }
  345. davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_SRGR_REG, srgr);
  346. dev->pcr = pcr;
  347. davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_PCR_REG, pcr);
  348. return 0;
  349. }
  350. static int davinci_i2s_dai_set_clkdiv(struct snd_soc_dai *cpu_dai,
  351. int div_id, int div)
  352. {
  353. struct davinci_mcbsp_dev *dev = cpu_dai->private_data;
  354. if (div_id != DAVINCI_MCBSP_CLKGDV)
  355. return -ENODEV;
  356. dev->clk_div = div;
  357. return 0;
  358. }
  359. static int davinci_i2s_hw_params(struct snd_pcm_substream *substream,
  360. struct snd_pcm_hw_params *params,
  361. struct snd_soc_dai *dai)
  362. {
  363. struct davinci_mcbsp_dev *dev = dai->private_data;
  364. struct davinci_pcm_dma_params *dma_params =
  365. &dev->dma_params[substream->stream];
  366. struct snd_interval *i = NULL;
  367. int mcbsp_word_length, master;
  368. unsigned int rcr, xcr, srgr, clk_div, freq, framesize;
  369. u32 spcr;
  370. snd_pcm_format_t fmt;
  371. unsigned element_cnt = 1;
  372. /* general line settings */
  373. spcr = davinci_mcbsp_read_reg(dev, DAVINCI_MCBSP_SPCR_REG);
  374. if (substream->stream == SNDRV_PCM_STREAM_CAPTURE) {
  375. spcr |= DAVINCI_MCBSP_SPCR_RINTM(3) | DAVINCI_MCBSP_SPCR_FREE;
  376. davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_SPCR_REG, spcr);
  377. } else {
  378. spcr |= DAVINCI_MCBSP_SPCR_XINTM(3) | DAVINCI_MCBSP_SPCR_FREE;
  379. davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_SPCR_REG, spcr);
  380. }
  381. master = dev->fmt & SND_SOC_DAIFMT_MASTER_MASK;
  382. fmt = params_format(params);
  383. mcbsp_word_length = asp_word_length[fmt];
  384. switch (master) {
  385. case SND_SOC_DAIFMT_CBS_CFS:
  386. freq = clk_get_rate(dev->clk);
  387. srgr = DAVINCI_MCBSP_SRGR_FSGM |
  388. DAVINCI_MCBSP_SRGR_CLKSM;
  389. srgr |= DAVINCI_MCBSP_SRGR_FWID(mcbsp_word_length *
  390. 8 - 1);
  391. /* symmetric waveforms */
  392. clk_div = freq / (mcbsp_word_length * 16) /
  393. params->rate_num * params->rate_den;
  394. srgr |= DAVINCI_MCBSP_SRGR_FPER(mcbsp_word_length *
  395. 16 - 1);
  396. clk_div &= 0xFF;
  397. srgr |= clk_div;
  398. break;
  399. case SND_SOC_DAIFMT_CBM_CFS:
  400. srgr = DAVINCI_MCBSP_SRGR_FSGM;
  401. clk_div = dev->clk_div - 1;
  402. srgr |= DAVINCI_MCBSP_SRGR_FWID(mcbsp_word_length * 8 - 1);
  403. srgr |= DAVINCI_MCBSP_SRGR_FPER(mcbsp_word_length * 16 - 1);
  404. clk_div &= 0xFF;
  405. srgr |= clk_div;
  406. break;
  407. case SND_SOC_DAIFMT_CBM_CFM:
  408. /* Clock and frame sync given from external sources */
  409. i = hw_param_interval(params, SNDRV_PCM_HW_PARAM_SAMPLE_BITS);
  410. srgr = DAVINCI_MCBSP_SRGR_FSGM;
  411. srgr |= DAVINCI_MCBSP_SRGR_FWID(snd_interval_value(i) - 1);
  412. pr_debug("%s - %d FWID set: re-read srgr = %X\n",
  413. __func__, __LINE__, snd_interval_value(i) - 1);
  414. i = hw_param_interval(params, SNDRV_PCM_HW_PARAM_FRAME_BITS);
  415. srgr |= DAVINCI_MCBSP_SRGR_FPER(snd_interval_value(i) - 1);
  416. break;
  417. default:
  418. return -EINVAL;
  419. }
  420. davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_SRGR_REG, srgr);
  421. rcr = DAVINCI_MCBSP_RCR_RFIG;
  422. xcr = DAVINCI_MCBSP_XCR_XFIG;
  423. if (dev->mode == MOD_DSP_B) {
  424. rcr |= DAVINCI_MCBSP_RCR_RDATDLY(0);
  425. xcr |= DAVINCI_MCBSP_XCR_XDATDLY(0);
  426. } else {
  427. rcr |= DAVINCI_MCBSP_RCR_RDATDLY(1);
  428. xcr |= DAVINCI_MCBSP_XCR_XDATDLY(1);
  429. }
  430. /* Determine xfer data type */
  431. fmt = params_format(params);
  432. if ((fmt > SNDRV_PCM_FORMAT_S32_LE) || !data_type[fmt]) {
  433. printk(KERN_WARNING "davinci-i2s: unsupported PCM format\n");
  434. return -EINVAL;
  435. }
  436. if (params_channels(params) == 2) {
  437. element_cnt = 2;
  438. if (double_fmt[fmt] && dev->enable_channel_combine) {
  439. element_cnt = 1;
  440. fmt = double_fmt[fmt];
  441. }
  442. switch (master) {
  443. case SND_SOC_DAIFMT_CBS_CFS:
  444. case SND_SOC_DAIFMT_CBS_CFM:
  445. rcr |= DAVINCI_MCBSP_RCR_RFRLEN2(0);
  446. xcr |= DAVINCI_MCBSP_XCR_XFRLEN2(0);
  447. rcr |= DAVINCI_MCBSP_RCR_RPHASE;
  448. xcr |= DAVINCI_MCBSP_XCR_XPHASE;
  449. break;
  450. case SND_SOC_DAIFMT_CBM_CFM:
  451. case SND_SOC_DAIFMT_CBM_CFS:
  452. rcr |= DAVINCI_MCBSP_RCR_RFRLEN2(element_cnt - 1);
  453. xcr |= DAVINCI_MCBSP_XCR_XFRLEN2(element_cnt - 1);
  454. break;
  455. default:
  456. return -EINVAL;
  457. }
  458. }
  459. dma_params->acnt = dma_params->data_type = data_type[fmt];
  460. dma_params->fifo_level = 0;
  461. mcbsp_word_length = asp_word_length[fmt];
  462. switch (master) {
  463. case SND_SOC_DAIFMT_CBS_CFS:
  464. case SND_SOC_DAIFMT_CBS_CFM:
  465. rcr |= DAVINCI_MCBSP_RCR_RFRLEN1(0);
  466. xcr |= DAVINCI_MCBSP_XCR_XFRLEN1(0);
  467. break;
  468. case SND_SOC_DAIFMT_CBM_CFM:
  469. case SND_SOC_DAIFMT_CBM_CFS:
  470. rcr |= DAVINCI_MCBSP_RCR_RFRLEN1(element_cnt - 1);
  471. xcr |= DAVINCI_MCBSP_XCR_XFRLEN1(element_cnt - 1);
  472. break;
  473. default:
  474. return -EINVAL;
  475. }
  476. rcr |= DAVINCI_MCBSP_RCR_RWDLEN1(mcbsp_word_length) |
  477. DAVINCI_MCBSP_RCR_RWDLEN2(mcbsp_word_length);
  478. xcr |= DAVINCI_MCBSP_XCR_XWDLEN1(mcbsp_word_length) |
  479. DAVINCI_MCBSP_XCR_XWDLEN2(mcbsp_word_length);
  480. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
  481. davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_XCR_REG, xcr);
  482. else
  483. davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_RCR_REG, rcr);
  484. pr_debug("%s - %d srgr=%X\n", __func__, __LINE__, srgr);
  485. pr_debug("%s - %d xcr=%X\n", __func__, __LINE__, xcr);
  486. pr_debug("%s - %d rcr=%X\n", __func__, __LINE__, rcr);
  487. return 0;
  488. }
  489. static int davinci_i2s_prepare(struct snd_pcm_substream *substream,
  490. struct snd_soc_dai *dai)
  491. {
  492. struct davinci_mcbsp_dev *dev = dai->private_data;
  493. int playback = (substream->stream == SNDRV_PCM_STREAM_PLAYBACK);
  494. davinci_mcbsp_stop(dev, playback);
  495. if ((dev->pcr & DAVINCI_MCBSP_PCR_FSXM) == 0) {
  496. /* codec is master */
  497. davinci_mcbsp_start(dev, substream);
  498. }
  499. return 0;
  500. }
  501. static int davinci_i2s_trigger(struct snd_pcm_substream *substream, int cmd,
  502. struct snd_soc_dai *dai)
  503. {
  504. struct davinci_mcbsp_dev *dev = dai->private_data;
  505. int ret = 0;
  506. int playback = (substream->stream == SNDRV_PCM_STREAM_PLAYBACK);
  507. if ((dev->pcr & DAVINCI_MCBSP_PCR_FSXM) == 0)
  508. return 0; /* return if codec is master */
  509. switch (cmd) {
  510. case SNDRV_PCM_TRIGGER_START:
  511. case SNDRV_PCM_TRIGGER_RESUME:
  512. case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
  513. davinci_mcbsp_start(dev, substream);
  514. break;
  515. case SNDRV_PCM_TRIGGER_STOP:
  516. case SNDRV_PCM_TRIGGER_SUSPEND:
  517. case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
  518. davinci_mcbsp_stop(dev, playback);
  519. break;
  520. default:
  521. ret = -EINVAL;
  522. }
  523. return ret;
  524. }
  525. static void davinci_i2s_shutdown(struct snd_pcm_substream *substream,
  526. struct snd_soc_dai *dai)
  527. {
  528. struct davinci_mcbsp_dev *dev = dai->private_data;
  529. int playback = (substream->stream == SNDRV_PCM_STREAM_PLAYBACK);
  530. davinci_mcbsp_stop(dev, playback);
  531. }
  532. #define DAVINCI_I2S_RATES SNDRV_PCM_RATE_8000_96000
  533. static struct snd_soc_dai_ops davinci_i2s_dai_ops = {
  534. .shutdown = davinci_i2s_shutdown,
  535. .prepare = davinci_i2s_prepare,
  536. .trigger = davinci_i2s_trigger,
  537. .hw_params = davinci_i2s_hw_params,
  538. .set_fmt = davinci_i2s_set_dai_fmt,
  539. .set_clkdiv = davinci_i2s_dai_set_clkdiv,
  540. };
  541. struct snd_soc_dai davinci_i2s_dai = {
  542. .name = "davinci-i2s",
  543. .id = 0,
  544. .playback = {
  545. .channels_min = 2,
  546. .channels_max = 2,
  547. .rates = DAVINCI_I2S_RATES,
  548. .formats = SNDRV_PCM_FMTBIT_S16_LE,},
  549. .capture = {
  550. .channels_min = 2,
  551. .channels_max = 2,
  552. .rates = DAVINCI_I2S_RATES,
  553. .formats = SNDRV_PCM_FMTBIT_S16_LE,},
  554. .ops = &davinci_i2s_dai_ops,
  555. };
  556. EXPORT_SYMBOL_GPL(davinci_i2s_dai);
  557. static int davinci_i2s_probe(struct platform_device *pdev)
  558. {
  559. struct snd_platform_data *pdata = pdev->dev.platform_data;
  560. struct davinci_mcbsp_dev *dev;
  561. struct resource *mem, *ioarea, *res;
  562. int ret;
  563. mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  564. if (!mem) {
  565. dev_err(&pdev->dev, "no mem resource?\n");
  566. return -ENODEV;
  567. }
  568. ioarea = request_mem_region(mem->start, (mem->end - mem->start) + 1,
  569. pdev->name);
  570. if (!ioarea) {
  571. dev_err(&pdev->dev, "McBSP region already claimed\n");
  572. return -EBUSY;
  573. }
  574. dev = kzalloc(sizeof(struct davinci_mcbsp_dev), GFP_KERNEL);
  575. if (!dev) {
  576. ret = -ENOMEM;
  577. goto err_release_region;
  578. }
  579. if (pdata) {
  580. dev->enable_channel_combine = pdata->enable_channel_combine;
  581. dev->dma_params[SNDRV_PCM_STREAM_PLAYBACK].sram_size =
  582. pdata->sram_size_playback;
  583. dev->dma_params[SNDRV_PCM_STREAM_CAPTURE].sram_size =
  584. pdata->sram_size_capture;
  585. }
  586. dev->clk = clk_get(&pdev->dev, NULL);
  587. if (IS_ERR(dev->clk)) {
  588. ret = -ENODEV;
  589. goto err_free_mem;
  590. }
  591. clk_enable(dev->clk);
  592. dev->base = (void __iomem *)IO_ADDRESS(mem->start);
  593. dev->dma_params[SNDRV_PCM_STREAM_PLAYBACK].dma_addr =
  594. (dma_addr_t)(io_v2p(dev->base) + DAVINCI_MCBSP_DXR_REG);
  595. dev->dma_params[SNDRV_PCM_STREAM_CAPTURE].dma_addr =
  596. (dma_addr_t)(io_v2p(dev->base) + DAVINCI_MCBSP_DRR_REG);
  597. /* first TX, then RX */
  598. res = platform_get_resource(pdev, IORESOURCE_DMA, 0);
  599. if (!res) {
  600. dev_err(&pdev->dev, "no DMA resource\n");
  601. ret = -ENXIO;
  602. goto err_free_mem;
  603. }
  604. dev->dma_params[SNDRV_PCM_STREAM_PLAYBACK].channel = res->start;
  605. res = platform_get_resource(pdev, IORESOURCE_DMA, 1);
  606. if (!res) {
  607. dev_err(&pdev->dev, "no DMA resource\n");
  608. ret = -ENXIO;
  609. goto err_free_mem;
  610. }
  611. dev->dma_params[SNDRV_PCM_STREAM_CAPTURE].channel = res->start;
  612. davinci_i2s_dai.private_data = dev;
  613. davinci_i2s_dai.capture.dma_data = dev->dma_params;
  614. davinci_i2s_dai.playback.dma_data = dev->dma_params;
  615. ret = snd_soc_register_dai(&davinci_i2s_dai);
  616. if (ret != 0)
  617. goto err_free_mem;
  618. return 0;
  619. err_free_mem:
  620. kfree(dev);
  621. err_release_region:
  622. release_mem_region(mem->start, (mem->end - mem->start) + 1);
  623. return ret;
  624. }
  625. static int davinci_i2s_remove(struct platform_device *pdev)
  626. {
  627. struct davinci_mcbsp_dev *dev = davinci_i2s_dai.private_data;
  628. struct resource *mem;
  629. snd_soc_unregister_dai(&davinci_i2s_dai);
  630. clk_disable(dev->clk);
  631. clk_put(dev->clk);
  632. dev->clk = NULL;
  633. kfree(dev);
  634. mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  635. release_mem_region(mem->start, (mem->end - mem->start) + 1);
  636. return 0;
  637. }
  638. static struct platform_driver davinci_mcbsp_driver = {
  639. .probe = davinci_i2s_probe,
  640. .remove = davinci_i2s_remove,
  641. .driver = {
  642. .name = "davinci-asp",
  643. .owner = THIS_MODULE,
  644. },
  645. };
  646. static int __init davinci_i2s_init(void)
  647. {
  648. return platform_driver_register(&davinci_mcbsp_driver);
  649. }
  650. module_init(davinci_i2s_init);
  651. static void __exit davinci_i2s_exit(void)
  652. {
  653. platform_driver_unregister(&davinci_mcbsp_driver);
  654. }
  655. module_exit(davinci_i2s_exit);
  656. MODULE_AUTHOR("Vladimir Barinov");
  657. MODULE_DESCRIPTION("TI DAVINCI I2S (McBSP) SoC Interface");
  658. MODULE_LICENSE("GPL");