gadget.c 50 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072
  1. /**
  2. * gadget.c - DesignWare USB3 DRD Controller Gadget Framework Link
  3. *
  4. * Copyright (C) 2010-2011 Texas Instruments Incorporated - http://www.ti.com
  5. *
  6. * Authors: Felipe Balbi <balbi@ti.com>,
  7. * Sebastian Andrzej Siewior <bigeasy@linutronix.de>
  8. *
  9. * Redistribution and use in source and binary forms, with or without
  10. * modification, are permitted provided that the following conditions
  11. * are met:
  12. * 1. Redistributions of source code must retain the above copyright
  13. * notice, this list of conditions, and the following disclaimer,
  14. * without modification.
  15. * 2. Redistributions in binary form must reproduce the above copyright
  16. * notice, this list of conditions and the following disclaimer in the
  17. * documentation and/or other materials provided with the distribution.
  18. * 3. The names of the above-listed copyright holders may not be used
  19. * to endorse or promote products derived from this software without
  20. * specific prior written permission.
  21. *
  22. * ALTERNATIVELY, this software may be distributed under the terms of the
  23. * GNU General Public License ("GPL") version 2, as published by the Free
  24. * Software Foundation.
  25. *
  26. * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS
  27. * IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO,
  28. * THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
  29. * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR
  30. * CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL,
  31. * EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO,
  32. * PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR
  33. * PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF
  34. * LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING
  35. * NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS
  36. * SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  37. */
  38. #include <linux/kernel.h>
  39. #include <linux/delay.h>
  40. #include <linux/slab.h>
  41. #include <linux/spinlock.h>
  42. #include <linux/platform_device.h>
  43. #include <linux/pm_runtime.h>
  44. #include <linux/interrupt.h>
  45. #include <linux/io.h>
  46. #include <linux/list.h>
  47. #include <linux/dma-mapping.h>
  48. #include <linux/usb/ch9.h>
  49. #include <linux/usb/gadget.h>
  50. #include "core.h"
  51. #include "gadget.h"
  52. #include "io.h"
  53. #define DMA_ADDR_INVALID (~(dma_addr_t)0)
  54. void dwc3_map_buffer_to_dma(struct dwc3_request *req)
  55. {
  56. struct dwc3 *dwc = req->dep->dwc;
  57. if (req->request.length == 0) {
  58. /* req->request.dma = dwc->setup_buf_addr; */
  59. return;
  60. }
  61. if (req->request.dma == DMA_ADDR_INVALID) {
  62. req->request.dma = dma_map_single(dwc->dev, req->request.buf,
  63. req->request.length, req->direction
  64. ? DMA_TO_DEVICE : DMA_FROM_DEVICE);
  65. req->mapped = true;
  66. }
  67. }
  68. void dwc3_unmap_buffer_from_dma(struct dwc3_request *req)
  69. {
  70. struct dwc3 *dwc = req->dep->dwc;
  71. if (req->request.length == 0) {
  72. req->request.dma = DMA_ADDR_INVALID;
  73. return;
  74. }
  75. if (req->mapped) {
  76. dma_unmap_single(dwc->dev, req->request.dma,
  77. req->request.length, req->direction
  78. ? DMA_TO_DEVICE : DMA_FROM_DEVICE);
  79. req->mapped = 0;
  80. req->request.dma = DMA_ADDR_INVALID;
  81. }
  82. }
  83. void dwc3_gadget_giveback(struct dwc3_ep *dep, struct dwc3_request *req,
  84. int status)
  85. {
  86. struct dwc3 *dwc = dep->dwc;
  87. if (req->queued) {
  88. dep->busy_slot++;
  89. /*
  90. * Skip LINK TRB. We can't use req->trb and check for
  91. * DWC3_TRBCTL_LINK_TRB because it points the TRB we just
  92. * completed (not the LINK TRB).
  93. */
  94. if (((dep->busy_slot & DWC3_TRB_MASK) == DWC3_TRB_NUM - 1) &&
  95. usb_endpoint_xfer_isoc(dep->desc))
  96. dep->busy_slot++;
  97. }
  98. list_del(&req->list);
  99. if (req->request.status == -EINPROGRESS)
  100. req->request.status = status;
  101. dwc3_unmap_buffer_from_dma(req);
  102. dev_dbg(dwc->dev, "request %p from %s completed %d/%d ===> %d\n",
  103. req, dep->name, req->request.actual,
  104. req->request.length, status);
  105. spin_unlock(&dwc->lock);
  106. req->request.complete(&req->dep->endpoint, &req->request);
  107. spin_lock(&dwc->lock);
  108. }
  109. static const char *dwc3_gadget_ep_cmd_string(u8 cmd)
  110. {
  111. switch (cmd) {
  112. case DWC3_DEPCMD_DEPSTARTCFG:
  113. return "Start New Configuration";
  114. case DWC3_DEPCMD_ENDTRANSFER:
  115. return "End Transfer";
  116. case DWC3_DEPCMD_UPDATETRANSFER:
  117. return "Update Transfer";
  118. case DWC3_DEPCMD_STARTTRANSFER:
  119. return "Start Transfer";
  120. case DWC3_DEPCMD_CLEARSTALL:
  121. return "Clear Stall";
  122. case DWC3_DEPCMD_SETSTALL:
  123. return "Set Stall";
  124. case DWC3_DEPCMD_GETSEQNUMBER:
  125. return "Get Data Sequence Number";
  126. case DWC3_DEPCMD_SETTRANSFRESOURCE:
  127. return "Set Endpoint Transfer Resource";
  128. case DWC3_DEPCMD_SETEPCONFIG:
  129. return "Set Endpoint Configuration";
  130. default:
  131. return "UNKNOWN command";
  132. }
  133. }
  134. int dwc3_send_gadget_ep_cmd(struct dwc3 *dwc, unsigned ep,
  135. unsigned cmd, struct dwc3_gadget_ep_cmd_params *params)
  136. {
  137. struct dwc3_ep *dep = dwc->eps[ep];
  138. u32 timeout = 500;
  139. u32 reg;
  140. dev_vdbg(dwc->dev, "%s: cmd '%s' params %08x %08x %08x\n",
  141. dep->name,
  142. dwc3_gadget_ep_cmd_string(cmd), params->param0.raw,
  143. params->param1.raw, params->param2.raw);
  144. dwc3_writel(dwc->regs, DWC3_DEPCMDPAR0(ep), params->param0.raw);
  145. dwc3_writel(dwc->regs, DWC3_DEPCMDPAR1(ep), params->param1.raw);
  146. dwc3_writel(dwc->regs, DWC3_DEPCMDPAR2(ep), params->param2.raw);
  147. dwc3_writel(dwc->regs, DWC3_DEPCMD(ep), cmd | DWC3_DEPCMD_CMDACT);
  148. do {
  149. reg = dwc3_readl(dwc->regs, DWC3_DEPCMD(ep));
  150. if (!(reg & DWC3_DEPCMD_CMDACT)) {
  151. dev_vdbg(dwc->dev, "Command Complete --> %d\n",
  152. DWC3_DEPCMD_STATUS(reg));
  153. return 0;
  154. }
  155. /*
  156. * We can't sleep here, because it is also called from
  157. * interrupt context.
  158. */
  159. timeout--;
  160. if (!timeout)
  161. return -ETIMEDOUT;
  162. udelay(1);
  163. } while (1);
  164. }
  165. static dma_addr_t dwc3_trb_dma_offset(struct dwc3_ep *dep,
  166. struct dwc3_trb_hw *trb)
  167. {
  168. u32 offset = (char *) trb - (char *) dep->trb_pool;
  169. return dep->trb_pool_dma + offset;
  170. }
  171. static int dwc3_alloc_trb_pool(struct dwc3_ep *dep)
  172. {
  173. struct dwc3 *dwc = dep->dwc;
  174. if (dep->trb_pool)
  175. return 0;
  176. if (dep->number == 0 || dep->number == 1)
  177. return 0;
  178. dep->trb_pool = dma_alloc_coherent(dwc->dev,
  179. sizeof(struct dwc3_trb) * DWC3_TRB_NUM,
  180. &dep->trb_pool_dma, GFP_KERNEL);
  181. if (!dep->trb_pool) {
  182. dev_err(dep->dwc->dev, "failed to allocate trb pool for %s\n",
  183. dep->name);
  184. return -ENOMEM;
  185. }
  186. return 0;
  187. }
  188. static void dwc3_free_trb_pool(struct dwc3_ep *dep)
  189. {
  190. struct dwc3 *dwc = dep->dwc;
  191. dma_free_coherent(dwc->dev, sizeof(struct dwc3_trb) * DWC3_TRB_NUM,
  192. dep->trb_pool, dep->trb_pool_dma);
  193. dep->trb_pool = NULL;
  194. dep->trb_pool_dma = 0;
  195. }
  196. static int dwc3_gadget_start_config(struct dwc3 *dwc, struct dwc3_ep *dep)
  197. {
  198. struct dwc3_gadget_ep_cmd_params params;
  199. u32 cmd;
  200. memset(&params, 0x00, sizeof(params));
  201. if (dep->number != 1) {
  202. cmd = DWC3_DEPCMD_DEPSTARTCFG;
  203. /* XferRscIdx == 0 for ep0 and 2 for the remaining */
  204. if (dep->number > 1) {
  205. if (dwc->start_config_issued)
  206. return 0;
  207. dwc->start_config_issued = true;
  208. cmd |= DWC3_DEPCMD_PARAM(2);
  209. }
  210. return dwc3_send_gadget_ep_cmd(dwc, 0, cmd, &params);
  211. }
  212. return 0;
  213. }
  214. static int dwc3_gadget_set_ep_config(struct dwc3 *dwc, struct dwc3_ep *dep,
  215. const struct usb_endpoint_descriptor *desc)
  216. {
  217. struct dwc3_gadget_ep_cmd_params params;
  218. memset(&params, 0x00, sizeof(params));
  219. params.param0.depcfg.ep_type = usb_endpoint_type(desc);
  220. params.param0.depcfg.max_packet_size = usb_endpoint_maxp(desc);
  221. params.param0.depcfg.burst_size = dep->endpoint.maxburst;
  222. params.param1.depcfg.xfer_complete_enable = true;
  223. params.param1.depcfg.xfer_not_ready_enable = true;
  224. if (usb_endpoint_xfer_isoc(desc))
  225. params.param1.depcfg.xfer_in_progress_enable = true;
  226. /*
  227. * We are doing 1:1 mapping for endpoints, meaning
  228. * Physical Endpoints 2 maps to Logical Endpoint 2 and
  229. * so on. We consider the direction bit as part of the physical
  230. * endpoint number. So USB endpoint 0x81 is 0x03.
  231. */
  232. params.param1.depcfg.ep_number = dep->number;
  233. /*
  234. * We must use the lower 16 TX FIFOs even though
  235. * HW might have more
  236. */
  237. if (dep->direction)
  238. params.param0.depcfg.fifo_number = dep->number >> 1;
  239. if (desc->bInterval) {
  240. params.param1.depcfg.binterval_m1 = desc->bInterval - 1;
  241. dep->interval = 1 << (desc->bInterval - 1);
  242. }
  243. return dwc3_send_gadget_ep_cmd(dwc, dep->number,
  244. DWC3_DEPCMD_SETEPCONFIG, &params);
  245. }
  246. static int dwc3_gadget_set_xfer_resource(struct dwc3 *dwc, struct dwc3_ep *dep)
  247. {
  248. struct dwc3_gadget_ep_cmd_params params;
  249. memset(&params, 0x00, sizeof(params));
  250. params.param0.depxfercfg.number_xfer_resources = 1;
  251. return dwc3_send_gadget_ep_cmd(dwc, dep->number,
  252. DWC3_DEPCMD_SETTRANSFRESOURCE, &params);
  253. }
  254. /**
  255. * __dwc3_gadget_ep_enable - Initializes a HW endpoint
  256. * @dep: endpoint to be initialized
  257. * @desc: USB Endpoint Descriptor
  258. *
  259. * Caller should take care of locking
  260. */
  261. static int __dwc3_gadget_ep_enable(struct dwc3_ep *dep,
  262. const struct usb_endpoint_descriptor *desc)
  263. {
  264. struct dwc3 *dwc = dep->dwc;
  265. u32 reg;
  266. int ret = -ENOMEM;
  267. if (!(dep->flags & DWC3_EP_ENABLED)) {
  268. ret = dwc3_gadget_start_config(dwc, dep);
  269. if (ret)
  270. return ret;
  271. }
  272. ret = dwc3_gadget_set_ep_config(dwc, dep, desc);
  273. if (ret)
  274. return ret;
  275. if (!(dep->flags & DWC3_EP_ENABLED)) {
  276. struct dwc3_trb_hw *trb_st_hw;
  277. struct dwc3_trb_hw *trb_link_hw;
  278. struct dwc3_trb trb_link;
  279. ret = dwc3_gadget_set_xfer_resource(dwc, dep);
  280. if (ret)
  281. return ret;
  282. dep->desc = desc;
  283. dep->type = usb_endpoint_type(desc);
  284. dep->flags |= DWC3_EP_ENABLED;
  285. reg = dwc3_readl(dwc->regs, DWC3_DALEPENA);
  286. reg |= DWC3_DALEPENA_EP(dep->number);
  287. dwc3_writel(dwc->regs, DWC3_DALEPENA, reg);
  288. if (!usb_endpoint_xfer_isoc(desc))
  289. return 0;
  290. memset(&trb_link, 0, sizeof(trb_link));
  291. /* Link TRB for ISOC. The HWO but is never reset */
  292. trb_st_hw = &dep->trb_pool[0];
  293. trb_link.bplh = dwc3_trb_dma_offset(dep, trb_st_hw);
  294. trb_link.trbctl = DWC3_TRBCTL_LINK_TRB;
  295. trb_link.hwo = true;
  296. trb_link_hw = &dep->trb_pool[DWC3_TRB_NUM - 1];
  297. dwc3_trb_to_hw(&trb_link, trb_link_hw);
  298. }
  299. return 0;
  300. }
  301. static void dwc3_stop_active_transfer(struct dwc3 *dwc, u32 epnum);
  302. static void dwc3_remove_requests(struct dwc3 *dwc, struct dwc3_ep *dep)
  303. {
  304. struct dwc3_request *req;
  305. if (!list_empty(&dep->req_queued))
  306. dwc3_stop_active_transfer(dwc, dep->number);
  307. while (!list_empty(&dep->request_list)) {
  308. req = next_request(&dep->request_list);
  309. dwc3_gadget_giveback(dep, req, -ESHUTDOWN);
  310. }
  311. }
  312. /**
  313. * __dwc3_gadget_ep_disable - Disables a HW endpoint
  314. * @dep: the endpoint to disable
  315. *
  316. * This function also removes requests which are currently processed ny the
  317. * hardware and those which are not yet scheduled.
  318. * Caller should take care of locking.
  319. */
  320. static int __dwc3_gadget_ep_disable(struct dwc3_ep *dep)
  321. {
  322. struct dwc3 *dwc = dep->dwc;
  323. u32 reg;
  324. dep->flags &= ~DWC3_EP_ENABLED;
  325. dwc3_remove_requests(dwc, dep);
  326. reg = dwc3_readl(dwc->regs, DWC3_DALEPENA);
  327. reg &= ~DWC3_DALEPENA_EP(dep->number);
  328. dwc3_writel(dwc->regs, DWC3_DALEPENA, reg);
  329. dep->desc = NULL;
  330. dep->type = 0;
  331. return 0;
  332. }
  333. /* -------------------------------------------------------------------------- */
  334. static int dwc3_gadget_ep0_enable(struct usb_ep *ep,
  335. const struct usb_endpoint_descriptor *desc)
  336. {
  337. return -EINVAL;
  338. }
  339. static int dwc3_gadget_ep0_disable(struct usb_ep *ep)
  340. {
  341. return -EINVAL;
  342. }
  343. /* -------------------------------------------------------------------------- */
  344. static int dwc3_gadget_ep_enable(struct usb_ep *ep,
  345. const struct usb_endpoint_descriptor *desc)
  346. {
  347. struct dwc3_ep *dep;
  348. struct dwc3 *dwc;
  349. unsigned long flags;
  350. int ret;
  351. if (!ep || !desc || desc->bDescriptorType != USB_DT_ENDPOINT) {
  352. pr_debug("dwc3: invalid parameters\n");
  353. return -EINVAL;
  354. }
  355. if (!desc->wMaxPacketSize) {
  356. pr_debug("dwc3: missing wMaxPacketSize\n");
  357. return -EINVAL;
  358. }
  359. dep = to_dwc3_ep(ep);
  360. dwc = dep->dwc;
  361. switch (usb_endpoint_type(desc)) {
  362. case USB_ENDPOINT_XFER_CONTROL:
  363. strncat(dep->name, "-control", sizeof(dep->name));
  364. break;
  365. case USB_ENDPOINT_XFER_ISOC:
  366. strncat(dep->name, "-isoc", sizeof(dep->name));
  367. break;
  368. case USB_ENDPOINT_XFER_BULK:
  369. strncat(dep->name, "-bulk", sizeof(dep->name));
  370. break;
  371. case USB_ENDPOINT_XFER_INT:
  372. strncat(dep->name, "-int", sizeof(dep->name));
  373. break;
  374. default:
  375. dev_err(dwc->dev, "invalid endpoint transfer type\n");
  376. }
  377. if (dep->flags & DWC3_EP_ENABLED) {
  378. dev_WARN_ONCE(dwc->dev, true, "%s is already enabled\n",
  379. dep->name);
  380. return 0;
  381. }
  382. dev_vdbg(dwc->dev, "Enabling %s\n", dep->name);
  383. spin_lock_irqsave(&dwc->lock, flags);
  384. ret = __dwc3_gadget_ep_enable(dep, desc);
  385. spin_unlock_irqrestore(&dwc->lock, flags);
  386. return ret;
  387. }
  388. static int dwc3_gadget_ep_disable(struct usb_ep *ep)
  389. {
  390. struct dwc3_ep *dep;
  391. struct dwc3 *dwc;
  392. unsigned long flags;
  393. int ret;
  394. if (!ep) {
  395. pr_debug("dwc3: invalid parameters\n");
  396. return -EINVAL;
  397. }
  398. dep = to_dwc3_ep(ep);
  399. dwc = dep->dwc;
  400. if (!(dep->flags & DWC3_EP_ENABLED)) {
  401. dev_WARN_ONCE(dwc->dev, true, "%s is already disabled\n",
  402. dep->name);
  403. return 0;
  404. }
  405. snprintf(dep->name, sizeof(dep->name), "ep%d%s",
  406. dep->number >> 1,
  407. (dep->number & 1) ? "in" : "out");
  408. spin_lock_irqsave(&dwc->lock, flags);
  409. ret = __dwc3_gadget_ep_disable(dep);
  410. spin_unlock_irqrestore(&dwc->lock, flags);
  411. return ret;
  412. }
  413. static struct usb_request *dwc3_gadget_ep_alloc_request(struct usb_ep *ep,
  414. gfp_t gfp_flags)
  415. {
  416. struct dwc3_request *req;
  417. struct dwc3_ep *dep = to_dwc3_ep(ep);
  418. struct dwc3 *dwc = dep->dwc;
  419. req = kzalloc(sizeof(*req), gfp_flags);
  420. if (!req) {
  421. dev_err(dwc->dev, "not enough memory\n");
  422. return NULL;
  423. }
  424. req->epnum = dep->number;
  425. req->dep = dep;
  426. req->request.dma = DMA_ADDR_INVALID;
  427. return &req->request;
  428. }
  429. static void dwc3_gadget_ep_free_request(struct usb_ep *ep,
  430. struct usb_request *request)
  431. {
  432. struct dwc3_request *req = to_dwc3_request(request);
  433. kfree(req);
  434. }
  435. /*
  436. * dwc3_prepare_trbs - setup TRBs from requests
  437. * @dep: endpoint for which requests are being prepared
  438. * @starting: true if the endpoint is idle and no requests are queued.
  439. *
  440. * The functions goes through the requests list and setups TRBs for the
  441. * transfers. The functions returns once there are not more TRBs available or
  442. * it run out of requests.
  443. */
  444. static struct dwc3_request *dwc3_prepare_trbs(struct dwc3_ep *dep,
  445. bool starting)
  446. {
  447. struct dwc3_request *req, *n, *ret = NULL;
  448. struct dwc3_trb_hw *trb_hw;
  449. struct dwc3_trb trb;
  450. u32 trbs_left;
  451. BUILD_BUG_ON_NOT_POWER_OF_2(DWC3_TRB_NUM);
  452. /* the first request must not be queued */
  453. trbs_left = (dep->busy_slot - dep->free_slot) & DWC3_TRB_MASK;
  454. /*
  455. * if busy & slot are equal than it is either full or empty. If we are
  456. * starting to proceed requests then we are empty. Otherwise we ar
  457. * full and don't do anything
  458. */
  459. if (!trbs_left) {
  460. if (!starting)
  461. return NULL;
  462. trbs_left = DWC3_TRB_NUM;
  463. /*
  464. * In case we start from scratch, we queue the ISOC requests
  465. * starting from slot 1. This is done because we use ring
  466. * buffer and have no LST bit to stop us. Instead, we place
  467. * IOC bit TRB_NUM/4. We try to avoid to having an interrupt
  468. * after the first request so we start at slot 1 and have
  469. * 7 requests proceed before we hit the first IOC.
  470. * Other transfer types don't use the ring buffer and are
  471. * processed from the first TRB until the last one. Since we
  472. * don't wrap around we have to start at the beginning.
  473. */
  474. if (usb_endpoint_xfer_isoc(dep->desc)) {
  475. dep->busy_slot = 1;
  476. dep->free_slot = 1;
  477. } else {
  478. dep->busy_slot = 0;
  479. dep->free_slot = 0;
  480. }
  481. }
  482. /* The last TRB is a link TRB, not used for xfer */
  483. if ((trbs_left <= 1) && usb_endpoint_xfer_isoc(dep->desc))
  484. return NULL;
  485. list_for_each_entry_safe(req, n, &dep->request_list, list) {
  486. unsigned int last_one = 0;
  487. unsigned int cur_slot;
  488. trb_hw = &dep->trb_pool[dep->free_slot & DWC3_TRB_MASK];
  489. cur_slot = dep->free_slot;
  490. dep->free_slot++;
  491. /* Skip the LINK-TRB on ISOC */
  492. if (((cur_slot & DWC3_TRB_MASK) == DWC3_TRB_NUM - 1) &&
  493. usb_endpoint_xfer_isoc(dep->desc))
  494. continue;
  495. dwc3_gadget_move_request_queued(req);
  496. memset(&trb, 0, sizeof(trb));
  497. trbs_left--;
  498. /* Is our TRB pool empty? */
  499. if (!trbs_left)
  500. last_one = 1;
  501. /* Is this the last request? */
  502. if (list_empty(&dep->request_list))
  503. last_one = 1;
  504. /*
  505. * FIXME we shouldn't need to set LST bit always but we are
  506. * facing some weird problem with the Hardware where it doesn't
  507. * complete even though it has been previously started.
  508. *
  509. * While we're debugging the problem, as a workaround to
  510. * multiple TRBs handling, use only one TRB at a time.
  511. */
  512. last_one = 1;
  513. req->trb = trb_hw;
  514. if (!ret)
  515. ret = req;
  516. trb.bplh = req->request.dma;
  517. if (usb_endpoint_xfer_isoc(dep->desc)) {
  518. trb.isp_imi = true;
  519. trb.csp = true;
  520. } else {
  521. trb.lst = last_one;
  522. }
  523. switch (usb_endpoint_type(dep->desc)) {
  524. case USB_ENDPOINT_XFER_CONTROL:
  525. trb.trbctl = DWC3_TRBCTL_CONTROL_SETUP;
  526. break;
  527. case USB_ENDPOINT_XFER_ISOC:
  528. trb.trbctl = DWC3_TRBCTL_ISOCHRONOUS_FIRST;
  529. /* IOC every DWC3_TRB_NUM / 4 so we can refill */
  530. if (!(cur_slot % (DWC3_TRB_NUM / 4)))
  531. trb.ioc = last_one;
  532. break;
  533. case USB_ENDPOINT_XFER_BULK:
  534. case USB_ENDPOINT_XFER_INT:
  535. trb.trbctl = DWC3_TRBCTL_NORMAL;
  536. break;
  537. default:
  538. /*
  539. * This is only possible with faulty memory because we
  540. * checked it already :)
  541. */
  542. BUG();
  543. }
  544. trb.length = req->request.length;
  545. trb.hwo = true;
  546. dwc3_trb_to_hw(&trb, trb_hw);
  547. req->trb_dma = dwc3_trb_dma_offset(dep, trb_hw);
  548. if (last_one)
  549. break;
  550. }
  551. return ret;
  552. }
  553. static int __dwc3_gadget_kick_transfer(struct dwc3_ep *dep, u16 cmd_param,
  554. int start_new)
  555. {
  556. struct dwc3_gadget_ep_cmd_params params;
  557. struct dwc3_request *req;
  558. struct dwc3 *dwc = dep->dwc;
  559. int ret;
  560. u32 cmd;
  561. if (start_new && (dep->flags & DWC3_EP_BUSY)) {
  562. dev_vdbg(dwc->dev, "%s: endpoint busy\n", dep->name);
  563. return -EBUSY;
  564. }
  565. dep->flags &= ~DWC3_EP_PENDING_REQUEST;
  566. /*
  567. * If we are getting here after a short-out-packet we don't enqueue any
  568. * new requests as we try to set the IOC bit only on the last request.
  569. */
  570. if (start_new) {
  571. if (list_empty(&dep->req_queued))
  572. dwc3_prepare_trbs(dep, start_new);
  573. /* req points to the first request which will be sent */
  574. req = next_request(&dep->req_queued);
  575. } else {
  576. /*
  577. * req points to the first request where HWO changed
  578. * from 0 to 1
  579. */
  580. req = dwc3_prepare_trbs(dep, start_new);
  581. }
  582. if (!req) {
  583. dep->flags |= DWC3_EP_PENDING_REQUEST;
  584. return 0;
  585. }
  586. memset(&params, 0, sizeof(params));
  587. params.param0.depstrtxfer.transfer_desc_addr_high =
  588. upper_32_bits(req->trb_dma);
  589. params.param1.depstrtxfer.transfer_desc_addr_low =
  590. lower_32_bits(req->trb_dma);
  591. if (start_new)
  592. cmd = DWC3_DEPCMD_STARTTRANSFER;
  593. else
  594. cmd = DWC3_DEPCMD_UPDATETRANSFER;
  595. cmd |= DWC3_DEPCMD_PARAM(cmd_param);
  596. ret = dwc3_send_gadget_ep_cmd(dwc, dep->number, cmd, &params);
  597. if (ret < 0) {
  598. dev_dbg(dwc->dev, "failed to send STARTTRANSFER command\n");
  599. /*
  600. * FIXME we need to iterate over the list of requests
  601. * here and stop, unmap, free and del each of the linked
  602. * requests instead of we do now.
  603. */
  604. dwc3_unmap_buffer_from_dma(req);
  605. list_del(&req->list);
  606. return ret;
  607. }
  608. dep->flags |= DWC3_EP_BUSY;
  609. dep->res_trans_idx = dwc3_gadget_ep_get_transfer_index(dwc,
  610. dep->number);
  611. if (!dep->res_trans_idx)
  612. printk_once(KERN_ERR "%s() res_trans_idx is invalid\n", __func__);
  613. return 0;
  614. }
  615. static int __dwc3_gadget_ep_queue(struct dwc3_ep *dep, struct dwc3_request *req)
  616. {
  617. req->request.actual = 0;
  618. req->request.status = -EINPROGRESS;
  619. req->direction = dep->direction;
  620. req->epnum = dep->number;
  621. /*
  622. * We only add to our list of requests now and
  623. * start consuming the list once we get XferNotReady
  624. * IRQ.
  625. *
  626. * That way, we avoid doing anything that we don't need
  627. * to do now and defer it until the point we receive a
  628. * particular token from the Host side.
  629. *
  630. * This will also avoid Host cancelling URBs due to too
  631. * many NACKs.
  632. */
  633. dwc3_map_buffer_to_dma(req);
  634. list_add_tail(&req->list, &dep->request_list);
  635. /*
  636. * There is one special case: XferNotReady with
  637. * empty list of requests. We need to kick the
  638. * transfer here in that situation, otherwise
  639. * we will be NAKing forever.
  640. *
  641. * If we get XferNotReady before gadget driver
  642. * has a chance to queue a request, we will ACK
  643. * the IRQ but won't be able to receive the data
  644. * until the next request is queued. The following
  645. * code is handling exactly that.
  646. */
  647. if (dep->flags & DWC3_EP_PENDING_REQUEST) {
  648. int ret;
  649. int start_trans;
  650. start_trans = 1;
  651. if (usb_endpoint_xfer_isoc(dep->endpoint.desc) &&
  652. dep->flags & DWC3_EP_BUSY)
  653. start_trans = 0;
  654. ret = __dwc3_gadget_kick_transfer(dep, 0, start_trans);
  655. if (ret && ret != -EBUSY) {
  656. struct dwc3 *dwc = dep->dwc;
  657. dev_dbg(dwc->dev, "%s: failed to kick transfers\n",
  658. dep->name);
  659. }
  660. };
  661. return 0;
  662. }
  663. static int dwc3_gadget_ep_queue(struct usb_ep *ep, struct usb_request *request,
  664. gfp_t gfp_flags)
  665. {
  666. struct dwc3_request *req = to_dwc3_request(request);
  667. struct dwc3_ep *dep = to_dwc3_ep(ep);
  668. struct dwc3 *dwc = dep->dwc;
  669. unsigned long flags;
  670. int ret;
  671. if (!dep->desc) {
  672. dev_dbg(dwc->dev, "trying to queue request %p to disabled %s\n",
  673. request, ep->name);
  674. return -ESHUTDOWN;
  675. }
  676. dev_vdbg(dwc->dev, "queing request %p to %s length %d\n",
  677. request, ep->name, request->length);
  678. spin_lock_irqsave(&dwc->lock, flags);
  679. ret = __dwc3_gadget_ep_queue(dep, req);
  680. spin_unlock_irqrestore(&dwc->lock, flags);
  681. return ret;
  682. }
  683. static int dwc3_gadget_ep_dequeue(struct usb_ep *ep,
  684. struct usb_request *request)
  685. {
  686. struct dwc3_request *req = to_dwc3_request(request);
  687. struct dwc3_request *r = NULL;
  688. struct dwc3_ep *dep = to_dwc3_ep(ep);
  689. struct dwc3 *dwc = dep->dwc;
  690. unsigned long flags;
  691. int ret = 0;
  692. spin_lock_irqsave(&dwc->lock, flags);
  693. list_for_each_entry(r, &dep->request_list, list) {
  694. if (r == req)
  695. break;
  696. }
  697. if (r != req) {
  698. list_for_each_entry(r, &dep->req_queued, list) {
  699. if (r == req)
  700. break;
  701. }
  702. if (r == req) {
  703. /* wait until it is processed */
  704. dwc3_stop_active_transfer(dwc, dep->number);
  705. goto out0;
  706. }
  707. dev_err(dwc->dev, "request %p was not queued to %s\n",
  708. request, ep->name);
  709. ret = -EINVAL;
  710. goto out0;
  711. }
  712. /* giveback the request */
  713. dwc3_gadget_giveback(dep, req, -ECONNRESET);
  714. out0:
  715. spin_unlock_irqrestore(&dwc->lock, flags);
  716. return ret;
  717. }
  718. int __dwc3_gadget_ep_set_halt(struct dwc3_ep *dep, int value)
  719. {
  720. struct dwc3_gadget_ep_cmd_params params;
  721. struct dwc3 *dwc = dep->dwc;
  722. int ret;
  723. memset(&params, 0x00, sizeof(params));
  724. if (value) {
  725. if (dep->number == 0 || dep->number == 1) {
  726. /*
  727. * Whenever EP0 is stalled, we will restart
  728. * the state machine, thus moving back to
  729. * Setup Phase
  730. */
  731. dwc->ep0state = EP0_SETUP_PHASE;
  732. }
  733. ret = dwc3_send_gadget_ep_cmd(dwc, dep->number,
  734. DWC3_DEPCMD_SETSTALL, &params);
  735. if (ret)
  736. dev_err(dwc->dev, "failed to %s STALL on %s\n",
  737. value ? "set" : "clear",
  738. dep->name);
  739. else
  740. dep->flags |= DWC3_EP_STALL;
  741. } else {
  742. if (dep->flags & DWC3_EP_WEDGE)
  743. return 0;
  744. ret = dwc3_send_gadget_ep_cmd(dwc, dep->number,
  745. DWC3_DEPCMD_CLEARSTALL, &params);
  746. if (ret)
  747. dev_err(dwc->dev, "failed to %s STALL on %s\n",
  748. value ? "set" : "clear",
  749. dep->name);
  750. else
  751. dep->flags &= ~DWC3_EP_STALL;
  752. }
  753. return ret;
  754. }
  755. static int dwc3_gadget_ep_set_halt(struct usb_ep *ep, int value)
  756. {
  757. struct dwc3_ep *dep = to_dwc3_ep(ep);
  758. struct dwc3 *dwc = dep->dwc;
  759. unsigned long flags;
  760. int ret;
  761. spin_lock_irqsave(&dwc->lock, flags);
  762. if (usb_endpoint_xfer_isoc(dep->desc)) {
  763. dev_err(dwc->dev, "%s is of Isochronous type\n", dep->name);
  764. ret = -EINVAL;
  765. goto out;
  766. }
  767. ret = __dwc3_gadget_ep_set_halt(dep, value);
  768. out:
  769. spin_unlock_irqrestore(&dwc->lock, flags);
  770. return ret;
  771. }
  772. static int dwc3_gadget_ep_set_wedge(struct usb_ep *ep)
  773. {
  774. struct dwc3_ep *dep = to_dwc3_ep(ep);
  775. dep->flags |= DWC3_EP_WEDGE;
  776. return dwc3_gadget_ep_set_halt(ep, 1);
  777. }
  778. /* -------------------------------------------------------------------------- */
  779. static struct usb_endpoint_descriptor dwc3_gadget_ep0_desc = {
  780. .bLength = USB_DT_ENDPOINT_SIZE,
  781. .bDescriptorType = USB_DT_ENDPOINT,
  782. .bmAttributes = USB_ENDPOINT_XFER_CONTROL,
  783. };
  784. static const struct usb_ep_ops dwc3_gadget_ep0_ops = {
  785. .enable = dwc3_gadget_ep0_enable,
  786. .disable = dwc3_gadget_ep0_disable,
  787. .alloc_request = dwc3_gadget_ep_alloc_request,
  788. .free_request = dwc3_gadget_ep_free_request,
  789. .queue = dwc3_gadget_ep0_queue,
  790. .dequeue = dwc3_gadget_ep_dequeue,
  791. .set_halt = dwc3_gadget_ep_set_halt,
  792. .set_wedge = dwc3_gadget_ep_set_wedge,
  793. };
  794. static const struct usb_ep_ops dwc3_gadget_ep_ops = {
  795. .enable = dwc3_gadget_ep_enable,
  796. .disable = dwc3_gadget_ep_disable,
  797. .alloc_request = dwc3_gadget_ep_alloc_request,
  798. .free_request = dwc3_gadget_ep_free_request,
  799. .queue = dwc3_gadget_ep_queue,
  800. .dequeue = dwc3_gadget_ep_dequeue,
  801. .set_halt = dwc3_gadget_ep_set_halt,
  802. .set_wedge = dwc3_gadget_ep_set_wedge,
  803. };
  804. /* -------------------------------------------------------------------------- */
  805. static int dwc3_gadget_get_frame(struct usb_gadget *g)
  806. {
  807. struct dwc3 *dwc = gadget_to_dwc(g);
  808. u32 reg;
  809. reg = dwc3_readl(dwc->regs, DWC3_DSTS);
  810. return DWC3_DSTS_SOFFN(reg);
  811. }
  812. static int dwc3_gadget_wakeup(struct usb_gadget *g)
  813. {
  814. struct dwc3 *dwc = gadget_to_dwc(g);
  815. unsigned long timeout;
  816. unsigned long flags;
  817. u32 reg;
  818. int ret = 0;
  819. u8 link_state;
  820. u8 speed;
  821. spin_lock_irqsave(&dwc->lock, flags);
  822. /*
  823. * According to the Databook Remote wakeup request should
  824. * be issued only when the device is in early suspend state.
  825. *
  826. * We can check that via USB Link State bits in DSTS register.
  827. */
  828. reg = dwc3_readl(dwc->regs, DWC3_DSTS);
  829. speed = reg & DWC3_DSTS_CONNECTSPD;
  830. if (speed == DWC3_DSTS_SUPERSPEED) {
  831. dev_dbg(dwc->dev, "no wakeup on SuperSpeed\n");
  832. ret = -EINVAL;
  833. goto out;
  834. }
  835. link_state = DWC3_DSTS_USBLNKST(reg);
  836. switch (link_state) {
  837. case DWC3_LINK_STATE_RX_DET: /* in HS, means Early Suspend */
  838. case DWC3_LINK_STATE_U3: /* in HS, means SUSPEND */
  839. break;
  840. default:
  841. dev_dbg(dwc->dev, "can't wakeup from link state %d\n",
  842. link_state);
  843. ret = -EINVAL;
  844. goto out;
  845. }
  846. reg = dwc3_readl(dwc->regs, DWC3_DCTL);
  847. /*
  848. * Switch link state to Recovery. In HS/FS/LS this means
  849. * RemoteWakeup Request
  850. */
  851. reg |= DWC3_DCTL_ULSTCHNG_RECOVERY;
  852. dwc3_writel(dwc->regs, DWC3_DCTL, reg);
  853. /* wait for at least 2000us */
  854. usleep_range(2000, 2500);
  855. /* write zeroes to Link Change Request */
  856. reg &= ~DWC3_DCTL_ULSTCHNGREQ_MASK;
  857. dwc3_writel(dwc->regs, DWC3_DCTL, reg);
  858. /* pool until Link State change to ON */
  859. timeout = jiffies + msecs_to_jiffies(100);
  860. while (!(time_after(jiffies, timeout))) {
  861. reg = dwc3_readl(dwc->regs, DWC3_DSTS);
  862. /* in HS, means ON */
  863. if (DWC3_DSTS_USBLNKST(reg) == DWC3_LINK_STATE_U0)
  864. break;
  865. }
  866. if (DWC3_DSTS_USBLNKST(reg) != DWC3_LINK_STATE_U0) {
  867. dev_err(dwc->dev, "failed to send remote wakeup\n");
  868. ret = -EINVAL;
  869. }
  870. out:
  871. spin_unlock_irqrestore(&dwc->lock, flags);
  872. return ret;
  873. }
  874. static int dwc3_gadget_set_selfpowered(struct usb_gadget *g,
  875. int is_selfpowered)
  876. {
  877. struct dwc3 *dwc = gadget_to_dwc(g);
  878. dwc->is_selfpowered = !!is_selfpowered;
  879. return 0;
  880. }
  881. static void dwc3_gadget_run_stop(struct dwc3 *dwc, int is_on)
  882. {
  883. u32 reg;
  884. u32 timeout = 500;
  885. reg = dwc3_readl(dwc->regs, DWC3_DCTL);
  886. if (is_on)
  887. reg |= DWC3_DCTL_RUN_STOP;
  888. else
  889. reg &= ~DWC3_DCTL_RUN_STOP;
  890. dwc3_writel(dwc->regs, DWC3_DCTL, reg);
  891. do {
  892. reg = dwc3_readl(dwc->regs, DWC3_DSTS);
  893. if (is_on) {
  894. if (!(reg & DWC3_DSTS_DEVCTRLHLT))
  895. break;
  896. } else {
  897. if (reg & DWC3_DSTS_DEVCTRLHLT)
  898. break;
  899. }
  900. timeout--;
  901. if (!timeout)
  902. break;
  903. udelay(1);
  904. } while (1);
  905. dev_vdbg(dwc->dev, "gadget %s data soft-%s\n",
  906. dwc->gadget_driver
  907. ? dwc->gadget_driver->function : "no-function",
  908. is_on ? "connect" : "disconnect");
  909. }
  910. static int dwc3_gadget_pullup(struct usb_gadget *g, int is_on)
  911. {
  912. struct dwc3 *dwc = gadget_to_dwc(g);
  913. unsigned long flags;
  914. is_on = !!is_on;
  915. spin_lock_irqsave(&dwc->lock, flags);
  916. dwc3_gadget_run_stop(dwc, is_on);
  917. spin_unlock_irqrestore(&dwc->lock, flags);
  918. return 0;
  919. }
  920. static int dwc3_gadget_start(struct usb_gadget *g,
  921. struct usb_gadget_driver *driver)
  922. {
  923. struct dwc3 *dwc = gadget_to_dwc(g);
  924. struct dwc3_ep *dep;
  925. unsigned long flags;
  926. int ret = 0;
  927. u32 reg;
  928. spin_lock_irqsave(&dwc->lock, flags);
  929. if (dwc->gadget_driver) {
  930. dev_err(dwc->dev, "%s is already bound to %s\n",
  931. dwc->gadget.name,
  932. dwc->gadget_driver->driver.name);
  933. ret = -EBUSY;
  934. goto err0;
  935. }
  936. dwc->gadget_driver = driver;
  937. dwc->gadget.dev.driver = &driver->driver;
  938. reg = dwc3_readl(dwc->regs, DWC3_GCTL);
  939. reg &= ~DWC3_GCTL_SCALEDOWN(3);
  940. reg &= ~DWC3_GCTL_PRTCAPDIR(DWC3_GCTL_PRTCAP_OTG);
  941. reg &= ~DWC3_GCTL_DISSCRAMBLE;
  942. reg |= DWC3_GCTL_PRTCAPDIR(DWC3_GCTL_PRTCAP_DEVICE);
  943. /*
  944. * WORKAROUND: DWC3 revisions <1.90a have a bug
  945. * when The device fails to connect at SuperSpeed
  946. * and falls back to high-speed mode which causes
  947. * the device to enter in a Connect/Disconnect loop
  948. */
  949. if (dwc->revision < DWC3_REVISION_190A)
  950. reg |= DWC3_GCTL_U2RSTECN;
  951. dwc3_writel(dwc->regs, DWC3_GCTL, reg);
  952. reg = dwc3_readl(dwc->regs, DWC3_DCFG);
  953. reg &= ~(DWC3_DCFG_SPEED_MASK);
  954. reg |= DWC3_DCFG_SUPERSPEED;
  955. dwc3_writel(dwc->regs, DWC3_DCFG, reg);
  956. dwc->start_config_issued = false;
  957. /* Start with SuperSpeed Default */
  958. dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(512);
  959. dep = dwc->eps[0];
  960. ret = __dwc3_gadget_ep_enable(dep, &dwc3_gadget_ep0_desc);
  961. if (ret) {
  962. dev_err(dwc->dev, "failed to enable %s\n", dep->name);
  963. goto err0;
  964. }
  965. dep = dwc->eps[1];
  966. ret = __dwc3_gadget_ep_enable(dep, &dwc3_gadget_ep0_desc);
  967. if (ret) {
  968. dev_err(dwc->dev, "failed to enable %s\n", dep->name);
  969. goto err1;
  970. }
  971. /* begin to receive SETUP packets */
  972. dwc->ep0state = EP0_SETUP_PHASE;
  973. dwc3_ep0_out_start(dwc);
  974. spin_unlock_irqrestore(&dwc->lock, flags);
  975. return 0;
  976. err1:
  977. __dwc3_gadget_ep_disable(dwc->eps[0]);
  978. err0:
  979. spin_unlock_irqrestore(&dwc->lock, flags);
  980. return ret;
  981. }
  982. static int dwc3_gadget_stop(struct usb_gadget *g,
  983. struct usb_gadget_driver *driver)
  984. {
  985. struct dwc3 *dwc = gadget_to_dwc(g);
  986. unsigned long flags;
  987. spin_lock_irqsave(&dwc->lock, flags);
  988. __dwc3_gadget_ep_disable(dwc->eps[0]);
  989. __dwc3_gadget_ep_disable(dwc->eps[1]);
  990. dwc->gadget_driver = NULL;
  991. dwc->gadget.dev.driver = NULL;
  992. spin_unlock_irqrestore(&dwc->lock, flags);
  993. return 0;
  994. }
  995. static const struct usb_gadget_ops dwc3_gadget_ops = {
  996. .get_frame = dwc3_gadget_get_frame,
  997. .wakeup = dwc3_gadget_wakeup,
  998. .set_selfpowered = dwc3_gadget_set_selfpowered,
  999. .pullup = dwc3_gadget_pullup,
  1000. .udc_start = dwc3_gadget_start,
  1001. .udc_stop = dwc3_gadget_stop,
  1002. };
  1003. /* -------------------------------------------------------------------------- */
  1004. static int __devinit dwc3_gadget_init_endpoints(struct dwc3 *dwc)
  1005. {
  1006. struct dwc3_ep *dep;
  1007. u8 epnum;
  1008. INIT_LIST_HEAD(&dwc->gadget.ep_list);
  1009. for (epnum = 0; epnum < DWC3_ENDPOINTS_NUM; epnum++) {
  1010. dep = kzalloc(sizeof(*dep), GFP_KERNEL);
  1011. if (!dep) {
  1012. dev_err(dwc->dev, "can't allocate endpoint %d\n",
  1013. epnum);
  1014. return -ENOMEM;
  1015. }
  1016. dep->dwc = dwc;
  1017. dep->number = epnum;
  1018. dwc->eps[epnum] = dep;
  1019. snprintf(dep->name, sizeof(dep->name), "ep%d%s", epnum >> 1,
  1020. (epnum & 1) ? "in" : "out");
  1021. dep->endpoint.name = dep->name;
  1022. dep->direction = (epnum & 1);
  1023. if (epnum == 0 || epnum == 1) {
  1024. dep->endpoint.maxpacket = 512;
  1025. dep->endpoint.ops = &dwc3_gadget_ep0_ops;
  1026. if (!epnum)
  1027. dwc->gadget.ep0 = &dep->endpoint;
  1028. } else {
  1029. int ret;
  1030. dep->endpoint.maxpacket = 1024;
  1031. dep->endpoint.ops = &dwc3_gadget_ep_ops;
  1032. list_add_tail(&dep->endpoint.ep_list,
  1033. &dwc->gadget.ep_list);
  1034. ret = dwc3_alloc_trb_pool(dep);
  1035. if (ret) {
  1036. dev_err(dwc->dev, "%s: failed to allocate TRB pool\n", dep->name);
  1037. return ret;
  1038. }
  1039. }
  1040. INIT_LIST_HEAD(&dep->request_list);
  1041. INIT_LIST_HEAD(&dep->req_queued);
  1042. }
  1043. return 0;
  1044. }
  1045. static void dwc3_gadget_free_endpoints(struct dwc3 *dwc)
  1046. {
  1047. struct dwc3_ep *dep;
  1048. u8 epnum;
  1049. for (epnum = 0; epnum < DWC3_ENDPOINTS_NUM; epnum++) {
  1050. dep = dwc->eps[epnum];
  1051. dwc3_free_trb_pool(dep);
  1052. if (epnum != 0 && epnum != 1)
  1053. list_del(&dep->endpoint.ep_list);
  1054. kfree(dep);
  1055. }
  1056. }
  1057. static void dwc3_gadget_release(struct device *dev)
  1058. {
  1059. dev_dbg(dev, "%s\n", __func__);
  1060. }
  1061. /* -------------------------------------------------------------------------- */
  1062. static int dwc3_cleanup_done_reqs(struct dwc3 *dwc, struct dwc3_ep *dep,
  1063. const struct dwc3_event_depevt *event, int status)
  1064. {
  1065. struct dwc3_request *req;
  1066. struct dwc3_trb trb;
  1067. unsigned int count;
  1068. unsigned int s_pkt = 0;
  1069. do {
  1070. req = next_request(&dep->req_queued);
  1071. if (!req)
  1072. break;
  1073. dwc3_trb_to_nat(req->trb, &trb);
  1074. if (trb.hwo && status != -ESHUTDOWN)
  1075. /*
  1076. * We continue despite the error. There is not much we
  1077. * can do. If we don't clean in up we loop for ever. If
  1078. * we skip the TRB than it gets overwritten reused after
  1079. * a while since we use them in a ring buffer. a BUG()
  1080. * would help. Lets hope that if this occures, someone
  1081. * fixes the root cause instead of looking away :)
  1082. */
  1083. dev_err(dwc->dev, "%s's TRB (%p) still owned by HW\n",
  1084. dep->name, req->trb);
  1085. count = trb.length;
  1086. if (dep->direction) {
  1087. if (count) {
  1088. dev_err(dwc->dev, "incomplete IN transfer %s\n",
  1089. dep->name);
  1090. status = -ECONNRESET;
  1091. }
  1092. } else {
  1093. if (count && (event->status & DEPEVT_STATUS_SHORT))
  1094. s_pkt = 1;
  1095. }
  1096. /*
  1097. * We assume here we will always receive the entire data block
  1098. * which we should receive. Meaning, if we program RX to
  1099. * receive 4K but we receive only 2K, we assume that's all we
  1100. * should receive and we simply bounce the request back to the
  1101. * gadget driver for further processing.
  1102. */
  1103. req->request.actual += req->request.length - count;
  1104. dwc3_gadget_giveback(dep, req, status);
  1105. if (s_pkt)
  1106. break;
  1107. if ((event->status & DEPEVT_STATUS_LST) && trb.lst)
  1108. break;
  1109. if ((event->status & DEPEVT_STATUS_IOC) && trb.ioc)
  1110. break;
  1111. } while (1);
  1112. if ((event->status & DEPEVT_STATUS_IOC) && trb.ioc)
  1113. return 0;
  1114. return 1;
  1115. }
  1116. static void dwc3_endpoint_transfer_complete(struct dwc3 *dwc,
  1117. struct dwc3_ep *dep, const struct dwc3_event_depevt *event,
  1118. int start_new)
  1119. {
  1120. unsigned status = 0;
  1121. int clean_busy;
  1122. if (event->status & DEPEVT_STATUS_BUSERR)
  1123. status = -ECONNRESET;
  1124. clean_busy = dwc3_cleanup_done_reqs(dwc, dep, event, status);
  1125. if (clean_busy) {
  1126. dep->flags &= ~DWC3_EP_BUSY;
  1127. dep->res_trans_idx = 0;
  1128. }
  1129. }
  1130. static void dwc3_gadget_start_isoc(struct dwc3 *dwc,
  1131. struct dwc3_ep *dep, const struct dwc3_event_depevt *event)
  1132. {
  1133. u32 uf;
  1134. if (list_empty(&dep->request_list)) {
  1135. dev_vdbg(dwc->dev, "ISOC ep %s run out for requests.\n",
  1136. dep->name);
  1137. return;
  1138. }
  1139. if (event->parameters) {
  1140. u32 mask;
  1141. mask = ~(dep->interval - 1);
  1142. uf = event->parameters & mask;
  1143. /* 4 micro frames in the future */
  1144. uf += dep->interval * 4;
  1145. } else {
  1146. uf = 0;
  1147. }
  1148. __dwc3_gadget_kick_transfer(dep, uf, 1);
  1149. }
  1150. static void dwc3_process_ep_cmd_complete(struct dwc3_ep *dep,
  1151. const struct dwc3_event_depevt *event)
  1152. {
  1153. struct dwc3 *dwc = dep->dwc;
  1154. struct dwc3_event_depevt mod_ev = *event;
  1155. /*
  1156. * We were asked to remove one requests. It is possible that this
  1157. * request and a few other were started together and have the same
  1158. * transfer index. Since we stopped the complete endpoint we don't
  1159. * know how many requests were already completed (and not yet)
  1160. * reported and how could be done (later). We purge them all until
  1161. * the end of the list.
  1162. */
  1163. mod_ev.status = DEPEVT_STATUS_LST;
  1164. dwc3_cleanup_done_reqs(dwc, dep, &mod_ev, -ESHUTDOWN);
  1165. dep->flags &= ~DWC3_EP_BUSY;
  1166. /* pending requets are ignored and are queued on XferNotReady */
  1167. }
  1168. static void dwc3_ep_cmd_compl(struct dwc3_ep *dep,
  1169. const struct dwc3_event_depevt *event)
  1170. {
  1171. u32 param = event->parameters;
  1172. u32 cmd_type = (param >> 8) & ((1 << 5) - 1);
  1173. switch (cmd_type) {
  1174. case DWC3_DEPCMD_ENDTRANSFER:
  1175. dwc3_process_ep_cmd_complete(dep, event);
  1176. break;
  1177. case DWC3_DEPCMD_STARTTRANSFER:
  1178. dep->res_trans_idx = param & 0x7f;
  1179. break;
  1180. default:
  1181. printk(KERN_ERR "%s() unknown /unexpected type: %d\n",
  1182. __func__, cmd_type);
  1183. break;
  1184. };
  1185. }
  1186. static void dwc3_endpoint_interrupt(struct dwc3 *dwc,
  1187. const struct dwc3_event_depevt *event)
  1188. {
  1189. struct dwc3_ep *dep;
  1190. u8 epnum = event->endpoint_number;
  1191. dep = dwc->eps[epnum];
  1192. dev_vdbg(dwc->dev, "%s: %s\n", dep->name,
  1193. dwc3_ep_event_string(event->endpoint_event));
  1194. if (epnum == 0 || epnum == 1) {
  1195. dwc3_ep0_interrupt(dwc, event);
  1196. return;
  1197. }
  1198. switch (event->endpoint_event) {
  1199. case DWC3_DEPEVT_XFERCOMPLETE:
  1200. if (usb_endpoint_xfer_isoc(dep->desc)) {
  1201. dev_dbg(dwc->dev, "%s is an Isochronous endpoint\n",
  1202. dep->name);
  1203. return;
  1204. }
  1205. dwc3_endpoint_transfer_complete(dwc, dep, event, 1);
  1206. break;
  1207. case DWC3_DEPEVT_XFERINPROGRESS:
  1208. if (!usb_endpoint_xfer_isoc(dep->desc)) {
  1209. dev_dbg(dwc->dev, "%s is not an Isochronous endpoint\n",
  1210. dep->name);
  1211. return;
  1212. }
  1213. dwc3_endpoint_transfer_complete(dwc, dep, event, 0);
  1214. break;
  1215. case DWC3_DEPEVT_XFERNOTREADY:
  1216. if (usb_endpoint_xfer_isoc(dep->desc)) {
  1217. dwc3_gadget_start_isoc(dwc, dep, event);
  1218. } else {
  1219. int ret;
  1220. dev_vdbg(dwc->dev, "%s: reason %s\n",
  1221. dep->name, event->status
  1222. ? "Transfer Active"
  1223. : "Transfer Not Active");
  1224. ret = __dwc3_gadget_kick_transfer(dep, 0, 1);
  1225. if (!ret || ret == -EBUSY)
  1226. return;
  1227. dev_dbg(dwc->dev, "%s: failed to kick transfers\n",
  1228. dep->name);
  1229. }
  1230. break;
  1231. case DWC3_DEPEVT_RXTXFIFOEVT:
  1232. dev_dbg(dwc->dev, "%s FIFO Overrun\n", dep->name);
  1233. break;
  1234. case DWC3_DEPEVT_STREAMEVT:
  1235. dev_dbg(dwc->dev, "%s Stream Event\n", dep->name);
  1236. break;
  1237. case DWC3_DEPEVT_EPCMDCMPLT:
  1238. dwc3_ep_cmd_compl(dep, event);
  1239. break;
  1240. }
  1241. }
  1242. static void dwc3_disconnect_gadget(struct dwc3 *dwc)
  1243. {
  1244. if (dwc->gadget_driver && dwc->gadget_driver->disconnect) {
  1245. spin_unlock(&dwc->lock);
  1246. dwc->gadget_driver->disconnect(&dwc->gadget);
  1247. spin_lock(&dwc->lock);
  1248. }
  1249. }
  1250. static void dwc3_stop_active_transfer(struct dwc3 *dwc, u32 epnum)
  1251. {
  1252. struct dwc3_ep *dep;
  1253. struct dwc3_gadget_ep_cmd_params params;
  1254. u32 cmd;
  1255. int ret;
  1256. dep = dwc->eps[epnum];
  1257. WARN_ON(!dep->res_trans_idx);
  1258. if (dep->res_trans_idx) {
  1259. cmd = DWC3_DEPCMD_ENDTRANSFER;
  1260. cmd |= DWC3_DEPCMD_HIPRI_FORCERM | DWC3_DEPCMD_CMDIOC;
  1261. cmd |= DWC3_DEPCMD_PARAM(dep->res_trans_idx);
  1262. memset(&params, 0, sizeof(params));
  1263. ret = dwc3_send_gadget_ep_cmd(dwc, dep->number, cmd, &params);
  1264. WARN_ON_ONCE(ret);
  1265. dep->res_trans_idx = 0;
  1266. }
  1267. }
  1268. static void dwc3_stop_active_transfers(struct dwc3 *dwc)
  1269. {
  1270. u32 epnum;
  1271. for (epnum = 2; epnum < DWC3_ENDPOINTS_NUM; epnum++) {
  1272. struct dwc3_ep *dep;
  1273. dep = dwc->eps[epnum];
  1274. if (!(dep->flags & DWC3_EP_ENABLED))
  1275. continue;
  1276. dwc3_remove_requests(dwc, dep);
  1277. }
  1278. }
  1279. static void dwc3_clear_stall_all_ep(struct dwc3 *dwc)
  1280. {
  1281. u32 epnum;
  1282. for (epnum = 1; epnum < DWC3_ENDPOINTS_NUM; epnum++) {
  1283. struct dwc3_ep *dep;
  1284. struct dwc3_gadget_ep_cmd_params params;
  1285. int ret;
  1286. dep = dwc->eps[epnum];
  1287. if (!(dep->flags & DWC3_EP_STALL))
  1288. continue;
  1289. dep->flags &= ~DWC3_EP_STALL;
  1290. memset(&params, 0, sizeof(params));
  1291. ret = dwc3_send_gadget_ep_cmd(dwc, dep->number,
  1292. DWC3_DEPCMD_CLEARSTALL, &params);
  1293. WARN_ON_ONCE(ret);
  1294. }
  1295. }
  1296. static void dwc3_gadget_disconnect_interrupt(struct dwc3 *dwc)
  1297. {
  1298. dev_vdbg(dwc->dev, "%s\n", __func__);
  1299. #if 0
  1300. XXX
  1301. U1/U2 is powersave optimization. Skip it for now. Anyway we need to
  1302. enable it before we can disable it.
  1303. reg = dwc3_readl(dwc->regs, DWC3_DCTL);
  1304. reg &= ~DWC3_DCTL_INITU1ENA;
  1305. dwc3_writel(dwc->regs, DWC3_DCTL, reg);
  1306. reg &= ~DWC3_DCTL_INITU2ENA;
  1307. dwc3_writel(dwc->regs, DWC3_DCTL, reg);
  1308. #endif
  1309. dwc3_stop_active_transfers(dwc);
  1310. dwc3_disconnect_gadget(dwc);
  1311. dwc->start_config_issued = false;
  1312. dwc->gadget.speed = USB_SPEED_UNKNOWN;
  1313. }
  1314. static void dwc3_gadget_usb3_phy_power(struct dwc3 *dwc, int on)
  1315. {
  1316. u32 reg;
  1317. reg = dwc3_readl(dwc->regs, DWC3_GUSB3PIPECTL(0));
  1318. if (on)
  1319. reg &= ~DWC3_GUSB3PIPECTL_SUSPHY;
  1320. else
  1321. reg |= DWC3_GUSB3PIPECTL_SUSPHY;
  1322. dwc3_writel(dwc->regs, DWC3_GUSB3PIPECTL(0), reg);
  1323. }
  1324. static void dwc3_gadget_usb2_phy_power(struct dwc3 *dwc, int on)
  1325. {
  1326. u32 reg;
  1327. reg = dwc3_readl(dwc->regs, DWC3_GUSB2PHYCFG(0));
  1328. if (on)
  1329. reg &= ~DWC3_GUSB2PHYCFG_SUSPHY;
  1330. else
  1331. reg |= DWC3_GUSB2PHYCFG_SUSPHY;
  1332. dwc3_writel(dwc->regs, DWC3_GUSB2PHYCFG(0), reg);
  1333. }
  1334. static void dwc3_gadget_reset_interrupt(struct dwc3 *dwc)
  1335. {
  1336. u32 reg;
  1337. dev_vdbg(dwc->dev, "%s\n", __func__);
  1338. /* Enable PHYs */
  1339. dwc3_gadget_usb2_phy_power(dwc, true);
  1340. dwc3_gadget_usb3_phy_power(dwc, true);
  1341. if (dwc->gadget.speed != USB_SPEED_UNKNOWN)
  1342. dwc3_disconnect_gadget(dwc);
  1343. reg = dwc3_readl(dwc->regs, DWC3_DCTL);
  1344. reg &= ~DWC3_DCTL_TSTCTRL_MASK;
  1345. dwc3_writel(dwc->regs, DWC3_DCTL, reg);
  1346. dwc3_stop_active_transfers(dwc);
  1347. dwc3_clear_stall_all_ep(dwc);
  1348. dwc->start_config_issued = false;
  1349. /* Reset device address to zero */
  1350. reg = dwc3_readl(dwc->regs, DWC3_DCFG);
  1351. reg &= ~(DWC3_DCFG_DEVADDR_MASK);
  1352. dwc3_writel(dwc->regs, DWC3_DCFG, reg);
  1353. }
  1354. static void dwc3_update_ram_clk_sel(struct dwc3 *dwc, u32 speed)
  1355. {
  1356. u32 reg;
  1357. u32 usb30_clock = DWC3_GCTL_CLK_BUS;
  1358. /*
  1359. * We change the clock only at SS but I dunno why I would want to do
  1360. * this. Maybe it becomes part of the power saving plan.
  1361. */
  1362. if (speed != DWC3_DSTS_SUPERSPEED)
  1363. return;
  1364. /*
  1365. * RAMClkSel is reset to 0 after USB reset, so it must be reprogrammed
  1366. * each time on Connect Done.
  1367. */
  1368. if (!usb30_clock)
  1369. return;
  1370. reg = dwc3_readl(dwc->regs, DWC3_GCTL);
  1371. reg |= DWC3_GCTL_RAMCLKSEL(usb30_clock);
  1372. dwc3_writel(dwc->regs, DWC3_GCTL, reg);
  1373. }
  1374. static void dwc3_gadget_disable_phy(struct dwc3 *dwc, u8 speed)
  1375. {
  1376. switch (speed) {
  1377. case USB_SPEED_SUPER:
  1378. dwc3_gadget_usb2_phy_power(dwc, false);
  1379. break;
  1380. case USB_SPEED_HIGH:
  1381. case USB_SPEED_FULL:
  1382. case USB_SPEED_LOW:
  1383. dwc3_gadget_usb3_phy_power(dwc, false);
  1384. break;
  1385. }
  1386. }
  1387. static void dwc3_gadget_conndone_interrupt(struct dwc3 *dwc)
  1388. {
  1389. struct dwc3_gadget_ep_cmd_params params;
  1390. struct dwc3_ep *dep;
  1391. int ret;
  1392. u32 reg;
  1393. u8 speed;
  1394. dev_vdbg(dwc->dev, "%s\n", __func__);
  1395. memset(&params, 0x00, sizeof(params));
  1396. reg = dwc3_readl(dwc->regs, DWC3_DSTS);
  1397. speed = reg & DWC3_DSTS_CONNECTSPD;
  1398. dwc->speed = speed;
  1399. dwc3_update_ram_clk_sel(dwc, speed);
  1400. switch (speed) {
  1401. case DWC3_DCFG_SUPERSPEED:
  1402. dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(512);
  1403. dwc->gadget.ep0->maxpacket = 512;
  1404. dwc->gadget.speed = USB_SPEED_SUPER;
  1405. break;
  1406. case DWC3_DCFG_HIGHSPEED:
  1407. dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(64);
  1408. dwc->gadget.ep0->maxpacket = 64;
  1409. dwc->gadget.speed = USB_SPEED_HIGH;
  1410. break;
  1411. case DWC3_DCFG_FULLSPEED2:
  1412. case DWC3_DCFG_FULLSPEED1:
  1413. dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(64);
  1414. dwc->gadget.ep0->maxpacket = 64;
  1415. dwc->gadget.speed = USB_SPEED_FULL;
  1416. break;
  1417. case DWC3_DCFG_LOWSPEED:
  1418. dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(8);
  1419. dwc->gadget.ep0->maxpacket = 8;
  1420. dwc->gadget.speed = USB_SPEED_LOW;
  1421. break;
  1422. }
  1423. /* Disable unneded PHY */
  1424. dwc3_gadget_disable_phy(dwc, dwc->gadget.speed);
  1425. dep = dwc->eps[0];
  1426. ret = __dwc3_gadget_ep_enable(dep, &dwc3_gadget_ep0_desc);
  1427. if (ret) {
  1428. dev_err(dwc->dev, "failed to enable %s\n", dep->name);
  1429. return;
  1430. }
  1431. dep = dwc->eps[1];
  1432. ret = __dwc3_gadget_ep_enable(dep, &dwc3_gadget_ep0_desc);
  1433. if (ret) {
  1434. dev_err(dwc->dev, "failed to enable %s\n", dep->name);
  1435. return;
  1436. }
  1437. /*
  1438. * Configure PHY via GUSB3PIPECTLn if required.
  1439. *
  1440. * Update GTXFIFOSIZn
  1441. *
  1442. * In both cases reset values should be sufficient.
  1443. */
  1444. }
  1445. static void dwc3_gadget_wakeup_interrupt(struct dwc3 *dwc)
  1446. {
  1447. dev_vdbg(dwc->dev, "%s\n", __func__);
  1448. /*
  1449. * TODO take core out of low power mode when that's
  1450. * implemented.
  1451. */
  1452. dwc->gadget_driver->resume(&dwc->gadget);
  1453. }
  1454. static void dwc3_gadget_linksts_change_interrupt(struct dwc3 *dwc,
  1455. unsigned int evtinfo)
  1456. {
  1457. /* The fith bit says SuperSpeed yes or no. */
  1458. dwc->link_state = evtinfo & DWC3_LINK_STATE_MASK;
  1459. dev_vdbg(dwc->dev, "%s link %d\n", __func__, dwc->link_state);
  1460. }
  1461. static void dwc3_gadget_interrupt(struct dwc3 *dwc,
  1462. const struct dwc3_event_devt *event)
  1463. {
  1464. switch (event->type) {
  1465. case DWC3_DEVICE_EVENT_DISCONNECT:
  1466. dwc3_gadget_disconnect_interrupt(dwc);
  1467. break;
  1468. case DWC3_DEVICE_EVENT_RESET:
  1469. dwc3_gadget_reset_interrupt(dwc);
  1470. break;
  1471. case DWC3_DEVICE_EVENT_CONNECT_DONE:
  1472. dwc3_gadget_conndone_interrupt(dwc);
  1473. break;
  1474. case DWC3_DEVICE_EVENT_WAKEUP:
  1475. dwc3_gadget_wakeup_interrupt(dwc);
  1476. break;
  1477. case DWC3_DEVICE_EVENT_LINK_STATUS_CHANGE:
  1478. dwc3_gadget_linksts_change_interrupt(dwc, event->event_info);
  1479. break;
  1480. case DWC3_DEVICE_EVENT_EOPF:
  1481. dev_vdbg(dwc->dev, "End of Periodic Frame\n");
  1482. break;
  1483. case DWC3_DEVICE_EVENT_SOF:
  1484. dev_vdbg(dwc->dev, "Start of Periodic Frame\n");
  1485. break;
  1486. case DWC3_DEVICE_EVENT_ERRATIC_ERROR:
  1487. dev_vdbg(dwc->dev, "Erratic Error\n");
  1488. break;
  1489. case DWC3_DEVICE_EVENT_CMD_CMPL:
  1490. dev_vdbg(dwc->dev, "Command Complete\n");
  1491. break;
  1492. case DWC3_DEVICE_EVENT_OVERFLOW:
  1493. dev_vdbg(dwc->dev, "Overflow\n");
  1494. break;
  1495. default:
  1496. dev_dbg(dwc->dev, "UNKNOWN IRQ %d\n", event->type);
  1497. }
  1498. }
  1499. static void dwc3_process_event_entry(struct dwc3 *dwc,
  1500. const union dwc3_event *event)
  1501. {
  1502. /* Endpoint IRQ, handle it and return early */
  1503. if (event->type.is_devspec == 0) {
  1504. /* depevt */
  1505. return dwc3_endpoint_interrupt(dwc, &event->depevt);
  1506. }
  1507. switch (event->type.type) {
  1508. case DWC3_EVENT_TYPE_DEV:
  1509. dwc3_gadget_interrupt(dwc, &event->devt);
  1510. break;
  1511. /* REVISIT what to do with Carkit and I2C events ? */
  1512. default:
  1513. dev_err(dwc->dev, "UNKNOWN IRQ type %d\n", event->raw);
  1514. }
  1515. }
  1516. static irqreturn_t dwc3_process_event_buf(struct dwc3 *dwc, u32 buf)
  1517. {
  1518. struct dwc3_event_buffer *evt;
  1519. int left;
  1520. u32 count;
  1521. count = dwc3_readl(dwc->regs, DWC3_GEVNTCOUNT(buf));
  1522. count &= DWC3_GEVNTCOUNT_MASK;
  1523. if (!count)
  1524. return IRQ_NONE;
  1525. evt = dwc->ev_buffs[buf];
  1526. left = count;
  1527. while (left > 0) {
  1528. union dwc3_event event;
  1529. memcpy(&event.raw, (evt->buf + evt->lpos), sizeof(event.raw));
  1530. dwc3_process_event_entry(dwc, &event);
  1531. /*
  1532. * XXX we wrap around correctly to the next entry as almost all
  1533. * entries are 4 bytes in size. There is one entry which has 12
  1534. * bytes which is a regular entry followed by 8 bytes data. ATM
  1535. * I don't know how things are organized if were get next to the
  1536. * a boundary so I worry about that once we try to handle that.
  1537. */
  1538. evt->lpos = (evt->lpos + 4) % DWC3_EVENT_BUFFERS_SIZE;
  1539. left -= 4;
  1540. dwc3_writel(dwc->regs, DWC3_GEVNTCOUNT(buf), 4);
  1541. }
  1542. return IRQ_HANDLED;
  1543. }
  1544. static irqreturn_t dwc3_interrupt(int irq, void *_dwc)
  1545. {
  1546. struct dwc3 *dwc = _dwc;
  1547. int i;
  1548. irqreturn_t ret = IRQ_NONE;
  1549. spin_lock(&dwc->lock);
  1550. for (i = 0; i < DWC3_EVENT_BUFFERS_NUM; i++) {
  1551. irqreturn_t status;
  1552. status = dwc3_process_event_buf(dwc, i);
  1553. if (status == IRQ_HANDLED)
  1554. ret = status;
  1555. }
  1556. spin_unlock(&dwc->lock);
  1557. return ret;
  1558. }
  1559. /**
  1560. * dwc3_gadget_init - Initializes gadget related registers
  1561. * @dwc: Pointer to out controller context structure
  1562. *
  1563. * Returns 0 on success otherwise negative errno.
  1564. */
  1565. int __devinit dwc3_gadget_init(struct dwc3 *dwc)
  1566. {
  1567. u32 reg;
  1568. int ret;
  1569. int irq;
  1570. dwc->ctrl_req = dma_alloc_coherent(dwc->dev, sizeof(*dwc->ctrl_req),
  1571. &dwc->ctrl_req_addr, GFP_KERNEL);
  1572. if (!dwc->ctrl_req) {
  1573. dev_err(dwc->dev, "failed to allocate ctrl request\n");
  1574. ret = -ENOMEM;
  1575. goto err0;
  1576. }
  1577. dwc->ep0_trb = dma_alloc_coherent(dwc->dev, sizeof(*dwc->ep0_trb),
  1578. &dwc->ep0_trb_addr, GFP_KERNEL);
  1579. if (!dwc->ep0_trb) {
  1580. dev_err(dwc->dev, "failed to allocate ep0 trb\n");
  1581. ret = -ENOMEM;
  1582. goto err1;
  1583. }
  1584. dwc->setup_buf = dma_alloc_coherent(dwc->dev,
  1585. sizeof(*dwc->setup_buf) * 2,
  1586. &dwc->setup_buf_addr, GFP_KERNEL);
  1587. if (!dwc->setup_buf) {
  1588. dev_err(dwc->dev, "failed to allocate setup buffer\n");
  1589. ret = -ENOMEM;
  1590. goto err2;
  1591. }
  1592. dwc->ep0_bounce = dma_alloc_coherent(dwc->dev,
  1593. 512, &dwc->ep0_bounce_addr, GFP_KERNEL);
  1594. if (!dwc->ep0_bounce) {
  1595. dev_err(dwc->dev, "failed to allocate ep0 bounce buffer\n");
  1596. ret = -ENOMEM;
  1597. goto err3;
  1598. }
  1599. dev_set_name(&dwc->gadget.dev, "gadget");
  1600. dwc->gadget.ops = &dwc3_gadget_ops;
  1601. dwc->gadget.is_dualspeed = true;
  1602. dwc->gadget.speed = USB_SPEED_UNKNOWN;
  1603. dwc->gadget.dev.parent = dwc->dev;
  1604. dma_set_coherent_mask(&dwc->gadget.dev, dwc->dev->coherent_dma_mask);
  1605. dwc->gadget.dev.dma_parms = dwc->dev->dma_parms;
  1606. dwc->gadget.dev.dma_mask = dwc->dev->dma_mask;
  1607. dwc->gadget.dev.release = dwc3_gadget_release;
  1608. dwc->gadget.name = "dwc3-gadget";
  1609. /*
  1610. * REVISIT: Here we should clear all pending IRQs to be
  1611. * sure we're starting from a well known location.
  1612. */
  1613. ret = dwc3_gadget_init_endpoints(dwc);
  1614. if (ret)
  1615. goto err4;
  1616. irq = platform_get_irq(to_platform_device(dwc->dev), 0);
  1617. ret = request_irq(irq, dwc3_interrupt, IRQF_SHARED,
  1618. "dwc3", dwc);
  1619. if (ret) {
  1620. dev_err(dwc->dev, "failed to request irq #%d --> %d\n",
  1621. irq, ret);
  1622. goto err5;
  1623. }
  1624. /* Enable all but Start and End of Frame IRQs */
  1625. reg = (DWC3_DEVTEN_VNDRDEVTSTRCVEDEN |
  1626. DWC3_DEVTEN_EVNTOVERFLOWEN |
  1627. DWC3_DEVTEN_CMDCMPLTEN |
  1628. DWC3_DEVTEN_ERRTICERREN |
  1629. DWC3_DEVTEN_WKUPEVTEN |
  1630. DWC3_DEVTEN_ULSTCNGEN |
  1631. DWC3_DEVTEN_CONNECTDONEEN |
  1632. DWC3_DEVTEN_USBRSTEN |
  1633. DWC3_DEVTEN_DISCONNEVTEN);
  1634. dwc3_writel(dwc->regs, DWC3_DEVTEN, reg);
  1635. ret = device_register(&dwc->gadget.dev);
  1636. if (ret) {
  1637. dev_err(dwc->dev, "failed to register gadget device\n");
  1638. put_device(&dwc->gadget.dev);
  1639. goto err6;
  1640. }
  1641. ret = usb_add_gadget_udc(dwc->dev, &dwc->gadget);
  1642. if (ret) {
  1643. dev_err(dwc->dev, "failed to register udc\n");
  1644. goto err7;
  1645. }
  1646. return 0;
  1647. err7:
  1648. device_unregister(&dwc->gadget.dev);
  1649. err6:
  1650. dwc3_writel(dwc->regs, DWC3_DEVTEN, 0x00);
  1651. free_irq(irq, dwc);
  1652. err5:
  1653. dwc3_gadget_free_endpoints(dwc);
  1654. err4:
  1655. dma_free_coherent(dwc->dev, 512, dwc->ep0_bounce,
  1656. dwc->ep0_bounce_addr);
  1657. err3:
  1658. dma_free_coherent(dwc->dev, sizeof(*dwc->setup_buf) * 2,
  1659. dwc->setup_buf, dwc->setup_buf_addr);
  1660. err2:
  1661. dma_free_coherent(dwc->dev, sizeof(*dwc->ep0_trb),
  1662. dwc->ep0_trb, dwc->ep0_trb_addr);
  1663. err1:
  1664. dma_free_coherent(dwc->dev, sizeof(*dwc->ctrl_req),
  1665. dwc->ctrl_req, dwc->ctrl_req_addr);
  1666. err0:
  1667. return ret;
  1668. }
  1669. void dwc3_gadget_exit(struct dwc3 *dwc)
  1670. {
  1671. int irq;
  1672. int i;
  1673. usb_del_gadget_udc(&dwc->gadget);
  1674. irq = platform_get_irq(to_platform_device(dwc->dev), 0);
  1675. dwc3_writel(dwc->regs, DWC3_DEVTEN, 0x00);
  1676. free_irq(irq, dwc);
  1677. for (i = 0; i < ARRAY_SIZE(dwc->eps); i++)
  1678. __dwc3_gadget_ep_disable(dwc->eps[i]);
  1679. dwc3_gadget_free_endpoints(dwc);
  1680. dma_free_coherent(dwc->dev, 512, dwc->ep0_bounce,
  1681. dwc->ep0_bounce_addr);
  1682. dma_free_coherent(dwc->dev, sizeof(*dwc->setup_buf) * 2,
  1683. dwc->setup_buf, dwc->setup_buf_addr);
  1684. dma_free_coherent(dwc->dev, sizeof(*dwc->ep0_trb),
  1685. dwc->ep0_trb, dwc->ep0_trb_addr);
  1686. dma_free_coherent(dwc->dev, sizeof(*dwc->ctrl_req),
  1687. dwc->ctrl_req, dwc->ctrl_req_addr);
  1688. device_unregister(&dwc->gadget.dev);
  1689. }