r100.c 104 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <linux/seq_file.h>
  29. #include <linux/slab.h>
  30. #include "drmP.h"
  31. #include "drm.h"
  32. #include "radeon_drm.h"
  33. #include "radeon_reg.h"
  34. #include "radeon.h"
  35. #include "radeon_asic.h"
  36. #include "r100d.h"
  37. #include "rs100d.h"
  38. #include "rv200d.h"
  39. #include "rv250d.h"
  40. #include <linux/firmware.h>
  41. #include <linux/platform_device.h>
  42. #include "r100_reg_safe.h"
  43. #include "rn50_reg_safe.h"
  44. /* Firmware Names */
  45. #define FIRMWARE_R100 "radeon/R100_cp.bin"
  46. #define FIRMWARE_R200 "radeon/R200_cp.bin"
  47. #define FIRMWARE_R300 "radeon/R300_cp.bin"
  48. #define FIRMWARE_R420 "radeon/R420_cp.bin"
  49. #define FIRMWARE_RS690 "radeon/RS690_cp.bin"
  50. #define FIRMWARE_RS600 "radeon/RS600_cp.bin"
  51. #define FIRMWARE_R520 "radeon/R520_cp.bin"
  52. MODULE_FIRMWARE(FIRMWARE_R100);
  53. MODULE_FIRMWARE(FIRMWARE_R200);
  54. MODULE_FIRMWARE(FIRMWARE_R300);
  55. MODULE_FIRMWARE(FIRMWARE_R420);
  56. MODULE_FIRMWARE(FIRMWARE_RS690);
  57. MODULE_FIRMWARE(FIRMWARE_RS600);
  58. MODULE_FIRMWARE(FIRMWARE_R520);
  59. #include "r100_track.h"
  60. /* This files gather functions specifics to:
  61. * r100,rv100,rs100,rv200,rs200,r200,rv250,rs300,rv280
  62. */
  63. void r100_get_power_state(struct radeon_device *rdev,
  64. enum radeon_pm_action action)
  65. {
  66. int i;
  67. rdev->pm.can_upclock = true;
  68. rdev->pm.can_downclock = true;
  69. switch (action) {
  70. case PM_ACTION_MINIMUM:
  71. rdev->pm.requested_power_state_index = 0;
  72. rdev->pm.can_downclock = false;
  73. break;
  74. case PM_ACTION_DOWNCLOCK:
  75. if (rdev->pm.current_power_state_index == 0) {
  76. rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
  77. rdev->pm.can_downclock = false;
  78. } else {
  79. if (rdev->pm.active_crtc_count > 1) {
  80. for (i = 0; i < rdev->pm.num_power_states; i++) {
  81. if (rdev->pm.power_state[i].flags & RADEON_PM_SINGLE_DISPLAY_ONLY)
  82. continue;
  83. else if (i >= rdev->pm.current_power_state_index) {
  84. rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
  85. break;
  86. } else {
  87. rdev->pm.requested_power_state_index = i;
  88. break;
  89. }
  90. }
  91. } else
  92. rdev->pm.requested_power_state_index =
  93. rdev->pm.current_power_state_index - 1;
  94. }
  95. break;
  96. case PM_ACTION_UPCLOCK:
  97. if (rdev->pm.current_power_state_index == (rdev->pm.num_power_states - 1)) {
  98. rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
  99. rdev->pm.can_upclock = false;
  100. } else {
  101. if (rdev->pm.active_crtc_count > 1) {
  102. for (i = (rdev->pm.num_power_states - 1); i >= 0; i--) {
  103. if (rdev->pm.power_state[i].flags & RADEON_PM_SINGLE_DISPLAY_ONLY)
  104. continue;
  105. else if (i <= rdev->pm.current_power_state_index) {
  106. rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
  107. break;
  108. } else {
  109. rdev->pm.requested_power_state_index = i;
  110. break;
  111. }
  112. }
  113. } else
  114. rdev->pm.requested_power_state_index =
  115. rdev->pm.current_power_state_index + 1;
  116. }
  117. break;
  118. case PM_ACTION_NONE:
  119. default:
  120. DRM_ERROR("Requested mode for not defined action\n");
  121. return;
  122. }
  123. /* only one clock mode per power state */
  124. rdev->pm.requested_clock_mode_index = 0;
  125. DRM_INFO("Requested: e: %d m: %d p: %d\n",
  126. rdev->pm.power_state[rdev->pm.requested_power_state_index].
  127. clock_info[rdev->pm.requested_clock_mode_index].sclk,
  128. rdev->pm.power_state[rdev->pm.requested_power_state_index].
  129. clock_info[rdev->pm.requested_clock_mode_index].mclk,
  130. rdev->pm.power_state[rdev->pm.requested_power_state_index].
  131. non_clock_info.pcie_lanes);
  132. }
  133. void r100_set_power_state(struct radeon_device *rdev)
  134. {
  135. u32 sclk, mclk;
  136. if (rdev->pm.current_power_state_index == rdev->pm.requested_power_state_index)
  137. return;
  138. if (radeon_gui_idle(rdev)) {
  139. sclk = rdev->pm.power_state[rdev->pm.requested_power_state_index].
  140. clock_info[rdev->pm.requested_clock_mode_index].sclk;
  141. if (sclk > rdev->clock.default_sclk)
  142. sclk = rdev->clock.default_sclk;
  143. mclk = rdev->pm.power_state[rdev->pm.requested_power_state_index].
  144. clock_info[rdev->pm.requested_clock_mode_index].mclk;
  145. if (mclk > rdev->clock.default_mclk)
  146. mclk = rdev->clock.default_mclk;
  147. /* don't change the mclk with multiple crtcs */
  148. if (rdev->pm.active_crtc_count > 1)
  149. mclk = rdev->clock.default_mclk;
  150. /* set pcie lanes */
  151. /* TODO */
  152. /* set voltage */
  153. /* TODO */
  154. /* set engine clock */
  155. if (sclk != rdev->pm.current_sclk) {
  156. radeon_sync_with_vblank(rdev);
  157. radeon_pm_debug_check_in_vbl(rdev, false);
  158. radeon_set_engine_clock(rdev, sclk);
  159. radeon_pm_debug_check_in_vbl(rdev, true);
  160. rdev->pm.current_sclk = sclk;
  161. DRM_INFO("Setting: e: %d\n", sclk);
  162. }
  163. #if 0
  164. /* set memory clock */
  165. if (rdev->asic->set_memory_clock && (mclk != rdev->pm.current_mclk)) {
  166. radeon_sync_with_vblank(rdev);
  167. radeon_pm_debug_check_in_vbl(rdev, false);
  168. radeon_set_memory_clock(rdev, mclk);
  169. radeon_pm_debug_check_in_vbl(rdev, true);
  170. rdev->pm.current_mclk = mclk;
  171. DRM_INFO("Setting: m: %d\n", mclk);
  172. }
  173. #endif
  174. rdev->pm.current_power_state_index = rdev->pm.requested_power_state_index;
  175. rdev->pm.current_clock_mode_index = rdev->pm.requested_clock_mode_index;
  176. } else
  177. DRM_INFO("GUI not idle!!!\n");
  178. }
  179. bool r100_gui_idle(struct radeon_device *rdev)
  180. {
  181. if (RREG32(RADEON_RBBM_STATUS) & RADEON_RBBM_ACTIVE)
  182. return false;
  183. else
  184. return true;
  185. }
  186. /* hpd for digital panel detect/disconnect */
  187. bool r100_hpd_sense(struct radeon_device *rdev, enum radeon_hpd_id hpd)
  188. {
  189. bool connected = false;
  190. switch (hpd) {
  191. case RADEON_HPD_1:
  192. if (RREG32(RADEON_FP_GEN_CNTL) & RADEON_FP_DETECT_SENSE)
  193. connected = true;
  194. break;
  195. case RADEON_HPD_2:
  196. if (RREG32(RADEON_FP2_GEN_CNTL) & RADEON_FP2_DETECT_SENSE)
  197. connected = true;
  198. break;
  199. default:
  200. break;
  201. }
  202. return connected;
  203. }
  204. void r100_hpd_set_polarity(struct radeon_device *rdev,
  205. enum radeon_hpd_id hpd)
  206. {
  207. u32 tmp;
  208. bool connected = r100_hpd_sense(rdev, hpd);
  209. switch (hpd) {
  210. case RADEON_HPD_1:
  211. tmp = RREG32(RADEON_FP_GEN_CNTL);
  212. if (connected)
  213. tmp &= ~RADEON_FP_DETECT_INT_POL;
  214. else
  215. tmp |= RADEON_FP_DETECT_INT_POL;
  216. WREG32(RADEON_FP_GEN_CNTL, tmp);
  217. break;
  218. case RADEON_HPD_2:
  219. tmp = RREG32(RADEON_FP2_GEN_CNTL);
  220. if (connected)
  221. tmp &= ~RADEON_FP2_DETECT_INT_POL;
  222. else
  223. tmp |= RADEON_FP2_DETECT_INT_POL;
  224. WREG32(RADEON_FP2_GEN_CNTL, tmp);
  225. break;
  226. default:
  227. break;
  228. }
  229. }
  230. void r100_hpd_init(struct radeon_device *rdev)
  231. {
  232. struct drm_device *dev = rdev->ddev;
  233. struct drm_connector *connector;
  234. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  235. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  236. switch (radeon_connector->hpd.hpd) {
  237. case RADEON_HPD_1:
  238. rdev->irq.hpd[0] = true;
  239. break;
  240. case RADEON_HPD_2:
  241. rdev->irq.hpd[1] = true;
  242. break;
  243. default:
  244. break;
  245. }
  246. }
  247. if (rdev->irq.installed)
  248. r100_irq_set(rdev);
  249. }
  250. void r100_hpd_fini(struct radeon_device *rdev)
  251. {
  252. struct drm_device *dev = rdev->ddev;
  253. struct drm_connector *connector;
  254. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  255. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  256. switch (radeon_connector->hpd.hpd) {
  257. case RADEON_HPD_1:
  258. rdev->irq.hpd[0] = false;
  259. break;
  260. case RADEON_HPD_2:
  261. rdev->irq.hpd[1] = false;
  262. break;
  263. default:
  264. break;
  265. }
  266. }
  267. }
  268. /*
  269. * PCI GART
  270. */
  271. void r100_pci_gart_tlb_flush(struct radeon_device *rdev)
  272. {
  273. /* TODO: can we do somethings here ? */
  274. /* It seems hw only cache one entry so we should discard this
  275. * entry otherwise if first GPU GART read hit this entry it
  276. * could end up in wrong address. */
  277. }
  278. int r100_pci_gart_init(struct radeon_device *rdev)
  279. {
  280. int r;
  281. if (rdev->gart.table.ram.ptr) {
  282. WARN(1, "R100 PCI GART already initialized.\n");
  283. return 0;
  284. }
  285. /* Initialize common gart structure */
  286. r = radeon_gart_init(rdev);
  287. if (r)
  288. return r;
  289. rdev->gart.table_size = rdev->gart.num_gpu_pages * 4;
  290. rdev->asic->gart_tlb_flush = &r100_pci_gart_tlb_flush;
  291. rdev->asic->gart_set_page = &r100_pci_gart_set_page;
  292. return radeon_gart_table_ram_alloc(rdev);
  293. }
  294. /* required on r1xx, r2xx, r300, r(v)350, r420/r481, rs400/rs480 */
  295. void r100_enable_bm(struct radeon_device *rdev)
  296. {
  297. uint32_t tmp;
  298. /* Enable bus mastering */
  299. tmp = RREG32(RADEON_BUS_CNTL) & ~RADEON_BUS_MASTER_DIS;
  300. WREG32(RADEON_BUS_CNTL, tmp);
  301. }
  302. int r100_pci_gart_enable(struct radeon_device *rdev)
  303. {
  304. uint32_t tmp;
  305. radeon_gart_restore(rdev);
  306. /* discard memory request outside of configured range */
  307. tmp = RREG32(RADEON_AIC_CNTL) | RADEON_DIS_OUT_OF_PCI_GART_ACCESS;
  308. WREG32(RADEON_AIC_CNTL, tmp);
  309. /* set address range for PCI address translate */
  310. WREG32(RADEON_AIC_LO_ADDR, rdev->mc.gtt_start);
  311. WREG32(RADEON_AIC_HI_ADDR, rdev->mc.gtt_end);
  312. /* set PCI GART page-table base address */
  313. WREG32(RADEON_AIC_PT_BASE, rdev->gart.table_addr);
  314. tmp = RREG32(RADEON_AIC_CNTL) | RADEON_PCIGART_TRANSLATE_EN;
  315. WREG32(RADEON_AIC_CNTL, tmp);
  316. r100_pci_gart_tlb_flush(rdev);
  317. rdev->gart.ready = true;
  318. return 0;
  319. }
  320. void r100_pci_gart_disable(struct radeon_device *rdev)
  321. {
  322. uint32_t tmp;
  323. /* discard memory request outside of configured range */
  324. tmp = RREG32(RADEON_AIC_CNTL) | RADEON_DIS_OUT_OF_PCI_GART_ACCESS;
  325. WREG32(RADEON_AIC_CNTL, tmp & ~RADEON_PCIGART_TRANSLATE_EN);
  326. WREG32(RADEON_AIC_LO_ADDR, 0);
  327. WREG32(RADEON_AIC_HI_ADDR, 0);
  328. }
  329. int r100_pci_gart_set_page(struct radeon_device *rdev, int i, uint64_t addr)
  330. {
  331. if (i < 0 || i > rdev->gart.num_gpu_pages) {
  332. return -EINVAL;
  333. }
  334. rdev->gart.table.ram.ptr[i] = cpu_to_le32(lower_32_bits(addr));
  335. return 0;
  336. }
  337. void r100_pci_gart_fini(struct radeon_device *rdev)
  338. {
  339. radeon_gart_fini(rdev);
  340. r100_pci_gart_disable(rdev);
  341. radeon_gart_table_ram_free(rdev);
  342. }
  343. int r100_irq_set(struct radeon_device *rdev)
  344. {
  345. uint32_t tmp = 0;
  346. if (!rdev->irq.installed) {
  347. WARN(1, "Can't enable IRQ/MSI because no handler is installed.\n");
  348. WREG32(R_000040_GEN_INT_CNTL, 0);
  349. return -EINVAL;
  350. }
  351. if (rdev->irq.sw_int) {
  352. tmp |= RADEON_SW_INT_ENABLE;
  353. }
  354. if (rdev->irq.gui_idle) {
  355. tmp |= RADEON_GUI_IDLE_MASK;
  356. }
  357. if (rdev->irq.crtc_vblank_int[0]) {
  358. tmp |= RADEON_CRTC_VBLANK_MASK;
  359. }
  360. if (rdev->irq.crtc_vblank_int[1]) {
  361. tmp |= RADEON_CRTC2_VBLANK_MASK;
  362. }
  363. if (rdev->irq.hpd[0]) {
  364. tmp |= RADEON_FP_DETECT_MASK;
  365. }
  366. if (rdev->irq.hpd[1]) {
  367. tmp |= RADEON_FP2_DETECT_MASK;
  368. }
  369. WREG32(RADEON_GEN_INT_CNTL, tmp);
  370. return 0;
  371. }
  372. void r100_irq_disable(struct radeon_device *rdev)
  373. {
  374. u32 tmp;
  375. WREG32(R_000040_GEN_INT_CNTL, 0);
  376. /* Wait and acknowledge irq */
  377. mdelay(1);
  378. tmp = RREG32(R_000044_GEN_INT_STATUS);
  379. WREG32(R_000044_GEN_INT_STATUS, tmp);
  380. }
  381. static inline uint32_t r100_irq_ack(struct radeon_device *rdev)
  382. {
  383. uint32_t irqs = RREG32(RADEON_GEN_INT_STATUS);
  384. uint32_t irq_mask = RADEON_SW_INT_TEST |
  385. RADEON_CRTC_VBLANK_STAT | RADEON_CRTC2_VBLANK_STAT |
  386. RADEON_FP_DETECT_STAT | RADEON_FP2_DETECT_STAT;
  387. /* the interrupt works, but the status bit is permanently asserted */
  388. if (rdev->irq.gui_idle && radeon_gui_idle(rdev)) {
  389. if (!rdev->irq.gui_idle_acked)
  390. irq_mask |= RADEON_GUI_IDLE_STAT;
  391. }
  392. if (irqs) {
  393. WREG32(RADEON_GEN_INT_STATUS, irqs);
  394. }
  395. return irqs & irq_mask;
  396. }
  397. int r100_irq_process(struct radeon_device *rdev)
  398. {
  399. uint32_t status, msi_rearm;
  400. bool queue_hotplug = false;
  401. /* reset gui idle ack. the status bit is broken */
  402. rdev->irq.gui_idle_acked = false;
  403. status = r100_irq_ack(rdev);
  404. if (!status) {
  405. return IRQ_NONE;
  406. }
  407. if (rdev->shutdown) {
  408. return IRQ_NONE;
  409. }
  410. while (status) {
  411. /* SW interrupt */
  412. if (status & RADEON_SW_INT_TEST) {
  413. radeon_fence_process(rdev);
  414. }
  415. /* gui idle interrupt */
  416. if (status & RADEON_GUI_IDLE_STAT) {
  417. rdev->irq.gui_idle_acked = true;
  418. rdev->pm.gui_idle = true;
  419. wake_up(&rdev->irq.idle_queue);
  420. }
  421. /* Vertical blank interrupts */
  422. if (status & RADEON_CRTC_VBLANK_STAT) {
  423. drm_handle_vblank(rdev->ddev, 0);
  424. rdev->pm.vblank_sync = true;
  425. wake_up(&rdev->irq.vblank_queue);
  426. }
  427. if (status & RADEON_CRTC2_VBLANK_STAT) {
  428. drm_handle_vblank(rdev->ddev, 1);
  429. rdev->pm.vblank_sync = true;
  430. wake_up(&rdev->irq.vblank_queue);
  431. }
  432. if (status & RADEON_FP_DETECT_STAT) {
  433. queue_hotplug = true;
  434. DRM_DEBUG("HPD1\n");
  435. }
  436. if (status & RADEON_FP2_DETECT_STAT) {
  437. queue_hotplug = true;
  438. DRM_DEBUG("HPD2\n");
  439. }
  440. status = r100_irq_ack(rdev);
  441. }
  442. /* reset gui idle ack. the status bit is broken */
  443. rdev->irq.gui_idle_acked = false;
  444. if (queue_hotplug)
  445. queue_work(rdev->wq, &rdev->hotplug_work);
  446. if (rdev->msi_enabled) {
  447. switch (rdev->family) {
  448. case CHIP_RS400:
  449. case CHIP_RS480:
  450. msi_rearm = RREG32(RADEON_AIC_CNTL) & ~RS400_MSI_REARM;
  451. WREG32(RADEON_AIC_CNTL, msi_rearm);
  452. WREG32(RADEON_AIC_CNTL, msi_rearm | RS400_MSI_REARM);
  453. break;
  454. default:
  455. msi_rearm = RREG32(RADEON_MSI_REARM_EN) & ~RV370_MSI_REARM_EN;
  456. WREG32(RADEON_MSI_REARM_EN, msi_rearm);
  457. WREG32(RADEON_MSI_REARM_EN, msi_rearm | RV370_MSI_REARM_EN);
  458. break;
  459. }
  460. }
  461. return IRQ_HANDLED;
  462. }
  463. u32 r100_get_vblank_counter(struct radeon_device *rdev, int crtc)
  464. {
  465. if (crtc == 0)
  466. return RREG32(RADEON_CRTC_CRNT_FRAME);
  467. else
  468. return RREG32(RADEON_CRTC2_CRNT_FRAME);
  469. }
  470. /* Who ever call radeon_fence_emit should call ring_lock and ask
  471. * for enough space (today caller are ib schedule and buffer move) */
  472. void r100_fence_ring_emit(struct radeon_device *rdev,
  473. struct radeon_fence *fence)
  474. {
  475. /* We have to make sure that caches are flushed before
  476. * CPU might read something from VRAM. */
  477. radeon_ring_write(rdev, PACKET0(RADEON_RB3D_DSTCACHE_CTLSTAT, 0));
  478. radeon_ring_write(rdev, RADEON_RB3D_DC_FLUSH_ALL);
  479. radeon_ring_write(rdev, PACKET0(RADEON_RB3D_ZCACHE_CTLSTAT, 0));
  480. radeon_ring_write(rdev, RADEON_RB3D_ZC_FLUSH_ALL);
  481. /* Wait until IDLE & CLEAN */
  482. radeon_ring_write(rdev, PACKET0(RADEON_WAIT_UNTIL, 0));
  483. radeon_ring_write(rdev, RADEON_WAIT_2D_IDLECLEAN | RADEON_WAIT_3D_IDLECLEAN);
  484. radeon_ring_write(rdev, PACKET0(RADEON_HOST_PATH_CNTL, 0));
  485. radeon_ring_write(rdev, rdev->config.r100.hdp_cntl |
  486. RADEON_HDP_READ_BUFFER_INVALIDATE);
  487. radeon_ring_write(rdev, PACKET0(RADEON_HOST_PATH_CNTL, 0));
  488. radeon_ring_write(rdev, rdev->config.r100.hdp_cntl);
  489. /* Emit fence sequence & fire IRQ */
  490. radeon_ring_write(rdev, PACKET0(rdev->fence_drv.scratch_reg, 0));
  491. radeon_ring_write(rdev, fence->seq);
  492. radeon_ring_write(rdev, PACKET0(RADEON_GEN_INT_STATUS, 0));
  493. radeon_ring_write(rdev, RADEON_SW_INT_FIRE);
  494. }
  495. int r100_wb_init(struct radeon_device *rdev)
  496. {
  497. int r;
  498. if (rdev->wb.wb_obj == NULL) {
  499. r = radeon_bo_create(rdev, NULL, RADEON_GPU_PAGE_SIZE, true,
  500. RADEON_GEM_DOMAIN_GTT,
  501. &rdev->wb.wb_obj);
  502. if (r) {
  503. dev_err(rdev->dev, "(%d) create WB buffer failed\n", r);
  504. return r;
  505. }
  506. r = radeon_bo_reserve(rdev->wb.wb_obj, false);
  507. if (unlikely(r != 0))
  508. return r;
  509. r = radeon_bo_pin(rdev->wb.wb_obj, RADEON_GEM_DOMAIN_GTT,
  510. &rdev->wb.gpu_addr);
  511. if (r) {
  512. dev_err(rdev->dev, "(%d) pin WB buffer failed\n", r);
  513. radeon_bo_unreserve(rdev->wb.wb_obj);
  514. return r;
  515. }
  516. r = radeon_bo_kmap(rdev->wb.wb_obj, (void **)&rdev->wb.wb);
  517. radeon_bo_unreserve(rdev->wb.wb_obj);
  518. if (r) {
  519. dev_err(rdev->dev, "(%d) map WB buffer failed\n", r);
  520. return r;
  521. }
  522. }
  523. WREG32(R_000774_SCRATCH_ADDR, rdev->wb.gpu_addr);
  524. WREG32(R_00070C_CP_RB_RPTR_ADDR,
  525. S_00070C_RB_RPTR_ADDR((rdev->wb.gpu_addr + 1024) >> 2));
  526. WREG32(R_000770_SCRATCH_UMSK, 0xff);
  527. return 0;
  528. }
  529. void r100_wb_disable(struct radeon_device *rdev)
  530. {
  531. WREG32(R_000770_SCRATCH_UMSK, 0);
  532. }
  533. void r100_wb_fini(struct radeon_device *rdev)
  534. {
  535. int r;
  536. r100_wb_disable(rdev);
  537. if (rdev->wb.wb_obj) {
  538. r = radeon_bo_reserve(rdev->wb.wb_obj, false);
  539. if (unlikely(r != 0)) {
  540. dev_err(rdev->dev, "(%d) can't finish WB\n", r);
  541. return;
  542. }
  543. radeon_bo_kunmap(rdev->wb.wb_obj);
  544. radeon_bo_unpin(rdev->wb.wb_obj);
  545. radeon_bo_unreserve(rdev->wb.wb_obj);
  546. radeon_bo_unref(&rdev->wb.wb_obj);
  547. rdev->wb.wb = NULL;
  548. rdev->wb.wb_obj = NULL;
  549. }
  550. }
  551. int r100_copy_blit(struct radeon_device *rdev,
  552. uint64_t src_offset,
  553. uint64_t dst_offset,
  554. unsigned num_pages,
  555. struct radeon_fence *fence)
  556. {
  557. uint32_t cur_pages;
  558. uint32_t stride_bytes = PAGE_SIZE;
  559. uint32_t pitch;
  560. uint32_t stride_pixels;
  561. unsigned ndw;
  562. int num_loops;
  563. int r = 0;
  564. /* radeon limited to 16k stride */
  565. stride_bytes &= 0x3fff;
  566. /* radeon pitch is /64 */
  567. pitch = stride_bytes / 64;
  568. stride_pixels = stride_bytes / 4;
  569. num_loops = DIV_ROUND_UP(num_pages, 8191);
  570. /* Ask for enough room for blit + flush + fence */
  571. ndw = 64 + (10 * num_loops);
  572. r = radeon_ring_lock(rdev, ndw);
  573. if (r) {
  574. DRM_ERROR("radeon: moving bo (%d) asking for %u dw.\n", r, ndw);
  575. return -EINVAL;
  576. }
  577. while (num_pages > 0) {
  578. cur_pages = num_pages;
  579. if (cur_pages > 8191) {
  580. cur_pages = 8191;
  581. }
  582. num_pages -= cur_pages;
  583. /* pages are in Y direction - height
  584. page width in X direction - width */
  585. radeon_ring_write(rdev, PACKET3(PACKET3_BITBLT_MULTI, 8));
  586. radeon_ring_write(rdev,
  587. RADEON_GMC_SRC_PITCH_OFFSET_CNTL |
  588. RADEON_GMC_DST_PITCH_OFFSET_CNTL |
  589. RADEON_GMC_SRC_CLIPPING |
  590. RADEON_GMC_DST_CLIPPING |
  591. RADEON_GMC_BRUSH_NONE |
  592. (RADEON_COLOR_FORMAT_ARGB8888 << 8) |
  593. RADEON_GMC_SRC_DATATYPE_COLOR |
  594. RADEON_ROP3_S |
  595. RADEON_DP_SRC_SOURCE_MEMORY |
  596. RADEON_GMC_CLR_CMP_CNTL_DIS |
  597. RADEON_GMC_WR_MSK_DIS);
  598. radeon_ring_write(rdev, (pitch << 22) | (src_offset >> 10));
  599. radeon_ring_write(rdev, (pitch << 22) | (dst_offset >> 10));
  600. radeon_ring_write(rdev, (0x1fff) | (0x1fff << 16));
  601. radeon_ring_write(rdev, 0);
  602. radeon_ring_write(rdev, (0x1fff) | (0x1fff << 16));
  603. radeon_ring_write(rdev, num_pages);
  604. radeon_ring_write(rdev, num_pages);
  605. radeon_ring_write(rdev, cur_pages | (stride_pixels << 16));
  606. }
  607. radeon_ring_write(rdev, PACKET0(RADEON_DSTCACHE_CTLSTAT, 0));
  608. radeon_ring_write(rdev, RADEON_RB2D_DC_FLUSH_ALL);
  609. radeon_ring_write(rdev, PACKET0(RADEON_WAIT_UNTIL, 0));
  610. radeon_ring_write(rdev,
  611. RADEON_WAIT_2D_IDLECLEAN |
  612. RADEON_WAIT_HOST_IDLECLEAN |
  613. RADEON_WAIT_DMA_GUI_IDLE);
  614. if (fence) {
  615. r = radeon_fence_emit(rdev, fence);
  616. }
  617. radeon_ring_unlock_commit(rdev);
  618. return r;
  619. }
  620. static int r100_cp_wait_for_idle(struct radeon_device *rdev)
  621. {
  622. unsigned i;
  623. u32 tmp;
  624. for (i = 0; i < rdev->usec_timeout; i++) {
  625. tmp = RREG32(R_000E40_RBBM_STATUS);
  626. if (!G_000E40_CP_CMDSTRM_BUSY(tmp)) {
  627. return 0;
  628. }
  629. udelay(1);
  630. }
  631. return -1;
  632. }
  633. void r100_ring_start(struct radeon_device *rdev)
  634. {
  635. int r;
  636. r = radeon_ring_lock(rdev, 2);
  637. if (r) {
  638. return;
  639. }
  640. radeon_ring_write(rdev, PACKET0(RADEON_ISYNC_CNTL, 0));
  641. radeon_ring_write(rdev,
  642. RADEON_ISYNC_ANY2D_IDLE3D |
  643. RADEON_ISYNC_ANY3D_IDLE2D |
  644. RADEON_ISYNC_WAIT_IDLEGUI |
  645. RADEON_ISYNC_CPSCRATCH_IDLEGUI);
  646. radeon_ring_unlock_commit(rdev);
  647. }
  648. /* Load the microcode for the CP */
  649. static int r100_cp_init_microcode(struct radeon_device *rdev)
  650. {
  651. struct platform_device *pdev;
  652. const char *fw_name = NULL;
  653. int err;
  654. DRM_DEBUG("\n");
  655. pdev = platform_device_register_simple("radeon_cp", 0, NULL, 0);
  656. err = IS_ERR(pdev);
  657. if (err) {
  658. printk(KERN_ERR "radeon_cp: Failed to register firmware\n");
  659. return -EINVAL;
  660. }
  661. if ((rdev->family == CHIP_R100) || (rdev->family == CHIP_RV100) ||
  662. (rdev->family == CHIP_RV200) || (rdev->family == CHIP_RS100) ||
  663. (rdev->family == CHIP_RS200)) {
  664. DRM_INFO("Loading R100 Microcode\n");
  665. fw_name = FIRMWARE_R100;
  666. } else if ((rdev->family == CHIP_R200) ||
  667. (rdev->family == CHIP_RV250) ||
  668. (rdev->family == CHIP_RV280) ||
  669. (rdev->family == CHIP_RS300)) {
  670. DRM_INFO("Loading R200 Microcode\n");
  671. fw_name = FIRMWARE_R200;
  672. } else if ((rdev->family == CHIP_R300) ||
  673. (rdev->family == CHIP_R350) ||
  674. (rdev->family == CHIP_RV350) ||
  675. (rdev->family == CHIP_RV380) ||
  676. (rdev->family == CHIP_RS400) ||
  677. (rdev->family == CHIP_RS480)) {
  678. DRM_INFO("Loading R300 Microcode\n");
  679. fw_name = FIRMWARE_R300;
  680. } else if ((rdev->family == CHIP_R420) ||
  681. (rdev->family == CHIP_R423) ||
  682. (rdev->family == CHIP_RV410)) {
  683. DRM_INFO("Loading R400 Microcode\n");
  684. fw_name = FIRMWARE_R420;
  685. } else if ((rdev->family == CHIP_RS690) ||
  686. (rdev->family == CHIP_RS740)) {
  687. DRM_INFO("Loading RS690/RS740 Microcode\n");
  688. fw_name = FIRMWARE_RS690;
  689. } else if (rdev->family == CHIP_RS600) {
  690. DRM_INFO("Loading RS600 Microcode\n");
  691. fw_name = FIRMWARE_RS600;
  692. } else if ((rdev->family == CHIP_RV515) ||
  693. (rdev->family == CHIP_R520) ||
  694. (rdev->family == CHIP_RV530) ||
  695. (rdev->family == CHIP_R580) ||
  696. (rdev->family == CHIP_RV560) ||
  697. (rdev->family == CHIP_RV570)) {
  698. DRM_INFO("Loading R500 Microcode\n");
  699. fw_name = FIRMWARE_R520;
  700. }
  701. err = request_firmware(&rdev->me_fw, fw_name, &pdev->dev);
  702. platform_device_unregister(pdev);
  703. if (err) {
  704. printk(KERN_ERR "radeon_cp: Failed to load firmware \"%s\"\n",
  705. fw_name);
  706. } else if (rdev->me_fw->size % 8) {
  707. printk(KERN_ERR
  708. "radeon_cp: Bogus length %zu in firmware \"%s\"\n",
  709. rdev->me_fw->size, fw_name);
  710. err = -EINVAL;
  711. release_firmware(rdev->me_fw);
  712. rdev->me_fw = NULL;
  713. }
  714. return err;
  715. }
  716. static void r100_cp_load_microcode(struct radeon_device *rdev)
  717. {
  718. const __be32 *fw_data;
  719. int i, size;
  720. if (r100_gui_wait_for_idle(rdev)) {
  721. printk(KERN_WARNING "Failed to wait GUI idle while "
  722. "programming pipes. Bad things might happen.\n");
  723. }
  724. if (rdev->me_fw) {
  725. size = rdev->me_fw->size / 4;
  726. fw_data = (const __be32 *)&rdev->me_fw->data[0];
  727. WREG32(RADEON_CP_ME_RAM_ADDR, 0);
  728. for (i = 0; i < size; i += 2) {
  729. WREG32(RADEON_CP_ME_RAM_DATAH,
  730. be32_to_cpup(&fw_data[i]));
  731. WREG32(RADEON_CP_ME_RAM_DATAL,
  732. be32_to_cpup(&fw_data[i + 1]));
  733. }
  734. }
  735. }
  736. int r100_cp_init(struct radeon_device *rdev, unsigned ring_size)
  737. {
  738. unsigned rb_bufsz;
  739. unsigned rb_blksz;
  740. unsigned max_fetch;
  741. unsigned pre_write_timer;
  742. unsigned pre_write_limit;
  743. unsigned indirect2_start;
  744. unsigned indirect1_start;
  745. uint32_t tmp;
  746. int r;
  747. if (r100_debugfs_cp_init(rdev)) {
  748. DRM_ERROR("Failed to register debugfs file for CP !\n");
  749. }
  750. if (!rdev->me_fw) {
  751. r = r100_cp_init_microcode(rdev);
  752. if (r) {
  753. DRM_ERROR("Failed to load firmware!\n");
  754. return r;
  755. }
  756. }
  757. /* Align ring size */
  758. rb_bufsz = drm_order(ring_size / 8);
  759. ring_size = (1 << (rb_bufsz + 1)) * 4;
  760. r100_cp_load_microcode(rdev);
  761. r = radeon_ring_init(rdev, ring_size);
  762. if (r) {
  763. return r;
  764. }
  765. /* Each time the cp read 1024 bytes (16 dword/quadword) update
  766. * the rptr copy in system ram */
  767. rb_blksz = 9;
  768. /* cp will read 128bytes at a time (4 dwords) */
  769. max_fetch = 1;
  770. rdev->cp.align_mask = 16 - 1;
  771. /* Write to CP_RB_WPTR will be delayed for pre_write_timer clocks */
  772. pre_write_timer = 64;
  773. /* Force CP_RB_WPTR write if written more than one time before the
  774. * delay expire
  775. */
  776. pre_write_limit = 0;
  777. /* Setup the cp cache like this (cache size is 96 dwords) :
  778. * RING 0 to 15
  779. * INDIRECT1 16 to 79
  780. * INDIRECT2 80 to 95
  781. * So ring cache size is 16dwords (> (2 * max_fetch = 2 * 4dwords))
  782. * indirect1 cache size is 64dwords (> (2 * max_fetch = 2 * 4dwords))
  783. * indirect2 cache size is 16dwords (> (2 * max_fetch = 2 * 4dwords))
  784. * Idea being that most of the gpu cmd will be through indirect1 buffer
  785. * so it gets the bigger cache.
  786. */
  787. indirect2_start = 80;
  788. indirect1_start = 16;
  789. /* cp setup */
  790. WREG32(0x718, pre_write_timer | (pre_write_limit << 28));
  791. tmp = (REG_SET(RADEON_RB_BUFSZ, rb_bufsz) |
  792. REG_SET(RADEON_RB_BLKSZ, rb_blksz) |
  793. REG_SET(RADEON_MAX_FETCH, max_fetch) |
  794. RADEON_RB_NO_UPDATE);
  795. #ifdef __BIG_ENDIAN
  796. tmp |= RADEON_BUF_SWAP_32BIT;
  797. #endif
  798. WREG32(RADEON_CP_RB_CNTL, tmp);
  799. /* Set ring address */
  800. DRM_INFO("radeon: ring at 0x%016lX\n", (unsigned long)rdev->cp.gpu_addr);
  801. WREG32(RADEON_CP_RB_BASE, rdev->cp.gpu_addr);
  802. /* Force read & write ptr to 0 */
  803. WREG32(RADEON_CP_RB_CNTL, tmp | RADEON_RB_RPTR_WR_ENA);
  804. WREG32(RADEON_CP_RB_RPTR_WR, 0);
  805. WREG32(RADEON_CP_RB_WPTR, 0);
  806. WREG32(RADEON_CP_RB_CNTL, tmp);
  807. udelay(10);
  808. rdev->cp.rptr = RREG32(RADEON_CP_RB_RPTR);
  809. rdev->cp.wptr = RREG32(RADEON_CP_RB_WPTR);
  810. /* protect against crazy HW on resume */
  811. rdev->cp.wptr &= rdev->cp.ptr_mask;
  812. /* Set cp mode to bus mastering & enable cp*/
  813. WREG32(RADEON_CP_CSQ_MODE,
  814. REG_SET(RADEON_INDIRECT2_START, indirect2_start) |
  815. REG_SET(RADEON_INDIRECT1_START, indirect1_start));
  816. WREG32(0x718, 0);
  817. WREG32(0x744, 0x00004D4D);
  818. WREG32(RADEON_CP_CSQ_CNTL, RADEON_CSQ_PRIBM_INDBM);
  819. radeon_ring_start(rdev);
  820. r = radeon_ring_test(rdev);
  821. if (r) {
  822. DRM_ERROR("radeon: cp isn't working (%d).\n", r);
  823. return r;
  824. }
  825. rdev->cp.ready = true;
  826. return 0;
  827. }
  828. void r100_cp_fini(struct radeon_device *rdev)
  829. {
  830. if (r100_cp_wait_for_idle(rdev)) {
  831. DRM_ERROR("Wait for CP idle timeout, shutting down CP.\n");
  832. }
  833. /* Disable ring */
  834. r100_cp_disable(rdev);
  835. radeon_ring_fini(rdev);
  836. DRM_INFO("radeon: cp finalized\n");
  837. }
  838. void r100_cp_disable(struct radeon_device *rdev)
  839. {
  840. /* Disable ring */
  841. rdev->cp.ready = false;
  842. WREG32(RADEON_CP_CSQ_MODE, 0);
  843. WREG32(RADEON_CP_CSQ_CNTL, 0);
  844. if (r100_gui_wait_for_idle(rdev)) {
  845. printk(KERN_WARNING "Failed to wait GUI idle while "
  846. "programming pipes. Bad things might happen.\n");
  847. }
  848. }
  849. void r100_cp_commit(struct radeon_device *rdev)
  850. {
  851. WREG32(RADEON_CP_RB_WPTR, rdev->cp.wptr);
  852. (void)RREG32(RADEON_CP_RB_WPTR);
  853. }
  854. /*
  855. * CS functions
  856. */
  857. int r100_cs_parse_packet0(struct radeon_cs_parser *p,
  858. struct radeon_cs_packet *pkt,
  859. const unsigned *auth, unsigned n,
  860. radeon_packet0_check_t check)
  861. {
  862. unsigned reg;
  863. unsigned i, j, m;
  864. unsigned idx;
  865. int r;
  866. idx = pkt->idx + 1;
  867. reg = pkt->reg;
  868. /* Check that register fall into register range
  869. * determined by the number of entry (n) in the
  870. * safe register bitmap.
  871. */
  872. if (pkt->one_reg_wr) {
  873. if ((reg >> 7) > n) {
  874. return -EINVAL;
  875. }
  876. } else {
  877. if (((reg + (pkt->count << 2)) >> 7) > n) {
  878. return -EINVAL;
  879. }
  880. }
  881. for (i = 0; i <= pkt->count; i++, idx++) {
  882. j = (reg >> 7);
  883. m = 1 << ((reg >> 2) & 31);
  884. if (auth[j] & m) {
  885. r = check(p, pkt, idx, reg);
  886. if (r) {
  887. return r;
  888. }
  889. }
  890. if (pkt->one_reg_wr) {
  891. if (!(auth[j] & m)) {
  892. break;
  893. }
  894. } else {
  895. reg += 4;
  896. }
  897. }
  898. return 0;
  899. }
  900. void r100_cs_dump_packet(struct radeon_cs_parser *p,
  901. struct radeon_cs_packet *pkt)
  902. {
  903. volatile uint32_t *ib;
  904. unsigned i;
  905. unsigned idx;
  906. ib = p->ib->ptr;
  907. idx = pkt->idx;
  908. for (i = 0; i <= (pkt->count + 1); i++, idx++) {
  909. DRM_INFO("ib[%d]=0x%08X\n", idx, ib[idx]);
  910. }
  911. }
  912. /**
  913. * r100_cs_packet_parse() - parse cp packet and point ib index to next packet
  914. * @parser: parser structure holding parsing context.
  915. * @pkt: where to store packet informations
  916. *
  917. * Assume that chunk_ib_index is properly set. Will return -EINVAL
  918. * if packet is bigger than remaining ib size. or if packets is unknown.
  919. **/
  920. int r100_cs_packet_parse(struct radeon_cs_parser *p,
  921. struct radeon_cs_packet *pkt,
  922. unsigned idx)
  923. {
  924. struct radeon_cs_chunk *ib_chunk = &p->chunks[p->chunk_ib_idx];
  925. uint32_t header;
  926. if (idx >= ib_chunk->length_dw) {
  927. DRM_ERROR("Can not parse packet at %d after CS end %d !\n",
  928. idx, ib_chunk->length_dw);
  929. return -EINVAL;
  930. }
  931. header = radeon_get_ib_value(p, idx);
  932. pkt->idx = idx;
  933. pkt->type = CP_PACKET_GET_TYPE(header);
  934. pkt->count = CP_PACKET_GET_COUNT(header);
  935. switch (pkt->type) {
  936. case PACKET_TYPE0:
  937. pkt->reg = CP_PACKET0_GET_REG(header);
  938. pkt->one_reg_wr = CP_PACKET0_GET_ONE_REG_WR(header);
  939. break;
  940. case PACKET_TYPE3:
  941. pkt->opcode = CP_PACKET3_GET_OPCODE(header);
  942. break;
  943. case PACKET_TYPE2:
  944. pkt->count = -1;
  945. break;
  946. default:
  947. DRM_ERROR("Unknown packet type %d at %d !\n", pkt->type, idx);
  948. return -EINVAL;
  949. }
  950. if ((pkt->count + 1 + pkt->idx) >= ib_chunk->length_dw) {
  951. DRM_ERROR("Packet (%d:%d:%d) end after CS buffer (%d) !\n",
  952. pkt->idx, pkt->type, pkt->count, ib_chunk->length_dw);
  953. return -EINVAL;
  954. }
  955. return 0;
  956. }
  957. /**
  958. * r100_cs_packet_next_vline() - parse userspace VLINE packet
  959. * @parser: parser structure holding parsing context.
  960. *
  961. * Userspace sends a special sequence for VLINE waits.
  962. * PACKET0 - VLINE_START_END + value
  963. * PACKET0 - WAIT_UNTIL +_value
  964. * RELOC (P3) - crtc_id in reloc.
  965. *
  966. * This function parses this and relocates the VLINE START END
  967. * and WAIT UNTIL packets to the correct crtc.
  968. * It also detects a switched off crtc and nulls out the
  969. * wait in that case.
  970. */
  971. int r100_cs_packet_parse_vline(struct radeon_cs_parser *p)
  972. {
  973. struct drm_mode_object *obj;
  974. struct drm_crtc *crtc;
  975. struct radeon_crtc *radeon_crtc;
  976. struct radeon_cs_packet p3reloc, waitreloc;
  977. int crtc_id;
  978. int r;
  979. uint32_t header, h_idx, reg;
  980. volatile uint32_t *ib;
  981. ib = p->ib->ptr;
  982. /* parse the wait until */
  983. r = r100_cs_packet_parse(p, &waitreloc, p->idx);
  984. if (r)
  985. return r;
  986. /* check its a wait until and only 1 count */
  987. if (waitreloc.reg != RADEON_WAIT_UNTIL ||
  988. waitreloc.count != 0) {
  989. DRM_ERROR("vline wait had illegal wait until segment\n");
  990. r = -EINVAL;
  991. return r;
  992. }
  993. if (radeon_get_ib_value(p, waitreloc.idx + 1) != RADEON_WAIT_CRTC_VLINE) {
  994. DRM_ERROR("vline wait had illegal wait until\n");
  995. r = -EINVAL;
  996. return r;
  997. }
  998. /* jump over the NOP */
  999. r = r100_cs_packet_parse(p, &p3reloc, p->idx + waitreloc.count + 2);
  1000. if (r)
  1001. return r;
  1002. h_idx = p->idx - 2;
  1003. p->idx += waitreloc.count + 2;
  1004. p->idx += p3reloc.count + 2;
  1005. header = radeon_get_ib_value(p, h_idx);
  1006. crtc_id = radeon_get_ib_value(p, h_idx + 5);
  1007. reg = CP_PACKET0_GET_REG(header);
  1008. mutex_lock(&p->rdev->ddev->mode_config.mutex);
  1009. obj = drm_mode_object_find(p->rdev->ddev, crtc_id, DRM_MODE_OBJECT_CRTC);
  1010. if (!obj) {
  1011. DRM_ERROR("cannot find crtc %d\n", crtc_id);
  1012. r = -EINVAL;
  1013. goto out;
  1014. }
  1015. crtc = obj_to_crtc(obj);
  1016. radeon_crtc = to_radeon_crtc(crtc);
  1017. crtc_id = radeon_crtc->crtc_id;
  1018. if (!crtc->enabled) {
  1019. /* if the CRTC isn't enabled - we need to nop out the wait until */
  1020. ib[h_idx + 2] = PACKET2(0);
  1021. ib[h_idx + 3] = PACKET2(0);
  1022. } else if (crtc_id == 1) {
  1023. switch (reg) {
  1024. case AVIVO_D1MODE_VLINE_START_END:
  1025. header &= ~R300_CP_PACKET0_REG_MASK;
  1026. header |= AVIVO_D2MODE_VLINE_START_END >> 2;
  1027. break;
  1028. case RADEON_CRTC_GUI_TRIG_VLINE:
  1029. header &= ~R300_CP_PACKET0_REG_MASK;
  1030. header |= RADEON_CRTC2_GUI_TRIG_VLINE >> 2;
  1031. break;
  1032. default:
  1033. DRM_ERROR("unknown crtc reloc\n");
  1034. r = -EINVAL;
  1035. goto out;
  1036. }
  1037. ib[h_idx] = header;
  1038. ib[h_idx + 3] |= RADEON_ENG_DISPLAY_SELECT_CRTC1;
  1039. }
  1040. out:
  1041. mutex_unlock(&p->rdev->ddev->mode_config.mutex);
  1042. return r;
  1043. }
  1044. /**
  1045. * r100_cs_packet_next_reloc() - parse next packet which should be reloc packet3
  1046. * @parser: parser structure holding parsing context.
  1047. * @data: pointer to relocation data
  1048. * @offset_start: starting offset
  1049. * @offset_mask: offset mask (to align start offset on)
  1050. * @reloc: reloc informations
  1051. *
  1052. * Check next packet is relocation packet3, do bo validation and compute
  1053. * GPU offset using the provided start.
  1054. **/
  1055. int r100_cs_packet_next_reloc(struct radeon_cs_parser *p,
  1056. struct radeon_cs_reloc **cs_reloc)
  1057. {
  1058. struct radeon_cs_chunk *relocs_chunk;
  1059. struct radeon_cs_packet p3reloc;
  1060. unsigned idx;
  1061. int r;
  1062. if (p->chunk_relocs_idx == -1) {
  1063. DRM_ERROR("No relocation chunk !\n");
  1064. return -EINVAL;
  1065. }
  1066. *cs_reloc = NULL;
  1067. relocs_chunk = &p->chunks[p->chunk_relocs_idx];
  1068. r = r100_cs_packet_parse(p, &p3reloc, p->idx);
  1069. if (r) {
  1070. return r;
  1071. }
  1072. p->idx += p3reloc.count + 2;
  1073. if (p3reloc.type != PACKET_TYPE3 || p3reloc.opcode != PACKET3_NOP) {
  1074. DRM_ERROR("No packet3 for relocation for packet at %d.\n",
  1075. p3reloc.idx);
  1076. r100_cs_dump_packet(p, &p3reloc);
  1077. return -EINVAL;
  1078. }
  1079. idx = radeon_get_ib_value(p, p3reloc.idx + 1);
  1080. if (idx >= relocs_chunk->length_dw) {
  1081. DRM_ERROR("Relocs at %d after relocations chunk end %d !\n",
  1082. idx, relocs_chunk->length_dw);
  1083. r100_cs_dump_packet(p, &p3reloc);
  1084. return -EINVAL;
  1085. }
  1086. /* FIXME: we assume reloc size is 4 dwords */
  1087. *cs_reloc = p->relocs_ptr[(idx / 4)];
  1088. return 0;
  1089. }
  1090. static int r100_get_vtx_size(uint32_t vtx_fmt)
  1091. {
  1092. int vtx_size;
  1093. vtx_size = 2;
  1094. /* ordered according to bits in spec */
  1095. if (vtx_fmt & RADEON_SE_VTX_FMT_W0)
  1096. vtx_size++;
  1097. if (vtx_fmt & RADEON_SE_VTX_FMT_FPCOLOR)
  1098. vtx_size += 3;
  1099. if (vtx_fmt & RADEON_SE_VTX_FMT_FPALPHA)
  1100. vtx_size++;
  1101. if (vtx_fmt & RADEON_SE_VTX_FMT_PKCOLOR)
  1102. vtx_size++;
  1103. if (vtx_fmt & RADEON_SE_VTX_FMT_FPSPEC)
  1104. vtx_size += 3;
  1105. if (vtx_fmt & RADEON_SE_VTX_FMT_FPFOG)
  1106. vtx_size++;
  1107. if (vtx_fmt & RADEON_SE_VTX_FMT_PKSPEC)
  1108. vtx_size++;
  1109. if (vtx_fmt & RADEON_SE_VTX_FMT_ST0)
  1110. vtx_size += 2;
  1111. if (vtx_fmt & RADEON_SE_VTX_FMT_ST1)
  1112. vtx_size += 2;
  1113. if (vtx_fmt & RADEON_SE_VTX_FMT_Q1)
  1114. vtx_size++;
  1115. if (vtx_fmt & RADEON_SE_VTX_FMT_ST2)
  1116. vtx_size += 2;
  1117. if (vtx_fmt & RADEON_SE_VTX_FMT_Q2)
  1118. vtx_size++;
  1119. if (vtx_fmt & RADEON_SE_VTX_FMT_ST3)
  1120. vtx_size += 2;
  1121. if (vtx_fmt & RADEON_SE_VTX_FMT_Q3)
  1122. vtx_size++;
  1123. if (vtx_fmt & RADEON_SE_VTX_FMT_Q0)
  1124. vtx_size++;
  1125. /* blend weight */
  1126. if (vtx_fmt & (0x7 << 15))
  1127. vtx_size += (vtx_fmt >> 15) & 0x7;
  1128. if (vtx_fmt & RADEON_SE_VTX_FMT_N0)
  1129. vtx_size += 3;
  1130. if (vtx_fmt & RADEON_SE_VTX_FMT_XY1)
  1131. vtx_size += 2;
  1132. if (vtx_fmt & RADEON_SE_VTX_FMT_Z1)
  1133. vtx_size++;
  1134. if (vtx_fmt & RADEON_SE_VTX_FMT_W1)
  1135. vtx_size++;
  1136. if (vtx_fmt & RADEON_SE_VTX_FMT_N1)
  1137. vtx_size++;
  1138. if (vtx_fmt & RADEON_SE_VTX_FMT_Z)
  1139. vtx_size++;
  1140. return vtx_size;
  1141. }
  1142. static int r100_packet0_check(struct radeon_cs_parser *p,
  1143. struct radeon_cs_packet *pkt,
  1144. unsigned idx, unsigned reg)
  1145. {
  1146. struct radeon_cs_reloc *reloc;
  1147. struct r100_cs_track *track;
  1148. volatile uint32_t *ib;
  1149. uint32_t tmp;
  1150. int r;
  1151. int i, face;
  1152. u32 tile_flags = 0;
  1153. u32 idx_value;
  1154. ib = p->ib->ptr;
  1155. track = (struct r100_cs_track *)p->track;
  1156. idx_value = radeon_get_ib_value(p, idx);
  1157. switch (reg) {
  1158. case RADEON_CRTC_GUI_TRIG_VLINE:
  1159. r = r100_cs_packet_parse_vline(p);
  1160. if (r) {
  1161. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1162. idx, reg);
  1163. r100_cs_dump_packet(p, pkt);
  1164. return r;
  1165. }
  1166. break;
  1167. /* FIXME: only allow PACKET3 blit? easier to check for out of
  1168. * range access */
  1169. case RADEON_DST_PITCH_OFFSET:
  1170. case RADEON_SRC_PITCH_OFFSET:
  1171. r = r100_reloc_pitch_offset(p, pkt, idx, reg);
  1172. if (r)
  1173. return r;
  1174. break;
  1175. case RADEON_RB3D_DEPTHOFFSET:
  1176. r = r100_cs_packet_next_reloc(p, &reloc);
  1177. if (r) {
  1178. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1179. idx, reg);
  1180. r100_cs_dump_packet(p, pkt);
  1181. return r;
  1182. }
  1183. track->zb.robj = reloc->robj;
  1184. track->zb.offset = idx_value;
  1185. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  1186. break;
  1187. case RADEON_RB3D_COLOROFFSET:
  1188. r = r100_cs_packet_next_reloc(p, &reloc);
  1189. if (r) {
  1190. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1191. idx, reg);
  1192. r100_cs_dump_packet(p, pkt);
  1193. return r;
  1194. }
  1195. track->cb[0].robj = reloc->robj;
  1196. track->cb[0].offset = idx_value;
  1197. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  1198. break;
  1199. case RADEON_PP_TXOFFSET_0:
  1200. case RADEON_PP_TXOFFSET_1:
  1201. case RADEON_PP_TXOFFSET_2:
  1202. i = (reg - RADEON_PP_TXOFFSET_0) / 24;
  1203. r = r100_cs_packet_next_reloc(p, &reloc);
  1204. if (r) {
  1205. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1206. idx, reg);
  1207. r100_cs_dump_packet(p, pkt);
  1208. return r;
  1209. }
  1210. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  1211. track->textures[i].robj = reloc->robj;
  1212. break;
  1213. case RADEON_PP_CUBIC_OFFSET_T0_0:
  1214. case RADEON_PP_CUBIC_OFFSET_T0_1:
  1215. case RADEON_PP_CUBIC_OFFSET_T0_2:
  1216. case RADEON_PP_CUBIC_OFFSET_T0_3:
  1217. case RADEON_PP_CUBIC_OFFSET_T0_4:
  1218. i = (reg - RADEON_PP_CUBIC_OFFSET_T0_0) / 4;
  1219. r = r100_cs_packet_next_reloc(p, &reloc);
  1220. if (r) {
  1221. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1222. idx, reg);
  1223. r100_cs_dump_packet(p, pkt);
  1224. return r;
  1225. }
  1226. track->textures[0].cube_info[i].offset = idx_value;
  1227. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  1228. track->textures[0].cube_info[i].robj = reloc->robj;
  1229. break;
  1230. case RADEON_PP_CUBIC_OFFSET_T1_0:
  1231. case RADEON_PP_CUBIC_OFFSET_T1_1:
  1232. case RADEON_PP_CUBIC_OFFSET_T1_2:
  1233. case RADEON_PP_CUBIC_OFFSET_T1_3:
  1234. case RADEON_PP_CUBIC_OFFSET_T1_4:
  1235. i = (reg - RADEON_PP_CUBIC_OFFSET_T1_0) / 4;
  1236. r = r100_cs_packet_next_reloc(p, &reloc);
  1237. if (r) {
  1238. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1239. idx, reg);
  1240. r100_cs_dump_packet(p, pkt);
  1241. return r;
  1242. }
  1243. track->textures[1].cube_info[i].offset = idx_value;
  1244. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  1245. track->textures[1].cube_info[i].robj = reloc->robj;
  1246. break;
  1247. case RADEON_PP_CUBIC_OFFSET_T2_0:
  1248. case RADEON_PP_CUBIC_OFFSET_T2_1:
  1249. case RADEON_PP_CUBIC_OFFSET_T2_2:
  1250. case RADEON_PP_CUBIC_OFFSET_T2_3:
  1251. case RADEON_PP_CUBIC_OFFSET_T2_4:
  1252. i = (reg - RADEON_PP_CUBIC_OFFSET_T2_0) / 4;
  1253. r = r100_cs_packet_next_reloc(p, &reloc);
  1254. if (r) {
  1255. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1256. idx, reg);
  1257. r100_cs_dump_packet(p, pkt);
  1258. return r;
  1259. }
  1260. track->textures[2].cube_info[i].offset = idx_value;
  1261. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  1262. track->textures[2].cube_info[i].robj = reloc->robj;
  1263. break;
  1264. case RADEON_RE_WIDTH_HEIGHT:
  1265. track->maxy = ((idx_value >> 16) & 0x7FF);
  1266. break;
  1267. case RADEON_RB3D_COLORPITCH:
  1268. r = r100_cs_packet_next_reloc(p, &reloc);
  1269. if (r) {
  1270. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1271. idx, reg);
  1272. r100_cs_dump_packet(p, pkt);
  1273. return r;
  1274. }
  1275. if (reloc->lobj.tiling_flags & RADEON_TILING_MACRO)
  1276. tile_flags |= RADEON_COLOR_TILE_ENABLE;
  1277. if (reloc->lobj.tiling_flags & RADEON_TILING_MICRO)
  1278. tile_flags |= RADEON_COLOR_MICROTILE_ENABLE;
  1279. tmp = idx_value & ~(0x7 << 16);
  1280. tmp |= tile_flags;
  1281. ib[idx] = tmp;
  1282. track->cb[0].pitch = idx_value & RADEON_COLORPITCH_MASK;
  1283. break;
  1284. case RADEON_RB3D_DEPTHPITCH:
  1285. track->zb.pitch = idx_value & RADEON_DEPTHPITCH_MASK;
  1286. break;
  1287. case RADEON_RB3D_CNTL:
  1288. switch ((idx_value >> RADEON_RB3D_COLOR_FORMAT_SHIFT) & 0x1f) {
  1289. case 7:
  1290. case 8:
  1291. case 9:
  1292. case 11:
  1293. case 12:
  1294. track->cb[0].cpp = 1;
  1295. break;
  1296. case 3:
  1297. case 4:
  1298. case 15:
  1299. track->cb[0].cpp = 2;
  1300. break;
  1301. case 6:
  1302. track->cb[0].cpp = 4;
  1303. break;
  1304. default:
  1305. DRM_ERROR("Invalid color buffer format (%d) !\n",
  1306. ((idx_value >> RADEON_RB3D_COLOR_FORMAT_SHIFT) & 0x1f));
  1307. return -EINVAL;
  1308. }
  1309. track->z_enabled = !!(idx_value & RADEON_Z_ENABLE);
  1310. break;
  1311. case RADEON_RB3D_ZSTENCILCNTL:
  1312. switch (idx_value & 0xf) {
  1313. case 0:
  1314. track->zb.cpp = 2;
  1315. break;
  1316. case 2:
  1317. case 3:
  1318. case 4:
  1319. case 5:
  1320. case 9:
  1321. case 11:
  1322. track->zb.cpp = 4;
  1323. break;
  1324. default:
  1325. break;
  1326. }
  1327. break;
  1328. case RADEON_RB3D_ZPASS_ADDR:
  1329. r = r100_cs_packet_next_reloc(p, &reloc);
  1330. if (r) {
  1331. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1332. idx, reg);
  1333. r100_cs_dump_packet(p, pkt);
  1334. return r;
  1335. }
  1336. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  1337. break;
  1338. case RADEON_PP_CNTL:
  1339. {
  1340. uint32_t temp = idx_value >> 4;
  1341. for (i = 0; i < track->num_texture; i++)
  1342. track->textures[i].enabled = !!(temp & (1 << i));
  1343. }
  1344. break;
  1345. case RADEON_SE_VF_CNTL:
  1346. track->vap_vf_cntl = idx_value;
  1347. break;
  1348. case RADEON_SE_VTX_FMT:
  1349. track->vtx_size = r100_get_vtx_size(idx_value);
  1350. break;
  1351. case RADEON_PP_TEX_SIZE_0:
  1352. case RADEON_PP_TEX_SIZE_1:
  1353. case RADEON_PP_TEX_SIZE_2:
  1354. i = (reg - RADEON_PP_TEX_SIZE_0) / 8;
  1355. track->textures[i].width = (idx_value & RADEON_TEX_USIZE_MASK) + 1;
  1356. track->textures[i].height = ((idx_value & RADEON_TEX_VSIZE_MASK) >> RADEON_TEX_VSIZE_SHIFT) + 1;
  1357. break;
  1358. case RADEON_PP_TEX_PITCH_0:
  1359. case RADEON_PP_TEX_PITCH_1:
  1360. case RADEON_PP_TEX_PITCH_2:
  1361. i = (reg - RADEON_PP_TEX_PITCH_0) / 8;
  1362. track->textures[i].pitch = idx_value + 32;
  1363. break;
  1364. case RADEON_PP_TXFILTER_0:
  1365. case RADEON_PP_TXFILTER_1:
  1366. case RADEON_PP_TXFILTER_2:
  1367. i = (reg - RADEON_PP_TXFILTER_0) / 24;
  1368. track->textures[i].num_levels = ((idx_value & RADEON_MAX_MIP_LEVEL_MASK)
  1369. >> RADEON_MAX_MIP_LEVEL_SHIFT);
  1370. tmp = (idx_value >> 23) & 0x7;
  1371. if (tmp == 2 || tmp == 6)
  1372. track->textures[i].roundup_w = false;
  1373. tmp = (idx_value >> 27) & 0x7;
  1374. if (tmp == 2 || tmp == 6)
  1375. track->textures[i].roundup_h = false;
  1376. break;
  1377. case RADEON_PP_TXFORMAT_0:
  1378. case RADEON_PP_TXFORMAT_1:
  1379. case RADEON_PP_TXFORMAT_2:
  1380. i = (reg - RADEON_PP_TXFORMAT_0) / 24;
  1381. if (idx_value & RADEON_TXFORMAT_NON_POWER2) {
  1382. track->textures[i].use_pitch = 1;
  1383. } else {
  1384. track->textures[i].use_pitch = 0;
  1385. track->textures[i].width = 1 << ((idx_value >> RADEON_TXFORMAT_WIDTH_SHIFT) & RADEON_TXFORMAT_WIDTH_MASK);
  1386. track->textures[i].height = 1 << ((idx_value >> RADEON_TXFORMAT_HEIGHT_SHIFT) & RADEON_TXFORMAT_HEIGHT_MASK);
  1387. }
  1388. if (idx_value & RADEON_TXFORMAT_CUBIC_MAP_ENABLE)
  1389. track->textures[i].tex_coord_type = 2;
  1390. switch ((idx_value & RADEON_TXFORMAT_FORMAT_MASK)) {
  1391. case RADEON_TXFORMAT_I8:
  1392. case RADEON_TXFORMAT_RGB332:
  1393. case RADEON_TXFORMAT_Y8:
  1394. track->textures[i].cpp = 1;
  1395. break;
  1396. case RADEON_TXFORMAT_AI88:
  1397. case RADEON_TXFORMAT_ARGB1555:
  1398. case RADEON_TXFORMAT_RGB565:
  1399. case RADEON_TXFORMAT_ARGB4444:
  1400. case RADEON_TXFORMAT_VYUY422:
  1401. case RADEON_TXFORMAT_YVYU422:
  1402. case RADEON_TXFORMAT_SHADOW16:
  1403. case RADEON_TXFORMAT_LDUDV655:
  1404. case RADEON_TXFORMAT_DUDV88:
  1405. track->textures[i].cpp = 2;
  1406. break;
  1407. case RADEON_TXFORMAT_ARGB8888:
  1408. case RADEON_TXFORMAT_RGBA8888:
  1409. case RADEON_TXFORMAT_SHADOW32:
  1410. case RADEON_TXFORMAT_LDUDUV8888:
  1411. track->textures[i].cpp = 4;
  1412. break;
  1413. case RADEON_TXFORMAT_DXT1:
  1414. track->textures[i].cpp = 1;
  1415. track->textures[i].compress_format = R100_TRACK_COMP_DXT1;
  1416. break;
  1417. case RADEON_TXFORMAT_DXT23:
  1418. case RADEON_TXFORMAT_DXT45:
  1419. track->textures[i].cpp = 1;
  1420. track->textures[i].compress_format = R100_TRACK_COMP_DXT35;
  1421. break;
  1422. }
  1423. track->textures[i].cube_info[4].width = 1 << ((idx_value >> 16) & 0xf);
  1424. track->textures[i].cube_info[4].height = 1 << ((idx_value >> 20) & 0xf);
  1425. break;
  1426. case RADEON_PP_CUBIC_FACES_0:
  1427. case RADEON_PP_CUBIC_FACES_1:
  1428. case RADEON_PP_CUBIC_FACES_2:
  1429. tmp = idx_value;
  1430. i = (reg - RADEON_PP_CUBIC_FACES_0) / 4;
  1431. for (face = 0; face < 4; face++) {
  1432. track->textures[i].cube_info[face].width = 1 << ((tmp >> (face * 8)) & 0xf);
  1433. track->textures[i].cube_info[face].height = 1 << ((tmp >> ((face * 8) + 4)) & 0xf);
  1434. }
  1435. break;
  1436. default:
  1437. printk(KERN_ERR "Forbidden register 0x%04X in cs at %d\n",
  1438. reg, idx);
  1439. return -EINVAL;
  1440. }
  1441. return 0;
  1442. }
  1443. int r100_cs_track_check_pkt3_indx_buffer(struct radeon_cs_parser *p,
  1444. struct radeon_cs_packet *pkt,
  1445. struct radeon_bo *robj)
  1446. {
  1447. unsigned idx;
  1448. u32 value;
  1449. idx = pkt->idx + 1;
  1450. value = radeon_get_ib_value(p, idx + 2);
  1451. if ((value + 1) > radeon_bo_size(robj)) {
  1452. DRM_ERROR("[drm] Buffer too small for PACKET3 INDX_BUFFER "
  1453. "(need %u have %lu) !\n",
  1454. value + 1,
  1455. radeon_bo_size(robj));
  1456. return -EINVAL;
  1457. }
  1458. return 0;
  1459. }
  1460. static int r100_packet3_check(struct radeon_cs_parser *p,
  1461. struct radeon_cs_packet *pkt)
  1462. {
  1463. struct radeon_cs_reloc *reloc;
  1464. struct r100_cs_track *track;
  1465. unsigned idx;
  1466. volatile uint32_t *ib;
  1467. int r;
  1468. ib = p->ib->ptr;
  1469. idx = pkt->idx + 1;
  1470. track = (struct r100_cs_track *)p->track;
  1471. switch (pkt->opcode) {
  1472. case PACKET3_3D_LOAD_VBPNTR:
  1473. r = r100_packet3_load_vbpntr(p, pkt, idx);
  1474. if (r)
  1475. return r;
  1476. break;
  1477. case PACKET3_INDX_BUFFER:
  1478. r = r100_cs_packet_next_reloc(p, &reloc);
  1479. if (r) {
  1480. DRM_ERROR("No reloc for packet3 %d\n", pkt->opcode);
  1481. r100_cs_dump_packet(p, pkt);
  1482. return r;
  1483. }
  1484. ib[idx+1] = radeon_get_ib_value(p, idx+1) + ((u32)reloc->lobj.gpu_offset);
  1485. r = r100_cs_track_check_pkt3_indx_buffer(p, pkt, reloc->robj);
  1486. if (r) {
  1487. return r;
  1488. }
  1489. break;
  1490. case 0x23:
  1491. /* 3D_RNDR_GEN_INDX_PRIM on r100/r200 */
  1492. r = r100_cs_packet_next_reloc(p, &reloc);
  1493. if (r) {
  1494. DRM_ERROR("No reloc for packet3 %d\n", pkt->opcode);
  1495. r100_cs_dump_packet(p, pkt);
  1496. return r;
  1497. }
  1498. ib[idx] = radeon_get_ib_value(p, idx) + ((u32)reloc->lobj.gpu_offset);
  1499. track->num_arrays = 1;
  1500. track->vtx_size = r100_get_vtx_size(radeon_get_ib_value(p, idx + 2));
  1501. track->arrays[0].robj = reloc->robj;
  1502. track->arrays[0].esize = track->vtx_size;
  1503. track->max_indx = radeon_get_ib_value(p, idx+1);
  1504. track->vap_vf_cntl = radeon_get_ib_value(p, idx+3);
  1505. track->immd_dwords = pkt->count - 1;
  1506. r = r100_cs_track_check(p->rdev, track);
  1507. if (r)
  1508. return r;
  1509. break;
  1510. case PACKET3_3D_DRAW_IMMD:
  1511. if (((radeon_get_ib_value(p, idx + 1) >> 4) & 0x3) != 3) {
  1512. DRM_ERROR("PRIM_WALK must be 3 for IMMD draw\n");
  1513. return -EINVAL;
  1514. }
  1515. track->vtx_size = r100_get_vtx_size(radeon_get_ib_value(p, idx + 0));
  1516. track->vap_vf_cntl = radeon_get_ib_value(p, idx + 1);
  1517. track->immd_dwords = pkt->count - 1;
  1518. r = r100_cs_track_check(p->rdev, track);
  1519. if (r)
  1520. return r;
  1521. break;
  1522. /* triggers drawing using in-packet vertex data */
  1523. case PACKET3_3D_DRAW_IMMD_2:
  1524. if (((radeon_get_ib_value(p, idx) >> 4) & 0x3) != 3) {
  1525. DRM_ERROR("PRIM_WALK must be 3 for IMMD draw\n");
  1526. return -EINVAL;
  1527. }
  1528. track->vap_vf_cntl = radeon_get_ib_value(p, idx);
  1529. track->immd_dwords = pkt->count;
  1530. r = r100_cs_track_check(p->rdev, track);
  1531. if (r)
  1532. return r;
  1533. break;
  1534. /* triggers drawing using in-packet vertex data */
  1535. case PACKET3_3D_DRAW_VBUF_2:
  1536. track->vap_vf_cntl = radeon_get_ib_value(p, idx);
  1537. r = r100_cs_track_check(p->rdev, track);
  1538. if (r)
  1539. return r;
  1540. break;
  1541. /* triggers drawing of vertex buffers setup elsewhere */
  1542. case PACKET3_3D_DRAW_INDX_2:
  1543. track->vap_vf_cntl = radeon_get_ib_value(p, idx);
  1544. r = r100_cs_track_check(p->rdev, track);
  1545. if (r)
  1546. return r;
  1547. break;
  1548. /* triggers drawing using indices to vertex buffer */
  1549. case PACKET3_3D_DRAW_VBUF:
  1550. track->vap_vf_cntl = radeon_get_ib_value(p, idx + 1);
  1551. r = r100_cs_track_check(p->rdev, track);
  1552. if (r)
  1553. return r;
  1554. break;
  1555. /* triggers drawing of vertex buffers setup elsewhere */
  1556. case PACKET3_3D_DRAW_INDX:
  1557. track->vap_vf_cntl = radeon_get_ib_value(p, idx + 1);
  1558. r = r100_cs_track_check(p->rdev, track);
  1559. if (r)
  1560. return r;
  1561. break;
  1562. /* triggers drawing using indices to vertex buffer */
  1563. case PACKET3_NOP:
  1564. break;
  1565. default:
  1566. DRM_ERROR("Packet3 opcode %x not supported\n", pkt->opcode);
  1567. return -EINVAL;
  1568. }
  1569. return 0;
  1570. }
  1571. int r100_cs_parse(struct radeon_cs_parser *p)
  1572. {
  1573. struct radeon_cs_packet pkt;
  1574. struct r100_cs_track *track;
  1575. int r;
  1576. track = kzalloc(sizeof(*track), GFP_KERNEL);
  1577. r100_cs_track_clear(p->rdev, track);
  1578. p->track = track;
  1579. do {
  1580. r = r100_cs_packet_parse(p, &pkt, p->idx);
  1581. if (r) {
  1582. return r;
  1583. }
  1584. p->idx += pkt.count + 2;
  1585. switch (pkt.type) {
  1586. case PACKET_TYPE0:
  1587. if (p->rdev->family >= CHIP_R200)
  1588. r = r100_cs_parse_packet0(p, &pkt,
  1589. p->rdev->config.r100.reg_safe_bm,
  1590. p->rdev->config.r100.reg_safe_bm_size,
  1591. &r200_packet0_check);
  1592. else
  1593. r = r100_cs_parse_packet0(p, &pkt,
  1594. p->rdev->config.r100.reg_safe_bm,
  1595. p->rdev->config.r100.reg_safe_bm_size,
  1596. &r100_packet0_check);
  1597. break;
  1598. case PACKET_TYPE2:
  1599. break;
  1600. case PACKET_TYPE3:
  1601. r = r100_packet3_check(p, &pkt);
  1602. break;
  1603. default:
  1604. DRM_ERROR("Unknown packet type %d !\n",
  1605. pkt.type);
  1606. return -EINVAL;
  1607. }
  1608. if (r) {
  1609. return r;
  1610. }
  1611. } while (p->idx < p->chunks[p->chunk_ib_idx].length_dw);
  1612. return 0;
  1613. }
  1614. /*
  1615. * Global GPU functions
  1616. */
  1617. void r100_errata(struct radeon_device *rdev)
  1618. {
  1619. rdev->pll_errata = 0;
  1620. if (rdev->family == CHIP_RV200 || rdev->family == CHIP_RS200) {
  1621. rdev->pll_errata |= CHIP_ERRATA_PLL_DUMMYREADS;
  1622. }
  1623. if (rdev->family == CHIP_RV100 ||
  1624. rdev->family == CHIP_RS100 ||
  1625. rdev->family == CHIP_RS200) {
  1626. rdev->pll_errata |= CHIP_ERRATA_PLL_DELAY;
  1627. }
  1628. }
  1629. /* Wait for vertical sync on primary CRTC */
  1630. void r100_gpu_wait_for_vsync(struct radeon_device *rdev)
  1631. {
  1632. uint32_t crtc_gen_cntl, tmp;
  1633. int i;
  1634. crtc_gen_cntl = RREG32(RADEON_CRTC_GEN_CNTL);
  1635. if ((crtc_gen_cntl & RADEON_CRTC_DISP_REQ_EN_B) ||
  1636. !(crtc_gen_cntl & RADEON_CRTC_EN)) {
  1637. return;
  1638. }
  1639. /* Clear the CRTC_VBLANK_SAVE bit */
  1640. WREG32(RADEON_CRTC_STATUS, RADEON_CRTC_VBLANK_SAVE_CLEAR);
  1641. for (i = 0; i < rdev->usec_timeout; i++) {
  1642. tmp = RREG32(RADEON_CRTC_STATUS);
  1643. if (tmp & RADEON_CRTC_VBLANK_SAVE) {
  1644. return;
  1645. }
  1646. DRM_UDELAY(1);
  1647. }
  1648. }
  1649. /* Wait for vertical sync on secondary CRTC */
  1650. void r100_gpu_wait_for_vsync2(struct radeon_device *rdev)
  1651. {
  1652. uint32_t crtc2_gen_cntl, tmp;
  1653. int i;
  1654. crtc2_gen_cntl = RREG32(RADEON_CRTC2_GEN_CNTL);
  1655. if ((crtc2_gen_cntl & RADEON_CRTC2_DISP_REQ_EN_B) ||
  1656. !(crtc2_gen_cntl & RADEON_CRTC2_EN))
  1657. return;
  1658. /* Clear the CRTC_VBLANK_SAVE bit */
  1659. WREG32(RADEON_CRTC2_STATUS, RADEON_CRTC2_VBLANK_SAVE_CLEAR);
  1660. for (i = 0; i < rdev->usec_timeout; i++) {
  1661. tmp = RREG32(RADEON_CRTC2_STATUS);
  1662. if (tmp & RADEON_CRTC2_VBLANK_SAVE) {
  1663. return;
  1664. }
  1665. DRM_UDELAY(1);
  1666. }
  1667. }
  1668. int r100_rbbm_fifo_wait_for_entry(struct radeon_device *rdev, unsigned n)
  1669. {
  1670. unsigned i;
  1671. uint32_t tmp;
  1672. for (i = 0; i < rdev->usec_timeout; i++) {
  1673. tmp = RREG32(RADEON_RBBM_STATUS) & RADEON_RBBM_FIFOCNT_MASK;
  1674. if (tmp >= n) {
  1675. return 0;
  1676. }
  1677. DRM_UDELAY(1);
  1678. }
  1679. return -1;
  1680. }
  1681. int r100_gui_wait_for_idle(struct radeon_device *rdev)
  1682. {
  1683. unsigned i;
  1684. uint32_t tmp;
  1685. if (r100_rbbm_fifo_wait_for_entry(rdev, 64)) {
  1686. printk(KERN_WARNING "radeon: wait for empty RBBM fifo failed !"
  1687. " Bad things might happen.\n");
  1688. }
  1689. for (i = 0; i < rdev->usec_timeout; i++) {
  1690. tmp = RREG32(RADEON_RBBM_STATUS);
  1691. if (!(tmp & RADEON_RBBM_ACTIVE)) {
  1692. return 0;
  1693. }
  1694. DRM_UDELAY(1);
  1695. }
  1696. return -1;
  1697. }
  1698. int r100_mc_wait_for_idle(struct radeon_device *rdev)
  1699. {
  1700. unsigned i;
  1701. uint32_t tmp;
  1702. for (i = 0; i < rdev->usec_timeout; i++) {
  1703. /* read MC_STATUS */
  1704. tmp = RREG32(RADEON_MC_STATUS);
  1705. if (tmp & RADEON_MC_IDLE) {
  1706. return 0;
  1707. }
  1708. DRM_UDELAY(1);
  1709. }
  1710. return -1;
  1711. }
  1712. void r100_gpu_lockup_update(struct r100_gpu_lockup *lockup, struct radeon_cp *cp)
  1713. {
  1714. lockup->last_cp_rptr = cp->rptr;
  1715. lockup->last_jiffies = jiffies;
  1716. }
  1717. /**
  1718. * r100_gpu_cp_is_lockup() - check if CP is lockup by recording information
  1719. * @rdev: radeon device structure
  1720. * @lockup: r100_gpu_lockup structure holding CP lockup tracking informations
  1721. * @cp: radeon_cp structure holding CP information
  1722. *
  1723. * We don't need to initialize the lockup tracking information as we will either
  1724. * have CP rptr to a different value of jiffies wrap around which will force
  1725. * initialization of the lockup tracking informations.
  1726. *
  1727. * A possible false positivie is if we get call after while and last_cp_rptr ==
  1728. * the current CP rptr, even if it's unlikely it might happen. To avoid this
  1729. * if the elapsed time since last call is bigger than 2 second than we return
  1730. * false and update the tracking information. Due to this the caller must call
  1731. * r100_gpu_cp_is_lockup several time in less than 2sec for lockup to be reported
  1732. * the fencing code should be cautious about that.
  1733. *
  1734. * Caller should write to the ring to force CP to do something so we don't get
  1735. * false positive when CP is just gived nothing to do.
  1736. *
  1737. **/
  1738. bool r100_gpu_cp_is_lockup(struct radeon_device *rdev, struct r100_gpu_lockup *lockup, struct radeon_cp *cp)
  1739. {
  1740. unsigned long cjiffies, elapsed;
  1741. cjiffies = jiffies;
  1742. if (!time_after(cjiffies, lockup->last_jiffies)) {
  1743. /* likely a wrap around */
  1744. lockup->last_cp_rptr = cp->rptr;
  1745. lockup->last_jiffies = jiffies;
  1746. return false;
  1747. }
  1748. if (cp->rptr != lockup->last_cp_rptr) {
  1749. /* CP is still working no lockup */
  1750. lockup->last_cp_rptr = cp->rptr;
  1751. lockup->last_jiffies = jiffies;
  1752. return false;
  1753. }
  1754. elapsed = jiffies_to_msecs(cjiffies - lockup->last_jiffies);
  1755. if (elapsed >= 3000) {
  1756. /* very likely the improbable case where current
  1757. * rptr is equal to last recorded, a while ago, rptr
  1758. * this is more likely a false positive update tracking
  1759. * information which should force us to be recall at
  1760. * latter point
  1761. */
  1762. lockup->last_cp_rptr = cp->rptr;
  1763. lockup->last_jiffies = jiffies;
  1764. return false;
  1765. }
  1766. if (elapsed >= 1000) {
  1767. dev_err(rdev->dev, "GPU lockup CP stall for more than %lumsec\n", elapsed);
  1768. return true;
  1769. }
  1770. /* give a chance to the GPU ... */
  1771. return false;
  1772. }
  1773. bool r100_gpu_is_lockup(struct radeon_device *rdev)
  1774. {
  1775. u32 rbbm_status;
  1776. int r;
  1777. rbbm_status = RREG32(R_000E40_RBBM_STATUS);
  1778. if (!G_000E40_GUI_ACTIVE(rbbm_status)) {
  1779. r100_gpu_lockup_update(&rdev->config.r100.lockup, &rdev->cp);
  1780. return false;
  1781. }
  1782. /* force CP activities */
  1783. r = radeon_ring_lock(rdev, 2);
  1784. if (!r) {
  1785. /* PACKET2 NOP */
  1786. radeon_ring_write(rdev, 0x80000000);
  1787. radeon_ring_write(rdev, 0x80000000);
  1788. radeon_ring_unlock_commit(rdev);
  1789. }
  1790. rdev->cp.rptr = RREG32(RADEON_CP_RB_RPTR);
  1791. return r100_gpu_cp_is_lockup(rdev, &rdev->config.r100.lockup, &rdev->cp);
  1792. }
  1793. void r100_bm_disable(struct radeon_device *rdev)
  1794. {
  1795. u32 tmp;
  1796. /* disable bus mastering */
  1797. tmp = RREG32(R_000030_BUS_CNTL);
  1798. WREG32(R_000030_BUS_CNTL, (tmp & 0xFFFFFFFF) | 0x00000044);
  1799. mdelay(1);
  1800. WREG32(R_000030_BUS_CNTL, (tmp & 0xFFFFFFFF) | 0x00000042);
  1801. mdelay(1);
  1802. WREG32(R_000030_BUS_CNTL, (tmp & 0xFFFFFFFF) | 0x00000040);
  1803. tmp = RREG32(RADEON_BUS_CNTL);
  1804. mdelay(1);
  1805. pci_read_config_word(rdev->pdev, 0x4, (u16*)&tmp);
  1806. pci_write_config_word(rdev->pdev, 0x4, tmp & 0xFFFB);
  1807. mdelay(1);
  1808. }
  1809. int r100_asic_reset(struct radeon_device *rdev)
  1810. {
  1811. struct r100_mc_save save;
  1812. u32 status, tmp;
  1813. r100_mc_stop(rdev, &save);
  1814. status = RREG32(R_000E40_RBBM_STATUS);
  1815. if (!G_000E40_GUI_ACTIVE(status)) {
  1816. return 0;
  1817. }
  1818. status = RREG32(R_000E40_RBBM_STATUS);
  1819. dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status);
  1820. /* stop CP */
  1821. WREG32(RADEON_CP_CSQ_CNTL, 0);
  1822. tmp = RREG32(RADEON_CP_RB_CNTL);
  1823. WREG32(RADEON_CP_RB_CNTL, tmp | RADEON_RB_RPTR_WR_ENA);
  1824. WREG32(RADEON_CP_RB_RPTR_WR, 0);
  1825. WREG32(RADEON_CP_RB_WPTR, 0);
  1826. WREG32(RADEON_CP_RB_CNTL, tmp);
  1827. /* save PCI state */
  1828. pci_save_state(rdev->pdev);
  1829. /* disable bus mastering */
  1830. r100_bm_disable(rdev);
  1831. WREG32(R_0000F0_RBBM_SOFT_RESET, S_0000F0_SOFT_RESET_SE(1) |
  1832. S_0000F0_SOFT_RESET_RE(1) |
  1833. S_0000F0_SOFT_RESET_PP(1) |
  1834. S_0000F0_SOFT_RESET_RB(1));
  1835. RREG32(R_0000F0_RBBM_SOFT_RESET);
  1836. mdelay(500);
  1837. WREG32(R_0000F0_RBBM_SOFT_RESET, 0);
  1838. mdelay(1);
  1839. status = RREG32(R_000E40_RBBM_STATUS);
  1840. dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status);
  1841. /* reset CP */
  1842. WREG32(R_0000F0_RBBM_SOFT_RESET, S_0000F0_SOFT_RESET_CP(1));
  1843. RREG32(R_0000F0_RBBM_SOFT_RESET);
  1844. mdelay(500);
  1845. WREG32(R_0000F0_RBBM_SOFT_RESET, 0);
  1846. mdelay(1);
  1847. status = RREG32(R_000E40_RBBM_STATUS);
  1848. dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status);
  1849. /* restore PCI & busmastering */
  1850. pci_restore_state(rdev->pdev);
  1851. r100_enable_bm(rdev);
  1852. /* Check if GPU is idle */
  1853. if (G_000E40_SE_BUSY(status) || G_000E40_RE_BUSY(status) ||
  1854. G_000E40_TAM_BUSY(status) || G_000E40_PB_BUSY(status)) {
  1855. dev_err(rdev->dev, "failed to reset GPU\n");
  1856. rdev->gpu_lockup = true;
  1857. return -1;
  1858. }
  1859. r100_mc_resume(rdev, &save);
  1860. dev_info(rdev->dev, "GPU reset succeed\n");
  1861. return 0;
  1862. }
  1863. void r100_set_common_regs(struct radeon_device *rdev)
  1864. {
  1865. struct drm_device *dev = rdev->ddev;
  1866. bool force_dac2 = false;
  1867. u32 tmp;
  1868. /* set these so they don't interfere with anything */
  1869. WREG32(RADEON_OV0_SCALE_CNTL, 0);
  1870. WREG32(RADEON_SUBPIC_CNTL, 0);
  1871. WREG32(RADEON_VIPH_CONTROL, 0);
  1872. WREG32(RADEON_I2C_CNTL_1, 0);
  1873. WREG32(RADEON_DVI_I2C_CNTL_1, 0);
  1874. WREG32(RADEON_CAP0_TRIG_CNTL, 0);
  1875. WREG32(RADEON_CAP1_TRIG_CNTL, 0);
  1876. /* always set up dac2 on rn50 and some rv100 as lots
  1877. * of servers seem to wire it up to a VGA port but
  1878. * don't report it in the bios connector
  1879. * table.
  1880. */
  1881. switch (dev->pdev->device) {
  1882. /* RN50 */
  1883. case 0x515e:
  1884. case 0x5969:
  1885. force_dac2 = true;
  1886. break;
  1887. /* RV100*/
  1888. case 0x5159:
  1889. case 0x515a:
  1890. /* DELL triple head servers */
  1891. if ((dev->pdev->subsystem_vendor == 0x1028 /* DELL */) &&
  1892. ((dev->pdev->subsystem_device == 0x016c) ||
  1893. (dev->pdev->subsystem_device == 0x016d) ||
  1894. (dev->pdev->subsystem_device == 0x016e) ||
  1895. (dev->pdev->subsystem_device == 0x016f) ||
  1896. (dev->pdev->subsystem_device == 0x0170) ||
  1897. (dev->pdev->subsystem_device == 0x017d) ||
  1898. (dev->pdev->subsystem_device == 0x017e) ||
  1899. (dev->pdev->subsystem_device == 0x0183) ||
  1900. (dev->pdev->subsystem_device == 0x018a) ||
  1901. (dev->pdev->subsystem_device == 0x019a)))
  1902. force_dac2 = true;
  1903. break;
  1904. }
  1905. if (force_dac2) {
  1906. u32 disp_hw_debug = RREG32(RADEON_DISP_HW_DEBUG);
  1907. u32 tv_dac_cntl = RREG32(RADEON_TV_DAC_CNTL);
  1908. u32 dac2_cntl = RREG32(RADEON_DAC_CNTL2);
  1909. /* For CRT on DAC2, don't turn it on if BIOS didn't
  1910. enable it, even it's detected.
  1911. */
  1912. /* force it to crtc0 */
  1913. dac2_cntl &= ~RADEON_DAC2_DAC_CLK_SEL;
  1914. dac2_cntl |= RADEON_DAC2_DAC2_CLK_SEL;
  1915. disp_hw_debug |= RADEON_CRT2_DISP1_SEL;
  1916. /* set up the TV DAC */
  1917. tv_dac_cntl &= ~(RADEON_TV_DAC_PEDESTAL |
  1918. RADEON_TV_DAC_STD_MASK |
  1919. RADEON_TV_DAC_RDACPD |
  1920. RADEON_TV_DAC_GDACPD |
  1921. RADEON_TV_DAC_BDACPD |
  1922. RADEON_TV_DAC_BGADJ_MASK |
  1923. RADEON_TV_DAC_DACADJ_MASK);
  1924. tv_dac_cntl |= (RADEON_TV_DAC_NBLANK |
  1925. RADEON_TV_DAC_NHOLD |
  1926. RADEON_TV_DAC_STD_PS2 |
  1927. (0x58 << 16));
  1928. WREG32(RADEON_TV_DAC_CNTL, tv_dac_cntl);
  1929. WREG32(RADEON_DISP_HW_DEBUG, disp_hw_debug);
  1930. WREG32(RADEON_DAC_CNTL2, dac2_cntl);
  1931. }
  1932. /* switch PM block to ACPI mode */
  1933. tmp = RREG32_PLL(RADEON_PLL_PWRMGT_CNTL);
  1934. tmp &= ~RADEON_PM_MODE_SEL;
  1935. WREG32_PLL(RADEON_PLL_PWRMGT_CNTL, tmp);
  1936. }
  1937. /*
  1938. * VRAM info
  1939. */
  1940. static void r100_vram_get_type(struct radeon_device *rdev)
  1941. {
  1942. uint32_t tmp;
  1943. rdev->mc.vram_is_ddr = false;
  1944. if (rdev->flags & RADEON_IS_IGP)
  1945. rdev->mc.vram_is_ddr = true;
  1946. else if (RREG32(RADEON_MEM_SDRAM_MODE_REG) & RADEON_MEM_CFG_TYPE_DDR)
  1947. rdev->mc.vram_is_ddr = true;
  1948. if ((rdev->family == CHIP_RV100) ||
  1949. (rdev->family == CHIP_RS100) ||
  1950. (rdev->family == CHIP_RS200)) {
  1951. tmp = RREG32(RADEON_MEM_CNTL);
  1952. if (tmp & RV100_HALF_MODE) {
  1953. rdev->mc.vram_width = 32;
  1954. } else {
  1955. rdev->mc.vram_width = 64;
  1956. }
  1957. if (rdev->flags & RADEON_SINGLE_CRTC) {
  1958. rdev->mc.vram_width /= 4;
  1959. rdev->mc.vram_is_ddr = true;
  1960. }
  1961. } else if (rdev->family <= CHIP_RV280) {
  1962. tmp = RREG32(RADEON_MEM_CNTL);
  1963. if (tmp & RADEON_MEM_NUM_CHANNELS_MASK) {
  1964. rdev->mc.vram_width = 128;
  1965. } else {
  1966. rdev->mc.vram_width = 64;
  1967. }
  1968. } else {
  1969. /* newer IGPs */
  1970. rdev->mc.vram_width = 128;
  1971. }
  1972. }
  1973. static u32 r100_get_accessible_vram(struct radeon_device *rdev)
  1974. {
  1975. u32 aper_size;
  1976. u8 byte;
  1977. aper_size = RREG32(RADEON_CONFIG_APER_SIZE);
  1978. /* Set HDP_APER_CNTL only on cards that are known not to be broken,
  1979. * that is has the 2nd generation multifunction PCI interface
  1980. */
  1981. if (rdev->family == CHIP_RV280 ||
  1982. rdev->family >= CHIP_RV350) {
  1983. WREG32_P(RADEON_HOST_PATH_CNTL, RADEON_HDP_APER_CNTL,
  1984. ~RADEON_HDP_APER_CNTL);
  1985. DRM_INFO("Generation 2 PCI interface, using max accessible memory\n");
  1986. return aper_size * 2;
  1987. }
  1988. /* Older cards have all sorts of funny issues to deal with. First
  1989. * check if it's a multifunction card by reading the PCI config
  1990. * header type... Limit those to one aperture size
  1991. */
  1992. pci_read_config_byte(rdev->pdev, 0xe, &byte);
  1993. if (byte & 0x80) {
  1994. DRM_INFO("Generation 1 PCI interface in multifunction mode\n");
  1995. DRM_INFO("Limiting VRAM to one aperture\n");
  1996. return aper_size;
  1997. }
  1998. /* Single function older card. We read HDP_APER_CNTL to see how the BIOS
  1999. * have set it up. We don't write this as it's broken on some ASICs but
  2000. * we expect the BIOS to have done the right thing (might be too optimistic...)
  2001. */
  2002. if (RREG32(RADEON_HOST_PATH_CNTL) & RADEON_HDP_APER_CNTL)
  2003. return aper_size * 2;
  2004. return aper_size;
  2005. }
  2006. void r100_vram_init_sizes(struct radeon_device *rdev)
  2007. {
  2008. u64 config_aper_size;
  2009. /* work out accessible VRAM */
  2010. rdev->mc.aper_base = drm_get_resource_start(rdev->ddev, 0);
  2011. rdev->mc.aper_size = drm_get_resource_len(rdev->ddev, 0);
  2012. rdev->mc.visible_vram_size = r100_get_accessible_vram(rdev);
  2013. /* FIXME we don't use the second aperture yet when we could use it */
  2014. if (rdev->mc.visible_vram_size > rdev->mc.aper_size)
  2015. rdev->mc.visible_vram_size = rdev->mc.aper_size;
  2016. config_aper_size = RREG32(RADEON_CONFIG_APER_SIZE);
  2017. if (rdev->flags & RADEON_IS_IGP) {
  2018. uint32_t tom;
  2019. /* read NB_TOM to get the amount of ram stolen for the GPU */
  2020. tom = RREG32(RADEON_NB_TOM);
  2021. rdev->mc.real_vram_size = (((tom >> 16) - (tom & 0xffff) + 1) << 16);
  2022. WREG32(RADEON_CONFIG_MEMSIZE, rdev->mc.real_vram_size);
  2023. rdev->mc.mc_vram_size = rdev->mc.real_vram_size;
  2024. } else {
  2025. rdev->mc.real_vram_size = RREG32(RADEON_CONFIG_MEMSIZE);
  2026. /* Some production boards of m6 will report 0
  2027. * if it's 8 MB
  2028. */
  2029. if (rdev->mc.real_vram_size == 0) {
  2030. rdev->mc.real_vram_size = 8192 * 1024;
  2031. WREG32(RADEON_CONFIG_MEMSIZE, rdev->mc.real_vram_size);
  2032. }
  2033. /* Fix for RN50, M6, M7 with 8/16/32(??) MBs of VRAM -
  2034. * Novell bug 204882 + along with lots of ubuntu ones
  2035. */
  2036. if (config_aper_size > rdev->mc.real_vram_size)
  2037. rdev->mc.mc_vram_size = config_aper_size;
  2038. else
  2039. rdev->mc.mc_vram_size = rdev->mc.real_vram_size;
  2040. }
  2041. }
  2042. void r100_vga_set_state(struct radeon_device *rdev, bool state)
  2043. {
  2044. uint32_t temp;
  2045. temp = RREG32(RADEON_CONFIG_CNTL);
  2046. if (state == false) {
  2047. temp &= ~(1<<8);
  2048. temp |= (1<<9);
  2049. } else {
  2050. temp &= ~(1<<9);
  2051. }
  2052. WREG32(RADEON_CONFIG_CNTL, temp);
  2053. }
  2054. void r100_mc_init(struct radeon_device *rdev)
  2055. {
  2056. u64 base;
  2057. r100_vram_get_type(rdev);
  2058. r100_vram_init_sizes(rdev);
  2059. base = rdev->mc.aper_base;
  2060. if (rdev->flags & RADEON_IS_IGP)
  2061. base = (RREG32(RADEON_NB_TOM) & 0xffff) << 16;
  2062. radeon_vram_location(rdev, &rdev->mc, base);
  2063. if (!(rdev->flags & RADEON_IS_AGP))
  2064. radeon_gtt_location(rdev, &rdev->mc);
  2065. radeon_update_bandwidth_info(rdev);
  2066. }
  2067. /*
  2068. * Indirect registers accessor
  2069. */
  2070. void r100_pll_errata_after_index(struct radeon_device *rdev)
  2071. {
  2072. if (!(rdev->pll_errata & CHIP_ERRATA_PLL_DUMMYREADS)) {
  2073. return;
  2074. }
  2075. (void)RREG32(RADEON_CLOCK_CNTL_DATA);
  2076. (void)RREG32(RADEON_CRTC_GEN_CNTL);
  2077. }
  2078. static void r100_pll_errata_after_data(struct radeon_device *rdev)
  2079. {
  2080. /* This workarounds is necessary on RV100, RS100 and RS200 chips
  2081. * or the chip could hang on a subsequent access
  2082. */
  2083. if (rdev->pll_errata & CHIP_ERRATA_PLL_DELAY) {
  2084. udelay(5000);
  2085. }
  2086. /* This function is required to workaround a hardware bug in some (all?)
  2087. * revisions of the R300. This workaround should be called after every
  2088. * CLOCK_CNTL_INDEX register access. If not, register reads afterward
  2089. * may not be correct.
  2090. */
  2091. if (rdev->pll_errata & CHIP_ERRATA_R300_CG) {
  2092. uint32_t save, tmp;
  2093. save = RREG32(RADEON_CLOCK_CNTL_INDEX);
  2094. tmp = save & ~(0x3f | RADEON_PLL_WR_EN);
  2095. WREG32(RADEON_CLOCK_CNTL_INDEX, tmp);
  2096. tmp = RREG32(RADEON_CLOCK_CNTL_DATA);
  2097. WREG32(RADEON_CLOCK_CNTL_INDEX, save);
  2098. }
  2099. }
  2100. uint32_t r100_pll_rreg(struct radeon_device *rdev, uint32_t reg)
  2101. {
  2102. uint32_t data;
  2103. WREG8(RADEON_CLOCK_CNTL_INDEX, reg & 0x3f);
  2104. r100_pll_errata_after_index(rdev);
  2105. data = RREG32(RADEON_CLOCK_CNTL_DATA);
  2106. r100_pll_errata_after_data(rdev);
  2107. return data;
  2108. }
  2109. void r100_pll_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
  2110. {
  2111. WREG8(RADEON_CLOCK_CNTL_INDEX, ((reg & 0x3f) | RADEON_PLL_WR_EN));
  2112. r100_pll_errata_after_index(rdev);
  2113. WREG32(RADEON_CLOCK_CNTL_DATA, v);
  2114. r100_pll_errata_after_data(rdev);
  2115. }
  2116. void r100_set_safe_registers(struct radeon_device *rdev)
  2117. {
  2118. if (ASIC_IS_RN50(rdev)) {
  2119. rdev->config.r100.reg_safe_bm = rn50_reg_safe_bm;
  2120. rdev->config.r100.reg_safe_bm_size = ARRAY_SIZE(rn50_reg_safe_bm);
  2121. } else if (rdev->family < CHIP_R200) {
  2122. rdev->config.r100.reg_safe_bm = r100_reg_safe_bm;
  2123. rdev->config.r100.reg_safe_bm_size = ARRAY_SIZE(r100_reg_safe_bm);
  2124. } else {
  2125. r200_set_safe_registers(rdev);
  2126. }
  2127. }
  2128. /*
  2129. * Debugfs info
  2130. */
  2131. #if defined(CONFIG_DEBUG_FS)
  2132. static int r100_debugfs_rbbm_info(struct seq_file *m, void *data)
  2133. {
  2134. struct drm_info_node *node = (struct drm_info_node *) m->private;
  2135. struct drm_device *dev = node->minor->dev;
  2136. struct radeon_device *rdev = dev->dev_private;
  2137. uint32_t reg, value;
  2138. unsigned i;
  2139. seq_printf(m, "RBBM_STATUS 0x%08x\n", RREG32(RADEON_RBBM_STATUS));
  2140. seq_printf(m, "RBBM_CMDFIFO_STAT 0x%08x\n", RREG32(0xE7C));
  2141. seq_printf(m, "CP_STAT 0x%08x\n", RREG32(RADEON_CP_STAT));
  2142. for (i = 0; i < 64; i++) {
  2143. WREG32(RADEON_RBBM_CMDFIFO_ADDR, i | 0x100);
  2144. reg = (RREG32(RADEON_RBBM_CMDFIFO_DATA) - 1) >> 2;
  2145. WREG32(RADEON_RBBM_CMDFIFO_ADDR, i);
  2146. value = RREG32(RADEON_RBBM_CMDFIFO_DATA);
  2147. seq_printf(m, "[0x%03X] 0x%04X=0x%08X\n", i, reg, value);
  2148. }
  2149. return 0;
  2150. }
  2151. static int r100_debugfs_cp_ring_info(struct seq_file *m, void *data)
  2152. {
  2153. struct drm_info_node *node = (struct drm_info_node *) m->private;
  2154. struct drm_device *dev = node->minor->dev;
  2155. struct radeon_device *rdev = dev->dev_private;
  2156. uint32_t rdp, wdp;
  2157. unsigned count, i, j;
  2158. radeon_ring_free_size(rdev);
  2159. rdp = RREG32(RADEON_CP_RB_RPTR);
  2160. wdp = RREG32(RADEON_CP_RB_WPTR);
  2161. count = (rdp + rdev->cp.ring_size - wdp) & rdev->cp.ptr_mask;
  2162. seq_printf(m, "CP_STAT 0x%08x\n", RREG32(RADEON_CP_STAT));
  2163. seq_printf(m, "CP_RB_WPTR 0x%08x\n", wdp);
  2164. seq_printf(m, "CP_RB_RPTR 0x%08x\n", rdp);
  2165. seq_printf(m, "%u free dwords in ring\n", rdev->cp.ring_free_dw);
  2166. seq_printf(m, "%u dwords in ring\n", count);
  2167. for (j = 0; j <= count; j++) {
  2168. i = (rdp + j) & rdev->cp.ptr_mask;
  2169. seq_printf(m, "r[%04d]=0x%08x\n", i, rdev->cp.ring[i]);
  2170. }
  2171. return 0;
  2172. }
  2173. static int r100_debugfs_cp_csq_fifo(struct seq_file *m, void *data)
  2174. {
  2175. struct drm_info_node *node = (struct drm_info_node *) m->private;
  2176. struct drm_device *dev = node->minor->dev;
  2177. struct radeon_device *rdev = dev->dev_private;
  2178. uint32_t csq_stat, csq2_stat, tmp;
  2179. unsigned r_rptr, r_wptr, ib1_rptr, ib1_wptr, ib2_rptr, ib2_wptr;
  2180. unsigned i;
  2181. seq_printf(m, "CP_STAT 0x%08x\n", RREG32(RADEON_CP_STAT));
  2182. seq_printf(m, "CP_CSQ_MODE 0x%08x\n", RREG32(RADEON_CP_CSQ_MODE));
  2183. csq_stat = RREG32(RADEON_CP_CSQ_STAT);
  2184. csq2_stat = RREG32(RADEON_CP_CSQ2_STAT);
  2185. r_rptr = (csq_stat >> 0) & 0x3ff;
  2186. r_wptr = (csq_stat >> 10) & 0x3ff;
  2187. ib1_rptr = (csq_stat >> 20) & 0x3ff;
  2188. ib1_wptr = (csq2_stat >> 0) & 0x3ff;
  2189. ib2_rptr = (csq2_stat >> 10) & 0x3ff;
  2190. ib2_wptr = (csq2_stat >> 20) & 0x3ff;
  2191. seq_printf(m, "CP_CSQ_STAT 0x%08x\n", csq_stat);
  2192. seq_printf(m, "CP_CSQ2_STAT 0x%08x\n", csq2_stat);
  2193. seq_printf(m, "Ring rptr %u\n", r_rptr);
  2194. seq_printf(m, "Ring wptr %u\n", r_wptr);
  2195. seq_printf(m, "Indirect1 rptr %u\n", ib1_rptr);
  2196. seq_printf(m, "Indirect1 wptr %u\n", ib1_wptr);
  2197. seq_printf(m, "Indirect2 rptr %u\n", ib2_rptr);
  2198. seq_printf(m, "Indirect2 wptr %u\n", ib2_wptr);
  2199. /* FIXME: 0, 128, 640 depends on fifo setup see cp_init_kms
  2200. * 128 = indirect1_start * 8 & 640 = indirect2_start * 8 */
  2201. seq_printf(m, "Ring fifo:\n");
  2202. for (i = 0; i < 256; i++) {
  2203. WREG32(RADEON_CP_CSQ_ADDR, i << 2);
  2204. tmp = RREG32(RADEON_CP_CSQ_DATA);
  2205. seq_printf(m, "rfifo[%04d]=0x%08X\n", i, tmp);
  2206. }
  2207. seq_printf(m, "Indirect1 fifo:\n");
  2208. for (i = 256; i <= 512; i++) {
  2209. WREG32(RADEON_CP_CSQ_ADDR, i << 2);
  2210. tmp = RREG32(RADEON_CP_CSQ_DATA);
  2211. seq_printf(m, "ib1fifo[%04d]=0x%08X\n", i, tmp);
  2212. }
  2213. seq_printf(m, "Indirect2 fifo:\n");
  2214. for (i = 640; i < ib1_wptr; i++) {
  2215. WREG32(RADEON_CP_CSQ_ADDR, i << 2);
  2216. tmp = RREG32(RADEON_CP_CSQ_DATA);
  2217. seq_printf(m, "ib2fifo[%04d]=0x%08X\n", i, tmp);
  2218. }
  2219. return 0;
  2220. }
  2221. static int r100_debugfs_mc_info(struct seq_file *m, void *data)
  2222. {
  2223. struct drm_info_node *node = (struct drm_info_node *) m->private;
  2224. struct drm_device *dev = node->minor->dev;
  2225. struct radeon_device *rdev = dev->dev_private;
  2226. uint32_t tmp;
  2227. tmp = RREG32(RADEON_CONFIG_MEMSIZE);
  2228. seq_printf(m, "CONFIG_MEMSIZE 0x%08x\n", tmp);
  2229. tmp = RREG32(RADEON_MC_FB_LOCATION);
  2230. seq_printf(m, "MC_FB_LOCATION 0x%08x\n", tmp);
  2231. tmp = RREG32(RADEON_BUS_CNTL);
  2232. seq_printf(m, "BUS_CNTL 0x%08x\n", tmp);
  2233. tmp = RREG32(RADEON_MC_AGP_LOCATION);
  2234. seq_printf(m, "MC_AGP_LOCATION 0x%08x\n", tmp);
  2235. tmp = RREG32(RADEON_AGP_BASE);
  2236. seq_printf(m, "AGP_BASE 0x%08x\n", tmp);
  2237. tmp = RREG32(RADEON_HOST_PATH_CNTL);
  2238. seq_printf(m, "HOST_PATH_CNTL 0x%08x\n", tmp);
  2239. tmp = RREG32(0x01D0);
  2240. seq_printf(m, "AIC_CTRL 0x%08x\n", tmp);
  2241. tmp = RREG32(RADEON_AIC_LO_ADDR);
  2242. seq_printf(m, "AIC_LO_ADDR 0x%08x\n", tmp);
  2243. tmp = RREG32(RADEON_AIC_HI_ADDR);
  2244. seq_printf(m, "AIC_HI_ADDR 0x%08x\n", tmp);
  2245. tmp = RREG32(0x01E4);
  2246. seq_printf(m, "AIC_TLB_ADDR 0x%08x\n", tmp);
  2247. return 0;
  2248. }
  2249. static struct drm_info_list r100_debugfs_rbbm_list[] = {
  2250. {"r100_rbbm_info", r100_debugfs_rbbm_info, 0, NULL},
  2251. };
  2252. static struct drm_info_list r100_debugfs_cp_list[] = {
  2253. {"r100_cp_ring_info", r100_debugfs_cp_ring_info, 0, NULL},
  2254. {"r100_cp_csq_fifo", r100_debugfs_cp_csq_fifo, 0, NULL},
  2255. };
  2256. static struct drm_info_list r100_debugfs_mc_info_list[] = {
  2257. {"r100_mc_info", r100_debugfs_mc_info, 0, NULL},
  2258. };
  2259. #endif
  2260. int r100_debugfs_rbbm_init(struct radeon_device *rdev)
  2261. {
  2262. #if defined(CONFIG_DEBUG_FS)
  2263. return radeon_debugfs_add_files(rdev, r100_debugfs_rbbm_list, 1);
  2264. #else
  2265. return 0;
  2266. #endif
  2267. }
  2268. int r100_debugfs_cp_init(struct radeon_device *rdev)
  2269. {
  2270. #if defined(CONFIG_DEBUG_FS)
  2271. return radeon_debugfs_add_files(rdev, r100_debugfs_cp_list, 2);
  2272. #else
  2273. return 0;
  2274. #endif
  2275. }
  2276. int r100_debugfs_mc_info_init(struct radeon_device *rdev)
  2277. {
  2278. #if defined(CONFIG_DEBUG_FS)
  2279. return radeon_debugfs_add_files(rdev, r100_debugfs_mc_info_list, 1);
  2280. #else
  2281. return 0;
  2282. #endif
  2283. }
  2284. int r100_set_surface_reg(struct radeon_device *rdev, int reg,
  2285. uint32_t tiling_flags, uint32_t pitch,
  2286. uint32_t offset, uint32_t obj_size)
  2287. {
  2288. int surf_index = reg * 16;
  2289. int flags = 0;
  2290. /* r100/r200 divide by 16 */
  2291. if (rdev->family < CHIP_R300)
  2292. flags = pitch / 16;
  2293. else
  2294. flags = pitch / 8;
  2295. if (rdev->family <= CHIP_RS200) {
  2296. if ((tiling_flags & (RADEON_TILING_MACRO|RADEON_TILING_MICRO))
  2297. == (RADEON_TILING_MACRO|RADEON_TILING_MICRO))
  2298. flags |= RADEON_SURF_TILE_COLOR_BOTH;
  2299. if (tiling_flags & RADEON_TILING_MACRO)
  2300. flags |= RADEON_SURF_TILE_COLOR_MACRO;
  2301. } else if (rdev->family <= CHIP_RV280) {
  2302. if (tiling_flags & (RADEON_TILING_MACRO))
  2303. flags |= R200_SURF_TILE_COLOR_MACRO;
  2304. if (tiling_flags & RADEON_TILING_MICRO)
  2305. flags |= R200_SURF_TILE_COLOR_MICRO;
  2306. } else {
  2307. if (tiling_flags & RADEON_TILING_MACRO)
  2308. flags |= R300_SURF_TILE_MACRO;
  2309. if (tiling_flags & RADEON_TILING_MICRO)
  2310. flags |= R300_SURF_TILE_MICRO;
  2311. }
  2312. if (tiling_flags & RADEON_TILING_SWAP_16BIT)
  2313. flags |= RADEON_SURF_AP0_SWP_16BPP | RADEON_SURF_AP1_SWP_16BPP;
  2314. if (tiling_flags & RADEON_TILING_SWAP_32BIT)
  2315. flags |= RADEON_SURF_AP0_SWP_32BPP | RADEON_SURF_AP1_SWP_32BPP;
  2316. DRM_DEBUG("writing surface %d %d %x %x\n", reg, flags, offset, offset+obj_size-1);
  2317. WREG32(RADEON_SURFACE0_INFO + surf_index, flags);
  2318. WREG32(RADEON_SURFACE0_LOWER_BOUND + surf_index, offset);
  2319. WREG32(RADEON_SURFACE0_UPPER_BOUND + surf_index, offset + obj_size - 1);
  2320. return 0;
  2321. }
  2322. void r100_clear_surface_reg(struct radeon_device *rdev, int reg)
  2323. {
  2324. int surf_index = reg * 16;
  2325. WREG32(RADEON_SURFACE0_INFO + surf_index, 0);
  2326. }
  2327. void r100_bandwidth_update(struct radeon_device *rdev)
  2328. {
  2329. fixed20_12 trcd_ff, trp_ff, tras_ff, trbs_ff, tcas_ff;
  2330. fixed20_12 sclk_ff, mclk_ff, sclk_eff_ff, sclk_delay_ff;
  2331. fixed20_12 peak_disp_bw, mem_bw, pix_clk, pix_clk2, temp_ff, crit_point_ff;
  2332. uint32_t temp, data, mem_trcd, mem_trp, mem_tras;
  2333. fixed20_12 memtcas_ff[8] = {
  2334. fixed_init(1),
  2335. fixed_init(2),
  2336. fixed_init(3),
  2337. fixed_init(0),
  2338. fixed_init_half(1),
  2339. fixed_init_half(2),
  2340. fixed_init(0),
  2341. };
  2342. fixed20_12 memtcas_rs480_ff[8] = {
  2343. fixed_init(0),
  2344. fixed_init(1),
  2345. fixed_init(2),
  2346. fixed_init(3),
  2347. fixed_init(0),
  2348. fixed_init_half(1),
  2349. fixed_init_half(2),
  2350. fixed_init_half(3),
  2351. };
  2352. fixed20_12 memtcas2_ff[8] = {
  2353. fixed_init(0),
  2354. fixed_init(1),
  2355. fixed_init(2),
  2356. fixed_init(3),
  2357. fixed_init(4),
  2358. fixed_init(5),
  2359. fixed_init(6),
  2360. fixed_init(7),
  2361. };
  2362. fixed20_12 memtrbs[8] = {
  2363. fixed_init(1),
  2364. fixed_init_half(1),
  2365. fixed_init(2),
  2366. fixed_init_half(2),
  2367. fixed_init(3),
  2368. fixed_init_half(3),
  2369. fixed_init(4),
  2370. fixed_init_half(4)
  2371. };
  2372. fixed20_12 memtrbs_r4xx[8] = {
  2373. fixed_init(4),
  2374. fixed_init(5),
  2375. fixed_init(6),
  2376. fixed_init(7),
  2377. fixed_init(8),
  2378. fixed_init(9),
  2379. fixed_init(10),
  2380. fixed_init(11)
  2381. };
  2382. fixed20_12 min_mem_eff;
  2383. fixed20_12 mc_latency_sclk, mc_latency_mclk, k1;
  2384. fixed20_12 cur_latency_mclk, cur_latency_sclk;
  2385. fixed20_12 disp_latency, disp_latency_overhead, disp_drain_rate,
  2386. disp_drain_rate2, read_return_rate;
  2387. fixed20_12 time_disp1_drop_priority;
  2388. int c;
  2389. int cur_size = 16; /* in octawords */
  2390. int critical_point = 0, critical_point2;
  2391. /* uint32_t read_return_rate, time_disp1_drop_priority; */
  2392. int stop_req, max_stop_req;
  2393. struct drm_display_mode *mode1 = NULL;
  2394. struct drm_display_mode *mode2 = NULL;
  2395. uint32_t pixel_bytes1 = 0;
  2396. uint32_t pixel_bytes2 = 0;
  2397. radeon_update_display_priority(rdev);
  2398. if (rdev->mode_info.crtcs[0]->base.enabled) {
  2399. mode1 = &rdev->mode_info.crtcs[0]->base.mode;
  2400. pixel_bytes1 = rdev->mode_info.crtcs[0]->base.fb->bits_per_pixel / 8;
  2401. }
  2402. if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
  2403. if (rdev->mode_info.crtcs[1]->base.enabled) {
  2404. mode2 = &rdev->mode_info.crtcs[1]->base.mode;
  2405. pixel_bytes2 = rdev->mode_info.crtcs[1]->base.fb->bits_per_pixel / 8;
  2406. }
  2407. }
  2408. min_mem_eff.full = rfixed_const_8(0);
  2409. /* get modes */
  2410. if ((rdev->disp_priority == 2) && ASIC_IS_R300(rdev)) {
  2411. uint32_t mc_init_misc_lat_timer = RREG32(R300_MC_INIT_MISC_LAT_TIMER);
  2412. mc_init_misc_lat_timer &= ~(R300_MC_DISP1R_INIT_LAT_MASK << R300_MC_DISP1R_INIT_LAT_SHIFT);
  2413. mc_init_misc_lat_timer &= ~(R300_MC_DISP0R_INIT_LAT_MASK << R300_MC_DISP0R_INIT_LAT_SHIFT);
  2414. /* check crtc enables */
  2415. if (mode2)
  2416. mc_init_misc_lat_timer |= (1 << R300_MC_DISP1R_INIT_LAT_SHIFT);
  2417. if (mode1)
  2418. mc_init_misc_lat_timer |= (1 << R300_MC_DISP0R_INIT_LAT_SHIFT);
  2419. WREG32(R300_MC_INIT_MISC_LAT_TIMER, mc_init_misc_lat_timer);
  2420. }
  2421. /*
  2422. * determine is there is enough bw for current mode
  2423. */
  2424. sclk_ff = rdev->pm.sclk;
  2425. mclk_ff = rdev->pm.mclk;
  2426. temp = (rdev->mc.vram_width / 8) * (rdev->mc.vram_is_ddr ? 2 : 1);
  2427. temp_ff.full = rfixed_const(temp);
  2428. mem_bw.full = rfixed_mul(mclk_ff, temp_ff);
  2429. pix_clk.full = 0;
  2430. pix_clk2.full = 0;
  2431. peak_disp_bw.full = 0;
  2432. if (mode1) {
  2433. temp_ff.full = rfixed_const(1000);
  2434. pix_clk.full = rfixed_const(mode1->clock); /* convert to fixed point */
  2435. pix_clk.full = rfixed_div(pix_clk, temp_ff);
  2436. temp_ff.full = rfixed_const(pixel_bytes1);
  2437. peak_disp_bw.full += rfixed_mul(pix_clk, temp_ff);
  2438. }
  2439. if (mode2) {
  2440. temp_ff.full = rfixed_const(1000);
  2441. pix_clk2.full = rfixed_const(mode2->clock); /* convert to fixed point */
  2442. pix_clk2.full = rfixed_div(pix_clk2, temp_ff);
  2443. temp_ff.full = rfixed_const(pixel_bytes2);
  2444. peak_disp_bw.full += rfixed_mul(pix_clk2, temp_ff);
  2445. }
  2446. mem_bw.full = rfixed_mul(mem_bw, min_mem_eff);
  2447. if (peak_disp_bw.full >= mem_bw.full) {
  2448. DRM_ERROR("You may not have enough display bandwidth for current mode\n"
  2449. "If you have flickering problem, try to lower resolution, refresh rate, or color depth\n");
  2450. }
  2451. /* Get values from the EXT_MEM_CNTL register...converting its contents. */
  2452. temp = RREG32(RADEON_MEM_TIMING_CNTL);
  2453. if ((rdev->family == CHIP_RV100) || (rdev->flags & RADEON_IS_IGP)) { /* RV100, M6, IGPs */
  2454. mem_trcd = ((temp >> 2) & 0x3) + 1;
  2455. mem_trp = ((temp & 0x3)) + 1;
  2456. mem_tras = ((temp & 0x70) >> 4) + 1;
  2457. } else if (rdev->family == CHIP_R300 ||
  2458. rdev->family == CHIP_R350) { /* r300, r350 */
  2459. mem_trcd = (temp & 0x7) + 1;
  2460. mem_trp = ((temp >> 8) & 0x7) + 1;
  2461. mem_tras = ((temp >> 11) & 0xf) + 4;
  2462. } else if (rdev->family == CHIP_RV350 ||
  2463. rdev->family <= CHIP_RV380) {
  2464. /* rv3x0 */
  2465. mem_trcd = (temp & 0x7) + 3;
  2466. mem_trp = ((temp >> 8) & 0x7) + 3;
  2467. mem_tras = ((temp >> 11) & 0xf) + 6;
  2468. } else if (rdev->family == CHIP_R420 ||
  2469. rdev->family == CHIP_R423 ||
  2470. rdev->family == CHIP_RV410) {
  2471. /* r4xx */
  2472. mem_trcd = (temp & 0xf) + 3;
  2473. if (mem_trcd > 15)
  2474. mem_trcd = 15;
  2475. mem_trp = ((temp >> 8) & 0xf) + 3;
  2476. if (mem_trp > 15)
  2477. mem_trp = 15;
  2478. mem_tras = ((temp >> 12) & 0x1f) + 6;
  2479. if (mem_tras > 31)
  2480. mem_tras = 31;
  2481. } else { /* RV200, R200 */
  2482. mem_trcd = (temp & 0x7) + 1;
  2483. mem_trp = ((temp >> 8) & 0x7) + 1;
  2484. mem_tras = ((temp >> 12) & 0xf) + 4;
  2485. }
  2486. /* convert to FF */
  2487. trcd_ff.full = rfixed_const(mem_trcd);
  2488. trp_ff.full = rfixed_const(mem_trp);
  2489. tras_ff.full = rfixed_const(mem_tras);
  2490. /* Get values from the MEM_SDRAM_MODE_REG register...converting its */
  2491. temp = RREG32(RADEON_MEM_SDRAM_MODE_REG);
  2492. data = (temp & (7 << 20)) >> 20;
  2493. if ((rdev->family == CHIP_RV100) || rdev->flags & RADEON_IS_IGP) {
  2494. if (rdev->family == CHIP_RS480) /* don't think rs400 */
  2495. tcas_ff = memtcas_rs480_ff[data];
  2496. else
  2497. tcas_ff = memtcas_ff[data];
  2498. } else
  2499. tcas_ff = memtcas2_ff[data];
  2500. if (rdev->family == CHIP_RS400 ||
  2501. rdev->family == CHIP_RS480) {
  2502. /* extra cas latency stored in bits 23-25 0-4 clocks */
  2503. data = (temp >> 23) & 0x7;
  2504. if (data < 5)
  2505. tcas_ff.full += rfixed_const(data);
  2506. }
  2507. if (ASIC_IS_R300(rdev) && !(rdev->flags & RADEON_IS_IGP)) {
  2508. /* on the R300, Tcas is included in Trbs.
  2509. */
  2510. temp = RREG32(RADEON_MEM_CNTL);
  2511. data = (R300_MEM_NUM_CHANNELS_MASK & temp);
  2512. if (data == 1) {
  2513. if (R300_MEM_USE_CD_CH_ONLY & temp) {
  2514. temp = RREG32(R300_MC_IND_INDEX);
  2515. temp &= ~R300_MC_IND_ADDR_MASK;
  2516. temp |= R300_MC_READ_CNTL_CD_mcind;
  2517. WREG32(R300_MC_IND_INDEX, temp);
  2518. temp = RREG32(R300_MC_IND_DATA);
  2519. data = (R300_MEM_RBS_POSITION_C_MASK & temp);
  2520. } else {
  2521. temp = RREG32(R300_MC_READ_CNTL_AB);
  2522. data = (R300_MEM_RBS_POSITION_A_MASK & temp);
  2523. }
  2524. } else {
  2525. temp = RREG32(R300_MC_READ_CNTL_AB);
  2526. data = (R300_MEM_RBS_POSITION_A_MASK & temp);
  2527. }
  2528. if (rdev->family == CHIP_RV410 ||
  2529. rdev->family == CHIP_R420 ||
  2530. rdev->family == CHIP_R423)
  2531. trbs_ff = memtrbs_r4xx[data];
  2532. else
  2533. trbs_ff = memtrbs[data];
  2534. tcas_ff.full += trbs_ff.full;
  2535. }
  2536. sclk_eff_ff.full = sclk_ff.full;
  2537. if (rdev->flags & RADEON_IS_AGP) {
  2538. fixed20_12 agpmode_ff;
  2539. agpmode_ff.full = rfixed_const(radeon_agpmode);
  2540. temp_ff.full = rfixed_const_666(16);
  2541. sclk_eff_ff.full -= rfixed_mul(agpmode_ff, temp_ff);
  2542. }
  2543. /* TODO PCIE lanes may affect this - agpmode == 16?? */
  2544. if (ASIC_IS_R300(rdev)) {
  2545. sclk_delay_ff.full = rfixed_const(250);
  2546. } else {
  2547. if ((rdev->family == CHIP_RV100) ||
  2548. rdev->flags & RADEON_IS_IGP) {
  2549. if (rdev->mc.vram_is_ddr)
  2550. sclk_delay_ff.full = rfixed_const(41);
  2551. else
  2552. sclk_delay_ff.full = rfixed_const(33);
  2553. } else {
  2554. if (rdev->mc.vram_width == 128)
  2555. sclk_delay_ff.full = rfixed_const(57);
  2556. else
  2557. sclk_delay_ff.full = rfixed_const(41);
  2558. }
  2559. }
  2560. mc_latency_sclk.full = rfixed_div(sclk_delay_ff, sclk_eff_ff);
  2561. if (rdev->mc.vram_is_ddr) {
  2562. if (rdev->mc.vram_width == 32) {
  2563. k1.full = rfixed_const(40);
  2564. c = 3;
  2565. } else {
  2566. k1.full = rfixed_const(20);
  2567. c = 1;
  2568. }
  2569. } else {
  2570. k1.full = rfixed_const(40);
  2571. c = 3;
  2572. }
  2573. temp_ff.full = rfixed_const(2);
  2574. mc_latency_mclk.full = rfixed_mul(trcd_ff, temp_ff);
  2575. temp_ff.full = rfixed_const(c);
  2576. mc_latency_mclk.full += rfixed_mul(tcas_ff, temp_ff);
  2577. temp_ff.full = rfixed_const(4);
  2578. mc_latency_mclk.full += rfixed_mul(tras_ff, temp_ff);
  2579. mc_latency_mclk.full += rfixed_mul(trp_ff, temp_ff);
  2580. mc_latency_mclk.full += k1.full;
  2581. mc_latency_mclk.full = rfixed_div(mc_latency_mclk, mclk_ff);
  2582. mc_latency_mclk.full += rfixed_div(temp_ff, sclk_eff_ff);
  2583. /*
  2584. HW cursor time assuming worst case of full size colour cursor.
  2585. */
  2586. temp_ff.full = rfixed_const((2 * (cur_size - (rdev->mc.vram_is_ddr + 1))));
  2587. temp_ff.full += trcd_ff.full;
  2588. if (temp_ff.full < tras_ff.full)
  2589. temp_ff.full = tras_ff.full;
  2590. cur_latency_mclk.full = rfixed_div(temp_ff, mclk_ff);
  2591. temp_ff.full = rfixed_const(cur_size);
  2592. cur_latency_sclk.full = rfixed_div(temp_ff, sclk_eff_ff);
  2593. /*
  2594. Find the total latency for the display data.
  2595. */
  2596. disp_latency_overhead.full = rfixed_const(8);
  2597. disp_latency_overhead.full = rfixed_div(disp_latency_overhead, sclk_ff);
  2598. mc_latency_mclk.full += disp_latency_overhead.full + cur_latency_mclk.full;
  2599. mc_latency_sclk.full += disp_latency_overhead.full + cur_latency_sclk.full;
  2600. if (mc_latency_mclk.full > mc_latency_sclk.full)
  2601. disp_latency.full = mc_latency_mclk.full;
  2602. else
  2603. disp_latency.full = mc_latency_sclk.full;
  2604. /* setup Max GRPH_STOP_REQ default value */
  2605. if (ASIC_IS_RV100(rdev))
  2606. max_stop_req = 0x5c;
  2607. else
  2608. max_stop_req = 0x7c;
  2609. if (mode1) {
  2610. /* CRTC1
  2611. Set GRPH_BUFFER_CNTL register using h/w defined optimal values.
  2612. GRPH_STOP_REQ <= MIN[ 0x7C, (CRTC_H_DISP + 1) * (bit depth) / 0x10 ]
  2613. */
  2614. stop_req = mode1->hdisplay * pixel_bytes1 / 16;
  2615. if (stop_req > max_stop_req)
  2616. stop_req = max_stop_req;
  2617. /*
  2618. Find the drain rate of the display buffer.
  2619. */
  2620. temp_ff.full = rfixed_const((16/pixel_bytes1));
  2621. disp_drain_rate.full = rfixed_div(pix_clk, temp_ff);
  2622. /*
  2623. Find the critical point of the display buffer.
  2624. */
  2625. crit_point_ff.full = rfixed_mul(disp_drain_rate, disp_latency);
  2626. crit_point_ff.full += rfixed_const_half(0);
  2627. critical_point = rfixed_trunc(crit_point_ff);
  2628. if (rdev->disp_priority == 2) {
  2629. critical_point = 0;
  2630. }
  2631. /*
  2632. The critical point should never be above max_stop_req-4. Setting
  2633. GRPH_CRITICAL_CNTL = 0 will thus force high priority all the time.
  2634. */
  2635. if (max_stop_req - critical_point < 4)
  2636. critical_point = 0;
  2637. if (critical_point == 0 && mode2 && rdev->family == CHIP_R300) {
  2638. /* some R300 cards have problem with this set to 0, when CRTC2 is enabled.*/
  2639. critical_point = 0x10;
  2640. }
  2641. temp = RREG32(RADEON_GRPH_BUFFER_CNTL);
  2642. temp &= ~(RADEON_GRPH_STOP_REQ_MASK);
  2643. temp |= (stop_req << RADEON_GRPH_STOP_REQ_SHIFT);
  2644. temp &= ~(RADEON_GRPH_START_REQ_MASK);
  2645. if ((rdev->family == CHIP_R350) &&
  2646. (stop_req > 0x15)) {
  2647. stop_req -= 0x10;
  2648. }
  2649. temp |= (stop_req << RADEON_GRPH_START_REQ_SHIFT);
  2650. temp |= RADEON_GRPH_BUFFER_SIZE;
  2651. temp &= ~(RADEON_GRPH_CRITICAL_CNTL |
  2652. RADEON_GRPH_CRITICAL_AT_SOF |
  2653. RADEON_GRPH_STOP_CNTL);
  2654. /*
  2655. Write the result into the register.
  2656. */
  2657. WREG32(RADEON_GRPH_BUFFER_CNTL, ((temp & ~RADEON_GRPH_CRITICAL_POINT_MASK) |
  2658. (critical_point << RADEON_GRPH_CRITICAL_POINT_SHIFT)));
  2659. #if 0
  2660. if ((rdev->family == CHIP_RS400) ||
  2661. (rdev->family == CHIP_RS480)) {
  2662. /* attempt to program RS400 disp regs correctly ??? */
  2663. temp = RREG32(RS400_DISP1_REG_CNTL);
  2664. temp &= ~(RS400_DISP1_START_REQ_LEVEL_MASK |
  2665. RS400_DISP1_STOP_REQ_LEVEL_MASK);
  2666. WREG32(RS400_DISP1_REQ_CNTL1, (temp |
  2667. (critical_point << RS400_DISP1_START_REQ_LEVEL_SHIFT) |
  2668. (critical_point << RS400_DISP1_STOP_REQ_LEVEL_SHIFT)));
  2669. temp = RREG32(RS400_DMIF_MEM_CNTL1);
  2670. temp &= ~(RS400_DISP1_CRITICAL_POINT_START_MASK |
  2671. RS400_DISP1_CRITICAL_POINT_STOP_MASK);
  2672. WREG32(RS400_DMIF_MEM_CNTL1, (temp |
  2673. (critical_point << RS400_DISP1_CRITICAL_POINT_START_SHIFT) |
  2674. (critical_point << RS400_DISP1_CRITICAL_POINT_STOP_SHIFT)));
  2675. }
  2676. #endif
  2677. DRM_DEBUG("GRPH_BUFFER_CNTL from to %x\n",
  2678. /* (unsigned int)info->SavedReg->grph_buffer_cntl, */
  2679. (unsigned int)RREG32(RADEON_GRPH_BUFFER_CNTL));
  2680. }
  2681. if (mode2) {
  2682. u32 grph2_cntl;
  2683. stop_req = mode2->hdisplay * pixel_bytes2 / 16;
  2684. if (stop_req > max_stop_req)
  2685. stop_req = max_stop_req;
  2686. /*
  2687. Find the drain rate of the display buffer.
  2688. */
  2689. temp_ff.full = rfixed_const((16/pixel_bytes2));
  2690. disp_drain_rate2.full = rfixed_div(pix_clk2, temp_ff);
  2691. grph2_cntl = RREG32(RADEON_GRPH2_BUFFER_CNTL);
  2692. grph2_cntl &= ~(RADEON_GRPH_STOP_REQ_MASK);
  2693. grph2_cntl |= (stop_req << RADEON_GRPH_STOP_REQ_SHIFT);
  2694. grph2_cntl &= ~(RADEON_GRPH_START_REQ_MASK);
  2695. if ((rdev->family == CHIP_R350) &&
  2696. (stop_req > 0x15)) {
  2697. stop_req -= 0x10;
  2698. }
  2699. grph2_cntl |= (stop_req << RADEON_GRPH_START_REQ_SHIFT);
  2700. grph2_cntl |= RADEON_GRPH_BUFFER_SIZE;
  2701. grph2_cntl &= ~(RADEON_GRPH_CRITICAL_CNTL |
  2702. RADEON_GRPH_CRITICAL_AT_SOF |
  2703. RADEON_GRPH_STOP_CNTL);
  2704. if ((rdev->family == CHIP_RS100) ||
  2705. (rdev->family == CHIP_RS200))
  2706. critical_point2 = 0;
  2707. else {
  2708. temp = (rdev->mc.vram_width * rdev->mc.vram_is_ddr + 1)/128;
  2709. temp_ff.full = rfixed_const(temp);
  2710. temp_ff.full = rfixed_mul(mclk_ff, temp_ff);
  2711. if (sclk_ff.full < temp_ff.full)
  2712. temp_ff.full = sclk_ff.full;
  2713. read_return_rate.full = temp_ff.full;
  2714. if (mode1) {
  2715. temp_ff.full = read_return_rate.full - disp_drain_rate.full;
  2716. time_disp1_drop_priority.full = rfixed_div(crit_point_ff, temp_ff);
  2717. } else {
  2718. time_disp1_drop_priority.full = 0;
  2719. }
  2720. crit_point_ff.full = disp_latency.full + time_disp1_drop_priority.full + disp_latency.full;
  2721. crit_point_ff.full = rfixed_mul(crit_point_ff, disp_drain_rate2);
  2722. crit_point_ff.full += rfixed_const_half(0);
  2723. critical_point2 = rfixed_trunc(crit_point_ff);
  2724. if (rdev->disp_priority == 2) {
  2725. critical_point2 = 0;
  2726. }
  2727. if (max_stop_req - critical_point2 < 4)
  2728. critical_point2 = 0;
  2729. }
  2730. if (critical_point2 == 0 && rdev->family == CHIP_R300) {
  2731. /* some R300 cards have problem with this set to 0 */
  2732. critical_point2 = 0x10;
  2733. }
  2734. WREG32(RADEON_GRPH2_BUFFER_CNTL, ((grph2_cntl & ~RADEON_GRPH_CRITICAL_POINT_MASK) |
  2735. (critical_point2 << RADEON_GRPH_CRITICAL_POINT_SHIFT)));
  2736. if ((rdev->family == CHIP_RS400) ||
  2737. (rdev->family == CHIP_RS480)) {
  2738. #if 0
  2739. /* attempt to program RS400 disp2 regs correctly ??? */
  2740. temp = RREG32(RS400_DISP2_REQ_CNTL1);
  2741. temp &= ~(RS400_DISP2_START_REQ_LEVEL_MASK |
  2742. RS400_DISP2_STOP_REQ_LEVEL_MASK);
  2743. WREG32(RS400_DISP2_REQ_CNTL1, (temp |
  2744. (critical_point2 << RS400_DISP1_START_REQ_LEVEL_SHIFT) |
  2745. (critical_point2 << RS400_DISP1_STOP_REQ_LEVEL_SHIFT)));
  2746. temp = RREG32(RS400_DISP2_REQ_CNTL2);
  2747. temp &= ~(RS400_DISP2_CRITICAL_POINT_START_MASK |
  2748. RS400_DISP2_CRITICAL_POINT_STOP_MASK);
  2749. WREG32(RS400_DISP2_REQ_CNTL2, (temp |
  2750. (critical_point2 << RS400_DISP2_CRITICAL_POINT_START_SHIFT) |
  2751. (critical_point2 << RS400_DISP2_CRITICAL_POINT_STOP_SHIFT)));
  2752. #endif
  2753. WREG32(RS400_DISP2_REQ_CNTL1, 0x105DC1CC);
  2754. WREG32(RS400_DISP2_REQ_CNTL2, 0x2749D000);
  2755. WREG32(RS400_DMIF_MEM_CNTL1, 0x29CA71DC);
  2756. WREG32(RS400_DISP1_REQ_CNTL1, 0x28FBC3AC);
  2757. }
  2758. DRM_DEBUG("GRPH2_BUFFER_CNTL from to %x\n",
  2759. (unsigned int)RREG32(RADEON_GRPH2_BUFFER_CNTL));
  2760. }
  2761. }
  2762. static inline void r100_cs_track_texture_print(struct r100_cs_track_texture *t)
  2763. {
  2764. DRM_ERROR("pitch %d\n", t->pitch);
  2765. DRM_ERROR("use_pitch %d\n", t->use_pitch);
  2766. DRM_ERROR("width %d\n", t->width);
  2767. DRM_ERROR("width_11 %d\n", t->width_11);
  2768. DRM_ERROR("height %d\n", t->height);
  2769. DRM_ERROR("height_11 %d\n", t->height_11);
  2770. DRM_ERROR("num levels %d\n", t->num_levels);
  2771. DRM_ERROR("depth %d\n", t->txdepth);
  2772. DRM_ERROR("bpp %d\n", t->cpp);
  2773. DRM_ERROR("coordinate type %d\n", t->tex_coord_type);
  2774. DRM_ERROR("width round to power of 2 %d\n", t->roundup_w);
  2775. DRM_ERROR("height round to power of 2 %d\n", t->roundup_h);
  2776. DRM_ERROR("compress format %d\n", t->compress_format);
  2777. }
  2778. static int r100_cs_track_cube(struct radeon_device *rdev,
  2779. struct r100_cs_track *track, unsigned idx)
  2780. {
  2781. unsigned face, w, h;
  2782. struct radeon_bo *cube_robj;
  2783. unsigned long size;
  2784. for (face = 0; face < 5; face++) {
  2785. cube_robj = track->textures[idx].cube_info[face].robj;
  2786. w = track->textures[idx].cube_info[face].width;
  2787. h = track->textures[idx].cube_info[face].height;
  2788. size = w * h;
  2789. size *= track->textures[idx].cpp;
  2790. size += track->textures[idx].cube_info[face].offset;
  2791. if (size > radeon_bo_size(cube_robj)) {
  2792. DRM_ERROR("Cube texture offset greater than object size %lu %lu\n",
  2793. size, radeon_bo_size(cube_robj));
  2794. r100_cs_track_texture_print(&track->textures[idx]);
  2795. return -1;
  2796. }
  2797. }
  2798. return 0;
  2799. }
  2800. static int r100_track_compress_size(int compress_format, int w, int h)
  2801. {
  2802. int block_width, block_height, block_bytes;
  2803. int wblocks, hblocks;
  2804. int min_wblocks;
  2805. int sz;
  2806. block_width = 4;
  2807. block_height = 4;
  2808. switch (compress_format) {
  2809. case R100_TRACK_COMP_DXT1:
  2810. block_bytes = 8;
  2811. min_wblocks = 4;
  2812. break;
  2813. default:
  2814. case R100_TRACK_COMP_DXT35:
  2815. block_bytes = 16;
  2816. min_wblocks = 2;
  2817. break;
  2818. }
  2819. hblocks = (h + block_height - 1) / block_height;
  2820. wblocks = (w + block_width - 1) / block_width;
  2821. if (wblocks < min_wblocks)
  2822. wblocks = min_wblocks;
  2823. sz = wblocks * hblocks * block_bytes;
  2824. return sz;
  2825. }
  2826. static int r100_cs_track_texture_check(struct radeon_device *rdev,
  2827. struct r100_cs_track *track)
  2828. {
  2829. struct radeon_bo *robj;
  2830. unsigned long size;
  2831. unsigned u, i, w, h, d;
  2832. int ret;
  2833. for (u = 0; u < track->num_texture; u++) {
  2834. if (!track->textures[u].enabled)
  2835. continue;
  2836. robj = track->textures[u].robj;
  2837. if (robj == NULL) {
  2838. DRM_ERROR("No texture bound to unit %u\n", u);
  2839. return -EINVAL;
  2840. }
  2841. size = 0;
  2842. for (i = 0; i <= track->textures[u].num_levels; i++) {
  2843. if (track->textures[u].use_pitch) {
  2844. if (rdev->family < CHIP_R300)
  2845. w = (track->textures[u].pitch / track->textures[u].cpp) / (1 << i);
  2846. else
  2847. w = track->textures[u].pitch / (1 << i);
  2848. } else {
  2849. w = track->textures[u].width;
  2850. if (rdev->family >= CHIP_RV515)
  2851. w |= track->textures[u].width_11;
  2852. w = w / (1 << i);
  2853. if (track->textures[u].roundup_w)
  2854. w = roundup_pow_of_two(w);
  2855. }
  2856. h = track->textures[u].height;
  2857. if (rdev->family >= CHIP_RV515)
  2858. h |= track->textures[u].height_11;
  2859. h = h / (1 << i);
  2860. if (track->textures[u].roundup_h)
  2861. h = roundup_pow_of_two(h);
  2862. if (track->textures[u].tex_coord_type == 1) {
  2863. d = (1 << track->textures[u].txdepth) / (1 << i);
  2864. if (!d)
  2865. d = 1;
  2866. } else {
  2867. d = 1;
  2868. }
  2869. if (track->textures[u].compress_format) {
  2870. size += r100_track_compress_size(track->textures[u].compress_format, w, h) * d;
  2871. /* compressed textures are block based */
  2872. } else
  2873. size += w * h * d;
  2874. }
  2875. size *= track->textures[u].cpp;
  2876. switch (track->textures[u].tex_coord_type) {
  2877. case 0:
  2878. case 1:
  2879. break;
  2880. case 2:
  2881. if (track->separate_cube) {
  2882. ret = r100_cs_track_cube(rdev, track, u);
  2883. if (ret)
  2884. return ret;
  2885. } else
  2886. size *= 6;
  2887. break;
  2888. default:
  2889. DRM_ERROR("Invalid texture coordinate type %u for unit "
  2890. "%u\n", track->textures[u].tex_coord_type, u);
  2891. return -EINVAL;
  2892. }
  2893. if (size > radeon_bo_size(robj)) {
  2894. DRM_ERROR("Texture of unit %u needs %lu bytes but is "
  2895. "%lu\n", u, size, radeon_bo_size(robj));
  2896. r100_cs_track_texture_print(&track->textures[u]);
  2897. return -EINVAL;
  2898. }
  2899. }
  2900. return 0;
  2901. }
  2902. int r100_cs_track_check(struct radeon_device *rdev, struct r100_cs_track *track)
  2903. {
  2904. unsigned i;
  2905. unsigned long size;
  2906. unsigned prim_walk;
  2907. unsigned nverts;
  2908. for (i = 0; i < track->num_cb; i++) {
  2909. if (track->cb[i].robj == NULL) {
  2910. if (!(track->fastfill || track->color_channel_mask ||
  2911. track->blend_read_enable)) {
  2912. continue;
  2913. }
  2914. DRM_ERROR("[drm] No buffer for color buffer %d !\n", i);
  2915. return -EINVAL;
  2916. }
  2917. size = track->cb[i].pitch * track->cb[i].cpp * track->maxy;
  2918. size += track->cb[i].offset;
  2919. if (size > radeon_bo_size(track->cb[i].robj)) {
  2920. DRM_ERROR("[drm] Buffer too small for color buffer %d "
  2921. "(need %lu have %lu) !\n", i, size,
  2922. radeon_bo_size(track->cb[i].robj));
  2923. DRM_ERROR("[drm] color buffer %d (%u %u %u %u)\n",
  2924. i, track->cb[i].pitch, track->cb[i].cpp,
  2925. track->cb[i].offset, track->maxy);
  2926. return -EINVAL;
  2927. }
  2928. }
  2929. if (track->z_enabled) {
  2930. if (track->zb.robj == NULL) {
  2931. DRM_ERROR("[drm] No buffer for z buffer !\n");
  2932. return -EINVAL;
  2933. }
  2934. size = track->zb.pitch * track->zb.cpp * track->maxy;
  2935. size += track->zb.offset;
  2936. if (size > radeon_bo_size(track->zb.robj)) {
  2937. DRM_ERROR("[drm] Buffer too small for z buffer "
  2938. "(need %lu have %lu) !\n", size,
  2939. radeon_bo_size(track->zb.robj));
  2940. DRM_ERROR("[drm] zbuffer (%u %u %u %u)\n",
  2941. track->zb.pitch, track->zb.cpp,
  2942. track->zb.offset, track->maxy);
  2943. return -EINVAL;
  2944. }
  2945. }
  2946. prim_walk = (track->vap_vf_cntl >> 4) & 0x3;
  2947. if (track->vap_vf_cntl & (1 << 14)) {
  2948. nverts = track->vap_alt_nverts;
  2949. } else {
  2950. nverts = (track->vap_vf_cntl >> 16) & 0xFFFF;
  2951. }
  2952. switch (prim_walk) {
  2953. case 1:
  2954. for (i = 0; i < track->num_arrays; i++) {
  2955. size = track->arrays[i].esize * track->max_indx * 4;
  2956. if (track->arrays[i].robj == NULL) {
  2957. DRM_ERROR("(PW %u) Vertex array %u no buffer "
  2958. "bound\n", prim_walk, i);
  2959. return -EINVAL;
  2960. }
  2961. if (size > radeon_bo_size(track->arrays[i].robj)) {
  2962. dev_err(rdev->dev, "(PW %u) Vertex array %u "
  2963. "need %lu dwords have %lu dwords\n",
  2964. prim_walk, i, size >> 2,
  2965. radeon_bo_size(track->arrays[i].robj)
  2966. >> 2);
  2967. DRM_ERROR("Max indices %u\n", track->max_indx);
  2968. return -EINVAL;
  2969. }
  2970. }
  2971. break;
  2972. case 2:
  2973. for (i = 0; i < track->num_arrays; i++) {
  2974. size = track->arrays[i].esize * (nverts - 1) * 4;
  2975. if (track->arrays[i].robj == NULL) {
  2976. DRM_ERROR("(PW %u) Vertex array %u no buffer "
  2977. "bound\n", prim_walk, i);
  2978. return -EINVAL;
  2979. }
  2980. if (size > radeon_bo_size(track->arrays[i].robj)) {
  2981. dev_err(rdev->dev, "(PW %u) Vertex array %u "
  2982. "need %lu dwords have %lu dwords\n",
  2983. prim_walk, i, size >> 2,
  2984. radeon_bo_size(track->arrays[i].robj)
  2985. >> 2);
  2986. return -EINVAL;
  2987. }
  2988. }
  2989. break;
  2990. case 3:
  2991. size = track->vtx_size * nverts;
  2992. if (size != track->immd_dwords) {
  2993. DRM_ERROR("IMMD draw %u dwors but needs %lu dwords\n",
  2994. track->immd_dwords, size);
  2995. DRM_ERROR("VAP_VF_CNTL.NUM_VERTICES %u, VTX_SIZE %u\n",
  2996. nverts, track->vtx_size);
  2997. return -EINVAL;
  2998. }
  2999. break;
  3000. default:
  3001. DRM_ERROR("[drm] Invalid primitive walk %d for VAP_VF_CNTL\n",
  3002. prim_walk);
  3003. return -EINVAL;
  3004. }
  3005. return r100_cs_track_texture_check(rdev, track);
  3006. }
  3007. void r100_cs_track_clear(struct radeon_device *rdev, struct r100_cs_track *track)
  3008. {
  3009. unsigned i, face;
  3010. if (rdev->family < CHIP_R300) {
  3011. track->num_cb = 1;
  3012. if (rdev->family <= CHIP_RS200)
  3013. track->num_texture = 3;
  3014. else
  3015. track->num_texture = 6;
  3016. track->maxy = 2048;
  3017. track->separate_cube = 1;
  3018. } else {
  3019. track->num_cb = 4;
  3020. track->num_texture = 16;
  3021. track->maxy = 4096;
  3022. track->separate_cube = 0;
  3023. }
  3024. for (i = 0; i < track->num_cb; i++) {
  3025. track->cb[i].robj = NULL;
  3026. track->cb[i].pitch = 8192;
  3027. track->cb[i].cpp = 16;
  3028. track->cb[i].offset = 0;
  3029. }
  3030. track->z_enabled = true;
  3031. track->zb.robj = NULL;
  3032. track->zb.pitch = 8192;
  3033. track->zb.cpp = 4;
  3034. track->zb.offset = 0;
  3035. track->vtx_size = 0x7F;
  3036. track->immd_dwords = 0xFFFFFFFFUL;
  3037. track->num_arrays = 11;
  3038. track->max_indx = 0x00FFFFFFUL;
  3039. for (i = 0; i < track->num_arrays; i++) {
  3040. track->arrays[i].robj = NULL;
  3041. track->arrays[i].esize = 0x7F;
  3042. }
  3043. for (i = 0; i < track->num_texture; i++) {
  3044. track->textures[i].compress_format = R100_TRACK_COMP_NONE;
  3045. track->textures[i].pitch = 16536;
  3046. track->textures[i].width = 16536;
  3047. track->textures[i].height = 16536;
  3048. track->textures[i].width_11 = 1 << 11;
  3049. track->textures[i].height_11 = 1 << 11;
  3050. track->textures[i].num_levels = 12;
  3051. if (rdev->family <= CHIP_RS200) {
  3052. track->textures[i].tex_coord_type = 0;
  3053. track->textures[i].txdepth = 0;
  3054. } else {
  3055. track->textures[i].txdepth = 16;
  3056. track->textures[i].tex_coord_type = 1;
  3057. }
  3058. track->textures[i].cpp = 64;
  3059. track->textures[i].robj = NULL;
  3060. /* CS IB emission code makes sure texture unit are disabled */
  3061. track->textures[i].enabled = false;
  3062. track->textures[i].roundup_w = true;
  3063. track->textures[i].roundup_h = true;
  3064. if (track->separate_cube)
  3065. for (face = 0; face < 5; face++) {
  3066. track->textures[i].cube_info[face].robj = NULL;
  3067. track->textures[i].cube_info[face].width = 16536;
  3068. track->textures[i].cube_info[face].height = 16536;
  3069. track->textures[i].cube_info[face].offset = 0;
  3070. }
  3071. }
  3072. }
  3073. int r100_ring_test(struct radeon_device *rdev)
  3074. {
  3075. uint32_t scratch;
  3076. uint32_t tmp = 0;
  3077. unsigned i;
  3078. int r;
  3079. r = radeon_scratch_get(rdev, &scratch);
  3080. if (r) {
  3081. DRM_ERROR("radeon: cp failed to get scratch reg (%d).\n", r);
  3082. return r;
  3083. }
  3084. WREG32(scratch, 0xCAFEDEAD);
  3085. r = radeon_ring_lock(rdev, 2);
  3086. if (r) {
  3087. DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
  3088. radeon_scratch_free(rdev, scratch);
  3089. return r;
  3090. }
  3091. radeon_ring_write(rdev, PACKET0(scratch, 0));
  3092. radeon_ring_write(rdev, 0xDEADBEEF);
  3093. radeon_ring_unlock_commit(rdev);
  3094. for (i = 0; i < rdev->usec_timeout; i++) {
  3095. tmp = RREG32(scratch);
  3096. if (tmp == 0xDEADBEEF) {
  3097. break;
  3098. }
  3099. DRM_UDELAY(1);
  3100. }
  3101. if (i < rdev->usec_timeout) {
  3102. DRM_INFO("ring test succeeded in %d usecs\n", i);
  3103. } else {
  3104. DRM_ERROR("radeon: ring test failed (sracth(0x%04X)=0x%08X)\n",
  3105. scratch, tmp);
  3106. r = -EINVAL;
  3107. }
  3108. radeon_scratch_free(rdev, scratch);
  3109. return r;
  3110. }
  3111. void r100_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib)
  3112. {
  3113. radeon_ring_write(rdev, PACKET0(RADEON_CP_IB_BASE, 1));
  3114. radeon_ring_write(rdev, ib->gpu_addr);
  3115. radeon_ring_write(rdev, ib->length_dw);
  3116. }
  3117. int r100_ib_test(struct radeon_device *rdev)
  3118. {
  3119. struct radeon_ib *ib;
  3120. uint32_t scratch;
  3121. uint32_t tmp = 0;
  3122. unsigned i;
  3123. int r;
  3124. r = radeon_scratch_get(rdev, &scratch);
  3125. if (r) {
  3126. DRM_ERROR("radeon: failed to get scratch reg (%d).\n", r);
  3127. return r;
  3128. }
  3129. WREG32(scratch, 0xCAFEDEAD);
  3130. r = radeon_ib_get(rdev, &ib);
  3131. if (r) {
  3132. return r;
  3133. }
  3134. ib->ptr[0] = PACKET0(scratch, 0);
  3135. ib->ptr[1] = 0xDEADBEEF;
  3136. ib->ptr[2] = PACKET2(0);
  3137. ib->ptr[3] = PACKET2(0);
  3138. ib->ptr[4] = PACKET2(0);
  3139. ib->ptr[5] = PACKET2(0);
  3140. ib->ptr[6] = PACKET2(0);
  3141. ib->ptr[7] = PACKET2(0);
  3142. ib->length_dw = 8;
  3143. r = radeon_ib_schedule(rdev, ib);
  3144. if (r) {
  3145. radeon_scratch_free(rdev, scratch);
  3146. radeon_ib_free(rdev, &ib);
  3147. return r;
  3148. }
  3149. r = radeon_fence_wait(ib->fence, false);
  3150. if (r) {
  3151. return r;
  3152. }
  3153. for (i = 0; i < rdev->usec_timeout; i++) {
  3154. tmp = RREG32(scratch);
  3155. if (tmp == 0xDEADBEEF) {
  3156. break;
  3157. }
  3158. DRM_UDELAY(1);
  3159. }
  3160. if (i < rdev->usec_timeout) {
  3161. DRM_INFO("ib test succeeded in %u usecs\n", i);
  3162. } else {
  3163. DRM_ERROR("radeon: ib test failed (sracth(0x%04X)=0x%08X)\n",
  3164. scratch, tmp);
  3165. r = -EINVAL;
  3166. }
  3167. radeon_scratch_free(rdev, scratch);
  3168. radeon_ib_free(rdev, &ib);
  3169. return r;
  3170. }
  3171. void r100_ib_fini(struct radeon_device *rdev)
  3172. {
  3173. radeon_ib_pool_fini(rdev);
  3174. }
  3175. int r100_ib_init(struct radeon_device *rdev)
  3176. {
  3177. int r;
  3178. r = radeon_ib_pool_init(rdev);
  3179. if (r) {
  3180. dev_err(rdev->dev, "failled initializing IB pool (%d).\n", r);
  3181. r100_ib_fini(rdev);
  3182. return r;
  3183. }
  3184. r = r100_ib_test(rdev);
  3185. if (r) {
  3186. dev_err(rdev->dev, "failled testing IB (%d).\n", r);
  3187. r100_ib_fini(rdev);
  3188. return r;
  3189. }
  3190. return 0;
  3191. }
  3192. void r100_mc_stop(struct radeon_device *rdev, struct r100_mc_save *save)
  3193. {
  3194. /* Shutdown CP we shouldn't need to do that but better be safe than
  3195. * sorry
  3196. */
  3197. rdev->cp.ready = false;
  3198. WREG32(R_000740_CP_CSQ_CNTL, 0);
  3199. /* Save few CRTC registers */
  3200. save->GENMO_WT = RREG8(R_0003C2_GENMO_WT);
  3201. save->CRTC_EXT_CNTL = RREG32(R_000054_CRTC_EXT_CNTL);
  3202. save->CRTC_GEN_CNTL = RREG32(R_000050_CRTC_GEN_CNTL);
  3203. save->CUR_OFFSET = RREG32(R_000260_CUR_OFFSET);
  3204. if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
  3205. save->CRTC2_GEN_CNTL = RREG32(R_0003F8_CRTC2_GEN_CNTL);
  3206. save->CUR2_OFFSET = RREG32(R_000360_CUR2_OFFSET);
  3207. }
  3208. /* Disable VGA aperture access */
  3209. WREG8(R_0003C2_GENMO_WT, C_0003C2_VGA_RAM_EN & save->GENMO_WT);
  3210. /* Disable cursor, overlay, crtc */
  3211. WREG32(R_000260_CUR_OFFSET, save->CUR_OFFSET | S_000260_CUR_LOCK(1));
  3212. WREG32(R_000054_CRTC_EXT_CNTL, save->CRTC_EXT_CNTL |
  3213. S_000054_CRTC_DISPLAY_DIS(1));
  3214. WREG32(R_000050_CRTC_GEN_CNTL,
  3215. (C_000050_CRTC_CUR_EN & save->CRTC_GEN_CNTL) |
  3216. S_000050_CRTC_DISP_REQ_EN_B(1));
  3217. WREG32(R_000420_OV0_SCALE_CNTL,
  3218. C_000420_OV0_OVERLAY_EN & RREG32(R_000420_OV0_SCALE_CNTL));
  3219. WREG32(R_000260_CUR_OFFSET, C_000260_CUR_LOCK & save->CUR_OFFSET);
  3220. if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
  3221. WREG32(R_000360_CUR2_OFFSET, save->CUR2_OFFSET |
  3222. S_000360_CUR2_LOCK(1));
  3223. WREG32(R_0003F8_CRTC2_GEN_CNTL,
  3224. (C_0003F8_CRTC2_CUR_EN & save->CRTC2_GEN_CNTL) |
  3225. S_0003F8_CRTC2_DISPLAY_DIS(1) |
  3226. S_0003F8_CRTC2_DISP_REQ_EN_B(1));
  3227. WREG32(R_000360_CUR2_OFFSET,
  3228. C_000360_CUR2_LOCK & save->CUR2_OFFSET);
  3229. }
  3230. }
  3231. void r100_mc_resume(struct radeon_device *rdev, struct r100_mc_save *save)
  3232. {
  3233. /* Update base address for crtc */
  3234. WREG32(R_00023C_DISPLAY_BASE_ADDR, rdev->mc.vram_start);
  3235. if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
  3236. WREG32(R_00033C_CRTC2_DISPLAY_BASE_ADDR, rdev->mc.vram_start);
  3237. }
  3238. /* Restore CRTC registers */
  3239. WREG8(R_0003C2_GENMO_WT, save->GENMO_WT);
  3240. WREG32(R_000054_CRTC_EXT_CNTL, save->CRTC_EXT_CNTL);
  3241. WREG32(R_000050_CRTC_GEN_CNTL, save->CRTC_GEN_CNTL);
  3242. if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
  3243. WREG32(R_0003F8_CRTC2_GEN_CNTL, save->CRTC2_GEN_CNTL);
  3244. }
  3245. }
  3246. void r100_vga_render_disable(struct radeon_device *rdev)
  3247. {
  3248. u32 tmp;
  3249. tmp = RREG8(R_0003C2_GENMO_WT);
  3250. WREG8(R_0003C2_GENMO_WT, C_0003C2_VGA_RAM_EN & tmp);
  3251. }
  3252. static void r100_debugfs(struct radeon_device *rdev)
  3253. {
  3254. int r;
  3255. r = r100_debugfs_mc_info_init(rdev);
  3256. if (r)
  3257. dev_warn(rdev->dev, "Failed to create r100_mc debugfs file.\n");
  3258. }
  3259. static void r100_mc_program(struct radeon_device *rdev)
  3260. {
  3261. struct r100_mc_save save;
  3262. /* Stops all mc clients */
  3263. r100_mc_stop(rdev, &save);
  3264. if (rdev->flags & RADEON_IS_AGP) {
  3265. WREG32(R_00014C_MC_AGP_LOCATION,
  3266. S_00014C_MC_AGP_START(rdev->mc.gtt_start >> 16) |
  3267. S_00014C_MC_AGP_TOP(rdev->mc.gtt_end >> 16));
  3268. WREG32(R_000170_AGP_BASE, lower_32_bits(rdev->mc.agp_base));
  3269. if (rdev->family > CHIP_RV200)
  3270. WREG32(R_00015C_AGP_BASE_2,
  3271. upper_32_bits(rdev->mc.agp_base) & 0xff);
  3272. } else {
  3273. WREG32(R_00014C_MC_AGP_LOCATION, 0x0FFFFFFF);
  3274. WREG32(R_000170_AGP_BASE, 0);
  3275. if (rdev->family > CHIP_RV200)
  3276. WREG32(R_00015C_AGP_BASE_2, 0);
  3277. }
  3278. /* Wait for mc idle */
  3279. if (r100_mc_wait_for_idle(rdev))
  3280. dev_warn(rdev->dev, "Wait for MC idle timeout.\n");
  3281. /* Program MC, should be a 32bits limited address space */
  3282. WREG32(R_000148_MC_FB_LOCATION,
  3283. S_000148_MC_FB_START(rdev->mc.vram_start >> 16) |
  3284. S_000148_MC_FB_TOP(rdev->mc.vram_end >> 16));
  3285. r100_mc_resume(rdev, &save);
  3286. }
  3287. void r100_clock_startup(struct radeon_device *rdev)
  3288. {
  3289. u32 tmp;
  3290. if (radeon_dynclks != -1 && radeon_dynclks)
  3291. radeon_legacy_set_clock_gating(rdev, 1);
  3292. /* We need to force on some of the block */
  3293. tmp = RREG32_PLL(R_00000D_SCLK_CNTL);
  3294. tmp |= S_00000D_FORCE_CP(1) | S_00000D_FORCE_VIP(1);
  3295. if ((rdev->family == CHIP_RV250) || (rdev->family == CHIP_RV280))
  3296. tmp |= S_00000D_FORCE_DISP1(1) | S_00000D_FORCE_DISP2(1);
  3297. WREG32_PLL(R_00000D_SCLK_CNTL, tmp);
  3298. }
  3299. static int r100_startup(struct radeon_device *rdev)
  3300. {
  3301. int r;
  3302. /* set common regs */
  3303. r100_set_common_regs(rdev);
  3304. /* program mc */
  3305. r100_mc_program(rdev);
  3306. /* Resume clock */
  3307. r100_clock_startup(rdev);
  3308. /* Initialize GPU configuration (# pipes, ...) */
  3309. // r100_gpu_init(rdev);
  3310. /* Initialize GART (initialize after TTM so we can allocate
  3311. * memory through TTM but finalize after TTM) */
  3312. r100_enable_bm(rdev);
  3313. if (rdev->flags & RADEON_IS_PCI) {
  3314. r = r100_pci_gart_enable(rdev);
  3315. if (r)
  3316. return r;
  3317. }
  3318. /* Enable IRQ */
  3319. r100_irq_set(rdev);
  3320. rdev->config.r100.hdp_cntl = RREG32(RADEON_HOST_PATH_CNTL);
  3321. /* 1M ring buffer */
  3322. r = r100_cp_init(rdev, 1024 * 1024);
  3323. if (r) {
  3324. dev_err(rdev->dev, "failled initializing CP (%d).\n", r);
  3325. return r;
  3326. }
  3327. r = r100_wb_init(rdev);
  3328. if (r)
  3329. dev_err(rdev->dev, "failled initializing WB (%d).\n", r);
  3330. r = r100_ib_init(rdev);
  3331. if (r) {
  3332. dev_err(rdev->dev, "failled initializing IB (%d).\n", r);
  3333. return r;
  3334. }
  3335. return 0;
  3336. }
  3337. int r100_resume(struct radeon_device *rdev)
  3338. {
  3339. /* Make sur GART are not working */
  3340. if (rdev->flags & RADEON_IS_PCI)
  3341. r100_pci_gart_disable(rdev);
  3342. /* Resume clock before doing reset */
  3343. r100_clock_startup(rdev);
  3344. /* Reset gpu before posting otherwise ATOM will enter infinite loop */
  3345. if (radeon_asic_reset(rdev)) {
  3346. dev_warn(rdev->dev, "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n",
  3347. RREG32(R_000E40_RBBM_STATUS),
  3348. RREG32(R_0007C0_CP_STAT));
  3349. }
  3350. /* post */
  3351. radeon_combios_asic_init(rdev->ddev);
  3352. /* Resume clock after posting */
  3353. r100_clock_startup(rdev);
  3354. /* Initialize surface registers */
  3355. radeon_surface_init(rdev);
  3356. return r100_startup(rdev);
  3357. }
  3358. int r100_suspend(struct radeon_device *rdev)
  3359. {
  3360. r100_cp_disable(rdev);
  3361. r100_wb_disable(rdev);
  3362. r100_irq_disable(rdev);
  3363. if (rdev->flags & RADEON_IS_PCI)
  3364. r100_pci_gart_disable(rdev);
  3365. return 0;
  3366. }
  3367. void r100_fini(struct radeon_device *rdev)
  3368. {
  3369. radeon_pm_fini(rdev);
  3370. r100_cp_fini(rdev);
  3371. r100_wb_fini(rdev);
  3372. r100_ib_fini(rdev);
  3373. radeon_gem_fini(rdev);
  3374. if (rdev->flags & RADEON_IS_PCI)
  3375. r100_pci_gart_fini(rdev);
  3376. radeon_agp_fini(rdev);
  3377. radeon_irq_kms_fini(rdev);
  3378. radeon_fence_driver_fini(rdev);
  3379. radeon_bo_fini(rdev);
  3380. radeon_atombios_fini(rdev);
  3381. kfree(rdev->bios);
  3382. rdev->bios = NULL;
  3383. }
  3384. int r100_init(struct radeon_device *rdev)
  3385. {
  3386. int r;
  3387. /* Register debugfs file specific to this group of asics */
  3388. r100_debugfs(rdev);
  3389. /* Disable VGA */
  3390. r100_vga_render_disable(rdev);
  3391. /* Initialize scratch registers */
  3392. radeon_scratch_init(rdev);
  3393. /* Initialize surface registers */
  3394. radeon_surface_init(rdev);
  3395. /* TODO: disable VGA need to use VGA request */
  3396. /* BIOS*/
  3397. if (!radeon_get_bios(rdev)) {
  3398. if (ASIC_IS_AVIVO(rdev))
  3399. return -EINVAL;
  3400. }
  3401. if (rdev->is_atom_bios) {
  3402. dev_err(rdev->dev, "Expecting combios for RS400/RS480 GPU\n");
  3403. return -EINVAL;
  3404. } else {
  3405. r = radeon_combios_init(rdev);
  3406. if (r)
  3407. return r;
  3408. }
  3409. /* Reset gpu before posting otherwise ATOM will enter infinite loop */
  3410. if (radeon_asic_reset(rdev)) {
  3411. dev_warn(rdev->dev,
  3412. "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n",
  3413. RREG32(R_000E40_RBBM_STATUS),
  3414. RREG32(R_0007C0_CP_STAT));
  3415. }
  3416. /* check if cards are posted or not */
  3417. if (radeon_boot_test_post_card(rdev) == false)
  3418. return -EINVAL;
  3419. /* Set asic errata */
  3420. r100_errata(rdev);
  3421. /* Initialize clocks */
  3422. radeon_get_clock_info(rdev->ddev);
  3423. /* Initialize power management */
  3424. radeon_pm_init(rdev);
  3425. /* initialize AGP */
  3426. if (rdev->flags & RADEON_IS_AGP) {
  3427. r = radeon_agp_init(rdev);
  3428. if (r) {
  3429. radeon_agp_disable(rdev);
  3430. }
  3431. }
  3432. /* initialize VRAM */
  3433. r100_mc_init(rdev);
  3434. /* Fence driver */
  3435. r = radeon_fence_driver_init(rdev);
  3436. if (r)
  3437. return r;
  3438. r = radeon_irq_kms_init(rdev);
  3439. if (r)
  3440. return r;
  3441. /* Memory manager */
  3442. r = radeon_bo_init(rdev);
  3443. if (r)
  3444. return r;
  3445. if (rdev->flags & RADEON_IS_PCI) {
  3446. r = r100_pci_gart_init(rdev);
  3447. if (r)
  3448. return r;
  3449. }
  3450. r100_set_safe_registers(rdev);
  3451. rdev->accel_working = true;
  3452. r = r100_startup(rdev);
  3453. if (r) {
  3454. /* Somethings want wront with the accel init stop accel */
  3455. dev_err(rdev->dev, "Disabling GPU acceleration\n");
  3456. r100_cp_fini(rdev);
  3457. r100_wb_fini(rdev);
  3458. r100_ib_fini(rdev);
  3459. radeon_irq_kms_fini(rdev);
  3460. if (rdev->flags & RADEON_IS_PCI)
  3461. r100_pci_gart_fini(rdev);
  3462. rdev->accel_working = false;
  3463. }
  3464. return 0;
  3465. }