traps.c 49 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011
  1. /*
  2. * This file is subject to the terms and conditions of the GNU General Public
  3. * License. See the file "COPYING" in the main directory of this archive
  4. * for more details.
  5. *
  6. * Copyright (C) 1994 - 1999, 2000, 01, 06 Ralf Baechle
  7. * Copyright (C) 1995, 1996 Paul M. Antoine
  8. * Copyright (C) 1998 Ulf Carlsson
  9. * Copyright (C) 1999 Silicon Graphics, Inc.
  10. * Kevin D. Kissell, kevink@mips.com and Carsten Langgaard, carstenl@mips.com
  11. * Copyright (C) 2002, 2003, 2004, 2005, 2007 Maciej W. Rozycki
  12. * Copyright (C) 2000, 2001, 2012 MIPS Technologies, Inc. All rights reserved.
  13. */
  14. #include <linux/bug.h>
  15. #include <linux/compiler.h>
  16. #include <linux/context_tracking.h>
  17. #include <linux/kexec.h>
  18. #include <linux/init.h>
  19. #include <linux/kernel.h>
  20. #include <linux/module.h>
  21. #include <linux/mm.h>
  22. #include <linux/sched.h>
  23. #include <linux/smp.h>
  24. #include <linux/spinlock.h>
  25. #include <linux/kallsyms.h>
  26. #include <linux/bootmem.h>
  27. #include <linux/interrupt.h>
  28. #include <linux/ptrace.h>
  29. #include <linux/kgdb.h>
  30. #include <linux/kdebug.h>
  31. #include <linux/kprobes.h>
  32. #include <linux/notifier.h>
  33. #include <linux/kdb.h>
  34. #include <linux/irq.h>
  35. #include <linux/perf_event.h>
  36. #include <asm/bootinfo.h>
  37. #include <asm/branch.h>
  38. #include <asm/break.h>
  39. #include <asm/cop2.h>
  40. #include <asm/cpu.h>
  41. #include <asm/dsp.h>
  42. #include <asm/fpu.h>
  43. #include <asm/fpu_emulator.h>
  44. #include <asm/idle.h>
  45. #include <asm/mipsregs.h>
  46. #include <asm/mipsmtregs.h>
  47. #include <asm/module.h>
  48. #include <asm/pgtable.h>
  49. #include <asm/ptrace.h>
  50. #include <asm/sections.h>
  51. #include <asm/tlbdebug.h>
  52. #include <asm/traps.h>
  53. #include <asm/uaccess.h>
  54. #include <asm/watch.h>
  55. #include <asm/mmu_context.h>
  56. #include <asm/types.h>
  57. #include <asm/stacktrace.h>
  58. #include <asm/uasm.h>
  59. extern void check_wait(void);
  60. extern asmlinkage void rollback_handle_int(void);
  61. extern asmlinkage void handle_int(void);
  62. extern u32 handle_tlbl[];
  63. extern u32 handle_tlbs[];
  64. extern u32 handle_tlbm[];
  65. extern asmlinkage void handle_adel(void);
  66. extern asmlinkage void handle_ades(void);
  67. extern asmlinkage void handle_ibe(void);
  68. extern asmlinkage void handle_dbe(void);
  69. extern asmlinkage void handle_sys(void);
  70. extern asmlinkage void handle_bp(void);
  71. extern asmlinkage void handle_ri(void);
  72. extern asmlinkage void handle_ri_rdhwr_vivt(void);
  73. extern asmlinkage void handle_ri_rdhwr(void);
  74. extern asmlinkage void handle_cpu(void);
  75. extern asmlinkage void handle_ov(void);
  76. extern asmlinkage void handle_tr(void);
  77. extern asmlinkage void handle_fpe(void);
  78. extern asmlinkage void handle_mdmx(void);
  79. extern asmlinkage void handle_watch(void);
  80. extern asmlinkage void handle_mt(void);
  81. extern asmlinkage void handle_dsp(void);
  82. extern asmlinkage void handle_mcheck(void);
  83. extern asmlinkage void handle_reserved(void);
  84. void (*board_be_init)(void);
  85. int (*board_be_handler)(struct pt_regs *regs, int is_fixup);
  86. void (*board_nmi_handler_setup)(void);
  87. void (*board_ejtag_handler_setup)(void);
  88. void (*board_bind_eic_interrupt)(int irq, int regset);
  89. void (*board_ebase_setup)(void);
  90. void __cpuinitdata(*board_cache_error_setup)(void);
  91. static void show_raw_backtrace(unsigned long reg29)
  92. {
  93. unsigned long *sp = (unsigned long *)(reg29 & ~3);
  94. unsigned long addr;
  95. printk("Call Trace:");
  96. #ifdef CONFIG_KALLSYMS
  97. printk("\n");
  98. #endif
  99. while (!kstack_end(sp)) {
  100. unsigned long __user *p =
  101. (unsigned long __user *)(unsigned long)sp++;
  102. if (__get_user(addr, p)) {
  103. printk(" (Bad stack address)");
  104. break;
  105. }
  106. if (__kernel_text_address(addr))
  107. print_ip_sym(addr);
  108. }
  109. printk("\n");
  110. }
  111. #ifdef CONFIG_KALLSYMS
  112. int raw_show_trace;
  113. static int __init set_raw_show_trace(char *str)
  114. {
  115. raw_show_trace = 1;
  116. return 1;
  117. }
  118. __setup("raw_show_trace", set_raw_show_trace);
  119. #endif
  120. static void show_backtrace(struct task_struct *task, const struct pt_regs *regs)
  121. {
  122. unsigned long sp = regs->regs[29];
  123. unsigned long ra = regs->regs[31];
  124. unsigned long pc = regs->cp0_epc;
  125. if (!task)
  126. task = current;
  127. if (raw_show_trace || !__kernel_text_address(pc)) {
  128. show_raw_backtrace(sp);
  129. return;
  130. }
  131. printk("Call Trace:\n");
  132. do {
  133. print_ip_sym(pc);
  134. pc = unwind_stack(task, &sp, pc, &ra);
  135. } while (pc);
  136. printk("\n");
  137. }
  138. /*
  139. * This routine abuses get_user()/put_user() to reference pointers
  140. * with at least a bit of error checking ...
  141. */
  142. static void show_stacktrace(struct task_struct *task,
  143. const struct pt_regs *regs)
  144. {
  145. const int field = 2 * sizeof(unsigned long);
  146. long stackdata;
  147. int i;
  148. unsigned long __user *sp = (unsigned long __user *)regs->regs[29];
  149. printk("Stack :");
  150. i = 0;
  151. while ((unsigned long) sp & (PAGE_SIZE - 1)) {
  152. if (i && ((i % (64 / field)) == 0))
  153. printk("\n ");
  154. if (i > 39) {
  155. printk(" ...");
  156. break;
  157. }
  158. if (__get_user(stackdata, sp++)) {
  159. printk(" (Bad stack address)");
  160. break;
  161. }
  162. printk(" %0*lx", field, stackdata);
  163. i++;
  164. }
  165. printk("\n");
  166. show_backtrace(task, regs);
  167. }
  168. void show_stack(struct task_struct *task, unsigned long *sp)
  169. {
  170. struct pt_regs regs;
  171. if (sp) {
  172. regs.regs[29] = (unsigned long)sp;
  173. regs.regs[31] = 0;
  174. regs.cp0_epc = 0;
  175. } else {
  176. if (task && task != current) {
  177. regs.regs[29] = task->thread.reg29;
  178. regs.regs[31] = 0;
  179. regs.cp0_epc = task->thread.reg31;
  180. #ifdef CONFIG_KGDB_KDB
  181. } else if (atomic_read(&kgdb_active) != -1 &&
  182. kdb_current_regs) {
  183. memcpy(&regs, kdb_current_regs, sizeof(regs));
  184. #endif /* CONFIG_KGDB_KDB */
  185. } else {
  186. prepare_frametrace(&regs);
  187. }
  188. }
  189. show_stacktrace(task, &regs);
  190. }
  191. static void show_code(unsigned int __user *pc)
  192. {
  193. long i;
  194. unsigned short __user *pc16 = NULL;
  195. printk("\nCode:");
  196. if ((unsigned long)pc & 1)
  197. pc16 = (unsigned short __user *)((unsigned long)pc & ~1);
  198. for(i = -3 ; i < 6 ; i++) {
  199. unsigned int insn;
  200. if (pc16 ? __get_user(insn, pc16 + i) : __get_user(insn, pc + i)) {
  201. printk(" (Bad address in epc)\n");
  202. break;
  203. }
  204. printk("%c%0*x%c", (i?' ':'<'), pc16 ? 4 : 8, insn, (i?' ':'>'));
  205. }
  206. }
  207. static void __show_regs(const struct pt_regs *regs)
  208. {
  209. const int field = 2 * sizeof(unsigned long);
  210. unsigned int cause = regs->cp0_cause;
  211. int i;
  212. show_regs_print_info(KERN_DEFAULT);
  213. /*
  214. * Saved main processor registers
  215. */
  216. for (i = 0; i < 32; ) {
  217. if ((i % 4) == 0)
  218. printk("$%2d :", i);
  219. if (i == 0)
  220. printk(" %0*lx", field, 0UL);
  221. else if (i == 26 || i == 27)
  222. printk(" %*s", field, "");
  223. else
  224. printk(" %0*lx", field, regs->regs[i]);
  225. i++;
  226. if ((i % 4) == 0)
  227. printk("\n");
  228. }
  229. #ifdef CONFIG_CPU_HAS_SMARTMIPS
  230. printk("Acx : %0*lx\n", field, regs->acx);
  231. #endif
  232. printk("Hi : %0*lx\n", field, regs->hi);
  233. printk("Lo : %0*lx\n", field, regs->lo);
  234. /*
  235. * Saved cp0 registers
  236. */
  237. printk("epc : %0*lx %pS\n", field, regs->cp0_epc,
  238. (void *) regs->cp0_epc);
  239. printk(" %s\n", print_tainted());
  240. printk("ra : %0*lx %pS\n", field, regs->regs[31],
  241. (void *) regs->regs[31]);
  242. printk("Status: %08x ", (uint32_t) regs->cp0_status);
  243. if (cpu_has_3kex) {
  244. if (regs->cp0_status & ST0_KUO)
  245. printk("KUo ");
  246. if (regs->cp0_status & ST0_IEO)
  247. printk("IEo ");
  248. if (regs->cp0_status & ST0_KUP)
  249. printk("KUp ");
  250. if (regs->cp0_status & ST0_IEP)
  251. printk("IEp ");
  252. if (regs->cp0_status & ST0_KUC)
  253. printk("KUc ");
  254. if (regs->cp0_status & ST0_IEC)
  255. printk("IEc ");
  256. } else if (cpu_has_4kex) {
  257. if (regs->cp0_status & ST0_KX)
  258. printk("KX ");
  259. if (regs->cp0_status & ST0_SX)
  260. printk("SX ");
  261. if (regs->cp0_status & ST0_UX)
  262. printk("UX ");
  263. switch (regs->cp0_status & ST0_KSU) {
  264. case KSU_USER:
  265. printk("USER ");
  266. break;
  267. case KSU_SUPERVISOR:
  268. printk("SUPERVISOR ");
  269. break;
  270. case KSU_KERNEL:
  271. printk("KERNEL ");
  272. break;
  273. default:
  274. printk("BAD_MODE ");
  275. break;
  276. }
  277. if (regs->cp0_status & ST0_ERL)
  278. printk("ERL ");
  279. if (regs->cp0_status & ST0_EXL)
  280. printk("EXL ");
  281. if (regs->cp0_status & ST0_IE)
  282. printk("IE ");
  283. }
  284. printk("\n");
  285. printk("Cause : %08x\n", cause);
  286. cause = (cause & CAUSEF_EXCCODE) >> CAUSEB_EXCCODE;
  287. if (1 <= cause && cause <= 5)
  288. printk("BadVA : %0*lx\n", field, regs->cp0_badvaddr);
  289. printk("PrId : %08x (%s)\n", read_c0_prid(),
  290. cpu_name_string());
  291. }
  292. /*
  293. * FIXME: really the generic show_regs should take a const pointer argument.
  294. */
  295. void show_regs(struct pt_regs *regs)
  296. {
  297. __show_regs((struct pt_regs *)regs);
  298. }
  299. void show_registers(struct pt_regs *regs)
  300. {
  301. const int field = 2 * sizeof(unsigned long);
  302. __show_regs(regs);
  303. print_modules();
  304. printk("Process %s (pid: %d, threadinfo=%p, task=%p, tls=%0*lx)\n",
  305. current->comm, current->pid, current_thread_info(), current,
  306. field, current_thread_info()->tp_value);
  307. if (cpu_has_userlocal) {
  308. unsigned long tls;
  309. tls = read_c0_userlocal();
  310. if (tls != current_thread_info()->tp_value)
  311. printk("*HwTLS: %0*lx\n", field, tls);
  312. }
  313. show_stacktrace(current, regs);
  314. show_code((unsigned int __user *) regs->cp0_epc);
  315. printk("\n");
  316. }
  317. static int regs_to_trapnr(struct pt_regs *regs)
  318. {
  319. return (regs->cp0_cause >> 2) & 0x1f;
  320. }
  321. static DEFINE_RAW_SPINLOCK(die_lock);
  322. void __noreturn die(const char *str, struct pt_regs *regs)
  323. {
  324. static int die_counter;
  325. int sig = SIGSEGV;
  326. #ifdef CONFIG_MIPS_MT_SMTC
  327. unsigned long dvpret;
  328. #endif /* CONFIG_MIPS_MT_SMTC */
  329. oops_enter();
  330. if (notify_die(DIE_OOPS, str, regs, 0, regs_to_trapnr(regs), SIGSEGV) == NOTIFY_STOP)
  331. sig = 0;
  332. console_verbose();
  333. raw_spin_lock_irq(&die_lock);
  334. #ifdef CONFIG_MIPS_MT_SMTC
  335. dvpret = dvpe();
  336. #endif /* CONFIG_MIPS_MT_SMTC */
  337. bust_spinlocks(1);
  338. #ifdef CONFIG_MIPS_MT_SMTC
  339. mips_mt_regdump(dvpret);
  340. #endif /* CONFIG_MIPS_MT_SMTC */
  341. printk("%s[#%d]:\n", str, ++die_counter);
  342. show_registers(regs);
  343. add_taint(TAINT_DIE, LOCKDEP_NOW_UNRELIABLE);
  344. raw_spin_unlock_irq(&die_lock);
  345. oops_exit();
  346. if (in_interrupt())
  347. panic("Fatal exception in interrupt");
  348. if (panic_on_oops) {
  349. printk(KERN_EMERG "Fatal exception: panic in 5 seconds");
  350. ssleep(5);
  351. panic("Fatal exception");
  352. }
  353. if (regs && kexec_should_crash(current))
  354. crash_kexec(regs);
  355. do_exit(sig);
  356. }
  357. extern struct exception_table_entry __start___dbe_table[];
  358. extern struct exception_table_entry __stop___dbe_table[];
  359. __asm__(
  360. " .section __dbe_table, \"a\"\n"
  361. " .previous \n");
  362. /* Given an address, look for it in the exception tables. */
  363. static const struct exception_table_entry *search_dbe_tables(unsigned long addr)
  364. {
  365. const struct exception_table_entry *e;
  366. e = search_extable(__start___dbe_table, __stop___dbe_table - 1, addr);
  367. if (!e)
  368. e = search_module_dbetables(addr);
  369. return e;
  370. }
  371. asmlinkage void do_be(struct pt_regs *regs)
  372. {
  373. const int field = 2 * sizeof(unsigned long);
  374. const struct exception_table_entry *fixup = NULL;
  375. int data = regs->cp0_cause & 4;
  376. int action = MIPS_BE_FATAL;
  377. enum ctx_state prev_state;
  378. prev_state = exception_enter();
  379. /* XXX For now. Fixme, this searches the wrong table ... */
  380. if (data && !user_mode(regs))
  381. fixup = search_dbe_tables(exception_epc(regs));
  382. if (fixup)
  383. action = MIPS_BE_FIXUP;
  384. if (board_be_handler)
  385. action = board_be_handler(regs, fixup != NULL);
  386. switch (action) {
  387. case MIPS_BE_DISCARD:
  388. goto out;
  389. case MIPS_BE_FIXUP:
  390. if (fixup) {
  391. regs->cp0_epc = fixup->nextinsn;
  392. goto out;
  393. }
  394. break;
  395. default:
  396. break;
  397. }
  398. /*
  399. * Assume it would be too dangerous to continue ...
  400. */
  401. printk(KERN_ALERT "%s bus error, epc == %0*lx, ra == %0*lx\n",
  402. data ? "Data" : "Instruction",
  403. field, regs->cp0_epc, field, regs->regs[31]);
  404. if (notify_die(DIE_OOPS, "bus error", regs, 0, regs_to_trapnr(regs), SIGBUS)
  405. == NOTIFY_STOP)
  406. goto out;
  407. die_if_kernel("Oops", regs);
  408. force_sig(SIGBUS, current);
  409. out:
  410. exception_exit(prev_state);
  411. }
  412. /*
  413. * ll/sc, rdhwr, sync emulation
  414. */
  415. #define OPCODE 0xfc000000
  416. #define BASE 0x03e00000
  417. #define RT 0x001f0000
  418. #define OFFSET 0x0000ffff
  419. #define LL 0xc0000000
  420. #define SC 0xe0000000
  421. #define SPEC0 0x00000000
  422. #define SPEC3 0x7c000000
  423. #define RD 0x0000f800
  424. #define FUNC 0x0000003f
  425. #define SYNC 0x0000000f
  426. #define RDHWR 0x0000003b
  427. /* microMIPS definitions */
  428. #define MM_POOL32A_FUNC 0xfc00ffff
  429. #define MM_RDHWR 0x00006b3c
  430. #define MM_RS 0x001f0000
  431. #define MM_RT 0x03e00000
  432. /*
  433. * The ll_bit is cleared by r*_switch.S
  434. */
  435. unsigned int ll_bit;
  436. struct task_struct *ll_task;
  437. static inline int simulate_ll(struct pt_regs *regs, unsigned int opcode)
  438. {
  439. unsigned long value, __user *vaddr;
  440. long offset;
  441. /*
  442. * analyse the ll instruction that just caused a ri exception
  443. * and put the referenced address to addr.
  444. */
  445. /* sign extend offset */
  446. offset = opcode & OFFSET;
  447. offset <<= 16;
  448. offset >>= 16;
  449. vaddr = (unsigned long __user *)
  450. ((unsigned long)(regs->regs[(opcode & BASE) >> 21]) + offset);
  451. if ((unsigned long)vaddr & 3)
  452. return SIGBUS;
  453. if (get_user(value, vaddr))
  454. return SIGSEGV;
  455. preempt_disable();
  456. if (ll_task == NULL || ll_task == current) {
  457. ll_bit = 1;
  458. } else {
  459. ll_bit = 0;
  460. }
  461. ll_task = current;
  462. preempt_enable();
  463. regs->regs[(opcode & RT) >> 16] = value;
  464. return 0;
  465. }
  466. static inline int simulate_sc(struct pt_regs *regs, unsigned int opcode)
  467. {
  468. unsigned long __user *vaddr;
  469. unsigned long reg;
  470. long offset;
  471. /*
  472. * analyse the sc instruction that just caused a ri exception
  473. * and put the referenced address to addr.
  474. */
  475. /* sign extend offset */
  476. offset = opcode & OFFSET;
  477. offset <<= 16;
  478. offset >>= 16;
  479. vaddr = (unsigned long __user *)
  480. ((unsigned long)(regs->regs[(opcode & BASE) >> 21]) + offset);
  481. reg = (opcode & RT) >> 16;
  482. if ((unsigned long)vaddr & 3)
  483. return SIGBUS;
  484. preempt_disable();
  485. if (ll_bit == 0 || ll_task != current) {
  486. regs->regs[reg] = 0;
  487. preempt_enable();
  488. return 0;
  489. }
  490. preempt_enable();
  491. if (put_user(regs->regs[reg], vaddr))
  492. return SIGSEGV;
  493. regs->regs[reg] = 1;
  494. return 0;
  495. }
  496. /*
  497. * ll uses the opcode of lwc0 and sc uses the opcode of swc0. That is both
  498. * opcodes are supposed to result in coprocessor unusable exceptions if
  499. * executed on ll/sc-less processors. That's the theory. In practice a
  500. * few processors such as NEC's VR4100 throw reserved instruction exceptions
  501. * instead, so we're doing the emulation thing in both exception handlers.
  502. */
  503. static int simulate_llsc(struct pt_regs *regs, unsigned int opcode)
  504. {
  505. if ((opcode & OPCODE) == LL) {
  506. perf_sw_event(PERF_COUNT_SW_EMULATION_FAULTS,
  507. 1, regs, 0);
  508. return simulate_ll(regs, opcode);
  509. }
  510. if ((opcode & OPCODE) == SC) {
  511. perf_sw_event(PERF_COUNT_SW_EMULATION_FAULTS,
  512. 1, regs, 0);
  513. return simulate_sc(regs, opcode);
  514. }
  515. return -1; /* Must be something else ... */
  516. }
  517. /*
  518. * Simulate trapping 'rdhwr' instructions to provide user accessible
  519. * registers not implemented in hardware.
  520. */
  521. static int simulate_rdhwr(struct pt_regs *regs, int rd, int rt)
  522. {
  523. struct thread_info *ti = task_thread_info(current);
  524. perf_sw_event(PERF_COUNT_SW_EMULATION_FAULTS,
  525. 1, regs, 0);
  526. switch (rd) {
  527. case 0: /* CPU number */
  528. regs->regs[rt] = smp_processor_id();
  529. return 0;
  530. case 1: /* SYNCI length */
  531. regs->regs[rt] = min(current_cpu_data.dcache.linesz,
  532. current_cpu_data.icache.linesz);
  533. return 0;
  534. case 2: /* Read count register */
  535. regs->regs[rt] = read_c0_count();
  536. return 0;
  537. case 3: /* Count register resolution */
  538. switch (current_cpu_data.cputype) {
  539. case CPU_20KC:
  540. case CPU_25KF:
  541. regs->regs[rt] = 1;
  542. break;
  543. default:
  544. regs->regs[rt] = 2;
  545. }
  546. return 0;
  547. case 29:
  548. regs->regs[rt] = ti->tp_value;
  549. return 0;
  550. default:
  551. return -1;
  552. }
  553. }
  554. static int simulate_rdhwr_normal(struct pt_regs *regs, unsigned int opcode)
  555. {
  556. if ((opcode & OPCODE) == SPEC3 && (opcode & FUNC) == RDHWR) {
  557. int rd = (opcode & RD) >> 11;
  558. int rt = (opcode & RT) >> 16;
  559. simulate_rdhwr(regs, rd, rt);
  560. return 0;
  561. }
  562. /* Not ours. */
  563. return -1;
  564. }
  565. static int simulate_rdhwr_mm(struct pt_regs *regs, unsigned short opcode)
  566. {
  567. if ((opcode & MM_POOL32A_FUNC) == MM_RDHWR) {
  568. int rd = (opcode & MM_RS) >> 16;
  569. int rt = (opcode & MM_RT) >> 21;
  570. simulate_rdhwr(regs, rd, rt);
  571. return 0;
  572. }
  573. /* Not ours. */
  574. return -1;
  575. }
  576. static int simulate_sync(struct pt_regs *regs, unsigned int opcode)
  577. {
  578. if ((opcode & OPCODE) == SPEC0 && (opcode & FUNC) == SYNC) {
  579. perf_sw_event(PERF_COUNT_SW_EMULATION_FAULTS,
  580. 1, regs, 0);
  581. return 0;
  582. }
  583. return -1; /* Must be something else ... */
  584. }
  585. asmlinkage void do_ov(struct pt_regs *regs)
  586. {
  587. enum ctx_state prev_state;
  588. siginfo_t info;
  589. prev_state = exception_enter();
  590. die_if_kernel("Integer overflow", regs);
  591. info.si_code = FPE_INTOVF;
  592. info.si_signo = SIGFPE;
  593. info.si_errno = 0;
  594. info.si_addr = (void __user *) regs->cp0_epc;
  595. force_sig_info(SIGFPE, &info, current);
  596. exception_exit(prev_state);
  597. }
  598. int process_fpemu_return(int sig, void __user *fault_addr)
  599. {
  600. if (sig == SIGSEGV || sig == SIGBUS) {
  601. struct siginfo si = {0};
  602. si.si_addr = fault_addr;
  603. si.si_signo = sig;
  604. if (sig == SIGSEGV) {
  605. if (find_vma(current->mm, (unsigned long)fault_addr))
  606. si.si_code = SEGV_ACCERR;
  607. else
  608. si.si_code = SEGV_MAPERR;
  609. } else {
  610. si.si_code = BUS_ADRERR;
  611. }
  612. force_sig_info(sig, &si, current);
  613. return 1;
  614. } else if (sig) {
  615. force_sig(sig, current);
  616. return 1;
  617. } else {
  618. return 0;
  619. }
  620. }
  621. /*
  622. * XXX Delayed fp exceptions when doing a lazy ctx switch XXX
  623. */
  624. asmlinkage void do_fpe(struct pt_regs *regs, unsigned long fcr31)
  625. {
  626. enum ctx_state prev_state;
  627. siginfo_t info = {0};
  628. prev_state = exception_enter();
  629. if (notify_die(DIE_FP, "FP exception", regs, 0, regs_to_trapnr(regs), SIGFPE)
  630. == NOTIFY_STOP)
  631. goto out;
  632. die_if_kernel("FP exception in kernel code", regs);
  633. if (fcr31 & FPU_CSR_UNI_X) {
  634. int sig;
  635. void __user *fault_addr = NULL;
  636. /*
  637. * Unimplemented operation exception. If we've got the full
  638. * software emulator on-board, let's use it...
  639. *
  640. * Force FPU to dump state into task/thread context. We're
  641. * moving a lot of data here for what is probably a single
  642. * instruction, but the alternative is to pre-decode the FP
  643. * register operands before invoking the emulator, which seems
  644. * a bit extreme for what should be an infrequent event.
  645. */
  646. /* Ensure 'resume' not overwrite saved fp context again. */
  647. lose_fpu(1);
  648. /* Run the emulator */
  649. sig = fpu_emulator_cop1Handler(regs, &current->thread.fpu, 1,
  650. &fault_addr);
  651. /*
  652. * We can't allow the emulated instruction to leave any of
  653. * the cause bit set in $fcr31.
  654. */
  655. current->thread.fpu.fcr31 &= ~FPU_CSR_ALL_X;
  656. /* Restore the hardware register state */
  657. own_fpu(1); /* Using the FPU again. */
  658. /* If something went wrong, signal */
  659. process_fpemu_return(sig, fault_addr);
  660. goto out;
  661. } else if (fcr31 & FPU_CSR_INV_X)
  662. info.si_code = FPE_FLTINV;
  663. else if (fcr31 & FPU_CSR_DIV_X)
  664. info.si_code = FPE_FLTDIV;
  665. else if (fcr31 & FPU_CSR_OVF_X)
  666. info.si_code = FPE_FLTOVF;
  667. else if (fcr31 & FPU_CSR_UDF_X)
  668. info.si_code = FPE_FLTUND;
  669. else if (fcr31 & FPU_CSR_INE_X)
  670. info.si_code = FPE_FLTRES;
  671. else
  672. info.si_code = __SI_FAULT;
  673. info.si_signo = SIGFPE;
  674. info.si_errno = 0;
  675. info.si_addr = (void __user *) regs->cp0_epc;
  676. force_sig_info(SIGFPE, &info, current);
  677. out:
  678. exception_exit(prev_state);
  679. }
  680. static void do_trap_or_bp(struct pt_regs *regs, unsigned int code,
  681. const char *str)
  682. {
  683. siginfo_t info;
  684. char b[40];
  685. #ifdef CONFIG_KGDB_LOW_LEVEL_TRAP
  686. if (kgdb_ll_trap(DIE_TRAP, str, regs, code, regs_to_trapnr(regs), SIGTRAP) == NOTIFY_STOP)
  687. return;
  688. #endif /* CONFIG_KGDB_LOW_LEVEL_TRAP */
  689. if (notify_die(DIE_TRAP, str, regs, code, regs_to_trapnr(regs), SIGTRAP) == NOTIFY_STOP)
  690. return;
  691. /*
  692. * A short test says that IRIX 5.3 sends SIGTRAP for all trap
  693. * insns, even for trap and break codes that indicate arithmetic
  694. * failures. Weird ...
  695. * But should we continue the brokenness??? --macro
  696. */
  697. switch (code) {
  698. case BRK_OVERFLOW:
  699. case BRK_DIVZERO:
  700. scnprintf(b, sizeof(b), "%s instruction in kernel code", str);
  701. die_if_kernel(b, regs);
  702. if (code == BRK_DIVZERO)
  703. info.si_code = FPE_INTDIV;
  704. else
  705. info.si_code = FPE_INTOVF;
  706. info.si_signo = SIGFPE;
  707. info.si_errno = 0;
  708. info.si_addr = (void __user *) regs->cp0_epc;
  709. force_sig_info(SIGFPE, &info, current);
  710. break;
  711. case BRK_BUG:
  712. die_if_kernel("Kernel bug detected", regs);
  713. force_sig(SIGTRAP, current);
  714. break;
  715. case BRK_MEMU:
  716. /*
  717. * Address errors may be deliberately induced by the FPU
  718. * emulator to retake control of the CPU after executing the
  719. * instruction in the delay slot of an emulated branch.
  720. *
  721. * Terminate if exception was recognized as a delay slot return
  722. * otherwise handle as normal.
  723. */
  724. if (do_dsemulret(regs))
  725. return;
  726. die_if_kernel("Math emu break/trap", regs);
  727. force_sig(SIGTRAP, current);
  728. break;
  729. default:
  730. scnprintf(b, sizeof(b), "%s instruction in kernel code", str);
  731. die_if_kernel(b, regs);
  732. force_sig(SIGTRAP, current);
  733. }
  734. }
  735. asmlinkage void do_bp(struct pt_regs *regs)
  736. {
  737. unsigned int opcode, bcode;
  738. enum ctx_state prev_state;
  739. unsigned long epc;
  740. u16 instr[2];
  741. prev_state = exception_enter();
  742. if (get_isa16_mode(regs->cp0_epc)) {
  743. /* Calculate EPC. */
  744. epc = exception_epc(regs);
  745. if (cpu_has_mmips) {
  746. if ((__get_user(instr[0], (u16 __user *)msk_isa16_mode(epc)) ||
  747. (__get_user(instr[1], (u16 __user *)msk_isa16_mode(epc + 2)))))
  748. goto out_sigsegv;
  749. opcode = (instr[0] << 16) | instr[1];
  750. } else {
  751. /* MIPS16e mode */
  752. if (__get_user(instr[0], (u16 __user *)msk_isa16_mode(epc)))
  753. goto out_sigsegv;
  754. bcode = (instr[0] >> 6) & 0x3f;
  755. do_trap_or_bp(regs, bcode, "Break");
  756. goto out;
  757. }
  758. } else {
  759. if (__get_user(opcode, (unsigned int __user *) exception_epc(regs)))
  760. goto out_sigsegv;
  761. }
  762. /*
  763. * There is the ancient bug in the MIPS assemblers that the break
  764. * code starts left to bit 16 instead to bit 6 in the opcode.
  765. * Gas is bug-compatible, but not always, grrr...
  766. * We handle both cases with a simple heuristics. --macro
  767. */
  768. bcode = ((opcode >> 6) & ((1 << 20) - 1));
  769. if (bcode >= (1 << 10))
  770. bcode >>= 10;
  771. /*
  772. * notify the kprobe handlers, if instruction is likely to
  773. * pertain to them.
  774. */
  775. switch (bcode) {
  776. case BRK_KPROBE_BP:
  777. if (notify_die(DIE_BREAK, "debug", regs, bcode, regs_to_trapnr(regs), SIGTRAP) == NOTIFY_STOP)
  778. goto out;
  779. else
  780. break;
  781. case BRK_KPROBE_SSTEPBP:
  782. if (notify_die(DIE_SSTEPBP, "single_step", regs, bcode, regs_to_trapnr(regs), SIGTRAP) == NOTIFY_STOP)
  783. goto out;
  784. else
  785. break;
  786. default:
  787. break;
  788. }
  789. do_trap_or_bp(regs, bcode, "Break");
  790. out:
  791. exception_exit(prev_state);
  792. return;
  793. out_sigsegv:
  794. force_sig(SIGSEGV, current);
  795. goto out;
  796. }
  797. asmlinkage void do_tr(struct pt_regs *regs)
  798. {
  799. u32 opcode, tcode = 0;
  800. enum ctx_state prev_state;
  801. u16 instr[2];
  802. unsigned long epc = msk_isa16_mode(exception_epc(regs));
  803. prev_state = exception_enter();
  804. if (get_isa16_mode(regs->cp0_epc)) {
  805. if (__get_user(instr[0], (u16 __user *)(epc + 0)) ||
  806. __get_user(instr[1], (u16 __user *)(epc + 2)))
  807. goto out_sigsegv;
  808. opcode = (instr[0] << 16) | instr[1];
  809. /* Immediate versions don't provide a code. */
  810. if (!(opcode & OPCODE))
  811. tcode = (opcode >> 12) & ((1 << 4) - 1);
  812. } else {
  813. if (__get_user(opcode, (u32 __user *)epc))
  814. goto out_sigsegv;
  815. /* Immediate versions don't provide a code. */
  816. if (!(opcode & OPCODE))
  817. tcode = (opcode >> 6) & ((1 << 10) - 1);
  818. }
  819. do_trap_or_bp(regs, tcode, "Trap");
  820. out:
  821. exception_exit(prev_state);
  822. return;
  823. out_sigsegv:
  824. force_sig(SIGSEGV, current);
  825. goto out;
  826. }
  827. asmlinkage void do_ri(struct pt_regs *regs)
  828. {
  829. unsigned int __user *epc = (unsigned int __user *)exception_epc(regs);
  830. unsigned long old_epc = regs->cp0_epc;
  831. unsigned long old31 = regs->regs[31];
  832. enum ctx_state prev_state;
  833. unsigned int opcode = 0;
  834. int status = -1;
  835. prev_state = exception_enter();
  836. if (notify_die(DIE_RI, "RI Fault", regs, 0, regs_to_trapnr(regs), SIGILL)
  837. == NOTIFY_STOP)
  838. goto out;
  839. die_if_kernel("Reserved instruction in kernel code", regs);
  840. if (unlikely(compute_return_epc(regs) < 0))
  841. goto out;
  842. if (get_isa16_mode(regs->cp0_epc)) {
  843. unsigned short mmop[2] = { 0 };
  844. if (unlikely(get_user(mmop[0], epc) < 0))
  845. status = SIGSEGV;
  846. if (unlikely(get_user(mmop[1], epc) < 0))
  847. status = SIGSEGV;
  848. opcode = (mmop[0] << 16) | mmop[1];
  849. if (status < 0)
  850. status = simulate_rdhwr_mm(regs, opcode);
  851. } else {
  852. if (unlikely(get_user(opcode, epc) < 0))
  853. status = SIGSEGV;
  854. if (!cpu_has_llsc && status < 0)
  855. status = simulate_llsc(regs, opcode);
  856. if (status < 0)
  857. status = simulate_rdhwr_normal(regs, opcode);
  858. if (status < 0)
  859. status = simulate_sync(regs, opcode);
  860. }
  861. if (status < 0)
  862. status = SIGILL;
  863. if (unlikely(status > 0)) {
  864. regs->cp0_epc = old_epc; /* Undo skip-over. */
  865. regs->regs[31] = old31;
  866. force_sig(status, current);
  867. }
  868. out:
  869. exception_exit(prev_state);
  870. }
  871. /*
  872. * MIPS MT processors may have fewer FPU contexts than CPU threads. If we've
  873. * emulated more than some threshold number of instructions, force migration to
  874. * a "CPU" that has FP support.
  875. */
  876. static void mt_ase_fp_affinity(void)
  877. {
  878. #ifdef CONFIG_MIPS_MT_FPAFF
  879. if (mt_fpemul_threshold > 0 &&
  880. ((current->thread.emulated_fp++ > mt_fpemul_threshold))) {
  881. /*
  882. * If there's no FPU present, or if the application has already
  883. * restricted the allowed set to exclude any CPUs with FPUs,
  884. * we'll skip the procedure.
  885. */
  886. if (cpus_intersects(current->cpus_allowed, mt_fpu_cpumask)) {
  887. cpumask_t tmask;
  888. current->thread.user_cpus_allowed
  889. = current->cpus_allowed;
  890. cpus_and(tmask, current->cpus_allowed,
  891. mt_fpu_cpumask);
  892. set_cpus_allowed_ptr(current, &tmask);
  893. set_thread_flag(TIF_FPUBOUND);
  894. }
  895. }
  896. #endif /* CONFIG_MIPS_MT_FPAFF */
  897. }
  898. /*
  899. * No lock; only written during early bootup by CPU 0.
  900. */
  901. static RAW_NOTIFIER_HEAD(cu2_chain);
  902. int __ref register_cu2_notifier(struct notifier_block *nb)
  903. {
  904. return raw_notifier_chain_register(&cu2_chain, nb);
  905. }
  906. int cu2_notifier_call_chain(unsigned long val, void *v)
  907. {
  908. return raw_notifier_call_chain(&cu2_chain, val, v);
  909. }
  910. static int default_cu2_call(struct notifier_block *nfb, unsigned long action,
  911. void *data)
  912. {
  913. struct pt_regs *regs = data;
  914. die_if_kernel("COP2: Unhandled kernel unaligned access or invalid "
  915. "instruction", regs);
  916. force_sig(SIGILL, current);
  917. return NOTIFY_OK;
  918. }
  919. asmlinkage void do_cpu(struct pt_regs *regs)
  920. {
  921. enum ctx_state prev_state;
  922. unsigned int __user *epc;
  923. unsigned long old_epc, old31;
  924. unsigned int opcode;
  925. unsigned int cpid;
  926. int status;
  927. unsigned long __maybe_unused flags;
  928. prev_state = exception_enter();
  929. cpid = (regs->cp0_cause >> CAUSEB_CE) & 3;
  930. if (cpid != 2)
  931. die_if_kernel("do_cpu invoked from kernel context!", regs);
  932. switch (cpid) {
  933. case 0:
  934. epc = (unsigned int __user *)exception_epc(regs);
  935. old_epc = regs->cp0_epc;
  936. old31 = regs->regs[31];
  937. opcode = 0;
  938. status = -1;
  939. if (unlikely(compute_return_epc(regs) < 0))
  940. goto out;
  941. if (get_isa16_mode(regs->cp0_epc)) {
  942. unsigned short mmop[2] = { 0 };
  943. if (unlikely(get_user(mmop[0], epc) < 0))
  944. status = SIGSEGV;
  945. if (unlikely(get_user(mmop[1], epc) < 0))
  946. status = SIGSEGV;
  947. opcode = (mmop[0] << 16) | mmop[1];
  948. if (status < 0)
  949. status = simulate_rdhwr_mm(regs, opcode);
  950. } else {
  951. if (unlikely(get_user(opcode, epc) < 0))
  952. status = SIGSEGV;
  953. if (!cpu_has_llsc && status < 0)
  954. status = simulate_llsc(regs, opcode);
  955. if (status < 0)
  956. status = simulate_rdhwr_normal(regs, opcode);
  957. }
  958. if (status < 0)
  959. status = SIGILL;
  960. if (unlikely(status > 0)) {
  961. regs->cp0_epc = old_epc; /* Undo skip-over. */
  962. regs->regs[31] = old31;
  963. force_sig(status, current);
  964. }
  965. goto out;
  966. case 3:
  967. /*
  968. * Old (MIPS I and MIPS II) processors will set this code
  969. * for COP1X opcode instructions that replaced the original
  970. * COP3 space. We don't limit COP1 space instructions in
  971. * the emulator according to the CPU ISA, so we want to
  972. * treat COP1X instructions consistently regardless of which
  973. * code the CPU chose. Therefore we redirect this trap to
  974. * the FP emulator too.
  975. *
  976. * Then some newer FPU-less processors use this code
  977. * erroneously too, so they are covered by this choice
  978. * as well.
  979. */
  980. if (raw_cpu_has_fpu)
  981. break;
  982. /* Fall through. */
  983. case 1:
  984. if (used_math()) /* Using the FPU again. */
  985. own_fpu(1);
  986. else { /* First time FPU user. */
  987. init_fpu();
  988. set_used_math();
  989. }
  990. if (!raw_cpu_has_fpu) {
  991. int sig;
  992. void __user *fault_addr = NULL;
  993. sig = fpu_emulator_cop1Handler(regs,
  994. &current->thread.fpu,
  995. 0, &fault_addr);
  996. if (!process_fpemu_return(sig, fault_addr))
  997. mt_ase_fp_affinity();
  998. }
  999. goto out;
  1000. case 2:
  1001. raw_notifier_call_chain(&cu2_chain, CU2_EXCEPTION, regs);
  1002. goto out;
  1003. }
  1004. force_sig(SIGILL, current);
  1005. out:
  1006. exception_exit(prev_state);
  1007. }
  1008. asmlinkage void do_mdmx(struct pt_regs *regs)
  1009. {
  1010. enum ctx_state prev_state;
  1011. prev_state = exception_enter();
  1012. force_sig(SIGILL, current);
  1013. exception_exit(prev_state);
  1014. }
  1015. /*
  1016. * Called with interrupts disabled.
  1017. */
  1018. asmlinkage void do_watch(struct pt_regs *regs)
  1019. {
  1020. enum ctx_state prev_state;
  1021. u32 cause;
  1022. prev_state = exception_enter();
  1023. /*
  1024. * Clear WP (bit 22) bit of cause register so we don't loop
  1025. * forever.
  1026. */
  1027. cause = read_c0_cause();
  1028. cause &= ~(1 << 22);
  1029. write_c0_cause(cause);
  1030. /*
  1031. * If the current thread has the watch registers loaded, save
  1032. * their values and send SIGTRAP. Otherwise another thread
  1033. * left the registers set, clear them and continue.
  1034. */
  1035. if (test_tsk_thread_flag(current, TIF_LOAD_WATCH)) {
  1036. mips_read_watch_registers();
  1037. local_irq_enable();
  1038. force_sig(SIGTRAP, current);
  1039. } else {
  1040. mips_clear_watch_registers();
  1041. local_irq_enable();
  1042. }
  1043. exception_exit(prev_state);
  1044. }
  1045. asmlinkage void do_mcheck(struct pt_regs *regs)
  1046. {
  1047. const int field = 2 * sizeof(unsigned long);
  1048. int multi_match = regs->cp0_status & ST0_TS;
  1049. enum ctx_state prev_state;
  1050. prev_state = exception_enter();
  1051. show_regs(regs);
  1052. if (multi_match) {
  1053. printk("Index : %0x\n", read_c0_index());
  1054. printk("Pagemask: %0x\n", read_c0_pagemask());
  1055. printk("EntryHi : %0*lx\n", field, read_c0_entryhi());
  1056. printk("EntryLo0: %0*lx\n", field, read_c0_entrylo0());
  1057. printk("EntryLo1: %0*lx\n", field, read_c0_entrylo1());
  1058. printk("\n");
  1059. dump_tlb_all();
  1060. }
  1061. show_code((unsigned int __user *) regs->cp0_epc);
  1062. /*
  1063. * Some chips may have other causes of machine check (e.g. SB1
  1064. * graduation timer)
  1065. */
  1066. panic("Caught Machine Check exception - %scaused by multiple "
  1067. "matching entries in the TLB.",
  1068. (multi_match) ? "" : "not ");
  1069. }
  1070. asmlinkage void do_mt(struct pt_regs *regs)
  1071. {
  1072. int subcode;
  1073. subcode = (read_vpe_c0_vpecontrol() & VPECONTROL_EXCPT)
  1074. >> VPECONTROL_EXCPT_SHIFT;
  1075. switch (subcode) {
  1076. case 0:
  1077. printk(KERN_DEBUG "Thread Underflow\n");
  1078. break;
  1079. case 1:
  1080. printk(KERN_DEBUG "Thread Overflow\n");
  1081. break;
  1082. case 2:
  1083. printk(KERN_DEBUG "Invalid YIELD Qualifier\n");
  1084. break;
  1085. case 3:
  1086. printk(KERN_DEBUG "Gating Storage Exception\n");
  1087. break;
  1088. case 4:
  1089. printk(KERN_DEBUG "YIELD Scheduler Exception\n");
  1090. break;
  1091. case 5:
  1092. printk(KERN_DEBUG "Gating Storage Scheduler Exception\n");
  1093. break;
  1094. default:
  1095. printk(KERN_DEBUG "*** UNKNOWN THREAD EXCEPTION %d ***\n",
  1096. subcode);
  1097. break;
  1098. }
  1099. die_if_kernel("MIPS MT Thread exception in kernel", regs);
  1100. force_sig(SIGILL, current);
  1101. }
  1102. asmlinkage void do_dsp(struct pt_regs *regs)
  1103. {
  1104. if (cpu_has_dsp)
  1105. panic("Unexpected DSP exception");
  1106. force_sig(SIGILL, current);
  1107. }
  1108. asmlinkage void do_reserved(struct pt_regs *regs)
  1109. {
  1110. /*
  1111. * Game over - no way to handle this if it ever occurs. Most probably
  1112. * caused by a new unknown cpu type or after another deadly
  1113. * hard/software error.
  1114. */
  1115. show_regs(regs);
  1116. panic("Caught reserved exception %ld - should not happen.",
  1117. (regs->cp0_cause & 0x7f) >> 2);
  1118. }
  1119. static int __initdata l1parity = 1;
  1120. static int __init nol1parity(char *s)
  1121. {
  1122. l1parity = 0;
  1123. return 1;
  1124. }
  1125. __setup("nol1par", nol1parity);
  1126. static int __initdata l2parity = 1;
  1127. static int __init nol2parity(char *s)
  1128. {
  1129. l2parity = 0;
  1130. return 1;
  1131. }
  1132. __setup("nol2par", nol2parity);
  1133. /*
  1134. * Some MIPS CPUs can enable/disable for cache parity detection, but do
  1135. * it different ways.
  1136. */
  1137. static inline void parity_protection_init(void)
  1138. {
  1139. switch (current_cpu_type()) {
  1140. case CPU_24K:
  1141. case CPU_34K:
  1142. case CPU_74K:
  1143. case CPU_1004K:
  1144. {
  1145. #define ERRCTL_PE 0x80000000
  1146. #define ERRCTL_L2P 0x00800000
  1147. unsigned long errctl;
  1148. unsigned int l1parity_present, l2parity_present;
  1149. errctl = read_c0_ecc();
  1150. errctl &= ~(ERRCTL_PE|ERRCTL_L2P);
  1151. /* probe L1 parity support */
  1152. write_c0_ecc(errctl | ERRCTL_PE);
  1153. back_to_back_c0_hazard();
  1154. l1parity_present = (read_c0_ecc() & ERRCTL_PE);
  1155. /* probe L2 parity support */
  1156. write_c0_ecc(errctl|ERRCTL_L2P);
  1157. back_to_back_c0_hazard();
  1158. l2parity_present = (read_c0_ecc() & ERRCTL_L2P);
  1159. if (l1parity_present && l2parity_present) {
  1160. if (l1parity)
  1161. errctl |= ERRCTL_PE;
  1162. if (l1parity ^ l2parity)
  1163. errctl |= ERRCTL_L2P;
  1164. } else if (l1parity_present) {
  1165. if (l1parity)
  1166. errctl |= ERRCTL_PE;
  1167. } else if (l2parity_present) {
  1168. if (l2parity)
  1169. errctl |= ERRCTL_L2P;
  1170. } else {
  1171. /* No parity available */
  1172. }
  1173. printk(KERN_INFO "Writing ErrCtl register=%08lx\n", errctl);
  1174. write_c0_ecc(errctl);
  1175. back_to_back_c0_hazard();
  1176. errctl = read_c0_ecc();
  1177. printk(KERN_INFO "Readback ErrCtl register=%08lx\n", errctl);
  1178. if (l1parity_present)
  1179. printk(KERN_INFO "Cache parity protection %sabled\n",
  1180. (errctl & ERRCTL_PE) ? "en" : "dis");
  1181. if (l2parity_present) {
  1182. if (l1parity_present && l1parity)
  1183. errctl ^= ERRCTL_L2P;
  1184. printk(KERN_INFO "L2 cache parity protection %sabled\n",
  1185. (errctl & ERRCTL_L2P) ? "en" : "dis");
  1186. }
  1187. }
  1188. break;
  1189. case CPU_5KC:
  1190. case CPU_5KE:
  1191. case CPU_LOONGSON1:
  1192. write_c0_ecc(0x80000000);
  1193. back_to_back_c0_hazard();
  1194. /* Set the PE bit (bit 31) in the c0_errctl register. */
  1195. printk(KERN_INFO "Cache parity protection %sabled\n",
  1196. (read_c0_ecc() & 0x80000000) ? "en" : "dis");
  1197. break;
  1198. case CPU_20KC:
  1199. case CPU_25KF:
  1200. /* Clear the DE bit (bit 16) in the c0_status register. */
  1201. printk(KERN_INFO "Enable cache parity protection for "
  1202. "MIPS 20KC/25KF CPUs.\n");
  1203. clear_c0_status(ST0_DE);
  1204. break;
  1205. default:
  1206. break;
  1207. }
  1208. }
  1209. asmlinkage void cache_parity_error(void)
  1210. {
  1211. const int field = 2 * sizeof(unsigned long);
  1212. unsigned int reg_val;
  1213. /* For the moment, report the problem and hang. */
  1214. printk("Cache error exception:\n");
  1215. printk("cp0_errorepc == %0*lx\n", field, read_c0_errorepc());
  1216. reg_val = read_c0_cacheerr();
  1217. printk("c0_cacheerr == %08x\n", reg_val);
  1218. printk("Decoded c0_cacheerr: %s cache fault in %s reference.\n",
  1219. reg_val & (1<<30) ? "secondary" : "primary",
  1220. reg_val & (1<<31) ? "data" : "insn");
  1221. printk("Error bits: %s%s%s%s%s%s%s\n",
  1222. reg_val & (1<<29) ? "ED " : "",
  1223. reg_val & (1<<28) ? "ET " : "",
  1224. reg_val & (1<<26) ? "EE " : "",
  1225. reg_val & (1<<25) ? "EB " : "",
  1226. reg_val & (1<<24) ? "EI " : "",
  1227. reg_val & (1<<23) ? "E1 " : "",
  1228. reg_val & (1<<22) ? "E0 " : "");
  1229. printk("IDX: 0x%08x\n", reg_val & ((1<<22)-1));
  1230. #if defined(CONFIG_CPU_MIPS32) || defined(CONFIG_CPU_MIPS64)
  1231. if (reg_val & (1<<22))
  1232. printk("DErrAddr0: 0x%0*lx\n", field, read_c0_derraddr0());
  1233. if (reg_val & (1<<23))
  1234. printk("DErrAddr1: 0x%0*lx\n", field, read_c0_derraddr1());
  1235. #endif
  1236. panic("Can't handle the cache error!");
  1237. }
  1238. /*
  1239. * SDBBP EJTAG debug exception handler.
  1240. * We skip the instruction and return to the next instruction.
  1241. */
  1242. void ejtag_exception_handler(struct pt_regs *regs)
  1243. {
  1244. const int field = 2 * sizeof(unsigned long);
  1245. unsigned long depc, old_epc, old_ra;
  1246. unsigned int debug;
  1247. printk(KERN_DEBUG "SDBBP EJTAG debug exception - not handled yet, just ignored!\n");
  1248. depc = read_c0_depc();
  1249. debug = read_c0_debug();
  1250. printk(KERN_DEBUG "c0_depc = %0*lx, DEBUG = %08x\n", field, depc, debug);
  1251. if (debug & 0x80000000) {
  1252. /*
  1253. * In branch delay slot.
  1254. * We cheat a little bit here and use EPC to calculate the
  1255. * debug return address (DEPC). EPC is restored after the
  1256. * calculation.
  1257. */
  1258. old_epc = regs->cp0_epc;
  1259. old_ra = regs->regs[31];
  1260. regs->cp0_epc = depc;
  1261. compute_return_epc(regs);
  1262. depc = regs->cp0_epc;
  1263. regs->cp0_epc = old_epc;
  1264. regs->regs[31] = old_ra;
  1265. } else
  1266. depc += 4;
  1267. write_c0_depc(depc);
  1268. #if 0
  1269. printk(KERN_DEBUG "\n\n----- Enable EJTAG single stepping ----\n\n");
  1270. write_c0_debug(debug | 0x100);
  1271. #endif
  1272. }
  1273. /*
  1274. * NMI exception handler.
  1275. * No lock; only written during early bootup by CPU 0.
  1276. */
  1277. static RAW_NOTIFIER_HEAD(nmi_chain);
  1278. int register_nmi_notifier(struct notifier_block *nb)
  1279. {
  1280. return raw_notifier_chain_register(&nmi_chain, nb);
  1281. }
  1282. void __noreturn nmi_exception_handler(struct pt_regs *regs)
  1283. {
  1284. raw_notifier_call_chain(&nmi_chain, 0, regs);
  1285. bust_spinlocks(1);
  1286. printk("NMI taken!!!!\n");
  1287. die("NMI", regs);
  1288. }
  1289. #define VECTORSPACING 0x100 /* for EI/VI mode */
  1290. unsigned long ebase;
  1291. unsigned long exception_handlers[32];
  1292. unsigned long vi_handlers[64];
  1293. void __init *set_except_vector(int n, void *addr)
  1294. {
  1295. unsigned long handler = (unsigned long) addr;
  1296. unsigned long old_handler;
  1297. #ifdef CONFIG_CPU_MICROMIPS
  1298. /*
  1299. * Only the TLB handlers are cache aligned with an even
  1300. * address. All other handlers are on an odd address and
  1301. * require no modification. Otherwise, MIPS32 mode will
  1302. * be entered when handling any TLB exceptions. That
  1303. * would be bad...since we must stay in microMIPS mode.
  1304. */
  1305. if (!(handler & 0x1))
  1306. handler |= 1;
  1307. #endif
  1308. old_handler = xchg(&exception_handlers[n], handler);
  1309. if (n == 0 && cpu_has_divec) {
  1310. #ifdef CONFIG_CPU_MICROMIPS
  1311. unsigned long jump_mask = ~((1 << 27) - 1);
  1312. #else
  1313. unsigned long jump_mask = ~((1 << 28) - 1);
  1314. #endif
  1315. u32 *buf = (u32 *)(ebase + 0x200);
  1316. unsigned int k0 = 26;
  1317. if ((handler & jump_mask) == ((ebase + 0x200) & jump_mask)) {
  1318. uasm_i_j(&buf, handler & ~jump_mask);
  1319. uasm_i_nop(&buf);
  1320. } else {
  1321. UASM_i_LA(&buf, k0, handler);
  1322. uasm_i_jr(&buf, k0);
  1323. uasm_i_nop(&buf);
  1324. }
  1325. local_flush_icache_range(ebase + 0x200, (unsigned long)buf);
  1326. }
  1327. return (void *)old_handler;
  1328. }
  1329. static void do_default_vi(void)
  1330. {
  1331. show_regs(get_irq_regs());
  1332. panic("Caught unexpected vectored interrupt.");
  1333. }
  1334. static void *set_vi_srs_handler(int n, vi_handler_t addr, int srs)
  1335. {
  1336. unsigned long handler;
  1337. unsigned long old_handler = vi_handlers[n];
  1338. int srssets = current_cpu_data.srsets;
  1339. u16 *h;
  1340. unsigned char *b;
  1341. BUG_ON(!cpu_has_veic && !cpu_has_vint);
  1342. BUG_ON((n < 0) && (n > 9));
  1343. if (addr == NULL) {
  1344. handler = (unsigned long) do_default_vi;
  1345. srs = 0;
  1346. } else
  1347. handler = (unsigned long) addr;
  1348. vi_handlers[n] = handler;
  1349. b = (unsigned char *)(ebase + 0x200 + n*VECTORSPACING);
  1350. if (srs >= srssets)
  1351. panic("Shadow register set %d not supported", srs);
  1352. if (cpu_has_veic) {
  1353. if (board_bind_eic_interrupt)
  1354. board_bind_eic_interrupt(n, srs);
  1355. } else if (cpu_has_vint) {
  1356. /* SRSMap is only defined if shadow sets are implemented */
  1357. if (srssets > 1)
  1358. change_c0_srsmap(0xf << n*4, srs << n*4);
  1359. }
  1360. if (srs == 0) {
  1361. /*
  1362. * If no shadow set is selected then use the default handler
  1363. * that does normal register saving and standard interrupt exit
  1364. */
  1365. extern char except_vec_vi, except_vec_vi_lui;
  1366. extern char except_vec_vi_ori, except_vec_vi_end;
  1367. extern char rollback_except_vec_vi;
  1368. char *vec_start = using_rollback_handler() ?
  1369. &rollback_except_vec_vi : &except_vec_vi;
  1370. #ifdef CONFIG_MIPS_MT_SMTC
  1371. /*
  1372. * We need to provide the SMTC vectored interrupt handler
  1373. * not only with the address of the handler, but with the
  1374. * Status.IM bit to be masked before going there.
  1375. */
  1376. extern char except_vec_vi_mori;
  1377. #if defined(CONFIG_CPU_MICROMIPS) || defined(CONFIG_CPU_BIG_ENDIAN)
  1378. const int mori_offset = &except_vec_vi_mori - vec_start + 2;
  1379. #else
  1380. const int mori_offset = &except_vec_vi_mori - vec_start;
  1381. #endif
  1382. #endif /* CONFIG_MIPS_MT_SMTC */
  1383. #if defined(CONFIG_CPU_MICROMIPS) || defined(CONFIG_CPU_BIG_ENDIAN)
  1384. const int lui_offset = &except_vec_vi_lui - vec_start + 2;
  1385. const int ori_offset = &except_vec_vi_ori - vec_start + 2;
  1386. #else
  1387. const int lui_offset = &except_vec_vi_lui - vec_start;
  1388. const int ori_offset = &except_vec_vi_ori - vec_start;
  1389. #endif
  1390. const int handler_len = &except_vec_vi_end - vec_start;
  1391. if (handler_len > VECTORSPACING) {
  1392. /*
  1393. * Sigh... panicing won't help as the console
  1394. * is probably not configured :(
  1395. */
  1396. panic("VECTORSPACING too small");
  1397. }
  1398. set_handler(((unsigned long)b - ebase), vec_start,
  1399. #ifdef CONFIG_CPU_MICROMIPS
  1400. (handler_len - 1));
  1401. #else
  1402. handler_len);
  1403. #endif
  1404. #ifdef CONFIG_MIPS_MT_SMTC
  1405. BUG_ON(n > 7); /* Vector index %d exceeds SMTC maximum. */
  1406. h = (u16 *)(b + mori_offset);
  1407. *h = (0x100 << n);
  1408. #endif /* CONFIG_MIPS_MT_SMTC */
  1409. h = (u16 *)(b + lui_offset);
  1410. *h = (handler >> 16) & 0xffff;
  1411. h = (u16 *)(b + ori_offset);
  1412. *h = (handler & 0xffff);
  1413. local_flush_icache_range((unsigned long)b,
  1414. (unsigned long)(b+handler_len));
  1415. }
  1416. else {
  1417. /*
  1418. * In other cases jump directly to the interrupt handler. It
  1419. * is the handler's responsibility to save registers if required
  1420. * (eg hi/lo) and return from the exception using "eret".
  1421. */
  1422. u32 insn;
  1423. h = (u16 *)b;
  1424. /* j handler */
  1425. #ifdef CONFIG_CPU_MICROMIPS
  1426. insn = 0xd4000000 | (((u32)handler & 0x07ffffff) >> 1);
  1427. #else
  1428. insn = 0x08000000 | (((u32)handler & 0x0fffffff) >> 2);
  1429. #endif
  1430. h[0] = (insn >> 16) & 0xffff;
  1431. h[1] = insn & 0xffff;
  1432. h[2] = 0;
  1433. h[3] = 0;
  1434. local_flush_icache_range((unsigned long)b,
  1435. (unsigned long)(b+8));
  1436. }
  1437. return (void *)old_handler;
  1438. }
  1439. void *set_vi_handler(int n, vi_handler_t addr)
  1440. {
  1441. return set_vi_srs_handler(n, addr, 0);
  1442. }
  1443. extern void tlb_init(void);
  1444. /*
  1445. * Timer interrupt
  1446. */
  1447. int cp0_compare_irq;
  1448. EXPORT_SYMBOL_GPL(cp0_compare_irq);
  1449. int cp0_compare_irq_shift;
  1450. /*
  1451. * Performance counter IRQ or -1 if shared with timer
  1452. */
  1453. int cp0_perfcount_irq;
  1454. EXPORT_SYMBOL_GPL(cp0_perfcount_irq);
  1455. static int __cpuinitdata noulri;
  1456. static int __init ulri_disable(char *s)
  1457. {
  1458. pr_info("Disabling ulri\n");
  1459. noulri = 1;
  1460. return 1;
  1461. }
  1462. __setup("noulri", ulri_disable);
  1463. void __cpuinit per_cpu_trap_init(bool is_boot_cpu)
  1464. {
  1465. unsigned int cpu = smp_processor_id();
  1466. unsigned int status_set = ST0_CU0;
  1467. unsigned int hwrena = cpu_hwrena_impl_bits;
  1468. #ifdef CONFIG_MIPS_MT_SMTC
  1469. int secondaryTC = 0;
  1470. int bootTC = (cpu == 0);
  1471. /*
  1472. * Only do per_cpu_trap_init() for first TC of Each VPE.
  1473. * Note that this hack assumes that the SMTC init code
  1474. * assigns TCs consecutively and in ascending order.
  1475. */
  1476. if (((read_c0_tcbind() & TCBIND_CURTC) != 0) &&
  1477. ((read_c0_tcbind() & TCBIND_CURVPE) == cpu_data[cpu - 1].vpe_id))
  1478. secondaryTC = 1;
  1479. #endif /* CONFIG_MIPS_MT_SMTC */
  1480. /*
  1481. * Disable coprocessors and select 32-bit or 64-bit addressing
  1482. * and the 16/32 or 32/32 FPR register model. Reset the BEV
  1483. * flag that some firmware may have left set and the TS bit (for
  1484. * IP27). Set XX for ISA IV code to work.
  1485. */
  1486. #ifdef CONFIG_64BIT
  1487. status_set |= ST0_FR|ST0_KX|ST0_SX|ST0_UX;
  1488. #endif
  1489. if (current_cpu_data.isa_level & MIPS_CPU_ISA_IV)
  1490. status_set |= ST0_XX;
  1491. if (cpu_has_dsp)
  1492. status_set |= ST0_MX;
  1493. change_c0_status(ST0_CU|ST0_MX|ST0_RE|ST0_FR|ST0_BEV|ST0_TS|ST0_KX|ST0_SX|ST0_UX,
  1494. status_set);
  1495. if (cpu_has_mips_r2)
  1496. hwrena |= 0x0000000f;
  1497. if (!noulri && cpu_has_userlocal)
  1498. hwrena |= (1 << 29);
  1499. if (hwrena)
  1500. write_c0_hwrena(hwrena);
  1501. #ifdef CONFIG_MIPS_MT_SMTC
  1502. if (!secondaryTC) {
  1503. #endif /* CONFIG_MIPS_MT_SMTC */
  1504. if (cpu_has_veic || cpu_has_vint) {
  1505. unsigned long sr = set_c0_status(ST0_BEV);
  1506. write_c0_ebase(ebase);
  1507. write_c0_status(sr);
  1508. /* Setting vector spacing enables EI/VI mode */
  1509. change_c0_intctl(0x3e0, VECTORSPACING);
  1510. }
  1511. if (cpu_has_divec) {
  1512. if (cpu_has_mipsmt) {
  1513. unsigned int vpflags = dvpe();
  1514. set_c0_cause(CAUSEF_IV);
  1515. evpe(vpflags);
  1516. } else
  1517. set_c0_cause(CAUSEF_IV);
  1518. }
  1519. /*
  1520. * Before R2 both interrupt numbers were fixed to 7, so on R2 only:
  1521. *
  1522. * o read IntCtl.IPTI to determine the timer interrupt
  1523. * o read IntCtl.IPPCI to determine the performance counter interrupt
  1524. */
  1525. if (cpu_has_mips_r2) {
  1526. cp0_compare_irq_shift = CAUSEB_TI - CAUSEB_IP;
  1527. cp0_compare_irq = (read_c0_intctl() >> INTCTLB_IPTI) & 7;
  1528. cp0_perfcount_irq = (read_c0_intctl() >> INTCTLB_IPPCI) & 7;
  1529. if (cp0_perfcount_irq == cp0_compare_irq)
  1530. cp0_perfcount_irq = -1;
  1531. } else {
  1532. cp0_compare_irq = CP0_LEGACY_COMPARE_IRQ;
  1533. cp0_compare_irq_shift = CP0_LEGACY_PERFCNT_IRQ;
  1534. cp0_perfcount_irq = -1;
  1535. }
  1536. #ifdef CONFIG_MIPS_MT_SMTC
  1537. }
  1538. #endif /* CONFIG_MIPS_MT_SMTC */
  1539. if (!cpu_data[cpu].asid_cache)
  1540. cpu_data[cpu].asid_cache = ASID_FIRST_VERSION;
  1541. atomic_inc(&init_mm.mm_count);
  1542. current->active_mm = &init_mm;
  1543. BUG_ON(current->mm);
  1544. enter_lazy_tlb(&init_mm, current);
  1545. #ifdef CONFIG_MIPS_MT_SMTC
  1546. if (bootTC) {
  1547. #endif /* CONFIG_MIPS_MT_SMTC */
  1548. /* Boot CPU's cache setup in setup_arch(). */
  1549. if (!is_boot_cpu)
  1550. cpu_cache_init();
  1551. tlb_init();
  1552. #ifdef CONFIG_MIPS_MT_SMTC
  1553. } else if (!secondaryTC) {
  1554. /*
  1555. * First TC in non-boot VPE must do subset of tlb_init()
  1556. * for MMU countrol registers.
  1557. */
  1558. write_c0_pagemask(PM_DEFAULT_MASK);
  1559. write_c0_wired(0);
  1560. }
  1561. #endif /* CONFIG_MIPS_MT_SMTC */
  1562. TLBMISS_HANDLER_SETUP();
  1563. }
  1564. /* Install CPU exception handler */
  1565. void __cpuinit set_handler(unsigned long offset, void *addr, unsigned long size)
  1566. {
  1567. #ifdef CONFIG_CPU_MICROMIPS
  1568. memcpy((void *)(ebase + offset), ((unsigned char *)addr - 1), size);
  1569. #else
  1570. memcpy((void *)(ebase + offset), addr, size);
  1571. #endif
  1572. local_flush_icache_range(ebase + offset, ebase + offset + size);
  1573. }
  1574. static char panic_null_cerr[] __cpuinitdata =
  1575. "Trying to set NULL cache error exception handler";
  1576. /*
  1577. * Install uncached CPU exception handler.
  1578. * This is suitable only for the cache error exception which is the only
  1579. * exception handler that is being run uncached.
  1580. */
  1581. void __cpuinit set_uncached_handler(unsigned long offset, void *addr,
  1582. unsigned long size)
  1583. {
  1584. unsigned long uncached_ebase = CKSEG1ADDR(ebase);
  1585. if (!addr)
  1586. panic(panic_null_cerr);
  1587. memcpy((void *)(uncached_ebase + offset), addr, size);
  1588. }
  1589. static int __initdata rdhwr_noopt;
  1590. static int __init set_rdhwr_noopt(char *str)
  1591. {
  1592. rdhwr_noopt = 1;
  1593. return 1;
  1594. }
  1595. __setup("rdhwr_noopt", set_rdhwr_noopt);
  1596. void __init trap_init(void)
  1597. {
  1598. extern char except_vec3_generic;
  1599. extern char except_vec4;
  1600. extern char except_vec3_r4000;
  1601. unsigned long i;
  1602. check_wait();
  1603. #if defined(CONFIG_KGDB)
  1604. if (kgdb_early_setup)
  1605. return; /* Already done */
  1606. #endif
  1607. if (cpu_has_veic || cpu_has_vint) {
  1608. unsigned long size = 0x200 + VECTORSPACING*64;
  1609. ebase = (unsigned long)
  1610. __alloc_bootmem(size, 1 << fls(size), 0);
  1611. } else {
  1612. #ifdef CONFIG_KVM_GUEST
  1613. #define KVM_GUEST_KSEG0 0x40000000
  1614. ebase = KVM_GUEST_KSEG0;
  1615. #else
  1616. ebase = CKSEG0;
  1617. #endif
  1618. if (cpu_has_mips_r2)
  1619. ebase += (read_c0_ebase() & 0x3ffff000);
  1620. }
  1621. if (cpu_has_mmips) {
  1622. unsigned int config3 = read_c0_config3();
  1623. if (IS_ENABLED(CONFIG_CPU_MICROMIPS))
  1624. write_c0_config3(config3 | MIPS_CONF3_ISA_OE);
  1625. else
  1626. write_c0_config3(config3 & ~MIPS_CONF3_ISA_OE);
  1627. }
  1628. if (board_ebase_setup)
  1629. board_ebase_setup();
  1630. per_cpu_trap_init(true);
  1631. /*
  1632. * Copy the generic exception handlers to their final destination.
  1633. * This will be overriden later as suitable for a particular
  1634. * configuration.
  1635. */
  1636. set_handler(0x180, &except_vec3_generic, 0x80);
  1637. /*
  1638. * Setup default vectors
  1639. */
  1640. for (i = 0; i <= 31; i++)
  1641. set_except_vector(i, handle_reserved);
  1642. /*
  1643. * Copy the EJTAG debug exception vector handler code to it's final
  1644. * destination.
  1645. */
  1646. if (cpu_has_ejtag && board_ejtag_handler_setup)
  1647. board_ejtag_handler_setup();
  1648. /*
  1649. * Only some CPUs have the watch exceptions.
  1650. */
  1651. if (cpu_has_watch)
  1652. set_except_vector(23, handle_watch);
  1653. /*
  1654. * Initialise interrupt handlers
  1655. */
  1656. if (cpu_has_veic || cpu_has_vint) {
  1657. int nvec = cpu_has_veic ? 64 : 8;
  1658. for (i = 0; i < nvec; i++)
  1659. set_vi_handler(i, NULL);
  1660. }
  1661. else if (cpu_has_divec)
  1662. set_handler(0x200, &except_vec4, 0x8);
  1663. /*
  1664. * Some CPUs can enable/disable for cache parity detection, but does
  1665. * it different ways.
  1666. */
  1667. parity_protection_init();
  1668. /*
  1669. * The Data Bus Errors / Instruction Bus Errors are signaled
  1670. * by external hardware. Therefore these two exceptions
  1671. * may have board specific handlers.
  1672. */
  1673. if (board_be_init)
  1674. board_be_init();
  1675. set_except_vector(0, using_rollback_handler() ? rollback_handle_int
  1676. : handle_int);
  1677. set_except_vector(1, handle_tlbm);
  1678. set_except_vector(2, handle_tlbl);
  1679. set_except_vector(3, handle_tlbs);
  1680. set_except_vector(4, handle_adel);
  1681. set_except_vector(5, handle_ades);
  1682. set_except_vector(6, handle_ibe);
  1683. set_except_vector(7, handle_dbe);
  1684. set_except_vector(8, handle_sys);
  1685. set_except_vector(9, handle_bp);
  1686. set_except_vector(10, rdhwr_noopt ? handle_ri :
  1687. (cpu_has_vtag_icache ?
  1688. handle_ri_rdhwr_vivt : handle_ri_rdhwr));
  1689. set_except_vector(11, handle_cpu);
  1690. set_except_vector(12, handle_ov);
  1691. set_except_vector(13, handle_tr);
  1692. if (current_cpu_type() == CPU_R6000 ||
  1693. current_cpu_type() == CPU_R6000A) {
  1694. /*
  1695. * The R6000 is the only R-series CPU that features a machine
  1696. * check exception (similar to the R4000 cache error) and
  1697. * unaligned ldc1/sdc1 exception. The handlers have not been
  1698. * written yet. Well, anyway there is no R6000 machine on the
  1699. * current list of targets for Linux/MIPS.
  1700. * (Duh, crap, there is someone with a triple R6k machine)
  1701. */
  1702. //set_except_vector(14, handle_mc);
  1703. //set_except_vector(15, handle_ndc);
  1704. }
  1705. if (board_nmi_handler_setup)
  1706. board_nmi_handler_setup();
  1707. if (cpu_has_fpu && !cpu_has_nofpuex)
  1708. set_except_vector(15, handle_fpe);
  1709. set_except_vector(22, handle_mdmx);
  1710. if (cpu_has_mcheck)
  1711. set_except_vector(24, handle_mcheck);
  1712. if (cpu_has_mipsmt)
  1713. set_except_vector(25, handle_mt);
  1714. set_except_vector(26, handle_dsp);
  1715. if (board_cache_error_setup)
  1716. board_cache_error_setup();
  1717. if (cpu_has_vce)
  1718. /* Special exception: R4[04]00 uses also the divec space. */
  1719. set_handler(0x180, &except_vec3_r4000, 0x100);
  1720. else if (cpu_has_4kex)
  1721. set_handler(0x180, &except_vec3_generic, 0x80);
  1722. else
  1723. set_handler(0x080, &except_vec3_generic, 0x80);
  1724. local_flush_icache_range(ebase, ebase + 0x400);
  1725. sort_extable(__start___dbe_table, __stop___dbe_table);
  1726. cu2_notifier(default_cu2_call, 0x80000000); /* Run last */
  1727. }