p1020si.dtsi 8.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412
  1. /*
  2. * P1020si Device Tree Source
  3. *
  4. * Copyright 2011 Freescale Semiconductor Inc.
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms of the GNU General Public License as published by the
  8. * Free Software Foundation; either version 2 of the License, or (at your
  9. * option) any later version.
  10. */
  11. /dts-v1/;
  12. / {
  13. compatible = "fsl,P1020";
  14. #address-cells = <2>;
  15. #size-cells = <2>;
  16. cpus {
  17. #address-cells = <1>;
  18. #size-cells = <0>;
  19. PowerPC,P1020@0 {
  20. device_type = "cpu";
  21. reg = <0x0>;
  22. next-level-cache = <&L2>;
  23. };
  24. PowerPC,P1020@1 {
  25. device_type = "cpu";
  26. reg = <0x1>;
  27. next-level-cache = <&L2>;
  28. };
  29. };
  30. localbus@ffe05000 {
  31. #address-cells = <2>;
  32. #size-cells = <1>;
  33. compatible = "fsl,p1020-elbc", "fsl,elbc", "simple-bus";
  34. reg = <0 0xffe05000 0 0x1000>;
  35. interrupts = <19 2>;
  36. interrupt-parent = <&mpic>;
  37. };
  38. soc@ffe00000 {
  39. #address-cells = <1>;
  40. #size-cells = <1>;
  41. device_type = "soc";
  42. compatible = "fsl,p1020-immr", "simple-bus";
  43. ranges = <0x0 0x0 0xffe00000 0x100000>;
  44. bus-frequency = <0>; // Filled out by uboot.
  45. ecm-law@0 {
  46. compatible = "fsl,ecm-law";
  47. reg = <0x0 0x1000>;
  48. fsl,num-laws = <12>;
  49. };
  50. ecm@1000 {
  51. compatible = "fsl,p1020-ecm", "fsl,ecm";
  52. reg = <0x1000 0x1000>;
  53. interrupts = <16 2>;
  54. interrupt-parent = <&mpic>;
  55. };
  56. memory-controller@2000 {
  57. compatible = "fsl,p1020-memory-controller";
  58. reg = <0x2000 0x1000>;
  59. interrupt-parent = <&mpic>;
  60. interrupts = <16 2>;
  61. };
  62. i2c@3000 {
  63. #address-cells = <1>;
  64. #size-cells = <0>;
  65. cell-index = <0>;
  66. compatible = "fsl-i2c";
  67. reg = <0x3000 0x100>;
  68. interrupts = <43 2>;
  69. interrupt-parent = <&mpic>;
  70. dfsrr;
  71. };
  72. i2c@3100 {
  73. #address-cells = <1>;
  74. #size-cells = <0>;
  75. cell-index = <1>;
  76. compatible = "fsl-i2c";
  77. reg = <0x3100 0x100>;
  78. interrupts = <43 2>;
  79. interrupt-parent = <&mpic>;
  80. dfsrr;
  81. };
  82. serial0: serial@4500 {
  83. cell-index = <0>;
  84. device_type = "serial";
  85. compatible = "ns16550";
  86. reg = <0x4500 0x100>;
  87. clock-frequency = <0>;
  88. interrupts = <42 2>;
  89. interrupt-parent = <&mpic>;
  90. };
  91. serial1: serial@4600 {
  92. cell-index = <1>;
  93. device_type = "serial";
  94. compatible = "ns16550";
  95. reg = <0x4600 0x100>;
  96. clock-frequency = <0>;
  97. interrupts = <42 2>;
  98. interrupt-parent = <&mpic>;
  99. };
  100. spi@7000 {
  101. #address-cells = <1>;
  102. #size-cells = <0>;
  103. compatible = "fsl,p1020-espi", "fsl,mpc8536-espi";
  104. reg = <0x7000 0x1000>;
  105. interrupts = <59 0x2>;
  106. interrupt-parent = <&mpic>;
  107. fsl,espi-num-chipselects = <4>;
  108. };
  109. gpio: gpio-controller@f000 {
  110. #gpio-cells = <2>;
  111. compatible = "fsl,mpc8572-gpio";
  112. reg = <0xf000 0x100>;
  113. interrupts = <47 0x2>;
  114. interrupt-parent = <&mpic>;
  115. gpio-controller;
  116. };
  117. L2: l2-cache-controller@20000 {
  118. compatible = "fsl,p1020-l2-cache-controller";
  119. reg = <0x20000 0x1000>;
  120. cache-line-size = <32>; // 32 bytes
  121. cache-size = <0x40000>; // L2,256K
  122. interrupt-parent = <&mpic>;
  123. interrupts = <16 2>;
  124. };
  125. dma@21300 {
  126. #address-cells = <1>;
  127. #size-cells = <1>;
  128. compatible = "fsl,eloplus-dma";
  129. reg = <0x21300 0x4>;
  130. ranges = <0x0 0x21100 0x200>;
  131. cell-index = <0>;
  132. dma-channel@0 {
  133. compatible = "fsl,eloplus-dma-channel";
  134. reg = <0x0 0x80>;
  135. cell-index = <0>;
  136. interrupt-parent = <&mpic>;
  137. interrupts = <20 2>;
  138. };
  139. dma-channel@80 {
  140. compatible = "fsl,eloplus-dma-channel";
  141. reg = <0x80 0x80>;
  142. cell-index = <1>;
  143. interrupt-parent = <&mpic>;
  144. interrupts = <21 2>;
  145. };
  146. dma-channel@100 {
  147. compatible = "fsl,eloplus-dma-channel";
  148. reg = <0x100 0x80>;
  149. cell-index = <2>;
  150. interrupt-parent = <&mpic>;
  151. interrupts = <22 2>;
  152. };
  153. dma-channel@180 {
  154. compatible = "fsl,eloplus-dma-channel";
  155. reg = <0x180 0x80>;
  156. cell-index = <3>;
  157. interrupt-parent = <&mpic>;
  158. interrupts = <23 2>;
  159. };
  160. };
  161. mdio@24000 {
  162. #address-cells = <1>;
  163. #size-cells = <0>;
  164. compatible = "fsl,etsec2-mdio";
  165. reg = <0x24000 0x1000 0xb0030 0x4>;
  166. };
  167. mdio@25000 {
  168. #address-cells = <1>;
  169. #size-cells = <0>;
  170. compatible = "fsl,etsec2-tbi";
  171. reg = <0x25000 0x1000 0xb1030 0x4>;
  172. };
  173. enet0: ethernet@b0000 {
  174. #address-cells = <1>;
  175. #size-cells = <1>;
  176. device_type = "network";
  177. model = "eTSEC";
  178. compatible = "fsl,etsec2";
  179. fsl,num_rx_queues = <0x8>;
  180. fsl,num_tx_queues = <0x8>;
  181. fsl,magic-packet;
  182. local-mac-address = [ 00 00 00 00 00 00 ];
  183. interrupt-parent = <&mpic>;
  184. queue-group@0 {
  185. #address-cells = <1>;
  186. #size-cells = <1>;
  187. reg = <0xb0000 0x1000>;
  188. interrupts = <29 2 30 2 34 2>;
  189. };
  190. queue-group@1 {
  191. #address-cells = <1>;
  192. #size-cells = <1>;
  193. reg = <0xb4000 0x1000>;
  194. interrupts = <17 2 18 2 24 2>;
  195. };
  196. };
  197. enet1: ethernet@b1000 {
  198. #address-cells = <1>;
  199. #size-cells = <1>;
  200. device_type = "network";
  201. model = "eTSEC";
  202. compatible = "fsl,etsec2";
  203. fsl,num_rx_queues = <0x8>;
  204. fsl,num_tx_queues = <0x8>;
  205. fsl,magic-packet;
  206. local-mac-address = [ 00 00 00 00 00 00 ];
  207. interrupt-parent = <&mpic>;
  208. queue-group@0 {
  209. #address-cells = <1>;
  210. #size-cells = <1>;
  211. reg = <0xb1000 0x1000>;
  212. interrupts = <35 2 36 2 40 2>;
  213. };
  214. queue-group@1 {
  215. #address-cells = <1>;
  216. #size-cells = <1>;
  217. reg = <0xb5000 0x1000>;
  218. interrupts = <51 2 52 2 67 2>;
  219. };
  220. };
  221. enet2: ethernet@b2000 {
  222. #address-cells = <1>;
  223. #size-cells = <1>;
  224. device_type = "network";
  225. model = "eTSEC";
  226. compatible = "fsl,etsec2";
  227. fsl,num_rx_queues = <0x8>;
  228. fsl,num_tx_queues = <0x8>;
  229. fsl,magic-packet;
  230. local-mac-address = [ 00 00 00 00 00 00 ];
  231. interrupt-parent = <&mpic>;
  232. queue-group@0 {
  233. #address-cells = <1>;
  234. #size-cells = <1>;
  235. reg = <0xb2000 0x1000>;
  236. interrupts = <31 2 32 2 33 2>;
  237. };
  238. queue-group@1 {
  239. #address-cells = <1>;
  240. #size-cells = <1>;
  241. reg = <0xb6000 0x1000>;
  242. interrupts = <25 2 26 2 27 2>;
  243. };
  244. };
  245. usb@22000 {
  246. #address-cells = <1>;
  247. #size-cells = <0>;
  248. compatible = "fsl-usb2-dr";
  249. reg = <0x22000 0x1000>;
  250. interrupt-parent = <&mpic>;
  251. interrupts = <28 0x2>;
  252. };
  253. /* USB2 is shared with localbus, so it must be disabled
  254. by default. We can't put 'status = "disabled";' here
  255. since U-Boot doesn't clear the status property when
  256. it enables USB2. OTOH, U-Boot does create a new node
  257. when there isn't any. So, just comment it out.
  258. usb@23000 {
  259. #address-cells = <1>;
  260. #size-cells = <0>;
  261. compatible = "fsl-usb2-dr";
  262. reg = <0x23000 0x1000>;
  263. interrupt-parent = <&mpic>;
  264. interrupts = <46 0x2>;
  265. phy_type = "ulpi";
  266. };
  267. */
  268. sdhci@2e000 {
  269. compatible = "fsl,p1020-esdhc", "fsl,esdhc";
  270. reg = <0x2e000 0x1000>;
  271. interrupts = <72 0x2>;
  272. interrupt-parent = <&mpic>;
  273. /* Filled in by U-Boot */
  274. clock-frequency = <0>;
  275. };
  276. crypto@30000 {
  277. compatible = "fsl,sec3.3", "fsl,sec3.1", "fsl,sec3.0",
  278. "fsl,sec2.4", "fsl,sec2.2", "fsl,sec2.1",
  279. "fsl,sec2.0";
  280. reg = <0x30000 0x10000>;
  281. interrupts = <45 2 58 2>;
  282. interrupt-parent = <&mpic>;
  283. fsl,num-channels = <4>;
  284. fsl,channel-fifo-len = <24>;
  285. fsl,exec-units-mask = <0x97c>;
  286. fsl,descriptor-types-mask = <0x3a30abf>;
  287. };
  288. mpic: pic@40000 {
  289. interrupt-controller;
  290. #address-cells = <0>;
  291. #interrupt-cells = <2>;
  292. reg = <0x40000 0x40000>;
  293. compatible = "chrp,open-pic";
  294. device_type = "open-pic";
  295. };
  296. msi@41600 {
  297. compatible = "fsl,p1020-msi", "fsl,mpic-msi";
  298. reg = <0x41600 0x80>;
  299. msi-available-ranges = <0 0x100>;
  300. interrupts = <
  301. 0xe0 0
  302. 0xe1 0
  303. 0xe2 0
  304. 0xe3 0
  305. 0xe4 0
  306. 0xe5 0
  307. 0xe6 0
  308. 0xe7 0>;
  309. interrupt-parent = <&mpic>;
  310. };
  311. global-utilities@e0000 { //global utilities block
  312. compatible = "fsl,p1020-guts","fsl,p2020-guts";
  313. reg = <0xe0000 0x1000>;
  314. fsl,has-rstcr;
  315. };
  316. };
  317. pci0: pcie@ffe09000 {
  318. compatible = "fsl,mpc8548-pcie";
  319. device_type = "pci";
  320. #size-cells = <2>;
  321. #address-cells = <3>;
  322. bus-range = <0 255>;
  323. clock-frequency = <33333333>;
  324. interrupt-parent = <&mpic>;
  325. interrupts = <16 2>;
  326. pcie@0 {
  327. reg = <0 0 0 0 0>;
  328. #interrupt-cells = <1>;
  329. #size-cells = <2>;
  330. #address-cells = <3>;
  331. device_type = "pci";
  332. interrupts = <16 2>;
  333. interrupt-map-mask = <0xf800 0 0 7>;
  334. interrupt-map = <
  335. /* IDSEL 0x0 */
  336. 0000 0x0 0x0 0x1 &mpic 0x4 0x1
  337. 0000 0x0 0x0 0x2 &mpic 0x5 0x1
  338. 0000 0x0 0x0 0x3 &mpic 0x6 0x1
  339. 0000 0x0 0x0 0x4 &mpic 0x7 0x1
  340. >;
  341. };
  342. };
  343. pci1: pcie@ffe0a000 {
  344. compatible = "fsl,mpc8548-pcie";
  345. device_type = "pci";
  346. #size-cells = <2>;
  347. #address-cells = <3>;
  348. bus-range = <0 255>;
  349. clock-frequency = <33333333>;
  350. interrupt-parent = <&mpic>;
  351. interrupts = <16 2>;
  352. pcie@0 {
  353. reg = <0 0 0 0 0>;
  354. #interrupt-cells = <1>;
  355. #size-cells = <2>;
  356. #address-cells = <3>;
  357. device_type = "pci";
  358. interrupts = <16 2>;
  359. interrupt-map-mask = <0xf800 0 0 7>;
  360. interrupt-map = <
  361. /* IDSEL 0x0 */
  362. 0000 0x0 0x0 0x1 &mpic 0x0 0x1
  363. 0000 0x0 0x0 0x2 &mpic 0x1 0x1
  364. 0000 0x0 0x0 0x3 &mpic 0x2 0x1
  365. 0000 0x0 0x0 0x4 &mpic 0x3 0x1
  366. >;
  367. };
  368. };
  369. };