x86.c 93 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961
  1. /*
  2. * Kernel-based Virtual Machine driver for Linux
  3. *
  4. * derived from drivers/kvm/kvm_main.c
  5. *
  6. * Copyright (C) 2006 Qumranet, Inc.
  7. *
  8. * Authors:
  9. * Avi Kivity <avi@qumranet.com>
  10. * Yaniv Kamay <yaniv@qumranet.com>
  11. *
  12. * This work is licensed under the terms of the GNU GPL, version 2. See
  13. * the COPYING file in the top-level directory.
  14. *
  15. */
  16. #include <linux/kvm_host.h>
  17. #include "irq.h"
  18. #include "mmu.h"
  19. #include "i8254.h"
  20. #include "tss.h"
  21. #include <linux/clocksource.h>
  22. #include <linux/kvm.h>
  23. #include <linux/fs.h>
  24. #include <linux/vmalloc.h>
  25. #include <linux/module.h>
  26. #include <linux/mman.h>
  27. #include <linux/highmem.h>
  28. #include <asm/uaccess.h>
  29. #include <asm/msr.h>
  30. #include <asm/desc.h>
  31. #define MAX_IO_MSRS 256
  32. #define CR0_RESERVED_BITS \
  33. (~(unsigned long)(X86_CR0_PE | X86_CR0_MP | X86_CR0_EM | X86_CR0_TS \
  34. | X86_CR0_ET | X86_CR0_NE | X86_CR0_WP | X86_CR0_AM \
  35. | X86_CR0_NW | X86_CR0_CD | X86_CR0_PG))
  36. #define CR4_RESERVED_BITS \
  37. (~(unsigned long)(X86_CR4_VME | X86_CR4_PVI | X86_CR4_TSD | X86_CR4_DE\
  38. | X86_CR4_PSE | X86_CR4_PAE | X86_CR4_MCE \
  39. | X86_CR4_PGE | X86_CR4_PCE | X86_CR4_OSFXSR \
  40. | X86_CR4_OSXMMEXCPT | X86_CR4_VMXE))
  41. #define CR8_RESERVED_BITS (~(unsigned long)X86_CR8_TPR)
  42. /* EFER defaults:
  43. * - enable syscall per default because its emulated by KVM
  44. * - enable LME and LMA per default on 64 bit KVM
  45. */
  46. #ifdef CONFIG_X86_64
  47. static u64 __read_mostly efer_reserved_bits = 0xfffffffffffffafeULL;
  48. #else
  49. static u64 __read_mostly efer_reserved_bits = 0xfffffffffffffffeULL;
  50. #endif
  51. #define VM_STAT(x) offsetof(struct kvm, stat.x), KVM_STAT_VM
  52. #define VCPU_STAT(x) offsetof(struct kvm_vcpu, stat.x), KVM_STAT_VCPU
  53. static int kvm_dev_ioctl_get_supported_cpuid(struct kvm_cpuid2 *cpuid,
  54. struct kvm_cpuid_entry2 __user *entries);
  55. struct kvm_x86_ops *kvm_x86_ops;
  56. struct kvm_stats_debugfs_item debugfs_entries[] = {
  57. { "pf_fixed", VCPU_STAT(pf_fixed) },
  58. { "pf_guest", VCPU_STAT(pf_guest) },
  59. { "tlb_flush", VCPU_STAT(tlb_flush) },
  60. { "invlpg", VCPU_STAT(invlpg) },
  61. { "exits", VCPU_STAT(exits) },
  62. { "io_exits", VCPU_STAT(io_exits) },
  63. { "mmio_exits", VCPU_STAT(mmio_exits) },
  64. { "signal_exits", VCPU_STAT(signal_exits) },
  65. { "irq_window", VCPU_STAT(irq_window_exits) },
  66. { "halt_exits", VCPU_STAT(halt_exits) },
  67. { "halt_wakeup", VCPU_STAT(halt_wakeup) },
  68. { "hypercalls", VCPU_STAT(hypercalls) },
  69. { "request_irq", VCPU_STAT(request_irq_exits) },
  70. { "irq_exits", VCPU_STAT(irq_exits) },
  71. { "host_state_reload", VCPU_STAT(host_state_reload) },
  72. { "efer_reload", VCPU_STAT(efer_reload) },
  73. { "fpu_reload", VCPU_STAT(fpu_reload) },
  74. { "insn_emulation", VCPU_STAT(insn_emulation) },
  75. { "insn_emulation_fail", VCPU_STAT(insn_emulation_fail) },
  76. { "mmu_shadow_zapped", VM_STAT(mmu_shadow_zapped) },
  77. { "mmu_pte_write", VM_STAT(mmu_pte_write) },
  78. { "mmu_pte_updated", VM_STAT(mmu_pte_updated) },
  79. { "mmu_pde_zapped", VM_STAT(mmu_pde_zapped) },
  80. { "mmu_flooded", VM_STAT(mmu_flooded) },
  81. { "mmu_recycled", VM_STAT(mmu_recycled) },
  82. { "mmu_cache_miss", VM_STAT(mmu_cache_miss) },
  83. { "remote_tlb_flush", VM_STAT(remote_tlb_flush) },
  84. { "largepages", VM_STAT(lpages) },
  85. { NULL }
  86. };
  87. unsigned long segment_base(u16 selector)
  88. {
  89. struct descriptor_table gdt;
  90. struct desc_struct *d;
  91. unsigned long table_base;
  92. unsigned long v;
  93. if (selector == 0)
  94. return 0;
  95. asm("sgdt %0" : "=m"(gdt));
  96. table_base = gdt.base;
  97. if (selector & 4) { /* from ldt */
  98. u16 ldt_selector;
  99. asm("sldt %0" : "=g"(ldt_selector));
  100. table_base = segment_base(ldt_selector);
  101. }
  102. d = (struct desc_struct *)(table_base + (selector & ~7));
  103. v = d->base0 | ((unsigned long)d->base1 << 16) |
  104. ((unsigned long)d->base2 << 24);
  105. #ifdef CONFIG_X86_64
  106. if (d->s == 0 && (d->type == 2 || d->type == 9 || d->type == 11))
  107. v |= ((unsigned long)((struct ldttss_desc64 *)d)->base3) << 32;
  108. #endif
  109. return v;
  110. }
  111. EXPORT_SYMBOL_GPL(segment_base);
  112. u64 kvm_get_apic_base(struct kvm_vcpu *vcpu)
  113. {
  114. if (irqchip_in_kernel(vcpu->kvm))
  115. return vcpu->arch.apic_base;
  116. else
  117. return vcpu->arch.apic_base;
  118. }
  119. EXPORT_SYMBOL_GPL(kvm_get_apic_base);
  120. void kvm_set_apic_base(struct kvm_vcpu *vcpu, u64 data)
  121. {
  122. /* TODO: reserve bits check */
  123. if (irqchip_in_kernel(vcpu->kvm))
  124. kvm_lapic_set_base(vcpu, data);
  125. else
  126. vcpu->arch.apic_base = data;
  127. }
  128. EXPORT_SYMBOL_GPL(kvm_set_apic_base);
  129. void kvm_queue_exception(struct kvm_vcpu *vcpu, unsigned nr)
  130. {
  131. WARN_ON(vcpu->arch.exception.pending);
  132. vcpu->arch.exception.pending = true;
  133. vcpu->arch.exception.has_error_code = false;
  134. vcpu->arch.exception.nr = nr;
  135. }
  136. EXPORT_SYMBOL_GPL(kvm_queue_exception);
  137. void kvm_inject_page_fault(struct kvm_vcpu *vcpu, unsigned long addr,
  138. u32 error_code)
  139. {
  140. ++vcpu->stat.pf_guest;
  141. if (vcpu->arch.exception.pending) {
  142. if (vcpu->arch.exception.nr == PF_VECTOR) {
  143. printk(KERN_DEBUG "kvm: inject_page_fault:"
  144. " double fault 0x%lx\n", addr);
  145. vcpu->arch.exception.nr = DF_VECTOR;
  146. vcpu->arch.exception.error_code = 0;
  147. } else if (vcpu->arch.exception.nr == DF_VECTOR) {
  148. /* triple fault -> shutdown */
  149. set_bit(KVM_REQ_TRIPLE_FAULT, &vcpu->requests);
  150. }
  151. return;
  152. }
  153. vcpu->arch.cr2 = addr;
  154. kvm_queue_exception_e(vcpu, PF_VECTOR, error_code);
  155. }
  156. void kvm_queue_exception_e(struct kvm_vcpu *vcpu, unsigned nr, u32 error_code)
  157. {
  158. WARN_ON(vcpu->arch.exception.pending);
  159. vcpu->arch.exception.pending = true;
  160. vcpu->arch.exception.has_error_code = true;
  161. vcpu->arch.exception.nr = nr;
  162. vcpu->arch.exception.error_code = error_code;
  163. }
  164. EXPORT_SYMBOL_GPL(kvm_queue_exception_e);
  165. static void __queue_exception(struct kvm_vcpu *vcpu)
  166. {
  167. kvm_x86_ops->queue_exception(vcpu, vcpu->arch.exception.nr,
  168. vcpu->arch.exception.has_error_code,
  169. vcpu->arch.exception.error_code);
  170. }
  171. /*
  172. * Load the pae pdptrs. Return true is they are all valid.
  173. */
  174. int load_pdptrs(struct kvm_vcpu *vcpu, unsigned long cr3)
  175. {
  176. gfn_t pdpt_gfn = cr3 >> PAGE_SHIFT;
  177. unsigned offset = ((cr3 & (PAGE_SIZE-1)) >> 5) << 2;
  178. int i;
  179. int ret;
  180. u64 pdpte[ARRAY_SIZE(vcpu->arch.pdptrs)];
  181. ret = kvm_read_guest_page(vcpu->kvm, pdpt_gfn, pdpte,
  182. offset * sizeof(u64), sizeof(pdpte));
  183. if (ret < 0) {
  184. ret = 0;
  185. goto out;
  186. }
  187. for (i = 0; i < ARRAY_SIZE(pdpte); ++i) {
  188. if ((pdpte[i] & 1) && (pdpte[i] & 0xfffffff0000001e6ull)) {
  189. ret = 0;
  190. goto out;
  191. }
  192. }
  193. ret = 1;
  194. memcpy(vcpu->arch.pdptrs, pdpte, sizeof(vcpu->arch.pdptrs));
  195. out:
  196. return ret;
  197. }
  198. EXPORT_SYMBOL_GPL(load_pdptrs);
  199. static bool pdptrs_changed(struct kvm_vcpu *vcpu)
  200. {
  201. u64 pdpte[ARRAY_SIZE(vcpu->arch.pdptrs)];
  202. bool changed = true;
  203. int r;
  204. if (is_long_mode(vcpu) || !is_pae(vcpu))
  205. return false;
  206. r = kvm_read_guest(vcpu->kvm, vcpu->arch.cr3 & ~31u, pdpte, sizeof(pdpte));
  207. if (r < 0)
  208. goto out;
  209. changed = memcmp(pdpte, vcpu->arch.pdptrs, sizeof(pdpte)) != 0;
  210. out:
  211. return changed;
  212. }
  213. void kvm_set_cr0(struct kvm_vcpu *vcpu, unsigned long cr0)
  214. {
  215. if (cr0 & CR0_RESERVED_BITS) {
  216. printk(KERN_DEBUG "set_cr0: 0x%lx #GP, reserved bits 0x%lx\n",
  217. cr0, vcpu->arch.cr0);
  218. kvm_inject_gp(vcpu, 0);
  219. return;
  220. }
  221. if ((cr0 & X86_CR0_NW) && !(cr0 & X86_CR0_CD)) {
  222. printk(KERN_DEBUG "set_cr0: #GP, CD == 0 && NW == 1\n");
  223. kvm_inject_gp(vcpu, 0);
  224. return;
  225. }
  226. if ((cr0 & X86_CR0_PG) && !(cr0 & X86_CR0_PE)) {
  227. printk(KERN_DEBUG "set_cr0: #GP, set PG flag "
  228. "and a clear PE flag\n");
  229. kvm_inject_gp(vcpu, 0);
  230. return;
  231. }
  232. if (!is_paging(vcpu) && (cr0 & X86_CR0_PG)) {
  233. #ifdef CONFIG_X86_64
  234. if ((vcpu->arch.shadow_efer & EFER_LME)) {
  235. int cs_db, cs_l;
  236. if (!is_pae(vcpu)) {
  237. printk(KERN_DEBUG "set_cr0: #GP, start paging "
  238. "in long mode while PAE is disabled\n");
  239. kvm_inject_gp(vcpu, 0);
  240. return;
  241. }
  242. kvm_x86_ops->get_cs_db_l_bits(vcpu, &cs_db, &cs_l);
  243. if (cs_l) {
  244. printk(KERN_DEBUG "set_cr0: #GP, start paging "
  245. "in long mode while CS.L == 1\n");
  246. kvm_inject_gp(vcpu, 0);
  247. return;
  248. }
  249. } else
  250. #endif
  251. if (is_pae(vcpu) && !load_pdptrs(vcpu, vcpu->arch.cr3)) {
  252. printk(KERN_DEBUG "set_cr0: #GP, pdptrs "
  253. "reserved bits\n");
  254. kvm_inject_gp(vcpu, 0);
  255. return;
  256. }
  257. }
  258. kvm_x86_ops->set_cr0(vcpu, cr0);
  259. vcpu->arch.cr0 = cr0;
  260. kvm_mmu_reset_context(vcpu);
  261. return;
  262. }
  263. EXPORT_SYMBOL_GPL(kvm_set_cr0);
  264. void kvm_lmsw(struct kvm_vcpu *vcpu, unsigned long msw)
  265. {
  266. kvm_set_cr0(vcpu, (vcpu->arch.cr0 & ~0x0ful) | (msw & 0x0f));
  267. KVMTRACE_1D(LMSW, vcpu,
  268. (u32)((vcpu->arch.cr0 & ~0x0ful) | (msw & 0x0f)),
  269. handler);
  270. }
  271. EXPORT_SYMBOL_GPL(kvm_lmsw);
  272. void kvm_set_cr4(struct kvm_vcpu *vcpu, unsigned long cr4)
  273. {
  274. if (cr4 & CR4_RESERVED_BITS) {
  275. printk(KERN_DEBUG "set_cr4: #GP, reserved bits\n");
  276. kvm_inject_gp(vcpu, 0);
  277. return;
  278. }
  279. if (is_long_mode(vcpu)) {
  280. if (!(cr4 & X86_CR4_PAE)) {
  281. printk(KERN_DEBUG "set_cr4: #GP, clearing PAE while "
  282. "in long mode\n");
  283. kvm_inject_gp(vcpu, 0);
  284. return;
  285. }
  286. } else if (is_paging(vcpu) && !is_pae(vcpu) && (cr4 & X86_CR4_PAE)
  287. && !load_pdptrs(vcpu, vcpu->arch.cr3)) {
  288. printk(KERN_DEBUG "set_cr4: #GP, pdptrs reserved bits\n");
  289. kvm_inject_gp(vcpu, 0);
  290. return;
  291. }
  292. if (cr4 & X86_CR4_VMXE) {
  293. printk(KERN_DEBUG "set_cr4: #GP, setting VMXE\n");
  294. kvm_inject_gp(vcpu, 0);
  295. return;
  296. }
  297. kvm_x86_ops->set_cr4(vcpu, cr4);
  298. vcpu->arch.cr4 = cr4;
  299. kvm_mmu_reset_context(vcpu);
  300. }
  301. EXPORT_SYMBOL_GPL(kvm_set_cr4);
  302. void kvm_set_cr3(struct kvm_vcpu *vcpu, unsigned long cr3)
  303. {
  304. if (cr3 == vcpu->arch.cr3 && !pdptrs_changed(vcpu)) {
  305. kvm_mmu_flush_tlb(vcpu);
  306. return;
  307. }
  308. if (is_long_mode(vcpu)) {
  309. if (cr3 & CR3_L_MODE_RESERVED_BITS) {
  310. printk(KERN_DEBUG "set_cr3: #GP, reserved bits\n");
  311. kvm_inject_gp(vcpu, 0);
  312. return;
  313. }
  314. } else {
  315. if (is_pae(vcpu)) {
  316. if (cr3 & CR3_PAE_RESERVED_BITS) {
  317. printk(KERN_DEBUG
  318. "set_cr3: #GP, reserved bits\n");
  319. kvm_inject_gp(vcpu, 0);
  320. return;
  321. }
  322. if (is_paging(vcpu) && !load_pdptrs(vcpu, cr3)) {
  323. printk(KERN_DEBUG "set_cr3: #GP, pdptrs "
  324. "reserved bits\n");
  325. kvm_inject_gp(vcpu, 0);
  326. return;
  327. }
  328. }
  329. /*
  330. * We don't check reserved bits in nonpae mode, because
  331. * this isn't enforced, and VMware depends on this.
  332. */
  333. }
  334. /*
  335. * Does the new cr3 value map to physical memory? (Note, we
  336. * catch an invalid cr3 even in real-mode, because it would
  337. * cause trouble later on when we turn on paging anyway.)
  338. *
  339. * A real CPU would silently accept an invalid cr3 and would
  340. * attempt to use it - with largely undefined (and often hard
  341. * to debug) behavior on the guest side.
  342. */
  343. if (unlikely(!gfn_to_memslot(vcpu->kvm, cr3 >> PAGE_SHIFT)))
  344. kvm_inject_gp(vcpu, 0);
  345. else {
  346. vcpu->arch.cr3 = cr3;
  347. vcpu->arch.mmu.new_cr3(vcpu);
  348. }
  349. }
  350. EXPORT_SYMBOL_GPL(kvm_set_cr3);
  351. void kvm_set_cr8(struct kvm_vcpu *vcpu, unsigned long cr8)
  352. {
  353. if (cr8 & CR8_RESERVED_BITS) {
  354. printk(KERN_DEBUG "set_cr8: #GP, reserved bits 0x%lx\n", cr8);
  355. kvm_inject_gp(vcpu, 0);
  356. return;
  357. }
  358. if (irqchip_in_kernel(vcpu->kvm))
  359. kvm_lapic_set_tpr(vcpu, cr8);
  360. else
  361. vcpu->arch.cr8 = cr8;
  362. }
  363. EXPORT_SYMBOL_GPL(kvm_set_cr8);
  364. unsigned long kvm_get_cr8(struct kvm_vcpu *vcpu)
  365. {
  366. if (irqchip_in_kernel(vcpu->kvm))
  367. return kvm_lapic_get_cr8(vcpu);
  368. else
  369. return vcpu->arch.cr8;
  370. }
  371. EXPORT_SYMBOL_GPL(kvm_get_cr8);
  372. /*
  373. * List of msr numbers which we expose to userspace through KVM_GET_MSRS
  374. * and KVM_SET_MSRS, and KVM_GET_MSR_INDEX_LIST.
  375. *
  376. * This list is modified at module load time to reflect the
  377. * capabilities of the host cpu.
  378. */
  379. static u32 msrs_to_save[] = {
  380. MSR_IA32_SYSENTER_CS, MSR_IA32_SYSENTER_ESP, MSR_IA32_SYSENTER_EIP,
  381. MSR_K6_STAR,
  382. #ifdef CONFIG_X86_64
  383. MSR_CSTAR, MSR_KERNEL_GS_BASE, MSR_SYSCALL_MASK, MSR_LSTAR,
  384. #endif
  385. MSR_IA32_TIME_STAMP_COUNTER, MSR_KVM_SYSTEM_TIME, MSR_KVM_WALL_CLOCK,
  386. MSR_IA32_PERF_STATUS,
  387. };
  388. static unsigned num_msrs_to_save;
  389. static u32 emulated_msrs[] = {
  390. MSR_IA32_MISC_ENABLE,
  391. };
  392. static void set_efer(struct kvm_vcpu *vcpu, u64 efer)
  393. {
  394. if (efer & efer_reserved_bits) {
  395. printk(KERN_DEBUG "set_efer: 0x%llx #GP, reserved bits\n",
  396. efer);
  397. kvm_inject_gp(vcpu, 0);
  398. return;
  399. }
  400. if (is_paging(vcpu)
  401. && (vcpu->arch.shadow_efer & EFER_LME) != (efer & EFER_LME)) {
  402. printk(KERN_DEBUG "set_efer: #GP, change LME while paging\n");
  403. kvm_inject_gp(vcpu, 0);
  404. return;
  405. }
  406. kvm_x86_ops->set_efer(vcpu, efer);
  407. efer &= ~EFER_LMA;
  408. efer |= vcpu->arch.shadow_efer & EFER_LMA;
  409. vcpu->arch.shadow_efer = efer;
  410. }
  411. void kvm_enable_efer_bits(u64 mask)
  412. {
  413. efer_reserved_bits &= ~mask;
  414. }
  415. EXPORT_SYMBOL_GPL(kvm_enable_efer_bits);
  416. /*
  417. * Writes msr value into into the appropriate "register".
  418. * Returns 0 on success, non-0 otherwise.
  419. * Assumes vcpu_load() was already called.
  420. */
  421. int kvm_set_msr(struct kvm_vcpu *vcpu, u32 msr_index, u64 data)
  422. {
  423. return kvm_x86_ops->set_msr(vcpu, msr_index, data);
  424. }
  425. /*
  426. * Adapt set_msr() to msr_io()'s calling convention
  427. */
  428. static int do_set_msr(struct kvm_vcpu *vcpu, unsigned index, u64 *data)
  429. {
  430. return kvm_set_msr(vcpu, index, *data);
  431. }
  432. static void kvm_write_wall_clock(struct kvm *kvm, gpa_t wall_clock)
  433. {
  434. static int version;
  435. struct kvm_wall_clock wc;
  436. struct timespec wc_ts;
  437. if (!wall_clock)
  438. return;
  439. version++;
  440. kvm_write_guest(kvm, wall_clock, &version, sizeof(version));
  441. wc_ts = current_kernel_time();
  442. wc.wc_sec = wc_ts.tv_sec;
  443. wc.wc_nsec = wc_ts.tv_nsec;
  444. wc.wc_version = version;
  445. kvm_write_guest(kvm, wall_clock, &wc, sizeof(wc));
  446. version++;
  447. kvm_write_guest(kvm, wall_clock, &version, sizeof(version));
  448. }
  449. static void kvm_write_guest_time(struct kvm_vcpu *v)
  450. {
  451. struct timespec ts;
  452. unsigned long flags;
  453. struct kvm_vcpu_arch *vcpu = &v->arch;
  454. void *shared_kaddr;
  455. if ((!vcpu->time_page))
  456. return;
  457. /* Keep irq disabled to prevent changes to the clock */
  458. local_irq_save(flags);
  459. kvm_get_msr(v, MSR_IA32_TIME_STAMP_COUNTER,
  460. &vcpu->hv_clock.tsc_timestamp);
  461. ktime_get_ts(&ts);
  462. local_irq_restore(flags);
  463. /* With all the info we got, fill in the values */
  464. vcpu->hv_clock.system_time = ts.tv_nsec +
  465. (NSEC_PER_SEC * (u64)ts.tv_sec);
  466. /*
  467. * The interface expects us to write an even number signaling that the
  468. * update is finished. Since the guest won't see the intermediate
  469. * state, we just write "2" at the end
  470. */
  471. vcpu->hv_clock.version = 2;
  472. shared_kaddr = kmap_atomic(vcpu->time_page, KM_USER0);
  473. memcpy(shared_kaddr + vcpu->time_offset, &vcpu->hv_clock,
  474. sizeof(vcpu->hv_clock));
  475. kunmap_atomic(shared_kaddr, KM_USER0);
  476. mark_page_dirty(v->kvm, vcpu->time >> PAGE_SHIFT);
  477. }
  478. int kvm_set_msr_common(struct kvm_vcpu *vcpu, u32 msr, u64 data)
  479. {
  480. switch (msr) {
  481. case MSR_EFER:
  482. set_efer(vcpu, data);
  483. break;
  484. case MSR_IA32_MC0_STATUS:
  485. pr_unimpl(vcpu, "%s: MSR_IA32_MC0_STATUS 0x%llx, nop\n",
  486. __func__, data);
  487. break;
  488. case MSR_IA32_MCG_STATUS:
  489. pr_unimpl(vcpu, "%s: MSR_IA32_MCG_STATUS 0x%llx, nop\n",
  490. __func__, data);
  491. break;
  492. case MSR_IA32_MCG_CTL:
  493. pr_unimpl(vcpu, "%s: MSR_IA32_MCG_CTL 0x%llx, nop\n",
  494. __func__, data);
  495. break;
  496. case MSR_IA32_UCODE_REV:
  497. case MSR_IA32_UCODE_WRITE:
  498. case 0x200 ... 0x2ff: /* MTRRs */
  499. break;
  500. case MSR_IA32_APICBASE:
  501. kvm_set_apic_base(vcpu, data);
  502. break;
  503. case MSR_IA32_MISC_ENABLE:
  504. vcpu->arch.ia32_misc_enable_msr = data;
  505. break;
  506. case MSR_KVM_WALL_CLOCK:
  507. vcpu->kvm->arch.wall_clock = data;
  508. kvm_write_wall_clock(vcpu->kvm, data);
  509. break;
  510. case MSR_KVM_SYSTEM_TIME: {
  511. if (vcpu->arch.time_page) {
  512. kvm_release_page_dirty(vcpu->arch.time_page);
  513. vcpu->arch.time_page = NULL;
  514. }
  515. vcpu->arch.time = data;
  516. /* we verify if the enable bit is set... */
  517. if (!(data & 1))
  518. break;
  519. /* ...but clean it before doing the actual write */
  520. vcpu->arch.time_offset = data & ~(PAGE_MASK | 1);
  521. vcpu->arch.hv_clock.tsc_to_system_mul =
  522. clocksource_khz2mult(tsc_khz, 22);
  523. vcpu->arch.hv_clock.tsc_shift = 22;
  524. down_read(&current->mm->mmap_sem);
  525. vcpu->arch.time_page =
  526. gfn_to_page(vcpu->kvm, data >> PAGE_SHIFT);
  527. up_read(&current->mm->mmap_sem);
  528. if (is_error_page(vcpu->arch.time_page)) {
  529. kvm_release_page_clean(vcpu->arch.time_page);
  530. vcpu->arch.time_page = NULL;
  531. }
  532. kvm_write_guest_time(vcpu);
  533. break;
  534. }
  535. default:
  536. pr_unimpl(vcpu, "unhandled wrmsr: 0x%x data %llx\n", msr, data);
  537. return 1;
  538. }
  539. return 0;
  540. }
  541. EXPORT_SYMBOL_GPL(kvm_set_msr_common);
  542. /*
  543. * Reads an msr value (of 'msr_index') into 'pdata'.
  544. * Returns 0 on success, non-0 otherwise.
  545. * Assumes vcpu_load() was already called.
  546. */
  547. int kvm_get_msr(struct kvm_vcpu *vcpu, u32 msr_index, u64 *pdata)
  548. {
  549. return kvm_x86_ops->get_msr(vcpu, msr_index, pdata);
  550. }
  551. int kvm_get_msr_common(struct kvm_vcpu *vcpu, u32 msr, u64 *pdata)
  552. {
  553. u64 data;
  554. switch (msr) {
  555. case 0xc0010010: /* SYSCFG */
  556. case 0xc0010015: /* HWCR */
  557. case MSR_IA32_PLATFORM_ID:
  558. case MSR_IA32_P5_MC_ADDR:
  559. case MSR_IA32_P5_MC_TYPE:
  560. case MSR_IA32_MC0_CTL:
  561. case MSR_IA32_MCG_STATUS:
  562. case MSR_IA32_MCG_CAP:
  563. case MSR_IA32_MCG_CTL:
  564. case MSR_IA32_MC0_MISC:
  565. case MSR_IA32_MC0_MISC+4:
  566. case MSR_IA32_MC0_MISC+8:
  567. case MSR_IA32_MC0_MISC+12:
  568. case MSR_IA32_MC0_MISC+16:
  569. case MSR_IA32_UCODE_REV:
  570. case MSR_IA32_EBL_CR_POWERON:
  571. /* MTRR registers */
  572. case 0xfe:
  573. case 0x200 ... 0x2ff:
  574. data = 0;
  575. break;
  576. case 0xcd: /* fsb frequency */
  577. data = 3;
  578. break;
  579. case MSR_IA32_APICBASE:
  580. data = kvm_get_apic_base(vcpu);
  581. break;
  582. case MSR_IA32_MISC_ENABLE:
  583. data = vcpu->arch.ia32_misc_enable_msr;
  584. break;
  585. case MSR_IA32_PERF_STATUS:
  586. /* TSC increment by tick */
  587. data = 1000ULL;
  588. /* CPU multiplier */
  589. data |= (((uint64_t)4ULL) << 40);
  590. break;
  591. case MSR_EFER:
  592. data = vcpu->arch.shadow_efer;
  593. break;
  594. case MSR_KVM_WALL_CLOCK:
  595. data = vcpu->kvm->arch.wall_clock;
  596. break;
  597. case MSR_KVM_SYSTEM_TIME:
  598. data = vcpu->arch.time;
  599. break;
  600. default:
  601. pr_unimpl(vcpu, "unhandled rdmsr: 0x%x\n", msr);
  602. return 1;
  603. }
  604. *pdata = data;
  605. return 0;
  606. }
  607. EXPORT_SYMBOL_GPL(kvm_get_msr_common);
  608. /*
  609. * Read or write a bunch of msrs. All parameters are kernel addresses.
  610. *
  611. * @return number of msrs set successfully.
  612. */
  613. static int __msr_io(struct kvm_vcpu *vcpu, struct kvm_msrs *msrs,
  614. struct kvm_msr_entry *entries,
  615. int (*do_msr)(struct kvm_vcpu *vcpu,
  616. unsigned index, u64 *data))
  617. {
  618. int i;
  619. vcpu_load(vcpu);
  620. down_read(&vcpu->kvm->slots_lock);
  621. for (i = 0; i < msrs->nmsrs; ++i)
  622. if (do_msr(vcpu, entries[i].index, &entries[i].data))
  623. break;
  624. up_read(&vcpu->kvm->slots_lock);
  625. vcpu_put(vcpu);
  626. return i;
  627. }
  628. /*
  629. * Read or write a bunch of msrs. Parameters are user addresses.
  630. *
  631. * @return number of msrs set successfully.
  632. */
  633. static int msr_io(struct kvm_vcpu *vcpu, struct kvm_msrs __user *user_msrs,
  634. int (*do_msr)(struct kvm_vcpu *vcpu,
  635. unsigned index, u64 *data),
  636. int writeback)
  637. {
  638. struct kvm_msrs msrs;
  639. struct kvm_msr_entry *entries;
  640. int r, n;
  641. unsigned size;
  642. r = -EFAULT;
  643. if (copy_from_user(&msrs, user_msrs, sizeof msrs))
  644. goto out;
  645. r = -E2BIG;
  646. if (msrs.nmsrs >= MAX_IO_MSRS)
  647. goto out;
  648. r = -ENOMEM;
  649. size = sizeof(struct kvm_msr_entry) * msrs.nmsrs;
  650. entries = vmalloc(size);
  651. if (!entries)
  652. goto out;
  653. r = -EFAULT;
  654. if (copy_from_user(entries, user_msrs->entries, size))
  655. goto out_free;
  656. r = n = __msr_io(vcpu, &msrs, entries, do_msr);
  657. if (r < 0)
  658. goto out_free;
  659. r = -EFAULT;
  660. if (writeback && copy_to_user(user_msrs->entries, entries, size))
  661. goto out_free;
  662. r = n;
  663. out_free:
  664. vfree(entries);
  665. out:
  666. return r;
  667. }
  668. /*
  669. * Make sure that a cpu that is being hot-unplugged does not have any vcpus
  670. * cached on it.
  671. */
  672. void decache_vcpus_on_cpu(int cpu)
  673. {
  674. struct kvm *vm;
  675. struct kvm_vcpu *vcpu;
  676. int i;
  677. spin_lock(&kvm_lock);
  678. list_for_each_entry(vm, &vm_list, vm_list)
  679. for (i = 0; i < KVM_MAX_VCPUS; ++i) {
  680. vcpu = vm->vcpus[i];
  681. if (!vcpu)
  682. continue;
  683. /*
  684. * If the vcpu is locked, then it is running on some
  685. * other cpu and therefore it is not cached on the
  686. * cpu in question.
  687. *
  688. * If it's not locked, check the last cpu it executed
  689. * on.
  690. */
  691. if (mutex_trylock(&vcpu->mutex)) {
  692. if (vcpu->cpu == cpu) {
  693. kvm_x86_ops->vcpu_decache(vcpu);
  694. vcpu->cpu = -1;
  695. }
  696. mutex_unlock(&vcpu->mutex);
  697. }
  698. }
  699. spin_unlock(&kvm_lock);
  700. }
  701. int kvm_dev_ioctl_check_extension(long ext)
  702. {
  703. int r;
  704. switch (ext) {
  705. case KVM_CAP_IRQCHIP:
  706. case KVM_CAP_HLT:
  707. case KVM_CAP_MMU_SHADOW_CACHE_CONTROL:
  708. case KVM_CAP_USER_MEMORY:
  709. case KVM_CAP_SET_TSS_ADDR:
  710. case KVM_CAP_EXT_CPUID:
  711. case KVM_CAP_CLOCKSOURCE:
  712. case KVM_CAP_PIT:
  713. case KVM_CAP_NOP_IO_DELAY:
  714. r = 1;
  715. break;
  716. case KVM_CAP_VAPIC:
  717. r = !kvm_x86_ops->cpu_has_accelerated_tpr();
  718. break;
  719. case KVM_CAP_NR_VCPUS:
  720. r = KVM_MAX_VCPUS;
  721. break;
  722. case KVM_CAP_NR_MEMSLOTS:
  723. r = KVM_MEMORY_SLOTS;
  724. break;
  725. case KVM_CAP_PV_MMU:
  726. r = !tdp_enabled;
  727. break;
  728. default:
  729. r = 0;
  730. break;
  731. }
  732. return r;
  733. }
  734. long kvm_arch_dev_ioctl(struct file *filp,
  735. unsigned int ioctl, unsigned long arg)
  736. {
  737. void __user *argp = (void __user *)arg;
  738. long r;
  739. switch (ioctl) {
  740. case KVM_GET_MSR_INDEX_LIST: {
  741. struct kvm_msr_list __user *user_msr_list = argp;
  742. struct kvm_msr_list msr_list;
  743. unsigned n;
  744. r = -EFAULT;
  745. if (copy_from_user(&msr_list, user_msr_list, sizeof msr_list))
  746. goto out;
  747. n = msr_list.nmsrs;
  748. msr_list.nmsrs = num_msrs_to_save + ARRAY_SIZE(emulated_msrs);
  749. if (copy_to_user(user_msr_list, &msr_list, sizeof msr_list))
  750. goto out;
  751. r = -E2BIG;
  752. if (n < num_msrs_to_save)
  753. goto out;
  754. r = -EFAULT;
  755. if (copy_to_user(user_msr_list->indices, &msrs_to_save,
  756. num_msrs_to_save * sizeof(u32)))
  757. goto out;
  758. if (copy_to_user(user_msr_list->indices
  759. + num_msrs_to_save * sizeof(u32),
  760. &emulated_msrs,
  761. ARRAY_SIZE(emulated_msrs) * sizeof(u32)))
  762. goto out;
  763. r = 0;
  764. break;
  765. }
  766. case KVM_GET_SUPPORTED_CPUID: {
  767. struct kvm_cpuid2 __user *cpuid_arg = argp;
  768. struct kvm_cpuid2 cpuid;
  769. r = -EFAULT;
  770. if (copy_from_user(&cpuid, cpuid_arg, sizeof cpuid))
  771. goto out;
  772. r = kvm_dev_ioctl_get_supported_cpuid(&cpuid,
  773. cpuid_arg->entries);
  774. if (r)
  775. goto out;
  776. r = -EFAULT;
  777. if (copy_to_user(cpuid_arg, &cpuid, sizeof cpuid))
  778. goto out;
  779. r = 0;
  780. break;
  781. }
  782. default:
  783. r = -EINVAL;
  784. }
  785. out:
  786. return r;
  787. }
  788. void kvm_arch_vcpu_load(struct kvm_vcpu *vcpu, int cpu)
  789. {
  790. kvm_x86_ops->vcpu_load(vcpu, cpu);
  791. kvm_write_guest_time(vcpu);
  792. }
  793. void kvm_arch_vcpu_put(struct kvm_vcpu *vcpu)
  794. {
  795. kvm_x86_ops->vcpu_put(vcpu);
  796. kvm_put_guest_fpu(vcpu);
  797. }
  798. static int is_efer_nx(void)
  799. {
  800. u64 efer;
  801. rdmsrl(MSR_EFER, efer);
  802. return efer & EFER_NX;
  803. }
  804. static void cpuid_fix_nx_cap(struct kvm_vcpu *vcpu)
  805. {
  806. int i;
  807. struct kvm_cpuid_entry2 *e, *entry;
  808. entry = NULL;
  809. for (i = 0; i < vcpu->arch.cpuid_nent; ++i) {
  810. e = &vcpu->arch.cpuid_entries[i];
  811. if (e->function == 0x80000001) {
  812. entry = e;
  813. break;
  814. }
  815. }
  816. if (entry && (entry->edx & (1 << 20)) && !is_efer_nx()) {
  817. entry->edx &= ~(1 << 20);
  818. printk(KERN_INFO "kvm: guest NX capability removed\n");
  819. }
  820. }
  821. /* when an old userspace process fills a new kernel module */
  822. static int kvm_vcpu_ioctl_set_cpuid(struct kvm_vcpu *vcpu,
  823. struct kvm_cpuid *cpuid,
  824. struct kvm_cpuid_entry __user *entries)
  825. {
  826. int r, i;
  827. struct kvm_cpuid_entry *cpuid_entries;
  828. r = -E2BIG;
  829. if (cpuid->nent > KVM_MAX_CPUID_ENTRIES)
  830. goto out;
  831. r = -ENOMEM;
  832. cpuid_entries = vmalloc(sizeof(struct kvm_cpuid_entry) * cpuid->nent);
  833. if (!cpuid_entries)
  834. goto out;
  835. r = -EFAULT;
  836. if (copy_from_user(cpuid_entries, entries,
  837. cpuid->nent * sizeof(struct kvm_cpuid_entry)))
  838. goto out_free;
  839. for (i = 0; i < cpuid->nent; i++) {
  840. vcpu->arch.cpuid_entries[i].function = cpuid_entries[i].function;
  841. vcpu->arch.cpuid_entries[i].eax = cpuid_entries[i].eax;
  842. vcpu->arch.cpuid_entries[i].ebx = cpuid_entries[i].ebx;
  843. vcpu->arch.cpuid_entries[i].ecx = cpuid_entries[i].ecx;
  844. vcpu->arch.cpuid_entries[i].edx = cpuid_entries[i].edx;
  845. vcpu->arch.cpuid_entries[i].index = 0;
  846. vcpu->arch.cpuid_entries[i].flags = 0;
  847. vcpu->arch.cpuid_entries[i].padding[0] = 0;
  848. vcpu->arch.cpuid_entries[i].padding[1] = 0;
  849. vcpu->arch.cpuid_entries[i].padding[2] = 0;
  850. }
  851. vcpu->arch.cpuid_nent = cpuid->nent;
  852. cpuid_fix_nx_cap(vcpu);
  853. r = 0;
  854. out_free:
  855. vfree(cpuid_entries);
  856. out:
  857. return r;
  858. }
  859. static int kvm_vcpu_ioctl_set_cpuid2(struct kvm_vcpu *vcpu,
  860. struct kvm_cpuid2 *cpuid,
  861. struct kvm_cpuid_entry2 __user *entries)
  862. {
  863. int r;
  864. r = -E2BIG;
  865. if (cpuid->nent > KVM_MAX_CPUID_ENTRIES)
  866. goto out;
  867. r = -EFAULT;
  868. if (copy_from_user(&vcpu->arch.cpuid_entries, entries,
  869. cpuid->nent * sizeof(struct kvm_cpuid_entry2)))
  870. goto out;
  871. vcpu->arch.cpuid_nent = cpuid->nent;
  872. return 0;
  873. out:
  874. return r;
  875. }
  876. static int kvm_vcpu_ioctl_get_cpuid2(struct kvm_vcpu *vcpu,
  877. struct kvm_cpuid2 *cpuid,
  878. struct kvm_cpuid_entry2 __user *entries)
  879. {
  880. int r;
  881. r = -E2BIG;
  882. if (cpuid->nent < vcpu->arch.cpuid_nent)
  883. goto out;
  884. r = -EFAULT;
  885. if (copy_to_user(entries, &vcpu->arch.cpuid_entries,
  886. vcpu->arch.cpuid_nent * sizeof(struct kvm_cpuid_entry2)))
  887. goto out;
  888. return 0;
  889. out:
  890. cpuid->nent = vcpu->arch.cpuid_nent;
  891. return r;
  892. }
  893. static inline u32 bit(int bitno)
  894. {
  895. return 1 << (bitno & 31);
  896. }
  897. static void do_cpuid_1_ent(struct kvm_cpuid_entry2 *entry, u32 function,
  898. u32 index)
  899. {
  900. entry->function = function;
  901. entry->index = index;
  902. cpuid_count(entry->function, entry->index,
  903. &entry->eax, &entry->ebx, &entry->ecx, &entry->edx);
  904. entry->flags = 0;
  905. }
  906. static void do_cpuid_ent(struct kvm_cpuid_entry2 *entry, u32 function,
  907. u32 index, int *nent, int maxnent)
  908. {
  909. const u32 kvm_supported_word0_x86_features = bit(X86_FEATURE_FPU) |
  910. bit(X86_FEATURE_VME) | bit(X86_FEATURE_DE) |
  911. bit(X86_FEATURE_PSE) | bit(X86_FEATURE_TSC) |
  912. bit(X86_FEATURE_MSR) | bit(X86_FEATURE_PAE) |
  913. bit(X86_FEATURE_CX8) | bit(X86_FEATURE_APIC) |
  914. bit(X86_FEATURE_SEP) | bit(X86_FEATURE_PGE) |
  915. bit(X86_FEATURE_CMOV) | bit(X86_FEATURE_PSE36) |
  916. bit(X86_FEATURE_CLFLSH) | bit(X86_FEATURE_MMX) |
  917. bit(X86_FEATURE_FXSR) | bit(X86_FEATURE_XMM) |
  918. bit(X86_FEATURE_XMM2) | bit(X86_FEATURE_SELFSNOOP);
  919. const u32 kvm_supported_word1_x86_features = bit(X86_FEATURE_FPU) |
  920. bit(X86_FEATURE_VME) | bit(X86_FEATURE_DE) |
  921. bit(X86_FEATURE_PSE) | bit(X86_FEATURE_TSC) |
  922. bit(X86_FEATURE_MSR) | bit(X86_FEATURE_PAE) |
  923. bit(X86_FEATURE_CX8) | bit(X86_FEATURE_APIC) |
  924. bit(X86_FEATURE_PGE) |
  925. bit(X86_FEATURE_CMOV) | bit(X86_FEATURE_PSE36) |
  926. bit(X86_FEATURE_MMX) | bit(X86_FEATURE_FXSR) |
  927. bit(X86_FEATURE_SYSCALL) |
  928. (bit(X86_FEATURE_NX) && is_efer_nx()) |
  929. #ifdef CONFIG_X86_64
  930. bit(X86_FEATURE_LM) |
  931. #endif
  932. bit(X86_FEATURE_MMXEXT) |
  933. bit(X86_FEATURE_3DNOWEXT) |
  934. bit(X86_FEATURE_3DNOW);
  935. const u32 kvm_supported_word3_x86_features =
  936. bit(X86_FEATURE_XMM3) | bit(X86_FEATURE_CX16);
  937. const u32 kvm_supported_word6_x86_features =
  938. bit(X86_FEATURE_LAHF_LM) | bit(X86_FEATURE_CMP_LEGACY);
  939. /* all func 2 cpuid_count() should be called on the same cpu */
  940. get_cpu();
  941. do_cpuid_1_ent(entry, function, index);
  942. ++*nent;
  943. switch (function) {
  944. case 0:
  945. entry->eax = min(entry->eax, (u32)0xb);
  946. break;
  947. case 1:
  948. entry->edx &= kvm_supported_word0_x86_features;
  949. entry->ecx &= kvm_supported_word3_x86_features;
  950. break;
  951. /* function 2 entries are STATEFUL. That is, repeated cpuid commands
  952. * may return different values. This forces us to get_cpu() before
  953. * issuing the first command, and also to emulate this annoying behavior
  954. * in kvm_emulate_cpuid() using KVM_CPUID_FLAG_STATE_READ_NEXT */
  955. case 2: {
  956. int t, times = entry->eax & 0xff;
  957. entry->flags |= KVM_CPUID_FLAG_STATEFUL_FUNC;
  958. for (t = 1; t < times && *nent < maxnent; ++t) {
  959. do_cpuid_1_ent(&entry[t], function, 0);
  960. entry[t].flags |= KVM_CPUID_FLAG_STATEFUL_FUNC;
  961. ++*nent;
  962. }
  963. break;
  964. }
  965. /* function 4 and 0xb have additional index. */
  966. case 4: {
  967. int i, cache_type;
  968. entry->flags |= KVM_CPUID_FLAG_SIGNIFCANT_INDEX;
  969. /* read more entries until cache_type is zero */
  970. for (i = 1; *nent < maxnent; ++i) {
  971. cache_type = entry[i - 1].eax & 0x1f;
  972. if (!cache_type)
  973. break;
  974. do_cpuid_1_ent(&entry[i], function, i);
  975. entry[i].flags |=
  976. KVM_CPUID_FLAG_SIGNIFCANT_INDEX;
  977. ++*nent;
  978. }
  979. break;
  980. }
  981. case 0xb: {
  982. int i, level_type;
  983. entry->flags |= KVM_CPUID_FLAG_SIGNIFCANT_INDEX;
  984. /* read more entries until level_type is zero */
  985. for (i = 1; *nent < maxnent; ++i) {
  986. level_type = entry[i - 1].ecx & 0xff;
  987. if (!level_type)
  988. break;
  989. do_cpuid_1_ent(&entry[i], function, i);
  990. entry[i].flags |=
  991. KVM_CPUID_FLAG_SIGNIFCANT_INDEX;
  992. ++*nent;
  993. }
  994. break;
  995. }
  996. case 0x80000000:
  997. entry->eax = min(entry->eax, 0x8000001a);
  998. break;
  999. case 0x80000001:
  1000. entry->edx &= kvm_supported_word1_x86_features;
  1001. entry->ecx &= kvm_supported_word6_x86_features;
  1002. break;
  1003. }
  1004. put_cpu();
  1005. }
  1006. static int kvm_dev_ioctl_get_supported_cpuid(struct kvm_cpuid2 *cpuid,
  1007. struct kvm_cpuid_entry2 __user *entries)
  1008. {
  1009. struct kvm_cpuid_entry2 *cpuid_entries;
  1010. int limit, nent = 0, r = -E2BIG;
  1011. u32 func;
  1012. if (cpuid->nent < 1)
  1013. goto out;
  1014. r = -ENOMEM;
  1015. cpuid_entries = vmalloc(sizeof(struct kvm_cpuid_entry2) * cpuid->nent);
  1016. if (!cpuid_entries)
  1017. goto out;
  1018. do_cpuid_ent(&cpuid_entries[0], 0, 0, &nent, cpuid->nent);
  1019. limit = cpuid_entries[0].eax;
  1020. for (func = 1; func <= limit && nent < cpuid->nent; ++func)
  1021. do_cpuid_ent(&cpuid_entries[nent], func, 0,
  1022. &nent, cpuid->nent);
  1023. r = -E2BIG;
  1024. if (nent >= cpuid->nent)
  1025. goto out_free;
  1026. do_cpuid_ent(&cpuid_entries[nent], 0x80000000, 0, &nent, cpuid->nent);
  1027. limit = cpuid_entries[nent - 1].eax;
  1028. for (func = 0x80000001; func <= limit && nent < cpuid->nent; ++func)
  1029. do_cpuid_ent(&cpuid_entries[nent], func, 0,
  1030. &nent, cpuid->nent);
  1031. r = -EFAULT;
  1032. if (copy_to_user(entries, cpuid_entries,
  1033. nent * sizeof(struct kvm_cpuid_entry2)))
  1034. goto out_free;
  1035. cpuid->nent = nent;
  1036. r = 0;
  1037. out_free:
  1038. vfree(cpuid_entries);
  1039. out:
  1040. return r;
  1041. }
  1042. static int kvm_vcpu_ioctl_get_lapic(struct kvm_vcpu *vcpu,
  1043. struct kvm_lapic_state *s)
  1044. {
  1045. vcpu_load(vcpu);
  1046. memcpy(s->regs, vcpu->arch.apic->regs, sizeof *s);
  1047. vcpu_put(vcpu);
  1048. return 0;
  1049. }
  1050. static int kvm_vcpu_ioctl_set_lapic(struct kvm_vcpu *vcpu,
  1051. struct kvm_lapic_state *s)
  1052. {
  1053. vcpu_load(vcpu);
  1054. memcpy(vcpu->arch.apic->regs, s->regs, sizeof *s);
  1055. kvm_apic_post_state_restore(vcpu);
  1056. vcpu_put(vcpu);
  1057. return 0;
  1058. }
  1059. static int kvm_vcpu_ioctl_interrupt(struct kvm_vcpu *vcpu,
  1060. struct kvm_interrupt *irq)
  1061. {
  1062. if (irq->irq < 0 || irq->irq >= 256)
  1063. return -EINVAL;
  1064. if (irqchip_in_kernel(vcpu->kvm))
  1065. return -ENXIO;
  1066. vcpu_load(vcpu);
  1067. set_bit(irq->irq, vcpu->arch.irq_pending);
  1068. set_bit(irq->irq / BITS_PER_LONG, &vcpu->arch.irq_summary);
  1069. vcpu_put(vcpu);
  1070. return 0;
  1071. }
  1072. static int vcpu_ioctl_tpr_access_reporting(struct kvm_vcpu *vcpu,
  1073. struct kvm_tpr_access_ctl *tac)
  1074. {
  1075. if (tac->flags)
  1076. return -EINVAL;
  1077. vcpu->arch.tpr_access_reporting = !!tac->enabled;
  1078. return 0;
  1079. }
  1080. long kvm_arch_vcpu_ioctl(struct file *filp,
  1081. unsigned int ioctl, unsigned long arg)
  1082. {
  1083. struct kvm_vcpu *vcpu = filp->private_data;
  1084. void __user *argp = (void __user *)arg;
  1085. int r;
  1086. switch (ioctl) {
  1087. case KVM_GET_LAPIC: {
  1088. struct kvm_lapic_state lapic;
  1089. memset(&lapic, 0, sizeof lapic);
  1090. r = kvm_vcpu_ioctl_get_lapic(vcpu, &lapic);
  1091. if (r)
  1092. goto out;
  1093. r = -EFAULT;
  1094. if (copy_to_user(argp, &lapic, sizeof lapic))
  1095. goto out;
  1096. r = 0;
  1097. break;
  1098. }
  1099. case KVM_SET_LAPIC: {
  1100. struct kvm_lapic_state lapic;
  1101. r = -EFAULT;
  1102. if (copy_from_user(&lapic, argp, sizeof lapic))
  1103. goto out;
  1104. r = kvm_vcpu_ioctl_set_lapic(vcpu, &lapic);;
  1105. if (r)
  1106. goto out;
  1107. r = 0;
  1108. break;
  1109. }
  1110. case KVM_INTERRUPT: {
  1111. struct kvm_interrupt irq;
  1112. r = -EFAULT;
  1113. if (copy_from_user(&irq, argp, sizeof irq))
  1114. goto out;
  1115. r = kvm_vcpu_ioctl_interrupt(vcpu, &irq);
  1116. if (r)
  1117. goto out;
  1118. r = 0;
  1119. break;
  1120. }
  1121. case KVM_SET_CPUID: {
  1122. struct kvm_cpuid __user *cpuid_arg = argp;
  1123. struct kvm_cpuid cpuid;
  1124. r = -EFAULT;
  1125. if (copy_from_user(&cpuid, cpuid_arg, sizeof cpuid))
  1126. goto out;
  1127. r = kvm_vcpu_ioctl_set_cpuid(vcpu, &cpuid, cpuid_arg->entries);
  1128. if (r)
  1129. goto out;
  1130. break;
  1131. }
  1132. case KVM_SET_CPUID2: {
  1133. struct kvm_cpuid2 __user *cpuid_arg = argp;
  1134. struct kvm_cpuid2 cpuid;
  1135. r = -EFAULT;
  1136. if (copy_from_user(&cpuid, cpuid_arg, sizeof cpuid))
  1137. goto out;
  1138. r = kvm_vcpu_ioctl_set_cpuid2(vcpu, &cpuid,
  1139. cpuid_arg->entries);
  1140. if (r)
  1141. goto out;
  1142. break;
  1143. }
  1144. case KVM_GET_CPUID2: {
  1145. struct kvm_cpuid2 __user *cpuid_arg = argp;
  1146. struct kvm_cpuid2 cpuid;
  1147. r = -EFAULT;
  1148. if (copy_from_user(&cpuid, cpuid_arg, sizeof cpuid))
  1149. goto out;
  1150. r = kvm_vcpu_ioctl_get_cpuid2(vcpu, &cpuid,
  1151. cpuid_arg->entries);
  1152. if (r)
  1153. goto out;
  1154. r = -EFAULT;
  1155. if (copy_to_user(cpuid_arg, &cpuid, sizeof cpuid))
  1156. goto out;
  1157. r = 0;
  1158. break;
  1159. }
  1160. case KVM_GET_MSRS:
  1161. r = msr_io(vcpu, argp, kvm_get_msr, 1);
  1162. break;
  1163. case KVM_SET_MSRS:
  1164. r = msr_io(vcpu, argp, do_set_msr, 0);
  1165. break;
  1166. case KVM_TPR_ACCESS_REPORTING: {
  1167. struct kvm_tpr_access_ctl tac;
  1168. r = -EFAULT;
  1169. if (copy_from_user(&tac, argp, sizeof tac))
  1170. goto out;
  1171. r = vcpu_ioctl_tpr_access_reporting(vcpu, &tac);
  1172. if (r)
  1173. goto out;
  1174. r = -EFAULT;
  1175. if (copy_to_user(argp, &tac, sizeof tac))
  1176. goto out;
  1177. r = 0;
  1178. break;
  1179. };
  1180. case KVM_SET_VAPIC_ADDR: {
  1181. struct kvm_vapic_addr va;
  1182. r = -EINVAL;
  1183. if (!irqchip_in_kernel(vcpu->kvm))
  1184. goto out;
  1185. r = -EFAULT;
  1186. if (copy_from_user(&va, argp, sizeof va))
  1187. goto out;
  1188. r = 0;
  1189. kvm_lapic_set_vapic_addr(vcpu, va.vapic_addr);
  1190. break;
  1191. }
  1192. default:
  1193. r = -EINVAL;
  1194. }
  1195. out:
  1196. return r;
  1197. }
  1198. static int kvm_vm_ioctl_set_tss_addr(struct kvm *kvm, unsigned long addr)
  1199. {
  1200. int ret;
  1201. if (addr > (unsigned int)(-3 * PAGE_SIZE))
  1202. return -1;
  1203. ret = kvm_x86_ops->set_tss_addr(kvm, addr);
  1204. return ret;
  1205. }
  1206. static int kvm_vm_ioctl_set_nr_mmu_pages(struct kvm *kvm,
  1207. u32 kvm_nr_mmu_pages)
  1208. {
  1209. if (kvm_nr_mmu_pages < KVM_MIN_ALLOC_MMU_PAGES)
  1210. return -EINVAL;
  1211. down_write(&kvm->slots_lock);
  1212. kvm_mmu_change_mmu_pages(kvm, kvm_nr_mmu_pages);
  1213. kvm->arch.n_requested_mmu_pages = kvm_nr_mmu_pages;
  1214. up_write(&kvm->slots_lock);
  1215. return 0;
  1216. }
  1217. static int kvm_vm_ioctl_get_nr_mmu_pages(struct kvm *kvm)
  1218. {
  1219. return kvm->arch.n_alloc_mmu_pages;
  1220. }
  1221. gfn_t unalias_gfn(struct kvm *kvm, gfn_t gfn)
  1222. {
  1223. int i;
  1224. struct kvm_mem_alias *alias;
  1225. for (i = 0; i < kvm->arch.naliases; ++i) {
  1226. alias = &kvm->arch.aliases[i];
  1227. if (gfn >= alias->base_gfn
  1228. && gfn < alias->base_gfn + alias->npages)
  1229. return alias->target_gfn + gfn - alias->base_gfn;
  1230. }
  1231. return gfn;
  1232. }
  1233. /*
  1234. * Set a new alias region. Aliases map a portion of physical memory into
  1235. * another portion. This is useful for memory windows, for example the PC
  1236. * VGA region.
  1237. */
  1238. static int kvm_vm_ioctl_set_memory_alias(struct kvm *kvm,
  1239. struct kvm_memory_alias *alias)
  1240. {
  1241. int r, n;
  1242. struct kvm_mem_alias *p;
  1243. r = -EINVAL;
  1244. /* General sanity checks */
  1245. if (alias->memory_size & (PAGE_SIZE - 1))
  1246. goto out;
  1247. if (alias->guest_phys_addr & (PAGE_SIZE - 1))
  1248. goto out;
  1249. if (alias->slot >= KVM_ALIAS_SLOTS)
  1250. goto out;
  1251. if (alias->guest_phys_addr + alias->memory_size
  1252. < alias->guest_phys_addr)
  1253. goto out;
  1254. if (alias->target_phys_addr + alias->memory_size
  1255. < alias->target_phys_addr)
  1256. goto out;
  1257. down_write(&kvm->slots_lock);
  1258. p = &kvm->arch.aliases[alias->slot];
  1259. p->base_gfn = alias->guest_phys_addr >> PAGE_SHIFT;
  1260. p->npages = alias->memory_size >> PAGE_SHIFT;
  1261. p->target_gfn = alias->target_phys_addr >> PAGE_SHIFT;
  1262. for (n = KVM_ALIAS_SLOTS; n > 0; --n)
  1263. if (kvm->arch.aliases[n - 1].npages)
  1264. break;
  1265. kvm->arch.naliases = n;
  1266. kvm_mmu_zap_all(kvm);
  1267. up_write(&kvm->slots_lock);
  1268. return 0;
  1269. out:
  1270. return r;
  1271. }
  1272. static int kvm_vm_ioctl_get_irqchip(struct kvm *kvm, struct kvm_irqchip *chip)
  1273. {
  1274. int r;
  1275. r = 0;
  1276. switch (chip->chip_id) {
  1277. case KVM_IRQCHIP_PIC_MASTER:
  1278. memcpy(&chip->chip.pic,
  1279. &pic_irqchip(kvm)->pics[0],
  1280. sizeof(struct kvm_pic_state));
  1281. break;
  1282. case KVM_IRQCHIP_PIC_SLAVE:
  1283. memcpy(&chip->chip.pic,
  1284. &pic_irqchip(kvm)->pics[1],
  1285. sizeof(struct kvm_pic_state));
  1286. break;
  1287. case KVM_IRQCHIP_IOAPIC:
  1288. memcpy(&chip->chip.ioapic,
  1289. ioapic_irqchip(kvm),
  1290. sizeof(struct kvm_ioapic_state));
  1291. break;
  1292. default:
  1293. r = -EINVAL;
  1294. break;
  1295. }
  1296. return r;
  1297. }
  1298. static int kvm_vm_ioctl_set_irqchip(struct kvm *kvm, struct kvm_irqchip *chip)
  1299. {
  1300. int r;
  1301. r = 0;
  1302. switch (chip->chip_id) {
  1303. case KVM_IRQCHIP_PIC_MASTER:
  1304. memcpy(&pic_irqchip(kvm)->pics[0],
  1305. &chip->chip.pic,
  1306. sizeof(struct kvm_pic_state));
  1307. break;
  1308. case KVM_IRQCHIP_PIC_SLAVE:
  1309. memcpy(&pic_irqchip(kvm)->pics[1],
  1310. &chip->chip.pic,
  1311. sizeof(struct kvm_pic_state));
  1312. break;
  1313. case KVM_IRQCHIP_IOAPIC:
  1314. memcpy(ioapic_irqchip(kvm),
  1315. &chip->chip.ioapic,
  1316. sizeof(struct kvm_ioapic_state));
  1317. break;
  1318. default:
  1319. r = -EINVAL;
  1320. break;
  1321. }
  1322. kvm_pic_update_irq(pic_irqchip(kvm));
  1323. return r;
  1324. }
  1325. static int kvm_vm_ioctl_get_pit(struct kvm *kvm, struct kvm_pit_state *ps)
  1326. {
  1327. int r = 0;
  1328. memcpy(ps, &kvm->arch.vpit->pit_state, sizeof(struct kvm_pit_state));
  1329. return r;
  1330. }
  1331. static int kvm_vm_ioctl_set_pit(struct kvm *kvm, struct kvm_pit_state *ps)
  1332. {
  1333. int r = 0;
  1334. memcpy(&kvm->arch.vpit->pit_state, ps, sizeof(struct kvm_pit_state));
  1335. kvm_pit_load_count(kvm, 0, ps->channels[0].count);
  1336. return r;
  1337. }
  1338. /*
  1339. * Get (and clear) the dirty memory log for a memory slot.
  1340. */
  1341. int kvm_vm_ioctl_get_dirty_log(struct kvm *kvm,
  1342. struct kvm_dirty_log *log)
  1343. {
  1344. int r;
  1345. int n;
  1346. struct kvm_memory_slot *memslot;
  1347. int is_dirty = 0;
  1348. down_write(&kvm->slots_lock);
  1349. r = kvm_get_dirty_log(kvm, log, &is_dirty);
  1350. if (r)
  1351. goto out;
  1352. /* If nothing is dirty, don't bother messing with page tables. */
  1353. if (is_dirty) {
  1354. kvm_mmu_slot_remove_write_access(kvm, log->slot);
  1355. kvm_flush_remote_tlbs(kvm);
  1356. memslot = &kvm->memslots[log->slot];
  1357. n = ALIGN(memslot->npages, BITS_PER_LONG) / 8;
  1358. memset(memslot->dirty_bitmap, 0, n);
  1359. }
  1360. r = 0;
  1361. out:
  1362. up_write(&kvm->slots_lock);
  1363. return r;
  1364. }
  1365. long kvm_arch_vm_ioctl(struct file *filp,
  1366. unsigned int ioctl, unsigned long arg)
  1367. {
  1368. struct kvm *kvm = filp->private_data;
  1369. void __user *argp = (void __user *)arg;
  1370. int r = -EINVAL;
  1371. switch (ioctl) {
  1372. case KVM_SET_TSS_ADDR:
  1373. r = kvm_vm_ioctl_set_tss_addr(kvm, arg);
  1374. if (r < 0)
  1375. goto out;
  1376. break;
  1377. case KVM_SET_MEMORY_REGION: {
  1378. struct kvm_memory_region kvm_mem;
  1379. struct kvm_userspace_memory_region kvm_userspace_mem;
  1380. r = -EFAULT;
  1381. if (copy_from_user(&kvm_mem, argp, sizeof kvm_mem))
  1382. goto out;
  1383. kvm_userspace_mem.slot = kvm_mem.slot;
  1384. kvm_userspace_mem.flags = kvm_mem.flags;
  1385. kvm_userspace_mem.guest_phys_addr = kvm_mem.guest_phys_addr;
  1386. kvm_userspace_mem.memory_size = kvm_mem.memory_size;
  1387. r = kvm_vm_ioctl_set_memory_region(kvm, &kvm_userspace_mem, 0);
  1388. if (r)
  1389. goto out;
  1390. break;
  1391. }
  1392. case KVM_SET_NR_MMU_PAGES:
  1393. r = kvm_vm_ioctl_set_nr_mmu_pages(kvm, arg);
  1394. if (r)
  1395. goto out;
  1396. break;
  1397. case KVM_GET_NR_MMU_PAGES:
  1398. r = kvm_vm_ioctl_get_nr_mmu_pages(kvm);
  1399. break;
  1400. case KVM_SET_MEMORY_ALIAS: {
  1401. struct kvm_memory_alias alias;
  1402. r = -EFAULT;
  1403. if (copy_from_user(&alias, argp, sizeof alias))
  1404. goto out;
  1405. r = kvm_vm_ioctl_set_memory_alias(kvm, &alias);
  1406. if (r)
  1407. goto out;
  1408. break;
  1409. }
  1410. case KVM_CREATE_IRQCHIP:
  1411. r = -ENOMEM;
  1412. kvm->arch.vpic = kvm_create_pic(kvm);
  1413. if (kvm->arch.vpic) {
  1414. r = kvm_ioapic_init(kvm);
  1415. if (r) {
  1416. kfree(kvm->arch.vpic);
  1417. kvm->arch.vpic = NULL;
  1418. goto out;
  1419. }
  1420. } else
  1421. goto out;
  1422. break;
  1423. case KVM_CREATE_PIT:
  1424. r = -ENOMEM;
  1425. kvm->arch.vpit = kvm_create_pit(kvm);
  1426. if (kvm->arch.vpit)
  1427. r = 0;
  1428. break;
  1429. case KVM_IRQ_LINE: {
  1430. struct kvm_irq_level irq_event;
  1431. r = -EFAULT;
  1432. if (copy_from_user(&irq_event, argp, sizeof irq_event))
  1433. goto out;
  1434. if (irqchip_in_kernel(kvm)) {
  1435. mutex_lock(&kvm->lock);
  1436. if (irq_event.irq < 16)
  1437. kvm_pic_set_irq(pic_irqchip(kvm),
  1438. irq_event.irq,
  1439. irq_event.level);
  1440. kvm_ioapic_set_irq(kvm->arch.vioapic,
  1441. irq_event.irq,
  1442. irq_event.level);
  1443. mutex_unlock(&kvm->lock);
  1444. r = 0;
  1445. }
  1446. break;
  1447. }
  1448. case KVM_GET_IRQCHIP: {
  1449. /* 0: PIC master, 1: PIC slave, 2: IOAPIC */
  1450. struct kvm_irqchip chip;
  1451. r = -EFAULT;
  1452. if (copy_from_user(&chip, argp, sizeof chip))
  1453. goto out;
  1454. r = -ENXIO;
  1455. if (!irqchip_in_kernel(kvm))
  1456. goto out;
  1457. r = kvm_vm_ioctl_get_irqchip(kvm, &chip);
  1458. if (r)
  1459. goto out;
  1460. r = -EFAULT;
  1461. if (copy_to_user(argp, &chip, sizeof chip))
  1462. goto out;
  1463. r = 0;
  1464. break;
  1465. }
  1466. case KVM_SET_IRQCHIP: {
  1467. /* 0: PIC master, 1: PIC slave, 2: IOAPIC */
  1468. struct kvm_irqchip chip;
  1469. r = -EFAULT;
  1470. if (copy_from_user(&chip, argp, sizeof chip))
  1471. goto out;
  1472. r = -ENXIO;
  1473. if (!irqchip_in_kernel(kvm))
  1474. goto out;
  1475. r = kvm_vm_ioctl_set_irqchip(kvm, &chip);
  1476. if (r)
  1477. goto out;
  1478. r = 0;
  1479. break;
  1480. }
  1481. case KVM_GET_PIT: {
  1482. struct kvm_pit_state ps;
  1483. r = -EFAULT;
  1484. if (copy_from_user(&ps, argp, sizeof ps))
  1485. goto out;
  1486. r = -ENXIO;
  1487. if (!kvm->arch.vpit)
  1488. goto out;
  1489. r = kvm_vm_ioctl_get_pit(kvm, &ps);
  1490. if (r)
  1491. goto out;
  1492. r = -EFAULT;
  1493. if (copy_to_user(argp, &ps, sizeof ps))
  1494. goto out;
  1495. r = 0;
  1496. break;
  1497. }
  1498. case KVM_SET_PIT: {
  1499. struct kvm_pit_state ps;
  1500. r = -EFAULT;
  1501. if (copy_from_user(&ps, argp, sizeof ps))
  1502. goto out;
  1503. r = -ENXIO;
  1504. if (!kvm->arch.vpit)
  1505. goto out;
  1506. r = kvm_vm_ioctl_set_pit(kvm, &ps);
  1507. if (r)
  1508. goto out;
  1509. r = 0;
  1510. break;
  1511. }
  1512. default:
  1513. ;
  1514. }
  1515. out:
  1516. return r;
  1517. }
  1518. static void kvm_init_msr_list(void)
  1519. {
  1520. u32 dummy[2];
  1521. unsigned i, j;
  1522. for (i = j = 0; i < ARRAY_SIZE(msrs_to_save); i++) {
  1523. if (rdmsr_safe(msrs_to_save[i], &dummy[0], &dummy[1]) < 0)
  1524. continue;
  1525. if (j < i)
  1526. msrs_to_save[j] = msrs_to_save[i];
  1527. j++;
  1528. }
  1529. num_msrs_to_save = j;
  1530. }
  1531. /*
  1532. * Only apic need an MMIO device hook, so shortcut now..
  1533. */
  1534. static struct kvm_io_device *vcpu_find_pervcpu_dev(struct kvm_vcpu *vcpu,
  1535. gpa_t addr)
  1536. {
  1537. struct kvm_io_device *dev;
  1538. if (vcpu->arch.apic) {
  1539. dev = &vcpu->arch.apic->dev;
  1540. if (dev->in_range(dev, addr))
  1541. return dev;
  1542. }
  1543. return NULL;
  1544. }
  1545. static struct kvm_io_device *vcpu_find_mmio_dev(struct kvm_vcpu *vcpu,
  1546. gpa_t addr)
  1547. {
  1548. struct kvm_io_device *dev;
  1549. dev = vcpu_find_pervcpu_dev(vcpu, addr);
  1550. if (dev == NULL)
  1551. dev = kvm_io_bus_find_dev(&vcpu->kvm->mmio_bus, addr);
  1552. return dev;
  1553. }
  1554. int emulator_read_std(unsigned long addr,
  1555. void *val,
  1556. unsigned int bytes,
  1557. struct kvm_vcpu *vcpu)
  1558. {
  1559. void *data = val;
  1560. int r = X86EMUL_CONTINUE;
  1561. while (bytes) {
  1562. gpa_t gpa = vcpu->arch.mmu.gva_to_gpa(vcpu, addr);
  1563. unsigned offset = addr & (PAGE_SIZE-1);
  1564. unsigned tocopy = min(bytes, (unsigned)PAGE_SIZE - offset);
  1565. int ret;
  1566. if (gpa == UNMAPPED_GVA) {
  1567. r = X86EMUL_PROPAGATE_FAULT;
  1568. goto out;
  1569. }
  1570. ret = kvm_read_guest(vcpu->kvm, gpa, data, tocopy);
  1571. if (ret < 0) {
  1572. r = X86EMUL_UNHANDLEABLE;
  1573. goto out;
  1574. }
  1575. bytes -= tocopy;
  1576. data += tocopy;
  1577. addr += tocopy;
  1578. }
  1579. out:
  1580. return r;
  1581. }
  1582. EXPORT_SYMBOL_GPL(emulator_read_std);
  1583. static int emulator_read_emulated(unsigned long addr,
  1584. void *val,
  1585. unsigned int bytes,
  1586. struct kvm_vcpu *vcpu)
  1587. {
  1588. struct kvm_io_device *mmio_dev;
  1589. gpa_t gpa;
  1590. if (vcpu->mmio_read_completed) {
  1591. memcpy(val, vcpu->mmio_data, bytes);
  1592. vcpu->mmio_read_completed = 0;
  1593. return X86EMUL_CONTINUE;
  1594. }
  1595. gpa = vcpu->arch.mmu.gva_to_gpa(vcpu, addr);
  1596. /* For APIC access vmexit */
  1597. if ((gpa & PAGE_MASK) == APIC_DEFAULT_PHYS_BASE)
  1598. goto mmio;
  1599. if (emulator_read_std(addr, val, bytes, vcpu)
  1600. == X86EMUL_CONTINUE)
  1601. return X86EMUL_CONTINUE;
  1602. if (gpa == UNMAPPED_GVA)
  1603. return X86EMUL_PROPAGATE_FAULT;
  1604. mmio:
  1605. /*
  1606. * Is this MMIO handled locally?
  1607. */
  1608. mutex_lock(&vcpu->kvm->lock);
  1609. mmio_dev = vcpu_find_mmio_dev(vcpu, gpa);
  1610. if (mmio_dev) {
  1611. kvm_iodevice_read(mmio_dev, gpa, bytes, val);
  1612. mutex_unlock(&vcpu->kvm->lock);
  1613. return X86EMUL_CONTINUE;
  1614. }
  1615. mutex_unlock(&vcpu->kvm->lock);
  1616. vcpu->mmio_needed = 1;
  1617. vcpu->mmio_phys_addr = gpa;
  1618. vcpu->mmio_size = bytes;
  1619. vcpu->mmio_is_write = 0;
  1620. return X86EMUL_UNHANDLEABLE;
  1621. }
  1622. int emulator_write_phys(struct kvm_vcpu *vcpu, gpa_t gpa,
  1623. const void *val, int bytes)
  1624. {
  1625. int ret;
  1626. ret = kvm_write_guest(vcpu->kvm, gpa, val, bytes);
  1627. if (ret < 0)
  1628. return 0;
  1629. kvm_mmu_pte_write(vcpu, gpa, val, bytes);
  1630. return 1;
  1631. }
  1632. static int emulator_write_emulated_onepage(unsigned long addr,
  1633. const void *val,
  1634. unsigned int bytes,
  1635. struct kvm_vcpu *vcpu)
  1636. {
  1637. struct kvm_io_device *mmio_dev;
  1638. gpa_t gpa;
  1639. gpa = vcpu->arch.mmu.gva_to_gpa(vcpu, addr);
  1640. if (gpa == UNMAPPED_GVA) {
  1641. kvm_inject_page_fault(vcpu, addr, 2);
  1642. return X86EMUL_PROPAGATE_FAULT;
  1643. }
  1644. /* For APIC access vmexit */
  1645. if ((gpa & PAGE_MASK) == APIC_DEFAULT_PHYS_BASE)
  1646. goto mmio;
  1647. if (emulator_write_phys(vcpu, gpa, val, bytes))
  1648. return X86EMUL_CONTINUE;
  1649. mmio:
  1650. /*
  1651. * Is this MMIO handled locally?
  1652. */
  1653. mutex_lock(&vcpu->kvm->lock);
  1654. mmio_dev = vcpu_find_mmio_dev(vcpu, gpa);
  1655. if (mmio_dev) {
  1656. kvm_iodevice_write(mmio_dev, gpa, bytes, val);
  1657. mutex_unlock(&vcpu->kvm->lock);
  1658. return X86EMUL_CONTINUE;
  1659. }
  1660. mutex_unlock(&vcpu->kvm->lock);
  1661. vcpu->mmio_needed = 1;
  1662. vcpu->mmio_phys_addr = gpa;
  1663. vcpu->mmio_size = bytes;
  1664. vcpu->mmio_is_write = 1;
  1665. memcpy(vcpu->mmio_data, val, bytes);
  1666. return X86EMUL_CONTINUE;
  1667. }
  1668. int emulator_write_emulated(unsigned long addr,
  1669. const void *val,
  1670. unsigned int bytes,
  1671. struct kvm_vcpu *vcpu)
  1672. {
  1673. /* Crossing a page boundary? */
  1674. if (((addr + bytes - 1) ^ addr) & PAGE_MASK) {
  1675. int rc, now;
  1676. now = -addr & ~PAGE_MASK;
  1677. rc = emulator_write_emulated_onepage(addr, val, now, vcpu);
  1678. if (rc != X86EMUL_CONTINUE)
  1679. return rc;
  1680. addr += now;
  1681. val += now;
  1682. bytes -= now;
  1683. }
  1684. return emulator_write_emulated_onepage(addr, val, bytes, vcpu);
  1685. }
  1686. EXPORT_SYMBOL_GPL(emulator_write_emulated);
  1687. static int emulator_cmpxchg_emulated(unsigned long addr,
  1688. const void *old,
  1689. const void *new,
  1690. unsigned int bytes,
  1691. struct kvm_vcpu *vcpu)
  1692. {
  1693. static int reported;
  1694. if (!reported) {
  1695. reported = 1;
  1696. printk(KERN_WARNING "kvm: emulating exchange as write\n");
  1697. }
  1698. #ifndef CONFIG_X86_64
  1699. /* guests cmpxchg8b have to be emulated atomically */
  1700. if (bytes == 8) {
  1701. gpa_t gpa;
  1702. struct page *page;
  1703. char *kaddr;
  1704. u64 val;
  1705. gpa = vcpu->arch.mmu.gva_to_gpa(vcpu, addr);
  1706. if (gpa == UNMAPPED_GVA ||
  1707. (gpa & PAGE_MASK) == APIC_DEFAULT_PHYS_BASE)
  1708. goto emul_write;
  1709. if (((gpa + bytes - 1) & PAGE_MASK) != (gpa & PAGE_MASK))
  1710. goto emul_write;
  1711. val = *(u64 *)new;
  1712. down_read(&current->mm->mmap_sem);
  1713. page = gfn_to_page(vcpu->kvm, gpa >> PAGE_SHIFT);
  1714. up_read(&current->mm->mmap_sem);
  1715. kaddr = kmap_atomic(page, KM_USER0);
  1716. set_64bit((u64 *)(kaddr + offset_in_page(gpa)), val);
  1717. kunmap_atomic(kaddr, KM_USER0);
  1718. kvm_release_page_dirty(page);
  1719. }
  1720. emul_write:
  1721. #endif
  1722. return emulator_write_emulated(addr, new, bytes, vcpu);
  1723. }
  1724. static unsigned long get_segment_base(struct kvm_vcpu *vcpu, int seg)
  1725. {
  1726. return kvm_x86_ops->get_segment_base(vcpu, seg);
  1727. }
  1728. int emulate_invlpg(struct kvm_vcpu *vcpu, gva_t address)
  1729. {
  1730. return X86EMUL_CONTINUE;
  1731. }
  1732. int emulate_clts(struct kvm_vcpu *vcpu)
  1733. {
  1734. kvm_x86_ops->set_cr0(vcpu, vcpu->arch.cr0 & ~X86_CR0_TS);
  1735. return X86EMUL_CONTINUE;
  1736. }
  1737. int emulator_get_dr(struct x86_emulate_ctxt *ctxt, int dr, unsigned long *dest)
  1738. {
  1739. struct kvm_vcpu *vcpu = ctxt->vcpu;
  1740. switch (dr) {
  1741. case 0 ... 3:
  1742. *dest = kvm_x86_ops->get_dr(vcpu, dr);
  1743. return X86EMUL_CONTINUE;
  1744. default:
  1745. pr_unimpl(vcpu, "%s: unexpected dr %u\n", __func__, dr);
  1746. return X86EMUL_UNHANDLEABLE;
  1747. }
  1748. }
  1749. int emulator_set_dr(struct x86_emulate_ctxt *ctxt, int dr, unsigned long value)
  1750. {
  1751. unsigned long mask = (ctxt->mode == X86EMUL_MODE_PROT64) ? ~0ULL : ~0U;
  1752. int exception;
  1753. kvm_x86_ops->set_dr(ctxt->vcpu, dr, value & mask, &exception);
  1754. if (exception) {
  1755. /* FIXME: better handling */
  1756. return X86EMUL_UNHANDLEABLE;
  1757. }
  1758. return X86EMUL_CONTINUE;
  1759. }
  1760. void kvm_report_emulation_failure(struct kvm_vcpu *vcpu, const char *context)
  1761. {
  1762. static int reported;
  1763. u8 opcodes[4];
  1764. unsigned long rip = vcpu->arch.rip;
  1765. unsigned long rip_linear;
  1766. rip_linear = rip + get_segment_base(vcpu, VCPU_SREG_CS);
  1767. if (reported)
  1768. return;
  1769. emulator_read_std(rip_linear, (void *)opcodes, 4, vcpu);
  1770. printk(KERN_ERR "emulation failed (%s) rip %lx %02x %02x %02x %02x\n",
  1771. context, rip, opcodes[0], opcodes[1], opcodes[2], opcodes[3]);
  1772. reported = 1;
  1773. }
  1774. EXPORT_SYMBOL_GPL(kvm_report_emulation_failure);
  1775. static struct x86_emulate_ops emulate_ops = {
  1776. .read_std = emulator_read_std,
  1777. .read_emulated = emulator_read_emulated,
  1778. .write_emulated = emulator_write_emulated,
  1779. .cmpxchg_emulated = emulator_cmpxchg_emulated,
  1780. };
  1781. int emulate_instruction(struct kvm_vcpu *vcpu,
  1782. struct kvm_run *run,
  1783. unsigned long cr2,
  1784. u16 error_code,
  1785. int emulation_type)
  1786. {
  1787. int r;
  1788. struct decode_cache *c;
  1789. vcpu->arch.mmio_fault_cr2 = cr2;
  1790. kvm_x86_ops->cache_regs(vcpu);
  1791. vcpu->mmio_is_write = 0;
  1792. vcpu->arch.pio.string = 0;
  1793. if (!(emulation_type & EMULTYPE_NO_DECODE)) {
  1794. int cs_db, cs_l;
  1795. kvm_x86_ops->get_cs_db_l_bits(vcpu, &cs_db, &cs_l);
  1796. vcpu->arch.emulate_ctxt.vcpu = vcpu;
  1797. vcpu->arch.emulate_ctxt.eflags = kvm_x86_ops->get_rflags(vcpu);
  1798. vcpu->arch.emulate_ctxt.mode =
  1799. (vcpu->arch.emulate_ctxt.eflags & X86_EFLAGS_VM)
  1800. ? X86EMUL_MODE_REAL : cs_l
  1801. ? X86EMUL_MODE_PROT64 : cs_db
  1802. ? X86EMUL_MODE_PROT32 : X86EMUL_MODE_PROT16;
  1803. if (vcpu->arch.emulate_ctxt.mode == X86EMUL_MODE_PROT64) {
  1804. vcpu->arch.emulate_ctxt.cs_base = 0;
  1805. vcpu->arch.emulate_ctxt.ds_base = 0;
  1806. vcpu->arch.emulate_ctxt.es_base = 0;
  1807. vcpu->arch.emulate_ctxt.ss_base = 0;
  1808. } else {
  1809. vcpu->arch.emulate_ctxt.cs_base =
  1810. get_segment_base(vcpu, VCPU_SREG_CS);
  1811. vcpu->arch.emulate_ctxt.ds_base =
  1812. get_segment_base(vcpu, VCPU_SREG_DS);
  1813. vcpu->arch.emulate_ctxt.es_base =
  1814. get_segment_base(vcpu, VCPU_SREG_ES);
  1815. vcpu->arch.emulate_ctxt.ss_base =
  1816. get_segment_base(vcpu, VCPU_SREG_SS);
  1817. }
  1818. vcpu->arch.emulate_ctxt.gs_base =
  1819. get_segment_base(vcpu, VCPU_SREG_GS);
  1820. vcpu->arch.emulate_ctxt.fs_base =
  1821. get_segment_base(vcpu, VCPU_SREG_FS);
  1822. r = x86_decode_insn(&vcpu->arch.emulate_ctxt, &emulate_ops);
  1823. /* Reject the instructions other than VMCALL/VMMCALL when
  1824. * try to emulate invalid opcode */
  1825. c = &vcpu->arch.emulate_ctxt.decode;
  1826. if ((emulation_type & EMULTYPE_TRAP_UD) &&
  1827. (!(c->twobyte && c->b == 0x01 &&
  1828. (c->modrm_reg == 0 || c->modrm_reg == 3) &&
  1829. c->modrm_mod == 3 && c->modrm_rm == 1)))
  1830. return EMULATE_FAIL;
  1831. ++vcpu->stat.insn_emulation;
  1832. if (r) {
  1833. ++vcpu->stat.insn_emulation_fail;
  1834. if (kvm_mmu_unprotect_page_virt(vcpu, cr2))
  1835. return EMULATE_DONE;
  1836. return EMULATE_FAIL;
  1837. }
  1838. }
  1839. r = x86_emulate_insn(&vcpu->arch.emulate_ctxt, &emulate_ops);
  1840. if (vcpu->arch.pio.string)
  1841. return EMULATE_DO_MMIO;
  1842. if ((r || vcpu->mmio_is_write) && run) {
  1843. run->exit_reason = KVM_EXIT_MMIO;
  1844. run->mmio.phys_addr = vcpu->mmio_phys_addr;
  1845. memcpy(run->mmio.data, vcpu->mmio_data, 8);
  1846. run->mmio.len = vcpu->mmio_size;
  1847. run->mmio.is_write = vcpu->mmio_is_write;
  1848. }
  1849. if (r) {
  1850. if (kvm_mmu_unprotect_page_virt(vcpu, cr2))
  1851. return EMULATE_DONE;
  1852. if (!vcpu->mmio_needed) {
  1853. kvm_report_emulation_failure(vcpu, "mmio");
  1854. return EMULATE_FAIL;
  1855. }
  1856. return EMULATE_DO_MMIO;
  1857. }
  1858. kvm_x86_ops->decache_regs(vcpu);
  1859. kvm_x86_ops->set_rflags(vcpu, vcpu->arch.emulate_ctxt.eflags);
  1860. if (vcpu->mmio_is_write) {
  1861. vcpu->mmio_needed = 0;
  1862. return EMULATE_DO_MMIO;
  1863. }
  1864. return EMULATE_DONE;
  1865. }
  1866. EXPORT_SYMBOL_GPL(emulate_instruction);
  1867. static void free_pio_guest_pages(struct kvm_vcpu *vcpu)
  1868. {
  1869. int i;
  1870. for (i = 0; i < ARRAY_SIZE(vcpu->arch.pio.guest_pages); ++i)
  1871. if (vcpu->arch.pio.guest_pages[i]) {
  1872. kvm_release_page_dirty(vcpu->arch.pio.guest_pages[i]);
  1873. vcpu->arch.pio.guest_pages[i] = NULL;
  1874. }
  1875. }
  1876. static int pio_copy_data(struct kvm_vcpu *vcpu)
  1877. {
  1878. void *p = vcpu->arch.pio_data;
  1879. void *q;
  1880. unsigned bytes;
  1881. int nr_pages = vcpu->arch.pio.guest_pages[1] ? 2 : 1;
  1882. q = vmap(vcpu->arch.pio.guest_pages, nr_pages, VM_READ|VM_WRITE,
  1883. PAGE_KERNEL);
  1884. if (!q) {
  1885. free_pio_guest_pages(vcpu);
  1886. return -ENOMEM;
  1887. }
  1888. q += vcpu->arch.pio.guest_page_offset;
  1889. bytes = vcpu->arch.pio.size * vcpu->arch.pio.cur_count;
  1890. if (vcpu->arch.pio.in)
  1891. memcpy(q, p, bytes);
  1892. else
  1893. memcpy(p, q, bytes);
  1894. q -= vcpu->arch.pio.guest_page_offset;
  1895. vunmap(q);
  1896. free_pio_guest_pages(vcpu);
  1897. return 0;
  1898. }
  1899. int complete_pio(struct kvm_vcpu *vcpu)
  1900. {
  1901. struct kvm_pio_request *io = &vcpu->arch.pio;
  1902. long delta;
  1903. int r;
  1904. kvm_x86_ops->cache_regs(vcpu);
  1905. if (!io->string) {
  1906. if (io->in)
  1907. memcpy(&vcpu->arch.regs[VCPU_REGS_RAX], vcpu->arch.pio_data,
  1908. io->size);
  1909. } else {
  1910. if (io->in) {
  1911. r = pio_copy_data(vcpu);
  1912. if (r) {
  1913. kvm_x86_ops->cache_regs(vcpu);
  1914. return r;
  1915. }
  1916. }
  1917. delta = 1;
  1918. if (io->rep) {
  1919. delta *= io->cur_count;
  1920. /*
  1921. * The size of the register should really depend on
  1922. * current address size.
  1923. */
  1924. vcpu->arch.regs[VCPU_REGS_RCX] -= delta;
  1925. }
  1926. if (io->down)
  1927. delta = -delta;
  1928. delta *= io->size;
  1929. if (io->in)
  1930. vcpu->arch.regs[VCPU_REGS_RDI] += delta;
  1931. else
  1932. vcpu->arch.regs[VCPU_REGS_RSI] += delta;
  1933. }
  1934. kvm_x86_ops->decache_regs(vcpu);
  1935. io->count -= io->cur_count;
  1936. io->cur_count = 0;
  1937. return 0;
  1938. }
  1939. static void kernel_pio(struct kvm_io_device *pio_dev,
  1940. struct kvm_vcpu *vcpu,
  1941. void *pd)
  1942. {
  1943. /* TODO: String I/O for in kernel device */
  1944. mutex_lock(&vcpu->kvm->lock);
  1945. if (vcpu->arch.pio.in)
  1946. kvm_iodevice_read(pio_dev, vcpu->arch.pio.port,
  1947. vcpu->arch.pio.size,
  1948. pd);
  1949. else
  1950. kvm_iodevice_write(pio_dev, vcpu->arch.pio.port,
  1951. vcpu->arch.pio.size,
  1952. pd);
  1953. mutex_unlock(&vcpu->kvm->lock);
  1954. }
  1955. static void pio_string_write(struct kvm_io_device *pio_dev,
  1956. struct kvm_vcpu *vcpu)
  1957. {
  1958. struct kvm_pio_request *io = &vcpu->arch.pio;
  1959. void *pd = vcpu->arch.pio_data;
  1960. int i;
  1961. mutex_lock(&vcpu->kvm->lock);
  1962. for (i = 0; i < io->cur_count; i++) {
  1963. kvm_iodevice_write(pio_dev, io->port,
  1964. io->size,
  1965. pd);
  1966. pd += io->size;
  1967. }
  1968. mutex_unlock(&vcpu->kvm->lock);
  1969. }
  1970. static struct kvm_io_device *vcpu_find_pio_dev(struct kvm_vcpu *vcpu,
  1971. gpa_t addr)
  1972. {
  1973. return kvm_io_bus_find_dev(&vcpu->kvm->pio_bus, addr);
  1974. }
  1975. int kvm_emulate_pio(struct kvm_vcpu *vcpu, struct kvm_run *run, int in,
  1976. int size, unsigned port)
  1977. {
  1978. struct kvm_io_device *pio_dev;
  1979. vcpu->run->exit_reason = KVM_EXIT_IO;
  1980. vcpu->run->io.direction = in ? KVM_EXIT_IO_IN : KVM_EXIT_IO_OUT;
  1981. vcpu->run->io.size = vcpu->arch.pio.size = size;
  1982. vcpu->run->io.data_offset = KVM_PIO_PAGE_OFFSET * PAGE_SIZE;
  1983. vcpu->run->io.count = vcpu->arch.pio.count = vcpu->arch.pio.cur_count = 1;
  1984. vcpu->run->io.port = vcpu->arch.pio.port = port;
  1985. vcpu->arch.pio.in = in;
  1986. vcpu->arch.pio.string = 0;
  1987. vcpu->arch.pio.down = 0;
  1988. vcpu->arch.pio.guest_page_offset = 0;
  1989. vcpu->arch.pio.rep = 0;
  1990. if (vcpu->run->io.direction == KVM_EXIT_IO_IN)
  1991. KVMTRACE_2D(IO_READ, vcpu, vcpu->run->io.port, (u32)size,
  1992. handler);
  1993. else
  1994. KVMTRACE_2D(IO_WRITE, vcpu, vcpu->run->io.port, (u32)size,
  1995. handler);
  1996. kvm_x86_ops->cache_regs(vcpu);
  1997. memcpy(vcpu->arch.pio_data, &vcpu->arch.regs[VCPU_REGS_RAX], 4);
  1998. kvm_x86_ops->decache_regs(vcpu);
  1999. kvm_x86_ops->skip_emulated_instruction(vcpu);
  2000. pio_dev = vcpu_find_pio_dev(vcpu, port);
  2001. if (pio_dev) {
  2002. kernel_pio(pio_dev, vcpu, vcpu->arch.pio_data);
  2003. complete_pio(vcpu);
  2004. return 1;
  2005. }
  2006. return 0;
  2007. }
  2008. EXPORT_SYMBOL_GPL(kvm_emulate_pio);
  2009. int kvm_emulate_pio_string(struct kvm_vcpu *vcpu, struct kvm_run *run, int in,
  2010. int size, unsigned long count, int down,
  2011. gva_t address, int rep, unsigned port)
  2012. {
  2013. unsigned now, in_page;
  2014. int i, ret = 0;
  2015. int nr_pages = 1;
  2016. struct page *page;
  2017. struct kvm_io_device *pio_dev;
  2018. vcpu->run->exit_reason = KVM_EXIT_IO;
  2019. vcpu->run->io.direction = in ? KVM_EXIT_IO_IN : KVM_EXIT_IO_OUT;
  2020. vcpu->run->io.size = vcpu->arch.pio.size = size;
  2021. vcpu->run->io.data_offset = KVM_PIO_PAGE_OFFSET * PAGE_SIZE;
  2022. vcpu->run->io.count = vcpu->arch.pio.count = vcpu->arch.pio.cur_count = count;
  2023. vcpu->run->io.port = vcpu->arch.pio.port = port;
  2024. vcpu->arch.pio.in = in;
  2025. vcpu->arch.pio.string = 1;
  2026. vcpu->arch.pio.down = down;
  2027. vcpu->arch.pio.guest_page_offset = offset_in_page(address);
  2028. vcpu->arch.pio.rep = rep;
  2029. if (vcpu->run->io.direction == KVM_EXIT_IO_IN)
  2030. KVMTRACE_2D(IO_READ, vcpu, vcpu->run->io.port, (u32)size,
  2031. handler);
  2032. else
  2033. KVMTRACE_2D(IO_WRITE, vcpu, vcpu->run->io.port, (u32)size,
  2034. handler);
  2035. if (!count) {
  2036. kvm_x86_ops->skip_emulated_instruction(vcpu);
  2037. return 1;
  2038. }
  2039. if (!down)
  2040. in_page = PAGE_SIZE - offset_in_page(address);
  2041. else
  2042. in_page = offset_in_page(address) + size;
  2043. now = min(count, (unsigned long)in_page / size);
  2044. if (!now) {
  2045. /*
  2046. * String I/O straddles page boundary. Pin two guest pages
  2047. * so that we satisfy atomicity constraints. Do just one
  2048. * transaction to avoid complexity.
  2049. */
  2050. nr_pages = 2;
  2051. now = 1;
  2052. }
  2053. if (down) {
  2054. /*
  2055. * String I/O in reverse. Yuck. Kill the guest, fix later.
  2056. */
  2057. pr_unimpl(vcpu, "guest string pio down\n");
  2058. kvm_inject_gp(vcpu, 0);
  2059. return 1;
  2060. }
  2061. vcpu->run->io.count = now;
  2062. vcpu->arch.pio.cur_count = now;
  2063. if (vcpu->arch.pio.cur_count == vcpu->arch.pio.count)
  2064. kvm_x86_ops->skip_emulated_instruction(vcpu);
  2065. for (i = 0; i < nr_pages; ++i) {
  2066. page = gva_to_page(vcpu, address + i * PAGE_SIZE);
  2067. vcpu->arch.pio.guest_pages[i] = page;
  2068. if (!page) {
  2069. kvm_inject_gp(vcpu, 0);
  2070. free_pio_guest_pages(vcpu);
  2071. return 1;
  2072. }
  2073. }
  2074. pio_dev = vcpu_find_pio_dev(vcpu, port);
  2075. if (!vcpu->arch.pio.in) {
  2076. /* string PIO write */
  2077. ret = pio_copy_data(vcpu);
  2078. if (ret >= 0 && pio_dev) {
  2079. pio_string_write(pio_dev, vcpu);
  2080. complete_pio(vcpu);
  2081. if (vcpu->arch.pio.count == 0)
  2082. ret = 1;
  2083. }
  2084. } else if (pio_dev)
  2085. pr_unimpl(vcpu, "no string pio read support yet, "
  2086. "port %x size %d count %ld\n",
  2087. port, size, count);
  2088. return ret;
  2089. }
  2090. EXPORT_SYMBOL_GPL(kvm_emulate_pio_string);
  2091. int kvm_arch_init(void *opaque)
  2092. {
  2093. int r;
  2094. struct kvm_x86_ops *ops = (struct kvm_x86_ops *)opaque;
  2095. if (kvm_x86_ops) {
  2096. printk(KERN_ERR "kvm: already loaded the other module\n");
  2097. r = -EEXIST;
  2098. goto out;
  2099. }
  2100. if (!ops->cpu_has_kvm_support()) {
  2101. printk(KERN_ERR "kvm: no hardware support\n");
  2102. r = -EOPNOTSUPP;
  2103. goto out;
  2104. }
  2105. if (ops->disabled_by_bios()) {
  2106. printk(KERN_ERR "kvm: disabled by bios\n");
  2107. r = -EOPNOTSUPP;
  2108. goto out;
  2109. }
  2110. r = kvm_mmu_module_init();
  2111. if (r)
  2112. goto out;
  2113. kvm_init_msr_list();
  2114. kvm_x86_ops = ops;
  2115. kvm_mmu_set_nonpresent_ptes(0ull, 0ull);
  2116. return 0;
  2117. out:
  2118. return r;
  2119. }
  2120. void kvm_arch_exit(void)
  2121. {
  2122. kvm_x86_ops = NULL;
  2123. kvm_mmu_module_exit();
  2124. }
  2125. int kvm_emulate_halt(struct kvm_vcpu *vcpu)
  2126. {
  2127. ++vcpu->stat.halt_exits;
  2128. KVMTRACE_0D(HLT, vcpu, handler);
  2129. if (irqchip_in_kernel(vcpu->kvm)) {
  2130. vcpu->arch.mp_state = KVM_MP_STATE_HALTED;
  2131. up_read(&vcpu->kvm->slots_lock);
  2132. kvm_vcpu_block(vcpu);
  2133. down_read(&vcpu->kvm->slots_lock);
  2134. if (vcpu->arch.mp_state != KVM_MP_STATE_RUNNABLE)
  2135. return -EINTR;
  2136. return 1;
  2137. } else {
  2138. vcpu->run->exit_reason = KVM_EXIT_HLT;
  2139. return 0;
  2140. }
  2141. }
  2142. EXPORT_SYMBOL_GPL(kvm_emulate_halt);
  2143. static inline gpa_t hc_gpa(struct kvm_vcpu *vcpu, unsigned long a0,
  2144. unsigned long a1)
  2145. {
  2146. if (is_long_mode(vcpu))
  2147. return a0;
  2148. else
  2149. return a0 | ((gpa_t)a1 << 32);
  2150. }
  2151. int kvm_emulate_hypercall(struct kvm_vcpu *vcpu)
  2152. {
  2153. unsigned long nr, a0, a1, a2, a3, ret;
  2154. int r = 1;
  2155. kvm_x86_ops->cache_regs(vcpu);
  2156. nr = vcpu->arch.regs[VCPU_REGS_RAX];
  2157. a0 = vcpu->arch.regs[VCPU_REGS_RBX];
  2158. a1 = vcpu->arch.regs[VCPU_REGS_RCX];
  2159. a2 = vcpu->arch.regs[VCPU_REGS_RDX];
  2160. a3 = vcpu->arch.regs[VCPU_REGS_RSI];
  2161. KVMTRACE_1D(VMMCALL, vcpu, (u32)nr, handler);
  2162. if (!is_long_mode(vcpu)) {
  2163. nr &= 0xFFFFFFFF;
  2164. a0 &= 0xFFFFFFFF;
  2165. a1 &= 0xFFFFFFFF;
  2166. a2 &= 0xFFFFFFFF;
  2167. a3 &= 0xFFFFFFFF;
  2168. }
  2169. switch (nr) {
  2170. case KVM_HC_VAPIC_POLL_IRQ:
  2171. ret = 0;
  2172. break;
  2173. case KVM_HC_MMU_OP:
  2174. r = kvm_pv_mmu_op(vcpu, a0, hc_gpa(vcpu, a1, a2), &ret);
  2175. break;
  2176. default:
  2177. ret = -KVM_ENOSYS;
  2178. break;
  2179. }
  2180. vcpu->arch.regs[VCPU_REGS_RAX] = ret;
  2181. kvm_x86_ops->decache_regs(vcpu);
  2182. ++vcpu->stat.hypercalls;
  2183. return r;
  2184. }
  2185. EXPORT_SYMBOL_GPL(kvm_emulate_hypercall);
  2186. int kvm_fix_hypercall(struct kvm_vcpu *vcpu)
  2187. {
  2188. char instruction[3];
  2189. int ret = 0;
  2190. /*
  2191. * Blow out the MMU to ensure that no other VCPU has an active mapping
  2192. * to ensure that the updated hypercall appears atomically across all
  2193. * VCPUs.
  2194. */
  2195. kvm_mmu_zap_all(vcpu->kvm);
  2196. kvm_x86_ops->cache_regs(vcpu);
  2197. kvm_x86_ops->patch_hypercall(vcpu, instruction);
  2198. if (emulator_write_emulated(vcpu->arch.rip, instruction, 3, vcpu)
  2199. != X86EMUL_CONTINUE)
  2200. ret = -EFAULT;
  2201. return ret;
  2202. }
  2203. static u64 mk_cr_64(u64 curr_cr, u32 new_val)
  2204. {
  2205. return (curr_cr & ~((1ULL << 32) - 1)) | new_val;
  2206. }
  2207. void realmode_lgdt(struct kvm_vcpu *vcpu, u16 limit, unsigned long base)
  2208. {
  2209. struct descriptor_table dt = { limit, base };
  2210. kvm_x86_ops->set_gdt(vcpu, &dt);
  2211. }
  2212. void realmode_lidt(struct kvm_vcpu *vcpu, u16 limit, unsigned long base)
  2213. {
  2214. struct descriptor_table dt = { limit, base };
  2215. kvm_x86_ops->set_idt(vcpu, &dt);
  2216. }
  2217. void realmode_lmsw(struct kvm_vcpu *vcpu, unsigned long msw,
  2218. unsigned long *rflags)
  2219. {
  2220. kvm_lmsw(vcpu, msw);
  2221. *rflags = kvm_x86_ops->get_rflags(vcpu);
  2222. }
  2223. unsigned long realmode_get_cr(struct kvm_vcpu *vcpu, int cr)
  2224. {
  2225. kvm_x86_ops->decache_cr4_guest_bits(vcpu);
  2226. switch (cr) {
  2227. case 0:
  2228. return vcpu->arch.cr0;
  2229. case 2:
  2230. return vcpu->arch.cr2;
  2231. case 3:
  2232. return vcpu->arch.cr3;
  2233. case 4:
  2234. return vcpu->arch.cr4;
  2235. case 8:
  2236. return kvm_get_cr8(vcpu);
  2237. default:
  2238. vcpu_printf(vcpu, "%s: unexpected cr %u\n", __func__, cr);
  2239. return 0;
  2240. }
  2241. }
  2242. void realmode_set_cr(struct kvm_vcpu *vcpu, int cr, unsigned long val,
  2243. unsigned long *rflags)
  2244. {
  2245. switch (cr) {
  2246. case 0:
  2247. kvm_set_cr0(vcpu, mk_cr_64(vcpu->arch.cr0, val));
  2248. *rflags = kvm_x86_ops->get_rflags(vcpu);
  2249. break;
  2250. case 2:
  2251. vcpu->arch.cr2 = val;
  2252. break;
  2253. case 3:
  2254. kvm_set_cr3(vcpu, val);
  2255. break;
  2256. case 4:
  2257. kvm_set_cr4(vcpu, mk_cr_64(vcpu->arch.cr4, val));
  2258. break;
  2259. case 8:
  2260. kvm_set_cr8(vcpu, val & 0xfUL);
  2261. break;
  2262. default:
  2263. vcpu_printf(vcpu, "%s: unexpected cr %u\n", __func__, cr);
  2264. }
  2265. }
  2266. static int move_to_next_stateful_cpuid_entry(struct kvm_vcpu *vcpu, int i)
  2267. {
  2268. struct kvm_cpuid_entry2 *e = &vcpu->arch.cpuid_entries[i];
  2269. int j, nent = vcpu->arch.cpuid_nent;
  2270. e->flags &= ~KVM_CPUID_FLAG_STATE_READ_NEXT;
  2271. /* when no next entry is found, the current entry[i] is reselected */
  2272. for (j = i + 1; j == i; j = (j + 1) % nent) {
  2273. struct kvm_cpuid_entry2 *ej = &vcpu->arch.cpuid_entries[j];
  2274. if (ej->function == e->function) {
  2275. ej->flags |= KVM_CPUID_FLAG_STATE_READ_NEXT;
  2276. return j;
  2277. }
  2278. }
  2279. return 0; /* silence gcc, even though control never reaches here */
  2280. }
  2281. /* find an entry with matching function, matching index (if needed), and that
  2282. * should be read next (if it's stateful) */
  2283. static int is_matching_cpuid_entry(struct kvm_cpuid_entry2 *e,
  2284. u32 function, u32 index)
  2285. {
  2286. if (e->function != function)
  2287. return 0;
  2288. if ((e->flags & KVM_CPUID_FLAG_SIGNIFCANT_INDEX) && e->index != index)
  2289. return 0;
  2290. if ((e->flags & KVM_CPUID_FLAG_STATEFUL_FUNC) &&
  2291. !(e->flags & KVM_CPUID_FLAG_STATE_READ_NEXT))
  2292. return 0;
  2293. return 1;
  2294. }
  2295. void kvm_emulate_cpuid(struct kvm_vcpu *vcpu)
  2296. {
  2297. int i;
  2298. u32 function, index;
  2299. struct kvm_cpuid_entry2 *e, *best;
  2300. kvm_x86_ops->cache_regs(vcpu);
  2301. function = vcpu->arch.regs[VCPU_REGS_RAX];
  2302. index = vcpu->arch.regs[VCPU_REGS_RCX];
  2303. vcpu->arch.regs[VCPU_REGS_RAX] = 0;
  2304. vcpu->arch.regs[VCPU_REGS_RBX] = 0;
  2305. vcpu->arch.regs[VCPU_REGS_RCX] = 0;
  2306. vcpu->arch.regs[VCPU_REGS_RDX] = 0;
  2307. best = NULL;
  2308. for (i = 0; i < vcpu->arch.cpuid_nent; ++i) {
  2309. e = &vcpu->arch.cpuid_entries[i];
  2310. if (is_matching_cpuid_entry(e, function, index)) {
  2311. if (e->flags & KVM_CPUID_FLAG_STATEFUL_FUNC)
  2312. move_to_next_stateful_cpuid_entry(vcpu, i);
  2313. best = e;
  2314. break;
  2315. }
  2316. /*
  2317. * Both basic or both extended?
  2318. */
  2319. if (((e->function ^ function) & 0x80000000) == 0)
  2320. if (!best || e->function > best->function)
  2321. best = e;
  2322. }
  2323. if (best) {
  2324. vcpu->arch.regs[VCPU_REGS_RAX] = best->eax;
  2325. vcpu->arch.regs[VCPU_REGS_RBX] = best->ebx;
  2326. vcpu->arch.regs[VCPU_REGS_RCX] = best->ecx;
  2327. vcpu->arch.regs[VCPU_REGS_RDX] = best->edx;
  2328. }
  2329. kvm_x86_ops->decache_regs(vcpu);
  2330. kvm_x86_ops->skip_emulated_instruction(vcpu);
  2331. KVMTRACE_5D(CPUID, vcpu, function,
  2332. (u32)vcpu->arch.regs[VCPU_REGS_RAX],
  2333. (u32)vcpu->arch.regs[VCPU_REGS_RBX],
  2334. (u32)vcpu->arch.regs[VCPU_REGS_RCX],
  2335. (u32)vcpu->arch.regs[VCPU_REGS_RDX], handler);
  2336. }
  2337. EXPORT_SYMBOL_GPL(kvm_emulate_cpuid);
  2338. /*
  2339. * Check if userspace requested an interrupt window, and that the
  2340. * interrupt window is open.
  2341. *
  2342. * No need to exit to userspace if we already have an interrupt queued.
  2343. */
  2344. static int dm_request_for_irq_injection(struct kvm_vcpu *vcpu,
  2345. struct kvm_run *kvm_run)
  2346. {
  2347. return (!vcpu->arch.irq_summary &&
  2348. kvm_run->request_interrupt_window &&
  2349. vcpu->arch.interrupt_window_open &&
  2350. (kvm_x86_ops->get_rflags(vcpu) & X86_EFLAGS_IF));
  2351. }
  2352. static void post_kvm_run_save(struct kvm_vcpu *vcpu,
  2353. struct kvm_run *kvm_run)
  2354. {
  2355. kvm_run->if_flag = (kvm_x86_ops->get_rflags(vcpu) & X86_EFLAGS_IF) != 0;
  2356. kvm_run->cr8 = kvm_get_cr8(vcpu);
  2357. kvm_run->apic_base = kvm_get_apic_base(vcpu);
  2358. if (irqchip_in_kernel(vcpu->kvm))
  2359. kvm_run->ready_for_interrupt_injection = 1;
  2360. else
  2361. kvm_run->ready_for_interrupt_injection =
  2362. (vcpu->arch.interrupt_window_open &&
  2363. vcpu->arch.irq_summary == 0);
  2364. }
  2365. static void vapic_enter(struct kvm_vcpu *vcpu)
  2366. {
  2367. struct kvm_lapic *apic = vcpu->arch.apic;
  2368. struct page *page;
  2369. if (!apic || !apic->vapic_addr)
  2370. return;
  2371. down_read(&current->mm->mmap_sem);
  2372. page = gfn_to_page(vcpu->kvm, apic->vapic_addr >> PAGE_SHIFT);
  2373. up_read(&current->mm->mmap_sem);
  2374. vcpu->arch.apic->vapic_page = page;
  2375. }
  2376. static void vapic_exit(struct kvm_vcpu *vcpu)
  2377. {
  2378. struct kvm_lapic *apic = vcpu->arch.apic;
  2379. if (!apic || !apic->vapic_addr)
  2380. return;
  2381. kvm_release_page_dirty(apic->vapic_page);
  2382. mark_page_dirty(vcpu->kvm, apic->vapic_addr >> PAGE_SHIFT);
  2383. }
  2384. static int __vcpu_run(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
  2385. {
  2386. int r;
  2387. if (unlikely(vcpu->arch.mp_state == KVM_MP_STATE_SIPI_RECEIVED)) {
  2388. pr_debug("vcpu %d received sipi with vector # %x\n",
  2389. vcpu->vcpu_id, vcpu->arch.sipi_vector);
  2390. kvm_lapic_reset(vcpu);
  2391. r = kvm_x86_ops->vcpu_reset(vcpu);
  2392. if (r)
  2393. return r;
  2394. vcpu->arch.mp_state = KVM_MP_STATE_RUNNABLE;
  2395. }
  2396. down_read(&vcpu->kvm->slots_lock);
  2397. vapic_enter(vcpu);
  2398. preempted:
  2399. if (vcpu->guest_debug.enabled)
  2400. kvm_x86_ops->guest_debug_pre(vcpu);
  2401. again:
  2402. if (vcpu->requests)
  2403. if (test_and_clear_bit(KVM_REQ_MMU_RELOAD, &vcpu->requests))
  2404. kvm_mmu_unload(vcpu);
  2405. r = kvm_mmu_reload(vcpu);
  2406. if (unlikely(r))
  2407. goto out;
  2408. if (vcpu->requests) {
  2409. if (test_and_clear_bit(KVM_REQ_MIGRATE_TIMER, &vcpu->requests))
  2410. __kvm_migrate_apic_timer(vcpu);
  2411. if (test_and_clear_bit(KVM_REQ_REPORT_TPR_ACCESS,
  2412. &vcpu->requests)) {
  2413. kvm_run->exit_reason = KVM_EXIT_TPR_ACCESS;
  2414. r = 0;
  2415. goto out;
  2416. }
  2417. if (test_and_clear_bit(KVM_REQ_TRIPLE_FAULT, &vcpu->requests)) {
  2418. kvm_run->exit_reason = KVM_EXIT_SHUTDOWN;
  2419. r = 0;
  2420. goto out;
  2421. }
  2422. }
  2423. kvm_inject_pending_timer_irqs(vcpu);
  2424. preempt_disable();
  2425. kvm_x86_ops->prepare_guest_switch(vcpu);
  2426. kvm_load_guest_fpu(vcpu);
  2427. local_irq_disable();
  2428. if (need_resched()) {
  2429. local_irq_enable();
  2430. preempt_enable();
  2431. r = 1;
  2432. goto out;
  2433. }
  2434. if (vcpu->requests)
  2435. if (test_bit(KVM_REQ_MMU_RELOAD, &vcpu->requests)) {
  2436. local_irq_enable();
  2437. preempt_enable();
  2438. r = 1;
  2439. goto out;
  2440. }
  2441. if (signal_pending(current)) {
  2442. local_irq_enable();
  2443. preempt_enable();
  2444. r = -EINTR;
  2445. kvm_run->exit_reason = KVM_EXIT_INTR;
  2446. ++vcpu->stat.signal_exits;
  2447. goto out;
  2448. }
  2449. if (vcpu->arch.exception.pending)
  2450. __queue_exception(vcpu);
  2451. else if (irqchip_in_kernel(vcpu->kvm))
  2452. kvm_x86_ops->inject_pending_irq(vcpu);
  2453. else
  2454. kvm_x86_ops->inject_pending_vectors(vcpu, kvm_run);
  2455. kvm_lapic_sync_to_vapic(vcpu);
  2456. up_read(&vcpu->kvm->slots_lock);
  2457. vcpu->guest_mode = 1;
  2458. kvm_guest_enter();
  2459. if (vcpu->requests)
  2460. if (test_and_clear_bit(KVM_REQ_TLB_FLUSH, &vcpu->requests))
  2461. kvm_x86_ops->tlb_flush(vcpu);
  2462. KVMTRACE_0D(VMENTRY, vcpu, entryexit);
  2463. kvm_x86_ops->run(vcpu, kvm_run);
  2464. vcpu->guest_mode = 0;
  2465. local_irq_enable();
  2466. ++vcpu->stat.exits;
  2467. /*
  2468. * We must have an instruction between local_irq_enable() and
  2469. * kvm_guest_exit(), so the timer interrupt isn't delayed by
  2470. * the interrupt shadow. The stat.exits increment will do nicely.
  2471. * But we need to prevent reordering, hence this barrier():
  2472. */
  2473. barrier();
  2474. kvm_guest_exit();
  2475. preempt_enable();
  2476. down_read(&vcpu->kvm->slots_lock);
  2477. /*
  2478. * Profile KVM exit RIPs:
  2479. */
  2480. if (unlikely(prof_on == KVM_PROFILING)) {
  2481. kvm_x86_ops->cache_regs(vcpu);
  2482. profile_hit(KVM_PROFILING, (void *)vcpu->arch.rip);
  2483. }
  2484. if (vcpu->arch.exception.pending && kvm_x86_ops->exception_injected(vcpu))
  2485. vcpu->arch.exception.pending = false;
  2486. kvm_lapic_sync_from_vapic(vcpu);
  2487. r = kvm_x86_ops->handle_exit(kvm_run, vcpu);
  2488. if (r > 0) {
  2489. if (dm_request_for_irq_injection(vcpu, kvm_run)) {
  2490. r = -EINTR;
  2491. kvm_run->exit_reason = KVM_EXIT_INTR;
  2492. ++vcpu->stat.request_irq_exits;
  2493. goto out;
  2494. }
  2495. if (!need_resched())
  2496. goto again;
  2497. }
  2498. out:
  2499. up_read(&vcpu->kvm->slots_lock);
  2500. if (r > 0) {
  2501. kvm_resched(vcpu);
  2502. down_read(&vcpu->kvm->slots_lock);
  2503. goto preempted;
  2504. }
  2505. post_kvm_run_save(vcpu, kvm_run);
  2506. down_read(&vcpu->kvm->slots_lock);
  2507. vapic_exit(vcpu);
  2508. up_read(&vcpu->kvm->slots_lock);
  2509. return r;
  2510. }
  2511. int kvm_arch_vcpu_ioctl_run(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
  2512. {
  2513. int r;
  2514. sigset_t sigsaved;
  2515. vcpu_load(vcpu);
  2516. if (unlikely(vcpu->arch.mp_state == KVM_MP_STATE_UNINITIALIZED)) {
  2517. kvm_vcpu_block(vcpu);
  2518. vcpu_put(vcpu);
  2519. return -EAGAIN;
  2520. }
  2521. if (vcpu->sigset_active)
  2522. sigprocmask(SIG_SETMASK, &vcpu->sigset, &sigsaved);
  2523. /* re-sync apic's tpr */
  2524. if (!irqchip_in_kernel(vcpu->kvm))
  2525. kvm_set_cr8(vcpu, kvm_run->cr8);
  2526. if (vcpu->arch.pio.cur_count) {
  2527. r = complete_pio(vcpu);
  2528. if (r)
  2529. goto out;
  2530. }
  2531. #if CONFIG_HAS_IOMEM
  2532. if (vcpu->mmio_needed) {
  2533. memcpy(vcpu->mmio_data, kvm_run->mmio.data, 8);
  2534. vcpu->mmio_read_completed = 1;
  2535. vcpu->mmio_needed = 0;
  2536. down_read(&vcpu->kvm->slots_lock);
  2537. r = emulate_instruction(vcpu, kvm_run,
  2538. vcpu->arch.mmio_fault_cr2, 0,
  2539. EMULTYPE_NO_DECODE);
  2540. up_read(&vcpu->kvm->slots_lock);
  2541. if (r == EMULATE_DO_MMIO) {
  2542. /*
  2543. * Read-modify-write. Back to userspace.
  2544. */
  2545. r = 0;
  2546. goto out;
  2547. }
  2548. }
  2549. #endif
  2550. if (kvm_run->exit_reason == KVM_EXIT_HYPERCALL) {
  2551. kvm_x86_ops->cache_regs(vcpu);
  2552. vcpu->arch.regs[VCPU_REGS_RAX] = kvm_run->hypercall.ret;
  2553. kvm_x86_ops->decache_regs(vcpu);
  2554. }
  2555. r = __vcpu_run(vcpu, kvm_run);
  2556. out:
  2557. if (vcpu->sigset_active)
  2558. sigprocmask(SIG_SETMASK, &sigsaved, NULL);
  2559. vcpu_put(vcpu);
  2560. return r;
  2561. }
  2562. int kvm_arch_vcpu_ioctl_get_regs(struct kvm_vcpu *vcpu, struct kvm_regs *regs)
  2563. {
  2564. vcpu_load(vcpu);
  2565. kvm_x86_ops->cache_regs(vcpu);
  2566. regs->rax = vcpu->arch.regs[VCPU_REGS_RAX];
  2567. regs->rbx = vcpu->arch.regs[VCPU_REGS_RBX];
  2568. regs->rcx = vcpu->arch.regs[VCPU_REGS_RCX];
  2569. regs->rdx = vcpu->arch.regs[VCPU_REGS_RDX];
  2570. regs->rsi = vcpu->arch.regs[VCPU_REGS_RSI];
  2571. regs->rdi = vcpu->arch.regs[VCPU_REGS_RDI];
  2572. regs->rsp = vcpu->arch.regs[VCPU_REGS_RSP];
  2573. regs->rbp = vcpu->arch.regs[VCPU_REGS_RBP];
  2574. #ifdef CONFIG_X86_64
  2575. regs->r8 = vcpu->arch.regs[VCPU_REGS_R8];
  2576. regs->r9 = vcpu->arch.regs[VCPU_REGS_R9];
  2577. regs->r10 = vcpu->arch.regs[VCPU_REGS_R10];
  2578. regs->r11 = vcpu->arch.regs[VCPU_REGS_R11];
  2579. regs->r12 = vcpu->arch.regs[VCPU_REGS_R12];
  2580. regs->r13 = vcpu->arch.regs[VCPU_REGS_R13];
  2581. regs->r14 = vcpu->arch.regs[VCPU_REGS_R14];
  2582. regs->r15 = vcpu->arch.regs[VCPU_REGS_R15];
  2583. #endif
  2584. regs->rip = vcpu->arch.rip;
  2585. regs->rflags = kvm_x86_ops->get_rflags(vcpu);
  2586. /*
  2587. * Don't leak debug flags in case they were set for guest debugging
  2588. */
  2589. if (vcpu->guest_debug.enabled && vcpu->guest_debug.singlestep)
  2590. regs->rflags &= ~(X86_EFLAGS_TF | X86_EFLAGS_RF);
  2591. vcpu_put(vcpu);
  2592. return 0;
  2593. }
  2594. int kvm_arch_vcpu_ioctl_set_regs(struct kvm_vcpu *vcpu, struct kvm_regs *regs)
  2595. {
  2596. vcpu_load(vcpu);
  2597. vcpu->arch.regs[VCPU_REGS_RAX] = regs->rax;
  2598. vcpu->arch.regs[VCPU_REGS_RBX] = regs->rbx;
  2599. vcpu->arch.regs[VCPU_REGS_RCX] = regs->rcx;
  2600. vcpu->arch.regs[VCPU_REGS_RDX] = regs->rdx;
  2601. vcpu->arch.regs[VCPU_REGS_RSI] = regs->rsi;
  2602. vcpu->arch.regs[VCPU_REGS_RDI] = regs->rdi;
  2603. vcpu->arch.regs[VCPU_REGS_RSP] = regs->rsp;
  2604. vcpu->arch.regs[VCPU_REGS_RBP] = regs->rbp;
  2605. #ifdef CONFIG_X86_64
  2606. vcpu->arch.regs[VCPU_REGS_R8] = regs->r8;
  2607. vcpu->arch.regs[VCPU_REGS_R9] = regs->r9;
  2608. vcpu->arch.regs[VCPU_REGS_R10] = regs->r10;
  2609. vcpu->arch.regs[VCPU_REGS_R11] = regs->r11;
  2610. vcpu->arch.regs[VCPU_REGS_R12] = regs->r12;
  2611. vcpu->arch.regs[VCPU_REGS_R13] = regs->r13;
  2612. vcpu->arch.regs[VCPU_REGS_R14] = regs->r14;
  2613. vcpu->arch.regs[VCPU_REGS_R15] = regs->r15;
  2614. #endif
  2615. vcpu->arch.rip = regs->rip;
  2616. kvm_x86_ops->set_rflags(vcpu, regs->rflags);
  2617. kvm_x86_ops->decache_regs(vcpu);
  2618. vcpu_put(vcpu);
  2619. return 0;
  2620. }
  2621. static void get_segment(struct kvm_vcpu *vcpu,
  2622. struct kvm_segment *var, int seg)
  2623. {
  2624. kvm_x86_ops->get_segment(vcpu, var, seg);
  2625. }
  2626. void kvm_get_cs_db_l_bits(struct kvm_vcpu *vcpu, int *db, int *l)
  2627. {
  2628. struct kvm_segment cs;
  2629. get_segment(vcpu, &cs, VCPU_SREG_CS);
  2630. *db = cs.db;
  2631. *l = cs.l;
  2632. }
  2633. EXPORT_SYMBOL_GPL(kvm_get_cs_db_l_bits);
  2634. int kvm_arch_vcpu_ioctl_get_sregs(struct kvm_vcpu *vcpu,
  2635. struct kvm_sregs *sregs)
  2636. {
  2637. struct descriptor_table dt;
  2638. int pending_vec;
  2639. vcpu_load(vcpu);
  2640. get_segment(vcpu, &sregs->cs, VCPU_SREG_CS);
  2641. get_segment(vcpu, &sregs->ds, VCPU_SREG_DS);
  2642. get_segment(vcpu, &sregs->es, VCPU_SREG_ES);
  2643. get_segment(vcpu, &sregs->fs, VCPU_SREG_FS);
  2644. get_segment(vcpu, &sregs->gs, VCPU_SREG_GS);
  2645. get_segment(vcpu, &sregs->ss, VCPU_SREG_SS);
  2646. get_segment(vcpu, &sregs->tr, VCPU_SREG_TR);
  2647. get_segment(vcpu, &sregs->ldt, VCPU_SREG_LDTR);
  2648. kvm_x86_ops->get_idt(vcpu, &dt);
  2649. sregs->idt.limit = dt.limit;
  2650. sregs->idt.base = dt.base;
  2651. kvm_x86_ops->get_gdt(vcpu, &dt);
  2652. sregs->gdt.limit = dt.limit;
  2653. sregs->gdt.base = dt.base;
  2654. kvm_x86_ops->decache_cr4_guest_bits(vcpu);
  2655. sregs->cr0 = vcpu->arch.cr0;
  2656. sregs->cr2 = vcpu->arch.cr2;
  2657. sregs->cr3 = vcpu->arch.cr3;
  2658. sregs->cr4 = vcpu->arch.cr4;
  2659. sregs->cr8 = kvm_get_cr8(vcpu);
  2660. sregs->efer = vcpu->arch.shadow_efer;
  2661. sregs->apic_base = kvm_get_apic_base(vcpu);
  2662. if (irqchip_in_kernel(vcpu->kvm)) {
  2663. memset(sregs->interrupt_bitmap, 0,
  2664. sizeof sregs->interrupt_bitmap);
  2665. pending_vec = kvm_x86_ops->get_irq(vcpu);
  2666. if (pending_vec >= 0)
  2667. set_bit(pending_vec,
  2668. (unsigned long *)sregs->interrupt_bitmap);
  2669. } else
  2670. memcpy(sregs->interrupt_bitmap, vcpu->arch.irq_pending,
  2671. sizeof sregs->interrupt_bitmap);
  2672. vcpu_put(vcpu);
  2673. return 0;
  2674. }
  2675. static void set_segment(struct kvm_vcpu *vcpu,
  2676. struct kvm_segment *var, int seg)
  2677. {
  2678. kvm_x86_ops->set_segment(vcpu, var, seg);
  2679. }
  2680. static void seg_desct_to_kvm_desct(struct desc_struct *seg_desc, u16 selector,
  2681. struct kvm_segment *kvm_desct)
  2682. {
  2683. kvm_desct->base = seg_desc->base0;
  2684. kvm_desct->base |= seg_desc->base1 << 16;
  2685. kvm_desct->base |= seg_desc->base2 << 24;
  2686. kvm_desct->limit = seg_desc->limit0;
  2687. kvm_desct->limit |= seg_desc->limit << 16;
  2688. kvm_desct->selector = selector;
  2689. kvm_desct->type = seg_desc->type;
  2690. kvm_desct->present = seg_desc->p;
  2691. kvm_desct->dpl = seg_desc->dpl;
  2692. kvm_desct->db = seg_desc->d;
  2693. kvm_desct->s = seg_desc->s;
  2694. kvm_desct->l = seg_desc->l;
  2695. kvm_desct->g = seg_desc->g;
  2696. kvm_desct->avl = seg_desc->avl;
  2697. if (!selector)
  2698. kvm_desct->unusable = 1;
  2699. else
  2700. kvm_desct->unusable = 0;
  2701. kvm_desct->padding = 0;
  2702. }
  2703. static void get_segment_descritptor_dtable(struct kvm_vcpu *vcpu,
  2704. u16 selector,
  2705. struct descriptor_table *dtable)
  2706. {
  2707. if (selector & 1 << 2) {
  2708. struct kvm_segment kvm_seg;
  2709. get_segment(vcpu, &kvm_seg, VCPU_SREG_LDTR);
  2710. if (kvm_seg.unusable)
  2711. dtable->limit = 0;
  2712. else
  2713. dtable->limit = kvm_seg.limit;
  2714. dtable->base = kvm_seg.base;
  2715. }
  2716. else
  2717. kvm_x86_ops->get_gdt(vcpu, dtable);
  2718. }
  2719. /* allowed just for 8 bytes segments */
  2720. static int load_guest_segment_descriptor(struct kvm_vcpu *vcpu, u16 selector,
  2721. struct desc_struct *seg_desc)
  2722. {
  2723. struct descriptor_table dtable;
  2724. u16 index = selector >> 3;
  2725. get_segment_descritptor_dtable(vcpu, selector, &dtable);
  2726. if (dtable.limit < index * 8 + 7) {
  2727. kvm_queue_exception_e(vcpu, GP_VECTOR, selector & 0xfffc);
  2728. return 1;
  2729. }
  2730. return kvm_read_guest(vcpu->kvm, dtable.base + index * 8, seg_desc, 8);
  2731. }
  2732. /* allowed just for 8 bytes segments */
  2733. static int save_guest_segment_descriptor(struct kvm_vcpu *vcpu, u16 selector,
  2734. struct desc_struct *seg_desc)
  2735. {
  2736. struct descriptor_table dtable;
  2737. u16 index = selector >> 3;
  2738. get_segment_descritptor_dtable(vcpu, selector, &dtable);
  2739. if (dtable.limit < index * 8 + 7)
  2740. return 1;
  2741. return kvm_write_guest(vcpu->kvm, dtable.base + index * 8, seg_desc, 8);
  2742. }
  2743. static u32 get_tss_base_addr(struct kvm_vcpu *vcpu,
  2744. struct desc_struct *seg_desc)
  2745. {
  2746. u32 base_addr;
  2747. base_addr = seg_desc->base0;
  2748. base_addr |= (seg_desc->base1 << 16);
  2749. base_addr |= (seg_desc->base2 << 24);
  2750. return base_addr;
  2751. }
  2752. static int load_tss_segment32(struct kvm_vcpu *vcpu,
  2753. struct desc_struct *seg_desc,
  2754. struct tss_segment_32 *tss)
  2755. {
  2756. u32 base_addr;
  2757. base_addr = get_tss_base_addr(vcpu, seg_desc);
  2758. return kvm_read_guest(vcpu->kvm, base_addr, tss,
  2759. sizeof(struct tss_segment_32));
  2760. }
  2761. static int save_tss_segment32(struct kvm_vcpu *vcpu,
  2762. struct desc_struct *seg_desc,
  2763. struct tss_segment_32 *tss)
  2764. {
  2765. u32 base_addr;
  2766. base_addr = get_tss_base_addr(vcpu, seg_desc);
  2767. return kvm_write_guest(vcpu->kvm, base_addr, tss,
  2768. sizeof(struct tss_segment_32));
  2769. }
  2770. static int load_tss_segment16(struct kvm_vcpu *vcpu,
  2771. struct desc_struct *seg_desc,
  2772. struct tss_segment_16 *tss)
  2773. {
  2774. u32 base_addr;
  2775. base_addr = get_tss_base_addr(vcpu, seg_desc);
  2776. return kvm_read_guest(vcpu->kvm, base_addr, tss,
  2777. sizeof(struct tss_segment_16));
  2778. }
  2779. static int save_tss_segment16(struct kvm_vcpu *vcpu,
  2780. struct desc_struct *seg_desc,
  2781. struct tss_segment_16 *tss)
  2782. {
  2783. u32 base_addr;
  2784. base_addr = get_tss_base_addr(vcpu, seg_desc);
  2785. return kvm_write_guest(vcpu->kvm, base_addr, tss,
  2786. sizeof(struct tss_segment_16));
  2787. }
  2788. static u16 get_segment_selector(struct kvm_vcpu *vcpu, int seg)
  2789. {
  2790. struct kvm_segment kvm_seg;
  2791. get_segment(vcpu, &kvm_seg, seg);
  2792. return kvm_seg.selector;
  2793. }
  2794. static int load_segment_descriptor_to_kvm_desct(struct kvm_vcpu *vcpu,
  2795. u16 selector,
  2796. struct kvm_segment *kvm_seg)
  2797. {
  2798. struct desc_struct seg_desc;
  2799. if (load_guest_segment_descriptor(vcpu, selector, &seg_desc))
  2800. return 1;
  2801. seg_desct_to_kvm_desct(&seg_desc, selector, kvm_seg);
  2802. return 0;
  2803. }
  2804. static int load_segment_descriptor(struct kvm_vcpu *vcpu, u16 selector,
  2805. int type_bits, int seg)
  2806. {
  2807. struct kvm_segment kvm_seg;
  2808. if (load_segment_descriptor_to_kvm_desct(vcpu, selector, &kvm_seg))
  2809. return 1;
  2810. kvm_seg.type |= type_bits;
  2811. if (seg != VCPU_SREG_SS && seg != VCPU_SREG_CS &&
  2812. seg != VCPU_SREG_LDTR)
  2813. if (!kvm_seg.s)
  2814. kvm_seg.unusable = 1;
  2815. set_segment(vcpu, &kvm_seg, seg);
  2816. return 0;
  2817. }
  2818. static void save_state_to_tss32(struct kvm_vcpu *vcpu,
  2819. struct tss_segment_32 *tss)
  2820. {
  2821. tss->cr3 = vcpu->arch.cr3;
  2822. tss->eip = vcpu->arch.rip;
  2823. tss->eflags = kvm_x86_ops->get_rflags(vcpu);
  2824. tss->eax = vcpu->arch.regs[VCPU_REGS_RAX];
  2825. tss->ecx = vcpu->arch.regs[VCPU_REGS_RCX];
  2826. tss->edx = vcpu->arch.regs[VCPU_REGS_RDX];
  2827. tss->ebx = vcpu->arch.regs[VCPU_REGS_RBX];
  2828. tss->esp = vcpu->arch.regs[VCPU_REGS_RSP];
  2829. tss->ebp = vcpu->arch.regs[VCPU_REGS_RBP];
  2830. tss->esi = vcpu->arch.regs[VCPU_REGS_RSI];
  2831. tss->edi = vcpu->arch.regs[VCPU_REGS_RDI];
  2832. tss->es = get_segment_selector(vcpu, VCPU_SREG_ES);
  2833. tss->cs = get_segment_selector(vcpu, VCPU_SREG_CS);
  2834. tss->ss = get_segment_selector(vcpu, VCPU_SREG_SS);
  2835. tss->ds = get_segment_selector(vcpu, VCPU_SREG_DS);
  2836. tss->fs = get_segment_selector(vcpu, VCPU_SREG_FS);
  2837. tss->gs = get_segment_selector(vcpu, VCPU_SREG_GS);
  2838. tss->ldt_selector = get_segment_selector(vcpu, VCPU_SREG_LDTR);
  2839. tss->prev_task_link = get_segment_selector(vcpu, VCPU_SREG_TR);
  2840. }
  2841. static int load_state_from_tss32(struct kvm_vcpu *vcpu,
  2842. struct tss_segment_32 *tss)
  2843. {
  2844. kvm_set_cr3(vcpu, tss->cr3);
  2845. vcpu->arch.rip = tss->eip;
  2846. kvm_x86_ops->set_rflags(vcpu, tss->eflags | 2);
  2847. vcpu->arch.regs[VCPU_REGS_RAX] = tss->eax;
  2848. vcpu->arch.regs[VCPU_REGS_RCX] = tss->ecx;
  2849. vcpu->arch.regs[VCPU_REGS_RDX] = tss->edx;
  2850. vcpu->arch.regs[VCPU_REGS_RBX] = tss->ebx;
  2851. vcpu->arch.regs[VCPU_REGS_RSP] = tss->esp;
  2852. vcpu->arch.regs[VCPU_REGS_RBP] = tss->ebp;
  2853. vcpu->arch.regs[VCPU_REGS_RSI] = tss->esi;
  2854. vcpu->arch.regs[VCPU_REGS_RDI] = tss->edi;
  2855. if (load_segment_descriptor(vcpu, tss->ldt_selector, 0, VCPU_SREG_LDTR))
  2856. return 1;
  2857. if (load_segment_descriptor(vcpu, tss->es, 1, VCPU_SREG_ES))
  2858. return 1;
  2859. if (load_segment_descriptor(vcpu, tss->cs, 9, VCPU_SREG_CS))
  2860. return 1;
  2861. if (load_segment_descriptor(vcpu, tss->ss, 1, VCPU_SREG_SS))
  2862. return 1;
  2863. if (load_segment_descriptor(vcpu, tss->ds, 1, VCPU_SREG_DS))
  2864. return 1;
  2865. if (load_segment_descriptor(vcpu, tss->fs, 1, VCPU_SREG_FS))
  2866. return 1;
  2867. if (load_segment_descriptor(vcpu, tss->gs, 1, VCPU_SREG_GS))
  2868. return 1;
  2869. return 0;
  2870. }
  2871. static void save_state_to_tss16(struct kvm_vcpu *vcpu,
  2872. struct tss_segment_16 *tss)
  2873. {
  2874. tss->ip = vcpu->arch.rip;
  2875. tss->flag = kvm_x86_ops->get_rflags(vcpu);
  2876. tss->ax = vcpu->arch.regs[VCPU_REGS_RAX];
  2877. tss->cx = vcpu->arch.regs[VCPU_REGS_RCX];
  2878. tss->dx = vcpu->arch.regs[VCPU_REGS_RDX];
  2879. tss->bx = vcpu->arch.regs[VCPU_REGS_RBX];
  2880. tss->sp = vcpu->arch.regs[VCPU_REGS_RSP];
  2881. tss->bp = vcpu->arch.regs[VCPU_REGS_RBP];
  2882. tss->si = vcpu->arch.regs[VCPU_REGS_RSI];
  2883. tss->di = vcpu->arch.regs[VCPU_REGS_RDI];
  2884. tss->es = get_segment_selector(vcpu, VCPU_SREG_ES);
  2885. tss->cs = get_segment_selector(vcpu, VCPU_SREG_CS);
  2886. tss->ss = get_segment_selector(vcpu, VCPU_SREG_SS);
  2887. tss->ds = get_segment_selector(vcpu, VCPU_SREG_DS);
  2888. tss->ldt = get_segment_selector(vcpu, VCPU_SREG_LDTR);
  2889. tss->prev_task_link = get_segment_selector(vcpu, VCPU_SREG_TR);
  2890. }
  2891. static int load_state_from_tss16(struct kvm_vcpu *vcpu,
  2892. struct tss_segment_16 *tss)
  2893. {
  2894. vcpu->arch.rip = tss->ip;
  2895. kvm_x86_ops->set_rflags(vcpu, tss->flag | 2);
  2896. vcpu->arch.regs[VCPU_REGS_RAX] = tss->ax;
  2897. vcpu->arch.regs[VCPU_REGS_RCX] = tss->cx;
  2898. vcpu->arch.regs[VCPU_REGS_RDX] = tss->dx;
  2899. vcpu->arch.regs[VCPU_REGS_RBX] = tss->bx;
  2900. vcpu->arch.regs[VCPU_REGS_RSP] = tss->sp;
  2901. vcpu->arch.regs[VCPU_REGS_RBP] = tss->bp;
  2902. vcpu->arch.regs[VCPU_REGS_RSI] = tss->si;
  2903. vcpu->arch.regs[VCPU_REGS_RDI] = tss->di;
  2904. if (load_segment_descriptor(vcpu, tss->ldt, 0, VCPU_SREG_LDTR))
  2905. return 1;
  2906. if (load_segment_descriptor(vcpu, tss->es, 1, VCPU_SREG_ES))
  2907. return 1;
  2908. if (load_segment_descriptor(vcpu, tss->cs, 9, VCPU_SREG_CS))
  2909. return 1;
  2910. if (load_segment_descriptor(vcpu, tss->ss, 1, VCPU_SREG_SS))
  2911. return 1;
  2912. if (load_segment_descriptor(vcpu, tss->ds, 1, VCPU_SREG_DS))
  2913. return 1;
  2914. return 0;
  2915. }
  2916. int kvm_task_switch_16(struct kvm_vcpu *vcpu, u16 tss_selector,
  2917. struct desc_struct *cseg_desc,
  2918. struct desc_struct *nseg_desc)
  2919. {
  2920. struct tss_segment_16 tss_segment_16;
  2921. int ret = 0;
  2922. if (load_tss_segment16(vcpu, cseg_desc, &tss_segment_16))
  2923. goto out;
  2924. save_state_to_tss16(vcpu, &tss_segment_16);
  2925. save_tss_segment16(vcpu, cseg_desc, &tss_segment_16);
  2926. if (load_tss_segment16(vcpu, nseg_desc, &tss_segment_16))
  2927. goto out;
  2928. if (load_state_from_tss16(vcpu, &tss_segment_16))
  2929. goto out;
  2930. ret = 1;
  2931. out:
  2932. return ret;
  2933. }
  2934. int kvm_task_switch_32(struct kvm_vcpu *vcpu, u16 tss_selector,
  2935. struct desc_struct *cseg_desc,
  2936. struct desc_struct *nseg_desc)
  2937. {
  2938. struct tss_segment_32 tss_segment_32;
  2939. int ret = 0;
  2940. if (load_tss_segment32(vcpu, cseg_desc, &tss_segment_32))
  2941. goto out;
  2942. save_state_to_tss32(vcpu, &tss_segment_32);
  2943. save_tss_segment32(vcpu, cseg_desc, &tss_segment_32);
  2944. if (load_tss_segment32(vcpu, nseg_desc, &tss_segment_32))
  2945. goto out;
  2946. if (load_state_from_tss32(vcpu, &tss_segment_32))
  2947. goto out;
  2948. ret = 1;
  2949. out:
  2950. return ret;
  2951. }
  2952. int kvm_task_switch(struct kvm_vcpu *vcpu, u16 tss_selector, int reason)
  2953. {
  2954. struct kvm_segment tr_seg;
  2955. struct desc_struct cseg_desc;
  2956. struct desc_struct nseg_desc;
  2957. int ret = 0;
  2958. get_segment(vcpu, &tr_seg, VCPU_SREG_TR);
  2959. if (load_guest_segment_descriptor(vcpu, tss_selector, &nseg_desc))
  2960. goto out;
  2961. if (load_guest_segment_descriptor(vcpu, tr_seg.selector, &cseg_desc))
  2962. goto out;
  2963. if (reason != TASK_SWITCH_IRET) {
  2964. int cpl;
  2965. cpl = kvm_x86_ops->get_cpl(vcpu);
  2966. if ((tss_selector & 3) > nseg_desc.dpl || cpl > nseg_desc.dpl) {
  2967. kvm_queue_exception_e(vcpu, GP_VECTOR, 0);
  2968. return 1;
  2969. }
  2970. }
  2971. if (!nseg_desc.p || (nseg_desc.limit0 | nseg_desc.limit << 16) < 0x67) {
  2972. kvm_queue_exception_e(vcpu, TS_VECTOR, tss_selector & 0xfffc);
  2973. return 1;
  2974. }
  2975. if (reason == TASK_SWITCH_IRET || reason == TASK_SWITCH_JMP) {
  2976. cseg_desc.type &= ~(1 << 8); //clear the B flag
  2977. save_guest_segment_descriptor(vcpu, tr_seg.selector,
  2978. &cseg_desc);
  2979. }
  2980. if (reason == TASK_SWITCH_IRET) {
  2981. u32 eflags = kvm_x86_ops->get_rflags(vcpu);
  2982. kvm_x86_ops->set_rflags(vcpu, eflags & ~X86_EFLAGS_NT);
  2983. }
  2984. kvm_x86_ops->skip_emulated_instruction(vcpu);
  2985. kvm_x86_ops->cache_regs(vcpu);
  2986. if (nseg_desc.type & 8)
  2987. ret = kvm_task_switch_32(vcpu, tss_selector, &cseg_desc,
  2988. &nseg_desc);
  2989. else
  2990. ret = kvm_task_switch_16(vcpu, tss_selector, &cseg_desc,
  2991. &nseg_desc);
  2992. if (reason == TASK_SWITCH_CALL || reason == TASK_SWITCH_GATE) {
  2993. u32 eflags = kvm_x86_ops->get_rflags(vcpu);
  2994. kvm_x86_ops->set_rflags(vcpu, eflags | X86_EFLAGS_NT);
  2995. }
  2996. if (reason != TASK_SWITCH_IRET) {
  2997. nseg_desc.type |= (1 << 8);
  2998. save_guest_segment_descriptor(vcpu, tss_selector,
  2999. &nseg_desc);
  3000. }
  3001. kvm_x86_ops->set_cr0(vcpu, vcpu->arch.cr0 | X86_CR0_TS);
  3002. seg_desct_to_kvm_desct(&nseg_desc, tss_selector, &tr_seg);
  3003. tr_seg.type = 11;
  3004. set_segment(vcpu, &tr_seg, VCPU_SREG_TR);
  3005. out:
  3006. kvm_x86_ops->decache_regs(vcpu);
  3007. return ret;
  3008. }
  3009. EXPORT_SYMBOL_GPL(kvm_task_switch);
  3010. int kvm_arch_vcpu_ioctl_set_sregs(struct kvm_vcpu *vcpu,
  3011. struct kvm_sregs *sregs)
  3012. {
  3013. int mmu_reset_needed = 0;
  3014. int i, pending_vec, max_bits;
  3015. struct descriptor_table dt;
  3016. vcpu_load(vcpu);
  3017. dt.limit = sregs->idt.limit;
  3018. dt.base = sregs->idt.base;
  3019. kvm_x86_ops->set_idt(vcpu, &dt);
  3020. dt.limit = sregs->gdt.limit;
  3021. dt.base = sregs->gdt.base;
  3022. kvm_x86_ops->set_gdt(vcpu, &dt);
  3023. vcpu->arch.cr2 = sregs->cr2;
  3024. mmu_reset_needed |= vcpu->arch.cr3 != sregs->cr3;
  3025. vcpu->arch.cr3 = sregs->cr3;
  3026. kvm_set_cr8(vcpu, sregs->cr8);
  3027. mmu_reset_needed |= vcpu->arch.shadow_efer != sregs->efer;
  3028. kvm_x86_ops->set_efer(vcpu, sregs->efer);
  3029. kvm_set_apic_base(vcpu, sregs->apic_base);
  3030. kvm_x86_ops->decache_cr4_guest_bits(vcpu);
  3031. mmu_reset_needed |= vcpu->arch.cr0 != sregs->cr0;
  3032. kvm_x86_ops->set_cr0(vcpu, sregs->cr0);
  3033. vcpu->arch.cr0 = sregs->cr0;
  3034. mmu_reset_needed |= vcpu->arch.cr4 != sregs->cr4;
  3035. kvm_x86_ops->set_cr4(vcpu, sregs->cr4);
  3036. if (!is_long_mode(vcpu) && is_pae(vcpu))
  3037. load_pdptrs(vcpu, vcpu->arch.cr3);
  3038. if (mmu_reset_needed)
  3039. kvm_mmu_reset_context(vcpu);
  3040. if (!irqchip_in_kernel(vcpu->kvm)) {
  3041. memcpy(vcpu->arch.irq_pending, sregs->interrupt_bitmap,
  3042. sizeof vcpu->arch.irq_pending);
  3043. vcpu->arch.irq_summary = 0;
  3044. for (i = 0; i < ARRAY_SIZE(vcpu->arch.irq_pending); ++i)
  3045. if (vcpu->arch.irq_pending[i])
  3046. __set_bit(i, &vcpu->arch.irq_summary);
  3047. } else {
  3048. max_bits = (sizeof sregs->interrupt_bitmap) << 3;
  3049. pending_vec = find_first_bit(
  3050. (const unsigned long *)sregs->interrupt_bitmap,
  3051. max_bits);
  3052. /* Only pending external irq is handled here */
  3053. if (pending_vec < max_bits) {
  3054. kvm_x86_ops->set_irq(vcpu, pending_vec);
  3055. pr_debug("Set back pending irq %d\n",
  3056. pending_vec);
  3057. }
  3058. }
  3059. set_segment(vcpu, &sregs->cs, VCPU_SREG_CS);
  3060. set_segment(vcpu, &sregs->ds, VCPU_SREG_DS);
  3061. set_segment(vcpu, &sregs->es, VCPU_SREG_ES);
  3062. set_segment(vcpu, &sregs->fs, VCPU_SREG_FS);
  3063. set_segment(vcpu, &sregs->gs, VCPU_SREG_GS);
  3064. set_segment(vcpu, &sregs->ss, VCPU_SREG_SS);
  3065. set_segment(vcpu, &sregs->tr, VCPU_SREG_TR);
  3066. set_segment(vcpu, &sregs->ldt, VCPU_SREG_LDTR);
  3067. vcpu_put(vcpu);
  3068. return 0;
  3069. }
  3070. int kvm_arch_vcpu_ioctl_debug_guest(struct kvm_vcpu *vcpu,
  3071. struct kvm_debug_guest *dbg)
  3072. {
  3073. int r;
  3074. vcpu_load(vcpu);
  3075. r = kvm_x86_ops->set_guest_debug(vcpu, dbg);
  3076. vcpu_put(vcpu);
  3077. return r;
  3078. }
  3079. /*
  3080. * fxsave fpu state. Taken from x86_64/processor.h. To be killed when
  3081. * we have asm/x86/processor.h
  3082. */
  3083. struct fxsave {
  3084. u16 cwd;
  3085. u16 swd;
  3086. u16 twd;
  3087. u16 fop;
  3088. u64 rip;
  3089. u64 rdp;
  3090. u32 mxcsr;
  3091. u32 mxcsr_mask;
  3092. u32 st_space[32]; /* 8*16 bytes for each FP-reg = 128 bytes */
  3093. #ifdef CONFIG_X86_64
  3094. u32 xmm_space[64]; /* 16*16 bytes for each XMM-reg = 256 bytes */
  3095. #else
  3096. u32 xmm_space[32]; /* 8*16 bytes for each XMM-reg = 128 bytes */
  3097. #endif
  3098. };
  3099. /*
  3100. * Translate a guest virtual address to a guest physical address.
  3101. */
  3102. int kvm_arch_vcpu_ioctl_translate(struct kvm_vcpu *vcpu,
  3103. struct kvm_translation *tr)
  3104. {
  3105. unsigned long vaddr = tr->linear_address;
  3106. gpa_t gpa;
  3107. vcpu_load(vcpu);
  3108. down_read(&vcpu->kvm->slots_lock);
  3109. gpa = vcpu->arch.mmu.gva_to_gpa(vcpu, vaddr);
  3110. up_read(&vcpu->kvm->slots_lock);
  3111. tr->physical_address = gpa;
  3112. tr->valid = gpa != UNMAPPED_GVA;
  3113. tr->writeable = 1;
  3114. tr->usermode = 0;
  3115. vcpu_put(vcpu);
  3116. return 0;
  3117. }
  3118. int kvm_arch_vcpu_ioctl_get_fpu(struct kvm_vcpu *vcpu, struct kvm_fpu *fpu)
  3119. {
  3120. struct fxsave *fxsave = (struct fxsave *)&vcpu->arch.guest_fx_image;
  3121. vcpu_load(vcpu);
  3122. memcpy(fpu->fpr, fxsave->st_space, 128);
  3123. fpu->fcw = fxsave->cwd;
  3124. fpu->fsw = fxsave->swd;
  3125. fpu->ftwx = fxsave->twd;
  3126. fpu->last_opcode = fxsave->fop;
  3127. fpu->last_ip = fxsave->rip;
  3128. fpu->last_dp = fxsave->rdp;
  3129. memcpy(fpu->xmm, fxsave->xmm_space, sizeof fxsave->xmm_space);
  3130. vcpu_put(vcpu);
  3131. return 0;
  3132. }
  3133. int kvm_arch_vcpu_ioctl_set_fpu(struct kvm_vcpu *vcpu, struct kvm_fpu *fpu)
  3134. {
  3135. struct fxsave *fxsave = (struct fxsave *)&vcpu->arch.guest_fx_image;
  3136. vcpu_load(vcpu);
  3137. memcpy(fxsave->st_space, fpu->fpr, 128);
  3138. fxsave->cwd = fpu->fcw;
  3139. fxsave->swd = fpu->fsw;
  3140. fxsave->twd = fpu->ftwx;
  3141. fxsave->fop = fpu->last_opcode;
  3142. fxsave->rip = fpu->last_ip;
  3143. fxsave->rdp = fpu->last_dp;
  3144. memcpy(fxsave->xmm_space, fpu->xmm, sizeof fxsave->xmm_space);
  3145. vcpu_put(vcpu);
  3146. return 0;
  3147. }
  3148. void fx_init(struct kvm_vcpu *vcpu)
  3149. {
  3150. unsigned after_mxcsr_mask;
  3151. /* Initialize guest FPU by resetting ours and saving into guest's */
  3152. preempt_disable();
  3153. fx_save(&vcpu->arch.host_fx_image);
  3154. fpu_init();
  3155. fx_save(&vcpu->arch.guest_fx_image);
  3156. fx_restore(&vcpu->arch.host_fx_image);
  3157. preempt_enable();
  3158. vcpu->arch.cr0 |= X86_CR0_ET;
  3159. after_mxcsr_mask = offsetof(struct i387_fxsave_struct, st_space);
  3160. vcpu->arch.guest_fx_image.mxcsr = 0x1f80;
  3161. memset((void *)&vcpu->arch.guest_fx_image + after_mxcsr_mask,
  3162. 0, sizeof(struct i387_fxsave_struct) - after_mxcsr_mask);
  3163. }
  3164. EXPORT_SYMBOL_GPL(fx_init);
  3165. void kvm_load_guest_fpu(struct kvm_vcpu *vcpu)
  3166. {
  3167. if (!vcpu->fpu_active || vcpu->guest_fpu_loaded)
  3168. return;
  3169. vcpu->guest_fpu_loaded = 1;
  3170. fx_save(&vcpu->arch.host_fx_image);
  3171. fx_restore(&vcpu->arch.guest_fx_image);
  3172. }
  3173. EXPORT_SYMBOL_GPL(kvm_load_guest_fpu);
  3174. void kvm_put_guest_fpu(struct kvm_vcpu *vcpu)
  3175. {
  3176. if (!vcpu->guest_fpu_loaded)
  3177. return;
  3178. vcpu->guest_fpu_loaded = 0;
  3179. fx_save(&vcpu->arch.guest_fx_image);
  3180. fx_restore(&vcpu->arch.host_fx_image);
  3181. ++vcpu->stat.fpu_reload;
  3182. }
  3183. EXPORT_SYMBOL_GPL(kvm_put_guest_fpu);
  3184. void kvm_arch_vcpu_free(struct kvm_vcpu *vcpu)
  3185. {
  3186. kvm_x86_ops->vcpu_free(vcpu);
  3187. }
  3188. struct kvm_vcpu *kvm_arch_vcpu_create(struct kvm *kvm,
  3189. unsigned int id)
  3190. {
  3191. return kvm_x86_ops->vcpu_create(kvm, id);
  3192. }
  3193. int kvm_arch_vcpu_setup(struct kvm_vcpu *vcpu)
  3194. {
  3195. int r;
  3196. /* We do fxsave: this must be aligned. */
  3197. BUG_ON((unsigned long)&vcpu->arch.host_fx_image & 0xF);
  3198. vcpu_load(vcpu);
  3199. r = kvm_arch_vcpu_reset(vcpu);
  3200. if (r == 0)
  3201. r = kvm_mmu_setup(vcpu);
  3202. vcpu_put(vcpu);
  3203. if (r < 0)
  3204. goto free_vcpu;
  3205. return 0;
  3206. free_vcpu:
  3207. kvm_x86_ops->vcpu_free(vcpu);
  3208. return r;
  3209. }
  3210. void kvm_arch_vcpu_destroy(struct kvm_vcpu *vcpu)
  3211. {
  3212. vcpu_load(vcpu);
  3213. kvm_mmu_unload(vcpu);
  3214. vcpu_put(vcpu);
  3215. kvm_x86_ops->vcpu_free(vcpu);
  3216. }
  3217. int kvm_arch_vcpu_reset(struct kvm_vcpu *vcpu)
  3218. {
  3219. return kvm_x86_ops->vcpu_reset(vcpu);
  3220. }
  3221. void kvm_arch_hardware_enable(void *garbage)
  3222. {
  3223. kvm_x86_ops->hardware_enable(garbage);
  3224. }
  3225. void kvm_arch_hardware_disable(void *garbage)
  3226. {
  3227. kvm_x86_ops->hardware_disable(garbage);
  3228. }
  3229. int kvm_arch_hardware_setup(void)
  3230. {
  3231. return kvm_x86_ops->hardware_setup();
  3232. }
  3233. void kvm_arch_hardware_unsetup(void)
  3234. {
  3235. kvm_x86_ops->hardware_unsetup();
  3236. }
  3237. void kvm_arch_check_processor_compat(void *rtn)
  3238. {
  3239. kvm_x86_ops->check_processor_compatibility(rtn);
  3240. }
  3241. int kvm_arch_vcpu_init(struct kvm_vcpu *vcpu)
  3242. {
  3243. struct page *page;
  3244. struct kvm *kvm;
  3245. int r;
  3246. BUG_ON(vcpu->kvm == NULL);
  3247. kvm = vcpu->kvm;
  3248. vcpu->arch.mmu.root_hpa = INVALID_PAGE;
  3249. if (!irqchip_in_kernel(kvm) || vcpu->vcpu_id == 0)
  3250. vcpu->arch.mp_state = KVM_MP_STATE_RUNNABLE;
  3251. else
  3252. vcpu->arch.mp_state = KVM_MP_STATE_UNINITIALIZED;
  3253. page = alloc_page(GFP_KERNEL | __GFP_ZERO);
  3254. if (!page) {
  3255. r = -ENOMEM;
  3256. goto fail;
  3257. }
  3258. vcpu->arch.pio_data = page_address(page);
  3259. r = kvm_mmu_create(vcpu);
  3260. if (r < 0)
  3261. goto fail_free_pio_data;
  3262. if (irqchip_in_kernel(kvm)) {
  3263. r = kvm_create_lapic(vcpu);
  3264. if (r < 0)
  3265. goto fail_mmu_destroy;
  3266. }
  3267. return 0;
  3268. fail_mmu_destroy:
  3269. kvm_mmu_destroy(vcpu);
  3270. fail_free_pio_data:
  3271. free_page((unsigned long)vcpu->arch.pio_data);
  3272. fail:
  3273. return r;
  3274. }
  3275. void kvm_arch_vcpu_uninit(struct kvm_vcpu *vcpu)
  3276. {
  3277. kvm_free_lapic(vcpu);
  3278. down_read(&vcpu->kvm->slots_lock);
  3279. kvm_mmu_destroy(vcpu);
  3280. up_read(&vcpu->kvm->slots_lock);
  3281. free_page((unsigned long)vcpu->arch.pio_data);
  3282. }
  3283. struct kvm *kvm_arch_create_vm(void)
  3284. {
  3285. struct kvm *kvm = kzalloc(sizeof(struct kvm), GFP_KERNEL);
  3286. if (!kvm)
  3287. return ERR_PTR(-ENOMEM);
  3288. INIT_LIST_HEAD(&kvm->arch.active_mmu_pages);
  3289. return kvm;
  3290. }
  3291. static void kvm_unload_vcpu_mmu(struct kvm_vcpu *vcpu)
  3292. {
  3293. vcpu_load(vcpu);
  3294. kvm_mmu_unload(vcpu);
  3295. vcpu_put(vcpu);
  3296. }
  3297. static void kvm_free_vcpus(struct kvm *kvm)
  3298. {
  3299. unsigned int i;
  3300. /*
  3301. * Unpin any mmu pages first.
  3302. */
  3303. for (i = 0; i < KVM_MAX_VCPUS; ++i)
  3304. if (kvm->vcpus[i])
  3305. kvm_unload_vcpu_mmu(kvm->vcpus[i]);
  3306. for (i = 0; i < KVM_MAX_VCPUS; ++i) {
  3307. if (kvm->vcpus[i]) {
  3308. kvm_arch_vcpu_free(kvm->vcpus[i]);
  3309. kvm->vcpus[i] = NULL;
  3310. }
  3311. }
  3312. }
  3313. void kvm_arch_destroy_vm(struct kvm *kvm)
  3314. {
  3315. kvm_free_pit(kvm);
  3316. kfree(kvm->arch.vpic);
  3317. kfree(kvm->arch.vioapic);
  3318. kvm_free_vcpus(kvm);
  3319. kvm_free_physmem(kvm);
  3320. if (kvm->arch.apic_access_page)
  3321. put_page(kvm->arch.apic_access_page);
  3322. kfree(kvm);
  3323. }
  3324. int kvm_arch_set_memory_region(struct kvm *kvm,
  3325. struct kvm_userspace_memory_region *mem,
  3326. struct kvm_memory_slot old,
  3327. int user_alloc)
  3328. {
  3329. int npages = mem->memory_size >> PAGE_SHIFT;
  3330. struct kvm_memory_slot *memslot = &kvm->memslots[mem->slot];
  3331. /*To keep backward compatibility with older userspace,
  3332. *x86 needs to hanlde !user_alloc case.
  3333. */
  3334. if (!user_alloc) {
  3335. if (npages && !old.rmap) {
  3336. down_write(&current->mm->mmap_sem);
  3337. memslot->userspace_addr = do_mmap(NULL, 0,
  3338. npages * PAGE_SIZE,
  3339. PROT_READ | PROT_WRITE,
  3340. MAP_SHARED | MAP_ANONYMOUS,
  3341. 0);
  3342. up_write(&current->mm->mmap_sem);
  3343. if (IS_ERR((void *)memslot->userspace_addr))
  3344. return PTR_ERR((void *)memslot->userspace_addr);
  3345. } else {
  3346. if (!old.user_alloc && old.rmap) {
  3347. int ret;
  3348. down_write(&current->mm->mmap_sem);
  3349. ret = do_munmap(current->mm, old.userspace_addr,
  3350. old.npages * PAGE_SIZE);
  3351. up_write(&current->mm->mmap_sem);
  3352. if (ret < 0)
  3353. printk(KERN_WARNING
  3354. "kvm_vm_ioctl_set_memory_region: "
  3355. "failed to munmap memory\n");
  3356. }
  3357. }
  3358. }
  3359. if (!kvm->arch.n_requested_mmu_pages) {
  3360. unsigned int nr_mmu_pages = kvm_mmu_calculate_mmu_pages(kvm);
  3361. kvm_mmu_change_mmu_pages(kvm, nr_mmu_pages);
  3362. }
  3363. kvm_mmu_slot_remove_write_access(kvm, mem->slot);
  3364. kvm_flush_remote_tlbs(kvm);
  3365. return 0;
  3366. }
  3367. int kvm_arch_vcpu_runnable(struct kvm_vcpu *vcpu)
  3368. {
  3369. return vcpu->arch.mp_state == KVM_MP_STATE_RUNNABLE
  3370. || vcpu->arch.mp_state == KVM_MP_STATE_SIPI_RECEIVED;
  3371. }
  3372. static void vcpu_kick_intr(void *info)
  3373. {
  3374. #ifdef DEBUG
  3375. struct kvm_vcpu *vcpu = (struct kvm_vcpu *)info;
  3376. printk(KERN_DEBUG "vcpu_kick_intr %p \n", vcpu);
  3377. #endif
  3378. }
  3379. void kvm_vcpu_kick(struct kvm_vcpu *vcpu)
  3380. {
  3381. int ipi_pcpu = vcpu->cpu;
  3382. if (waitqueue_active(&vcpu->wq)) {
  3383. wake_up_interruptible(&vcpu->wq);
  3384. ++vcpu->stat.halt_wakeup;
  3385. }
  3386. if (vcpu->guest_mode)
  3387. smp_call_function_single(ipi_pcpu, vcpu_kick_intr, vcpu, 0, 0);
  3388. }