exynos_tmu_data.c 5.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160
  1. /*
  2. * exynos_tmu_data.c - Samsung EXYNOS tmu data file
  3. *
  4. * Copyright (C) 2013 Samsung Electronics
  5. * Amit Daniel Kachhap <amit.daniel@samsung.com>
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License as published by
  9. * the Free Software Foundation; either version 2 of the License, or
  10. * (at your option) any later version.
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License
  18. * along with this program; if not, write to the Free Software
  19. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  20. *
  21. */
  22. #include "exynos_thermal_common.h"
  23. #include "exynos_tmu.h"
  24. #include "exynos_tmu_data.h"
  25. #if defined(CONFIG_CPU_EXYNOS4210)
  26. static const struct exynos_tmu_registers exynos4210_tmu_registers = {
  27. .triminfo_data = EXYNOS_TMU_REG_TRIMINFO,
  28. .triminfo_25_shift = EXYNOS_TRIMINFO_25_SHIFT,
  29. .triminfo_85_shift = EXYNOS_TRIMINFO_85_SHIFT,
  30. .tmu_ctrl = EXYNOS_TMU_REG_CONTROL,
  31. .buf_vref_sel_shift = EXYNOS_TMU_REF_VOLTAGE_SHIFT,
  32. .buf_vref_sel_mask = EXYNOS_TMU_REF_VOLTAGE_MASK,
  33. .buf_slope_sel_shift = EXYNOS_TMU_BUF_SLOPE_SEL_SHIFT,
  34. .buf_slope_sel_mask = EXYNOS_TMU_BUF_SLOPE_SEL_MASK,
  35. .core_en_shift = EXYNOS_TMU_CORE_EN_SHIFT,
  36. .tmu_status = EXYNOS_TMU_REG_STATUS,
  37. .tmu_cur_temp = EXYNOS_TMU_REG_CURRENT_TEMP,
  38. .threshold_temp = EXYNOS4210_TMU_REG_THRESHOLD_TEMP,
  39. .threshold_th0 = EXYNOS4210_TMU_REG_TRIG_LEVEL0,
  40. .tmu_inten = EXYNOS_TMU_REG_INTEN,
  41. .inten_rise_mask = EXYNOS4210_TMU_TRIG_LEVEL_MASK,
  42. .inten_rise0_shift = EXYNOS_TMU_INTEN_RISE0_SHIFT,
  43. .inten_rise1_shift = EXYNOS_TMU_INTEN_RISE1_SHIFT,
  44. .inten_rise2_shift = EXYNOS_TMU_INTEN_RISE2_SHIFT,
  45. .inten_rise3_shift = EXYNOS_TMU_INTEN_RISE3_SHIFT,
  46. .tmu_intstat = EXYNOS_TMU_REG_INTSTAT,
  47. .tmu_intclear = EXYNOS_TMU_REG_INTCLEAR,
  48. };
  49. struct exynos_tmu_platform_data const exynos4210_default_tmu_data = {
  50. .threshold = 80,
  51. .trigger_levels[0] = 5,
  52. .trigger_levels[1] = 20,
  53. .trigger_levels[2] = 30,
  54. .trigger_enable[0] = true,
  55. .trigger_enable[1] = true,
  56. .trigger_enable[2] = true,
  57. .trigger_enable[3] = false,
  58. .trigger_type[0] = THROTTLE_ACTIVE,
  59. .trigger_type[1] = THROTTLE_ACTIVE,
  60. .trigger_type[2] = SW_TRIP,
  61. .max_trigger_level = 4,
  62. .gain = 15,
  63. .reference_voltage = 7,
  64. .cal_type = TYPE_ONE_POINT_TRIMMING,
  65. .min_efuse_value = 40,
  66. .max_efuse_value = 100,
  67. .first_point_trim = 25,
  68. .second_point_trim = 85,
  69. .default_temp_offset = 50,
  70. .freq_tab[0] = {
  71. .freq_clip_max = 800 * 1000,
  72. .temp_level = 85,
  73. },
  74. .freq_tab[1] = {
  75. .freq_clip_max = 200 * 1000,
  76. .temp_level = 100,
  77. },
  78. .freq_tab_count = 2,
  79. .type = SOC_ARCH_EXYNOS4210,
  80. .registers = &exynos4210_tmu_registers,
  81. };
  82. #endif
  83. #if defined(CONFIG_SOC_EXYNOS5250) || defined(CONFIG_SOC_EXYNOS4412)
  84. static const struct exynos_tmu_registers exynos5250_tmu_registers = {
  85. .triminfo_data = EXYNOS_TMU_REG_TRIMINFO,
  86. .triminfo_25_shift = EXYNOS_TRIMINFO_25_SHIFT,
  87. .triminfo_85_shift = EXYNOS_TRIMINFO_85_SHIFT,
  88. .triminfo_ctrl = EXYNOS_TMU_TRIMINFO_CON,
  89. .triminfo_reload_shift = EXYNOS_TRIMINFO_RELOAD_SHIFT,
  90. .tmu_ctrl = EXYNOS_TMU_REG_CONTROL,
  91. .buf_vref_sel_shift = EXYNOS_TMU_REF_VOLTAGE_SHIFT,
  92. .buf_vref_sel_mask = EXYNOS_TMU_REF_VOLTAGE_MASK,
  93. .therm_trip_mode_shift = EXYNOS_TMU_TRIP_MODE_SHIFT,
  94. .therm_trip_mode_mask = EXYNOS_TMU_TRIP_MODE_MASK,
  95. .therm_trip_en_shift = EXYNOS_TMU_THERM_TRIP_EN_SHIFT,
  96. .buf_slope_sel_shift = EXYNOS_TMU_BUF_SLOPE_SEL_SHIFT,
  97. .buf_slope_sel_mask = EXYNOS_TMU_BUF_SLOPE_SEL_MASK,
  98. .core_en_shift = EXYNOS_TMU_CORE_EN_SHIFT,
  99. .tmu_status = EXYNOS_TMU_REG_STATUS,
  100. .tmu_cur_temp = EXYNOS_TMU_REG_CURRENT_TEMP,
  101. .threshold_th0 = EXYNOS_THD_TEMP_RISE,
  102. .threshold_th1 = EXYNOS_THD_TEMP_FALL,
  103. .tmu_inten = EXYNOS_TMU_REG_INTEN,
  104. .inten_rise_mask = EXYNOS_TMU_RISE_INT_MASK,
  105. .inten_rise_shift = EXYNOS_TMU_RISE_INT_SHIFT,
  106. .inten_fall_mask = EXYNOS_TMU_FALL_INT_MASK,
  107. .inten_fall_shift = EXYNOS_TMU_FALL_INT_SHIFT,
  108. .inten_rise0_shift = EXYNOS_TMU_INTEN_RISE0_SHIFT,
  109. .inten_rise1_shift = EXYNOS_TMU_INTEN_RISE1_SHIFT,
  110. .inten_rise2_shift = EXYNOS_TMU_INTEN_RISE2_SHIFT,
  111. .inten_rise3_shift = EXYNOS_TMU_INTEN_RISE3_SHIFT,
  112. .inten_fall0_shift = EXYNOS_TMU_INTEN_FALL0_SHIFT,
  113. .tmu_intstat = EXYNOS_TMU_REG_INTSTAT,
  114. .tmu_intclear = EXYNOS_TMU_REG_INTCLEAR,
  115. .emul_con = EXYNOS_EMUL_CON,
  116. .emul_temp_shift = EXYNOS_EMUL_DATA_SHIFT,
  117. .emul_time_shift = EXYNOS_EMUL_TIME_SHIFT,
  118. .emul_time_mask = EXYNOS_EMUL_TIME_MASK,
  119. };
  120. struct exynos_tmu_platform_data const exynos5250_default_tmu_data = {
  121. .threshold_falling = 10,
  122. .trigger_levels[0] = 85,
  123. .trigger_levels[1] = 103,
  124. .trigger_levels[2] = 110,
  125. .trigger_levels[3] = 120,
  126. .trigger_enable[0] = true,
  127. .trigger_enable[1] = true,
  128. .trigger_enable[2] = true,
  129. .trigger_enable[3] = false,
  130. .trigger_type[0] = THROTTLE_ACTIVE,
  131. .trigger_type[1] = THROTTLE_ACTIVE,
  132. .trigger_type[2] = SW_TRIP,
  133. .trigger_type[3] = HW_TRIP,
  134. .max_trigger_level = 4,
  135. .gain = 8,
  136. .reference_voltage = 16,
  137. .noise_cancel_mode = 4,
  138. .cal_type = TYPE_ONE_POINT_TRIMMING,
  139. .efuse_value = 55,
  140. .min_efuse_value = 40,
  141. .max_efuse_value = 100,
  142. .first_point_trim = 25,
  143. .second_point_trim = 85,
  144. .default_temp_offset = 50,
  145. .freq_tab[0] = {
  146. .freq_clip_max = 800 * 1000,
  147. .temp_level = 85,
  148. },
  149. .freq_tab[1] = {
  150. .freq_clip_max = 200 * 1000,
  151. .temp_level = 103,
  152. },
  153. .freq_tab_count = 2,
  154. .type = SOC_ARCH_EXYNOS,
  155. .registers = &exynos5250_tmu_registers,
  156. };
  157. #endif