r8169.c 79 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183
  1. /*
  2. * r8169.c: RealTek 8169/8168/8101 ethernet driver.
  3. *
  4. * Copyright (c) 2002 ShuChen <shuchen@realtek.com.tw>
  5. * Copyright (c) 2003 - 2007 Francois Romieu <romieu@fr.zoreil.com>
  6. * Copyright (c) a lot of people too. Please respect their work.
  7. *
  8. * See MAINTAINERS file for support contact information.
  9. */
  10. #include <linux/module.h>
  11. #include <linux/moduleparam.h>
  12. #include <linux/pci.h>
  13. #include <linux/netdevice.h>
  14. #include <linux/etherdevice.h>
  15. #include <linux/delay.h>
  16. #include <linux/ethtool.h>
  17. #include <linux/mii.h>
  18. #include <linux/if_vlan.h>
  19. #include <linux/crc32.h>
  20. #include <linux/in.h>
  21. #include <linux/ip.h>
  22. #include <linux/tcp.h>
  23. #include <linux/init.h>
  24. #include <linux/dma-mapping.h>
  25. #include <asm/system.h>
  26. #include <asm/io.h>
  27. #include <asm/irq.h>
  28. #ifdef CONFIG_R8169_NAPI
  29. #define NAPI_SUFFIX "-NAPI"
  30. #else
  31. #define NAPI_SUFFIX ""
  32. #endif
  33. #define RTL8169_VERSION "2.2LK" NAPI_SUFFIX
  34. #define MODULENAME "r8169"
  35. #define PFX MODULENAME ": "
  36. #ifdef RTL8169_DEBUG
  37. #define assert(expr) \
  38. if (!(expr)) { \
  39. printk( "Assertion failed! %s,%s,%s,line=%d\n", \
  40. #expr,__FILE__,__FUNCTION__,__LINE__); \
  41. }
  42. #define dprintk(fmt, args...) \
  43. do { printk(KERN_DEBUG PFX fmt, ## args); } while (0)
  44. #else
  45. #define assert(expr) do {} while (0)
  46. #define dprintk(fmt, args...) do {} while (0)
  47. #endif /* RTL8169_DEBUG */
  48. #define R8169_MSG_DEFAULT \
  49. (NETIF_MSG_DRV | NETIF_MSG_PROBE | NETIF_MSG_IFUP | NETIF_MSG_IFDOWN)
  50. #define TX_BUFFS_AVAIL(tp) \
  51. (tp->dirty_tx + NUM_TX_DESC - tp->cur_tx - 1)
  52. #ifdef CONFIG_R8169_NAPI
  53. #define rtl8169_rx_skb netif_receive_skb
  54. #define rtl8169_rx_hwaccel_skb vlan_hwaccel_receive_skb
  55. #define rtl8169_rx_quota(count, quota) min(count, quota)
  56. #else
  57. #define rtl8169_rx_skb netif_rx
  58. #define rtl8169_rx_hwaccel_skb vlan_hwaccel_rx
  59. #define rtl8169_rx_quota(count, quota) count
  60. #endif
  61. /* Maximum events (Rx packets, etc.) to handle at each interrupt. */
  62. static const int max_interrupt_work = 20;
  63. /* Maximum number of multicast addresses to filter (vs. Rx-all-multicast).
  64. The RTL chips use a 64 element hash table based on the Ethernet CRC. */
  65. static const int multicast_filter_limit = 32;
  66. /* MAC address length */
  67. #define MAC_ADDR_LEN 6
  68. #define RX_FIFO_THRESH 7 /* 7 means NO threshold, Rx buffer level before first PCI xfer. */
  69. #define RX_DMA_BURST 6 /* Maximum PCI burst, '6' is 1024 */
  70. #define TX_DMA_BURST 6 /* Maximum PCI burst, '6' is 1024 */
  71. #define EarlyTxThld 0x3F /* 0x3F means NO early transmit */
  72. #define RxPacketMaxSize 0x3FE8 /* 16K - 1 - ETH_HLEN - VLAN - CRC... */
  73. #define SafeMtu 0x1c20 /* ... actually life sucks beyond ~7k */
  74. #define InterFrameGap 0x03 /* 3 means InterFrameGap = the shortest one */
  75. #define R8169_REGS_SIZE 256
  76. #define R8169_NAPI_WEIGHT 64
  77. #define NUM_TX_DESC 64 /* Number of Tx descriptor registers */
  78. #define NUM_RX_DESC 256 /* Number of Rx descriptor registers */
  79. #define RX_BUF_SIZE 1536 /* Rx Buffer size */
  80. #define R8169_TX_RING_BYTES (NUM_TX_DESC * sizeof(struct TxDesc))
  81. #define R8169_RX_RING_BYTES (NUM_RX_DESC * sizeof(struct RxDesc))
  82. #define RTL8169_TX_TIMEOUT (6*HZ)
  83. #define RTL8169_PHY_TIMEOUT (10*HZ)
  84. /* write/read MMIO register */
  85. #define RTL_W8(reg, val8) writeb ((val8), ioaddr + (reg))
  86. #define RTL_W16(reg, val16) writew ((val16), ioaddr + (reg))
  87. #define RTL_W32(reg, val32) writel ((val32), ioaddr + (reg))
  88. #define RTL_R8(reg) readb (ioaddr + (reg))
  89. #define RTL_R16(reg) readw (ioaddr + (reg))
  90. #define RTL_R32(reg) ((unsigned long) readl (ioaddr + (reg)))
  91. enum mac_version {
  92. RTL_GIGA_MAC_VER_01 = 0x01, // 8169
  93. RTL_GIGA_MAC_VER_02 = 0x02, // 8169S
  94. RTL_GIGA_MAC_VER_03 = 0x03, // 8110S
  95. RTL_GIGA_MAC_VER_04 = 0x04, // 8169SB
  96. RTL_GIGA_MAC_VER_05 = 0x05, // 8110SCd
  97. RTL_GIGA_MAC_VER_06 = 0x06, // 8110SCe
  98. RTL_GIGA_MAC_VER_11 = 0x0b, // 8168Bb
  99. RTL_GIGA_MAC_VER_12 = 0x0c, // 8168Be
  100. RTL_GIGA_MAC_VER_13 = 0x0d, // 8101Eb
  101. RTL_GIGA_MAC_VER_14 = 0x0e, // 8101 ?
  102. RTL_GIGA_MAC_VER_15 = 0x0f, // 8101 ?
  103. RTL_GIGA_MAC_VER_16 = 0x11, // 8101Ec
  104. RTL_GIGA_MAC_VER_17 = 0x10, // 8168Bf
  105. RTL_GIGA_MAC_VER_18 = 0x12, // 8168CP
  106. RTL_GIGA_MAC_VER_19 = 0x13, // 8168C
  107. RTL_GIGA_MAC_VER_20 = 0x14 // 8168C
  108. };
  109. #define _R(NAME,MAC,MASK) \
  110. { .name = NAME, .mac_version = MAC, .RxConfigMask = MASK }
  111. static const struct {
  112. const char *name;
  113. u8 mac_version;
  114. u32 RxConfigMask; /* Clears the bits supported by this chip */
  115. } rtl_chip_info[] = {
  116. _R("RTL8169", RTL_GIGA_MAC_VER_01, 0xff7e1880), // 8169
  117. _R("RTL8169s", RTL_GIGA_MAC_VER_02, 0xff7e1880), // 8169S
  118. _R("RTL8110s", RTL_GIGA_MAC_VER_03, 0xff7e1880), // 8110S
  119. _R("RTL8169sb/8110sb", RTL_GIGA_MAC_VER_04, 0xff7e1880), // 8169SB
  120. _R("RTL8169sc/8110sc", RTL_GIGA_MAC_VER_05, 0xff7e1880), // 8110SCd
  121. _R("RTL8169sc/8110sc", RTL_GIGA_MAC_VER_06, 0xff7e1880), // 8110SCe
  122. _R("RTL8168b/8111b", RTL_GIGA_MAC_VER_11, 0xff7e1880), // PCI-E
  123. _R("RTL8168b/8111b", RTL_GIGA_MAC_VER_12, 0xff7e1880), // PCI-E
  124. _R("RTL8101e", RTL_GIGA_MAC_VER_13, 0xff7e1880), // PCI-E 8139
  125. _R("RTL8100e", RTL_GIGA_MAC_VER_14, 0xff7e1880), // PCI-E 8139
  126. _R("RTL8100e", RTL_GIGA_MAC_VER_15, 0xff7e1880), // PCI-E 8139
  127. _R("RTL8168b/8111b", RTL_GIGA_MAC_VER_17, 0xff7e1880), // PCI-E
  128. _R("RTL8101e", RTL_GIGA_MAC_VER_16, 0xff7e1880), // PCI-E
  129. _R("RTL8168cp/8111cp", RTL_GIGA_MAC_VER_18, 0xff7e1880), // PCI-E
  130. _R("RTL8168c/8111c", RTL_GIGA_MAC_VER_19, 0xff7e1880), // PCI-E
  131. _R("RTL8168c/8111c", RTL_GIGA_MAC_VER_20, 0xff7e1880) // PCI-E
  132. };
  133. #undef _R
  134. enum cfg_version {
  135. RTL_CFG_0 = 0x00,
  136. RTL_CFG_1,
  137. RTL_CFG_2
  138. };
  139. static void rtl_hw_start_8169(struct net_device *);
  140. static void rtl_hw_start_8168(struct net_device *);
  141. static void rtl_hw_start_8101(struct net_device *);
  142. static struct pci_device_id rtl8169_pci_tbl[] = {
  143. { PCI_DEVICE(PCI_VENDOR_ID_REALTEK, 0x8129), 0, 0, RTL_CFG_0 },
  144. { PCI_DEVICE(PCI_VENDOR_ID_REALTEK, 0x8136), 0, 0, RTL_CFG_2 },
  145. { PCI_DEVICE(PCI_VENDOR_ID_REALTEK, 0x8167), 0, 0, RTL_CFG_0 },
  146. { PCI_DEVICE(PCI_VENDOR_ID_REALTEK, 0x8168), 0, 0, RTL_CFG_1 },
  147. { PCI_DEVICE(PCI_VENDOR_ID_REALTEK, 0x8169), 0, 0, RTL_CFG_0 },
  148. { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4300), 0, 0, RTL_CFG_0 },
  149. { PCI_DEVICE(PCI_VENDOR_ID_AT, 0xc107), 0, 0, RTL_CFG_0 },
  150. { PCI_DEVICE(0x16ec, 0x0116), 0, 0, RTL_CFG_0 },
  151. { PCI_VENDOR_ID_LINKSYS, 0x1032,
  152. PCI_ANY_ID, 0x0024, 0, 0, RTL_CFG_0 },
  153. {0,},
  154. };
  155. MODULE_DEVICE_TABLE(pci, rtl8169_pci_tbl);
  156. static int rx_copybreak = 200;
  157. static int use_dac;
  158. static struct {
  159. u32 msg_enable;
  160. } debug = { -1 };
  161. enum rtl_registers {
  162. MAC0 = 0, /* Ethernet hardware address. */
  163. MAC4 = 4,
  164. MAR0 = 8, /* Multicast filter. */
  165. CounterAddrLow = 0x10,
  166. CounterAddrHigh = 0x14,
  167. TxDescStartAddrLow = 0x20,
  168. TxDescStartAddrHigh = 0x24,
  169. TxHDescStartAddrLow = 0x28,
  170. TxHDescStartAddrHigh = 0x2c,
  171. FLASH = 0x30,
  172. ERSR = 0x36,
  173. ChipCmd = 0x37,
  174. TxPoll = 0x38,
  175. IntrMask = 0x3c,
  176. IntrStatus = 0x3e,
  177. TxConfig = 0x40,
  178. RxConfig = 0x44,
  179. RxMissed = 0x4c,
  180. Cfg9346 = 0x50,
  181. Config0 = 0x51,
  182. Config1 = 0x52,
  183. Config2 = 0x53,
  184. Config3 = 0x54,
  185. Config4 = 0x55,
  186. Config5 = 0x56,
  187. MultiIntr = 0x5c,
  188. PHYAR = 0x60,
  189. TBICSR = 0x64,
  190. TBI_ANAR = 0x68,
  191. TBI_LPAR = 0x6a,
  192. PHYstatus = 0x6c,
  193. RxMaxSize = 0xda,
  194. CPlusCmd = 0xe0,
  195. IntrMitigate = 0xe2,
  196. RxDescAddrLow = 0xe4,
  197. RxDescAddrHigh = 0xe8,
  198. EarlyTxThres = 0xec,
  199. FuncEvent = 0xf0,
  200. FuncEventMask = 0xf4,
  201. FuncPresetState = 0xf8,
  202. FuncForceEvent = 0xfc,
  203. };
  204. enum rtl_register_content {
  205. /* InterruptStatusBits */
  206. SYSErr = 0x8000,
  207. PCSTimeout = 0x4000,
  208. SWInt = 0x0100,
  209. TxDescUnavail = 0x0080,
  210. RxFIFOOver = 0x0040,
  211. LinkChg = 0x0020,
  212. RxOverflow = 0x0010,
  213. TxErr = 0x0008,
  214. TxOK = 0x0004,
  215. RxErr = 0x0002,
  216. RxOK = 0x0001,
  217. /* RxStatusDesc */
  218. RxFOVF = (1 << 23),
  219. RxRWT = (1 << 22),
  220. RxRES = (1 << 21),
  221. RxRUNT = (1 << 20),
  222. RxCRC = (1 << 19),
  223. /* ChipCmdBits */
  224. CmdReset = 0x10,
  225. CmdRxEnb = 0x08,
  226. CmdTxEnb = 0x04,
  227. RxBufEmpty = 0x01,
  228. /* TXPoll register p.5 */
  229. HPQ = 0x80, /* Poll cmd on the high prio queue */
  230. NPQ = 0x40, /* Poll cmd on the low prio queue */
  231. FSWInt = 0x01, /* Forced software interrupt */
  232. /* Cfg9346Bits */
  233. Cfg9346_Lock = 0x00,
  234. Cfg9346_Unlock = 0xc0,
  235. /* rx_mode_bits */
  236. AcceptErr = 0x20,
  237. AcceptRunt = 0x10,
  238. AcceptBroadcast = 0x08,
  239. AcceptMulticast = 0x04,
  240. AcceptMyPhys = 0x02,
  241. AcceptAllPhys = 0x01,
  242. /* RxConfigBits */
  243. RxCfgFIFOShift = 13,
  244. RxCfgDMAShift = 8,
  245. /* TxConfigBits */
  246. TxInterFrameGapShift = 24,
  247. TxDMAShift = 8, /* DMA burst value (0-7) is shift this many bits */
  248. /* Config1 register p.24 */
  249. MSIEnable = (1 << 5), /* Enable Message Signaled Interrupt */
  250. PMEnable = (1 << 0), /* Power Management Enable */
  251. /* Config2 register p. 25 */
  252. PCI_Clock_66MHz = 0x01,
  253. PCI_Clock_33MHz = 0x00,
  254. /* Config3 register p.25 */
  255. MagicPacket = (1 << 5), /* Wake up when receives a Magic Packet */
  256. LinkUp = (1 << 4), /* Wake up when the cable connection is re-established */
  257. /* Config5 register p.27 */
  258. BWF = (1 << 6), /* Accept Broadcast wakeup frame */
  259. MWF = (1 << 5), /* Accept Multicast wakeup frame */
  260. UWF = (1 << 4), /* Accept Unicast wakeup frame */
  261. LanWake = (1 << 1), /* LanWake enable/disable */
  262. PMEStatus = (1 << 0), /* PME status can be reset by PCI RST# */
  263. /* TBICSR p.28 */
  264. TBIReset = 0x80000000,
  265. TBILoopback = 0x40000000,
  266. TBINwEnable = 0x20000000,
  267. TBINwRestart = 0x10000000,
  268. TBILinkOk = 0x02000000,
  269. TBINwComplete = 0x01000000,
  270. /* CPlusCmd p.31 */
  271. PktCntrDisable = (1 << 7), // 8168
  272. RxVlan = (1 << 6),
  273. RxChkSum = (1 << 5),
  274. PCIDAC = (1 << 4),
  275. PCIMulRW = (1 << 3),
  276. INTT_0 = 0x0000, // 8168
  277. INTT_1 = 0x0001, // 8168
  278. INTT_2 = 0x0002, // 8168
  279. INTT_3 = 0x0003, // 8168
  280. /* rtl8169_PHYstatus */
  281. TBI_Enable = 0x80,
  282. TxFlowCtrl = 0x40,
  283. RxFlowCtrl = 0x20,
  284. _1000bpsF = 0x10,
  285. _100bps = 0x08,
  286. _10bps = 0x04,
  287. LinkStatus = 0x02,
  288. FullDup = 0x01,
  289. /* _TBICSRBit */
  290. TBILinkOK = 0x02000000,
  291. /* DumpCounterCommand */
  292. CounterDump = 0x8,
  293. };
  294. enum desc_status_bit {
  295. DescOwn = (1 << 31), /* Descriptor is owned by NIC */
  296. RingEnd = (1 << 30), /* End of descriptor ring */
  297. FirstFrag = (1 << 29), /* First segment of a packet */
  298. LastFrag = (1 << 28), /* Final segment of a packet */
  299. /* Tx private */
  300. LargeSend = (1 << 27), /* TCP Large Send Offload (TSO) */
  301. MSSShift = 16, /* MSS value position */
  302. MSSMask = 0xfff, /* MSS value + LargeSend bit: 12 bits */
  303. IPCS = (1 << 18), /* Calculate IP checksum */
  304. UDPCS = (1 << 17), /* Calculate UDP/IP checksum */
  305. TCPCS = (1 << 16), /* Calculate TCP/IP checksum */
  306. TxVlanTag = (1 << 17), /* Add VLAN tag */
  307. /* Rx private */
  308. PID1 = (1 << 18), /* Protocol ID bit 1/2 */
  309. PID0 = (1 << 17), /* Protocol ID bit 2/2 */
  310. #define RxProtoUDP (PID1)
  311. #define RxProtoTCP (PID0)
  312. #define RxProtoIP (PID1 | PID0)
  313. #define RxProtoMask RxProtoIP
  314. IPFail = (1 << 16), /* IP checksum failed */
  315. UDPFail = (1 << 15), /* UDP/IP checksum failed */
  316. TCPFail = (1 << 14), /* TCP/IP checksum failed */
  317. RxVlanTag = (1 << 16), /* VLAN tag available */
  318. };
  319. #define RsvdMask 0x3fffc000
  320. struct TxDesc {
  321. __le32 opts1;
  322. __le32 opts2;
  323. __le64 addr;
  324. };
  325. struct RxDesc {
  326. __le32 opts1;
  327. __le32 opts2;
  328. __le64 addr;
  329. };
  330. struct ring_info {
  331. struct sk_buff *skb;
  332. u32 len;
  333. u8 __pad[sizeof(void *) - sizeof(u32)];
  334. };
  335. enum features {
  336. RTL_FEATURE_WOL = (1 << 0),
  337. RTL_FEATURE_MSI = (1 << 1),
  338. };
  339. struct rtl8169_private {
  340. void __iomem *mmio_addr; /* memory map physical address */
  341. struct pci_dev *pci_dev; /* Index of PCI device */
  342. struct net_device *dev;
  343. struct napi_struct napi;
  344. spinlock_t lock; /* spin lock flag */
  345. u32 msg_enable;
  346. int chipset;
  347. int mac_version;
  348. u32 cur_rx; /* Index into the Rx descriptor buffer of next Rx pkt. */
  349. u32 cur_tx; /* Index into the Tx descriptor buffer of next Rx pkt. */
  350. u32 dirty_rx;
  351. u32 dirty_tx;
  352. struct TxDesc *TxDescArray; /* 256-aligned Tx descriptor ring */
  353. struct RxDesc *RxDescArray; /* 256-aligned Rx descriptor ring */
  354. dma_addr_t TxPhyAddr;
  355. dma_addr_t RxPhyAddr;
  356. struct sk_buff *Rx_skbuff[NUM_RX_DESC]; /* Rx data buffers */
  357. struct ring_info tx_skb[NUM_TX_DESC]; /* Tx data buffers */
  358. unsigned align;
  359. unsigned rx_buf_sz;
  360. struct timer_list timer;
  361. u16 cp_cmd;
  362. u16 intr_event;
  363. u16 napi_event;
  364. u16 intr_mask;
  365. int phy_auto_nego_reg;
  366. int phy_1000_ctrl_reg;
  367. #ifdef CONFIG_R8169_VLAN
  368. struct vlan_group *vlgrp;
  369. #endif
  370. int (*set_speed)(struct net_device *, u8 autoneg, u16 speed, u8 duplex);
  371. void (*get_settings)(struct net_device *, struct ethtool_cmd *);
  372. void (*phy_reset_enable)(void __iomem *);
  373. void (*hw_start)(struct net_device *);
  374. unsigned int (*phy_reset_pending)(void __iomem *);
  375. unsigned int (*link_ok)(void __iomem *);
  376. struct delayed_work task;
  377. unsigned features;
  378. };
  379. MODULE_AUTHOR("Realtek and the Linux r8169 crew <netdev@vger.kernel.org>");
  380. MODULE_DESCRIPTION("RealTek RTL-8169 Gigabit Ethernet driver");
  381. module_param(rx_copybreak, int, 0);
  382. MODULE_PARM_DESC(rx_copybreak, "Copy breakpoint for copy-only-tiny-frames");
  383. module_param(use_dac, int, 0);
  384. MODULE_PARM_DESC(use_dac, "Enable PCI DAC. Unsafe on 32 bit PCI slot.");
  385. module_param_named(debug, debug.msg_enable, int, 0);
  386. MODULE_PARM_DESC(debug, "Debug verbosity level (0=none, ..., 16=all)");
  387. MODULE_LICENSE("GPL");
  388. MODULE_VERSION(RTL8169_VERSION);
  389. static int rtl8169_open(struct net_device *dev);
  390. static int rtl8169_start_xmit(struct sk_buff *skb, struct net_device *dev);
  391. static irqreturn_t rtl8169_interrupt(int irq, void *dev_instance);
  392. static int rtl8169_init_ring(struct net_device *dev);
  393. static void rtl_hw_start(struct net_device *dev);
  394. static int rtl8169_close(struct net_device *dev);
  395. static void rtl_set_rx_mode(struct net_device *dev);
  396. static void rtl8169_tx_timeout(struct net_device *dev);
  397. static struct net_device_stats *rtl8169_get_stats(struct net_device *dev);
  398. static int rtl8169_rx_interrupt(struct net_device *, struct rtl8169_private *,
  399. void __iomem *, u32 budget);
  400. static int rtl8169_change_mtu(struct net_device *dev, int new_mtu);
  401. static void rtl8169_down(struct net_device *dev);
  402. static void rtl8169_rx_clear(struct rtl8169_private *tp);
  403. #ifdef CONFIG_R8169_NAPI
  404. static int rtl8169_poll(struct napi_struct *napi, int budget);
  405. #endif
  406. static const unsigned int rtl8169_rx_config =
  407. (RX_FIFO_THRESH << RxCfgFIFOShift) | (RX_DMA_BURST << RxCfgDMAShift);
  408. static void mdio_write(void __iomem *ioaddr, int reg_addr, int value)
  409. {
  410. int i;
  411. RTL_W32(PHYAR, 0x80000000 | (reg_addr & 0xFF) << 16 | value);
  412. for (i = 20; i > 0; i--) {
  413. /*
  414. * Check if the RTL8169 has completed writing to the specified
  415. * MII register.
  416. */
  417. if (!(RTL_R32(PHYAR) & 0x80000000))
  418. break;
  419. udelay(25);
  420. }
  421. }
  422. static int mdio_read(void __iomem *ioaddr, int reg_addr)
  423. {
  424. int i, value = -1;
  425. RTL_W32(PHYAR, 0x0 | (reg_addr & 0xFF) << 16);
  426. for (i = 20; i > 0; i--) {
  427. /*
  428. * Check if the RTL8169 has completed retrieving data from
  429. * the specified MII register.
  430. */
  431. if (RTL_R32(PHYAR) & 0x80000000) {
  432. value = (int) (RTL_R32(PHYAR) & 0xFFFF);
  433. break;
  434. }
  435. udelay(25);
  436. }
  437. return value;
  438. }
  439. static void rtl8169_irq_mask_and_ack(void __iomem *ioaddr)
  440. {
  441. RTL_W16(IntrMask, 0x0000);
  442. RTL_W16(IntrStatus, 0xffff);
  443. }
  444. static void rtl8169_asic_down(void __iomem *ioaddr)
  445. {
  446. RTL_W8(ChipCmd, 0x00);
  447. rtl8169_irq_mask_and_ack(ioaddr);
  448. RTL_R16(CPlusCmd);
  449. }
  450. static unsigned int rtl8169_tbi_reset_pending(void __iomem *ioaddr)
  451. {
  452. return RTL_R32(TBICSR) & TBIReset;
  453. }
  454. static unsigned int rtl8169_xmii_reset_pending(void __iomem *ioaddr)
  455. {
  456. return mdio_read(ioaddr, MII_BMCR) & BMCR_RESET;
  457. }
  458. static unsigned int rtl8169_tbi_link_ok(void __iomem *ioaddr)
  459. {
  460. return RTL_R32(TBICSR) & TBILinkOk;
  461. }
  462. static unsigned int rtl8169_xmii_link_ok(void __iomem *ioaddr)
  463. {
  464. return RTL_R8(PHYstatus) & LinkStatus;
  465. }
  466. static void rtl8169_tbi_reset_enable(void __iomem *ioaddr)
  467. {
  468. RTL_W32(TBICSR, RTL_R32(TBICSR) | TBIReset);
  469. }
  470. static void rtl8169_xmii_reset_enable(void __iomem *ioaddr)
  471. {
  472. unsigned int val;
  473. val = mdio_read(ioaddr, MII_BMCR) | BMCR_RESET;
  474. mdio_write(ioaddr, MII_BMCR, val & 0xffff);
  475. }
  476. static void rtl8169_check_link_status(struct net_device *dev,
  477. struct rtl8169_private *tp,
  478. void __iomem *ioaddr)
  479. {
  480. unsigned long flags;
  481. spin_lock_irqsave(&tp->lock, flags);
  482. if (tp->link_ok(ioaddr)) {
  483. netif_carrier_on(dev);
  484. if (netif_msg_ifup(tp))
  485. printk(KERN_INFO PFX "%s: link up\n", dev->name);
  486. } else {
  487. if (netif_msg_ifdown(tp))
  488. printk(KERN_INFO PFX "%s: link down\n", dev->name);
  489. netif_carrier_off(dev);
  490. }
  491. spin_unlock_irqrestore(&tp->lock, flags);
  492. }
  493. static void rtl8169_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  494. {
  495. struct rtl8169_private *tp = netdev_priv(dev);
  496. void __iomem *ioaddr = tp->mmio_addr;
  497. u8 options;
  498. wol->wolopts = 0;
  499. #define WAKE_ANY (WAKE_PHY | WAKE_MAGIC | WAKE_UCAST | WAKE_BCAST | WAKE_MCAST)
  500. wol->supported = WAKE_ANY;
  501. spin_lock_irq(&tp->lock);
  502. options = RTL_R8(Config1);
  503. if (!(options & PMEnable))
  504. goto out_unlock;
  505. options = RTL_R8(Config3);
  506. if (options & LinkUp)
  507. wol->wolopts |= WAKE_PHY;
  508. if (options & MagicPacket)
  509. wol->wolopts |= WAKE_MAGIC;
  510. options = RTL_R8(Config5);
  511. if (options & UWF)
  512. wol->wolopts |= WAKE_UCAST;
  513. if (options & BWF)
  514. wol->wolopts |= WAKE_BCAST;
  515. if (options & MWF)
  516. wol->wolopts |= WAKE_MCAST;
  517. out_unlock:
  518. spin_unlock_irq(&tp->lock);
  519. }
  520. static int rtl8169_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  521. {
  522. struct rtl8169_private *tp = netdev_priv(dev);
  523. void __iomem *ioaddr = tp->mmio_addr;
  524. unsigned int i;
  525. static struct {
  526. u32 opt;
  527. u16 reg;
  528. u8 mask;
  529. } cfg[] = {
  530. { WAKE_ANY, Config1, PMEnable },
  531. { WAKE_PHY, Config3, LinkUp },
  532. { WAKE_MAGIC, Config3, MagicPacket },
  533. { WAKE_UCAST, Config5, UWF },
  534. { WAKE_BCAST, Config5, BWF },
  535. { WAKE_MCAST, Config5, MWF },
  536. { WAKE_ANY, Config5, LanWake }
  537. };
  538. spin_lock_irq(&tp->lock);
  539. RTL_W8(Cfg9346, Cfg9346_Unlock);
  540. for (i = 0; i < ARRAY_SIZE(cfg); i++) {
  541. u8 options = RTL_R8(cfg[i].reg) & ~cfg[i].mask;
  542. if (wol->wolopts & cfg[i].opt)
  543. options |= cfg[i].mask;
  544. RTL_W8(cfg[i].reg, options);
  545. }
  546. RTL_W8(Cfg9346, Cfg9346_Lock);
  547. if (wol->wolopts)
  548. tp->features |= RTL_FEATURE_WOL;
  549. else
  550. tp->features &= ~RTL_FEATURE_WOL;
  551. spin_unlock_irq(&tp->lock);
  552. return 0;
  553. }
  554. static void rtl8169_get_drvinfo(struct net_device *dev,
  555. struct ethtool_drvinfo *info)
  556. {
  557. struct rtl8169_private *tp = netdev_priv(dev);
  558. strcpy(info->driver, MODULENAME);
  559. strcpy(info->version, RTL8169_VERSION);
  560. strcpy(info->bus_info, pci_name(tp->pci_dev));
  561. }
  562. static int rtl8169_get_regs_len(struct net_device *dev)
  563. {
  564. return R8169_REGS_SIZE;
  565. }
  566. static int rtl8169_set_speed_tbi(struct net_device *dev,
  567. u8 autoneg, u16 speed, u8 duplex)
  568. {
  569. struct rtl8169_private *tp = netdev_priv(dev);
  570. void __iomem *ioaddr = tp->mmio_addr;
  571. int ret = 0;
  572. u32 reg;
  573. reg = RTL_R32(TBICSR);
  574. if ((autoneg == AUTONEG_DISABLE) && (speed == SPEED_1000) &&
  575. (duplex == DUPLEX_FULL)) {
  576. RTL_W32(TBICSR, reg & ~(TBINwEnable | TBINwRestart));
  577. } else if (autoneg == AUTONEG_ENABLE)
  578. RTL_W32(TBICSR, reg | TBINwEnable | TBINwRestart);
  579. else {
  580. if (netif_msg_link(tp)) {
  581. printk(KERN_WARNING "%s: "
  582. "incorrect speed setting refused in TBI mode\n",
  583. dev->name);
  584. }
  585. ret = -EOPNOTSUPP;
  586. }
  587. return ret;
  588. }
  589. static int rtl8169_set_speed_xmii(struct net_device *dev,
  590. u8 autoneg, u16 speed, u8 duplex)
  591. {
  592. struct rtl8169_private *tp = netdev_priv(dev);
  593. void __iomem *ioaddr = tp->mmio_addr;
  594. int auto_nego, giga_ctrl;
  595. auto_nego = mdio_read(ioaddr, MII_ADVERTISE);
  596. auto_nego &= ~(ADVERTISE_10HALF | ADVERTISE_10FULL |
  597. ADVERTISE_100HALF | ADVERTISE_100FULL);
  598. giga_ctrl = mdio_read(ioaddr, MII_CTRL1000);
  599. giga_ctrl &= ~(ADVERTISE_1000FULL | ADVERTISE_1000HALF);
  600. if (autoneg == AUTONEG_ENABLE) {
  601. auto_nego |= (ADVERTISE_10HALF | ADVERTISE_10FULL |
  602. ADVERTISE_100HALF | ADVERTISE_100FULL);
  603. giga_ctrl |= ADVERTISE_1000FULL | ADVERTISE_1000HALF;
  604. } else {
  605. if (speed == SPEED_10)
  606. auto_nego |= ADVERTISE_10HALF | ADVERTISE_10FULL;
  607. else if (speed == SPEED_100)
  608. auto_nego |= ADVERTISE_100HALF | ADVERTISE_100FULL;
  609. else if (speed == SPEED_1000)
  610. giga_ctrl |= ADVERTISE_1000FULL | ADVERTISE_1000HALF;
  611. if (duplex == DUPLEX_HALF)
  612. auto_nego &= ~(ADVERTISE_10FULL | ADVERTISE_100FULL);
  613. if (duplex == DUPLEX_FULL)
  614. auto_nego &= ~(ADVERTISE_10HALF | ADVERTISE_100HALF);
  615. /* This tweak comes straight from Realtek's driver. */
  616. if ((speed == SPEED_100) && (duplex == DUPLEX_HALF) &&
  617. ((tp->mac_version == RTL_GIGA_MAC_VER_13) ||
  618. (tp->mac_version == RTL_GIGA_MAC_VER_16))) {
  619. auto_nego = ADVERTISE_100HALF | ADVERTISE_CSMA;
  620. }
  621. }
  622. /* The 8100e/8101e do Fast Ethernet only. */
  623. if ((tp->mac_version == RTL_GIGA_MAC_VER_13) ||
  624. (tp->mac_version == RTL_GIGA_MAC_VER_14) ||
  625. (tp->mac_version == RTL_GIGA_MAC_VER_15) ||
  626. (tp->mac_version == RTL_GIGA_MAC_VER_16)) {
  627. if ((giga_ctrl & (ADVERTISE_1000FULL | ADVERTISE_1000HALF)) &&
  628. netif_msg_link(tp)) {
  629. printk(KERN_INFO "%s: PHY does not support 1000Mbps.\n",
  630. dev->name);
  631. }
  632. giga_ctrl &= ~(ADVERTISE_1000FULL | ADVERTISE_1000HALF);
  633. }
  634. auto_nego |= ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
  635. if ((tp->mac_version == RTL_GIGA_MAC_VER_12) ||
  636. (tp->mac_version == RTL_GIGA_MAC_VER_17)) {
  637. /* Vendor specific (0x1f) and reserved (0x0e) MII registers. */
  638. mdio_write(ioaddr, 0x1f, 0x0000);
  639. mdio_write(ioaddr, 0x0e, 0x0000);
  640. }
  641. tp->phy_auto_nego_reg = auto_nego;
  642. tp->phy_1000_ctrl_reg = giga_ctrl;
  643. mdio_write(ioaddr, MII_ADVERTISE, auto_nego);
  644. mdio_write(ioaddr, MII_CTRL1000, giga_ctrl);
  645. mdio_write(ioaddr, MII_BMCR, BMCR_ANENABLE | BMCR_ANRESTART);
  646. return 0;
  647. }
  648. static int rtl8169_set_speed(struct net_device *dev,
  649. u8 autoneg, u16 speed, u8 duplex)
  650. {
  651. struct rtl8169_private *tp = netdev_priv(dev);
  652. int ret;
  653. ret = tp->set_speed(dev, autoneg, speed, duplex);
  654. if (netif_running(dev) && (tp->phy_1000_ctrl_reg & ADVERTISE_1000FULL))
  655. mod_timer(&tp->timer, jiffies + RTL8169_PHY_TIMEOUT);
  656. return ret;
  657. }
  658. static int rtl8169_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  659. {
  660. struct rtl8169_private *tp = netdev_priv(dev);
  661. unsigned long flags;
  662. int ret;
  663. spin_lock_irqsave(&tp->lock, flags);
  664. ret = rtl8169_set_speed(dev, cmd->autoneg, cmd->speed, cmd->duplex);
  665. spin_unlock_irqrestore(&tp->lock, flags);
  666. return ret;
  667. }
  668. static u32 rtl8169_get_rx_csum(struct net_device *dev)
  669. {
  670. struct rtl8169_private *tp = netdev_priv(dev);
  671. return tp->cp_cmd & RxChkSum;
  672. }
  673. static int rtl8169_set_rx_csum(struct net_device *dev, u32 data)
  674. {
  675. struct rtl8169_private *tp = netdev_priv(dev);
  676. void __iomem *ioaddr = tp->mmio_addr;
  677. unsigned long flags;
  678. spin_lock_irqsave(&tp->lock, flags);
  679. if (data)
  680. tp->cp_cmd |= RxChkSum;
  681. else
  682. tp->cp_cmd &= ~RxChkSum;
  683. RTL_W16(CPlusCmd, tp->cp_cmd);
  684. RTL_R16(CPlusCmd);
  685. spin_unlock_irqrestore(&tp->lock, flags);
  686. return 0;
  687. }
  688. #ifdef CONFIG_R8169_VLAN
  689. static inline u32 rtl8169_tx_vlan_tag(struct rtl8169_private *tp,
  690. struct sk_buff *skb)
  691. {
  692. return (tp->vlgrp && vlan_tx_tag_present(skb)) ?
  693. TxVlanTag | swab16(vlan_tx_tag_get(skb)) : 0x00;
  694. }
  695. static void rtl8169_vlan_rx_register(struct net_device *dev,
  696. struct vlan_group *grp)
  697. {
  698. struct rtl8169_private *tp = netdev_priv(dev);
  699. void __iomem *ioaddr = tp->mmio_addr;
  700. unsigned long flags;
  701. spin_lock_irqsave(&tp->lock, flags);
  702. tp->vlgrp = grp;
  703. if (tp->vlgrp)
  704. tp->cp_cmd |= RxVlan;
  705. else
  706. tp->cp_cmd &= ~RxVlan;
  707. RTL_W16(CPlusCmd, tp->cp_cmd);
  708. RTL_R16(CPlusCmd);
  709. spin_unlock_irqrestore(&tp->lock, flags);
  710. }
  711. static int rtl8169_rx_vlan_skb(struct rtl8169_private *tp, struct RxDesc *desc,
  712. struct sk_buff *skb)
  713. {
  714. u32 opts2 = le32_to_cpu(desc->opts2);
  715. int ret;
  716. if (tp->vlgrp && (opts2 & RxVlanTag)) {
  717. rtl8169_rx_hwaccel_skb(skb, tp->vlgrp, swab16(opts2 & 0xffff));
  718. ret = 0;
  719. } else
  720. ret = -1;
  721. desc->opts2 = 0;
  722. return ret;
  723. }
  724. #else /* !CONFIG_R8169_VLAN */
  725. static inline u32 rtl8169_tx_vlan_tag(struct rtl8169_private *tp,
  726. struct sk_buff *skb)
  727. {
  728. return 0;
  729. }
  730. static int rtl8169_rx_vlan_skb(struct rtl8169_private *tp, struct RxDesc *desc,
  731. struct sk_buff *skb)
  732. {
  733. return -1;
  734. }
  735. #endif
  736. static void rtl8169_gset_tbi(struct net_device *dev, struct ethtool_cmd *cmd)
  737. {
  738. struct rtl8169_private *tp = netdev_priv(dev);
  739. void __iomem *ioaddr = tp->mmio_addr;
  740. u32 status;
  741. cmd->supported =
  742. SUPPORTED_1000baseT_Full | SUPPORTED_Autoneg | SUPPORTED_FIBRE;
  743. cmd->port = PORT_FIBRE;
  744. cmd->transceiver = XCVR_INTERNAL;
  745. status = RTL_R32(TBICSR);
  746. cmd->advertising = (status & TBINwEnable) ? ADVERTISED_Autoneg : 0;
  747. cmd->autoneg = !!(status & TBINwEnable);
  748. cmd->speed = SPEED_1000;
  749. cmd->duplex = DUPLEX_FULL; /* Always set */
  750. }
  751. static void rtl8169_gset_xmii(struct net_device *dev, struct ethtool_cmd *cmd)
  752. {
  753. struct rtl8169_private *tp = netdev_priv(dev);
  754. void __iomem *ioaddr = tp->mmio_addr;
  755. u8 status;
  756. cmd->supported = SUPPORTED_10baseT_Half |
  757. SUPPORTED_10baseT_Full |
  758. SUPPORTED_100baseT_Half |
  759. SUPPORTED_100baseT_Full |
  760. SUPPORTED_1000baseT_Full |
  761. SUPPORTED_Autoneg |
  762. SUPPORTED_TP;
  763. cmd->autoneg = 1;
  764. cmd->advertising = ADVERTISED_TP | ADVERTISED_Autoneg;
  765. if (tp->phy_auto_nego_reg & ADVERTISE_10HALF)
  766. cmd->advertising |= ADVERTISED_10baseT_Half;
  767. if (tp->phy_auto_nego_reg & ADVERTISE_10FULL)
  768. cmd->advertising |= ADVERTISED_10baseT_Full;
  769. if (tp->phy_auto_nego_reg & ADVERTISE_100HALF)
  770. cmd->advertising |= ADVERTISED_100baseT_Half;
  771. if (tp->phy_auto_nego_reg & ADVERTISE_100FULL)
  772. cmd->advertising |= ADVERTISED_100baseT_Full;
  773. if (tp->phy_1000_ctrl_reg & ADVERTISE_1000FULL)
  774. cmd->advertising |= ADVERTISED_1000baseT_Full;
  775. status = RTL_R8(PHYstatus);
  776. if (status & _1000bpsF)
  777. cmd->speed = SPEED_1000;
  778. else if (status & _100bps)
  779. cmd->speed = SPEED_100;
  780. else if (status & _10bps)
  781. cmd->speed = SPEED_10;
  782. if (status & TxFlowCtrl)
  783. cmd->advertising |= ADVERTISED_Asym_Pause;
  784. if (status & RxFlowCtrl)
  785. cmd->advertising |= ADVERTISED_Pause;
  786. cmd->duplex = ((status & _1000bpsF) || (status & FullDup)) ?
  787. DUPLEX_FULL : DUPLEX_HALF;
  788. }
  789. static int rtl8169_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  790. {
  791. struct rtl8169_private *tp = netdev_priv(dev);
  792. unsigned long flags;
  793. spin_lock_irqsave(&tp->lock, flags);
  794. tp->get_settings(dev, cmd);
  795. spin_unlock_irqrestore(&tp->lock, flags);
  796. return 0;
  797. }
  798. static void rtl8169_get_regs(struct net_device *dev, struct ethtool_regs *regs,
  799. void *p)
  800. {
  801. struct rtl8169_private *tp = netdev_priv(dev);
  802. unsigned long flags;
  803. if (regs->len > R8169_REGS_SIZE)
  804. regs->len = R8169_REGS_SIZE;
  805. spin_lock_irqsave(&tp->lock, flags);
  806. memcpy_fromio(p, tp->mmio_addr, regs->len);
  807. spin_unlock_irqrestore(&tp->lock, flags);
  808. }
  809. static u32 rtl8169_get_msglevel(struct net_device *dev)
  810. {
  811. struct rtl8169_private *tp = netdev_priv(dev);
  812. return tp->msg_enable;
  813. }
  814. static void rtl8169_set_msglevel(struct net_device *dev, u32 value)
  815. {
  816. struct rtl8169_private *tp = netdev_priv(dev);
  817. tp->msg_enable = value;
  818. }
  819. static const char rtl8169_gstrings[][ETH_GSTRING_LEN] = {
  820. "tx_packets",
  821. "rx_packets",
  822. "tx_errors",
  823. "rx_errors",
  824. "rx_missed",
  825. "align_errors",
  826. "tx_single_collisions",
  827. "tx_multi_collisions",
  828. "unicast",
  829. "broadcast",
  830. "multicast",
  831. "tx_aborted",
  832. "tx_underrun",
  833. };
  834. struct rtl8169_counters {
  835. __le64 tx_packets;
  836. __le64 rx_packets;
  837. __le64 tx_errors;
  838. __le32 rx_errors;
  839. __le16 rx_missed;
  840. __le16 align_errors;
  841. __le32 tx_one_collision;
  842. __le32 tx_multi_collision;
  843. __le64 rx_unicast;
  844. __le64 rx_broadcast;
  845. __le32 rx_multicast;
  846. __le16 tx_aborted;
  847. __le16 tx_underun;
  848. };
  849. static int rtl8169_get_sset_count(struct net_device *dev, int sset)
  850. {
  851. switch (sset) {
  852. case ETH_SS_STATS:
  853. return ARRAY_SIZE(rtl8169_gstrings);
  854. default:
  855. return -EOPNOTSUPP;
  856. }
  857. }
  858. static void rtl8169_get_ethtool_stats(struct net_device *dev,
  859. struct ethtool_stats *stats, u64 *data)
  860. {
  861. struct rtl8169_private *tp = netdev_priv(dev);
  862. void __iomem *ioaddr = tp->mmio_addr;
  863. struct rtl8169_counters *counters;
  864. dma_addr_t paddr;
  865. u32 cmd;
  866. ASSERT_RTNL();
  867. counters = pci_alloc_consistent(tp->pci_dev, sizeof(*counters), &paddr);
  868. if (!counters)
  869. return;
  870. RTL_W32(CounterAddrHigh, (u64)paddr >> 32);
  871. cmd = (u64)paddr & DMA_32BIT_MASK;
  872. RTL_W32(CounterAddrLow, cmd);
  873. RTL_W32(CounterAddrLow, cmd | CounterDump);
  874. while (RTL_R32(CounterAddrLow) & CounterDump) {
  875. if (msleep_interruptible(1))
  876. break;
  877. }
  878. RTL_W32(CounterAddrLow, 0);
  879. RTL_W32(CounterAddrHigh, 0);
  880. data[0] = le64_to_cpu(counters->tx_packets);
  881. data[1] = le64_to_cpu(counters->rx_packets);
  882. data[2] = le64_to_cpu(counters->tx_errors);
  883. data[3] = le32_to_cpu(counters->rx_errors);
  884. data[4] = le16_to_cpu(counters->rx_missed);
  885. data[5] = le16_to_cpu(counters->align_errors);
  886. data[6] = le32_to_cpu(counters->tx_one_collision);
  887. data[7] = le32_to_cpu(counters->tx_multi_collision);
  888. data[8] = le64_to_cpu(counters->rx_unicast);
  889. data[9] = le64_to_cpu(counters->rx_broadcast);
  890. data[10] = le32_to_cpu(counters->rx_multicast);
  891. data[11] = le16_to_cpu(counters->tx_aborted);
  892. data[12] = le16_to_cpu(counters->tx_underun);
  893. pci_free_consistent(tp->pci_dev, sizeof(*counters), counters, paddr);
  894. }
  895. static void rtl8169_get_strings(struct net_device *dev, u32 stringset, u8 *data)
  896. {
  897. switch(stringset) {
  898. case ETH_SS_STATS:
  899. memcpy(data, *rtl8169_gstrings, sizeof(rtl8169_gstrings));
  900. break;
  901. }
  902. }
  903. static const struct ethtool_ops rtl8169_ethtool_ops = {
  904. .get_drvinfo = rtl8169_get_drvinfo,
  905. .get_regs_len = rtl8169_get_regs_len,
  906. .get_link = ethtool_op_get_link,
  907. .get_settings = rtl8169_get_settings,
  908. .set_settings = rtl8169_set_settings,
  909. .get_msglevel = rtl8169_get_msglevel,
  910. .set_msglevel = rtl8169_set_msglevel,
  911. .get_rx_csum = rtl8169_get_rx_csum,
  912. .set_rx_csum = rtl8169_set_rx_csum,
  913. .set_tx_csum = ethtool_op_set_tx_csum,
  914. .set_sg = ethtool_op_set_sg,
  915. .set_tso = ethtool_op_set_tso,
  916. .get_regs = rtl8169_get_regs,
  917. .get_wol = rtl8169_get_wol,
  918. .set_wol = rtl8169_set_wol,
  919. .get_strings = rtl8169_get_strings,
  920. .get_sset_count = rtl8169_get_sset_count,
  921. .get_ethtool_stats = rtl8169_get_ethtool_stats,
  922. };
  923. static void rtl8169_write_gmii_reg_bit(void __iomem *ioaddr, int reg,
  924. int bitnum, int bitval)
  925. {
  926. int val;
  927. val = mdio_read(ioaddr, reg);
  928. val = (bitval == 1) ?
  929. val | (bitval << bitnum) : val & ~(0x0001 << bitnum);
  930. mdio_write(ioaddr, reg, val & 0xffff);
  931. }
  932. static void rtl8169_get_mac_version(struct rtl8169_private *tp,
  933. void __iomem *ioaddr)
  934. {
  935. /*
  936. * The driver currently handles the 8168Bf and the 8168Be identically
  937. * but they can be identified more specifically through the test below
  938. * if needed:
  939. *
  940. * (RTL_R32(TxConfig) & 0x700000) == 0x500000 ? 8168Bf : 8168Be
  941. *
  942. * Same thing for the 8101Eb and the 8101Ec:
  943. *
  944. * (RTL_R32(TxConfig) & 0x700000) == 0x200000 ? 8101Eb : 8101Ec
  945. */
  946. const struct {
  947. u32 mask;
  948. u32 val;
  949. int mac_version;
  950. } mac_info[] = {
  951. /* 8168B family. */
  952. { 0x7c800000, 0x3c800000, RTL_GIGA_MAC_VER_18 },
  953. { 0x7cf00000, 0x3c000000, RTL_GIGA_MAC_VER_19 },
  954. { 0x7cf00000, 0x3c200000, RTL_GIGA_MAC_VER_20 },
  955. { 0x7c800000, 0x3c000000, RTL_GIGA_MAC_VER_20 },
  956. /* 8168B family. */
  957. { 0x7cf00000, 0x38000000, RTL_GIGA_MAC_VER_12 },
  958. { 0x7cf00000, 0x38500000, RTL_GIGA_MAC_VER_17 },
  959. { 0x7c800000, 0x38000000, RTL_GIGA_MAC_VER_17 },
  960. { 0x7c800000, 0x30000000, RTL_GIGA_MAC_VER_11 },
  961. /* 8101 family. */
  962. { 0x7cf00000, 0x34000000, RTL_GIGA_MAC_VER_13 },
  963. { 0x7cf00000, 0x34200000, RTL_GIGA_MAC_VER_16 },
  964. { 0x7c800000, 0x34000000, RTL_GIGA_MAC_VER_16 },
  965. /* FIXME: where did these entries come from ? -- FR */
  966. { 0xfc800000, 0x38800000, RTL_GIGA_MAC_VER_15 },
  967. { 0xfc800000, 0x30800000, RTL_GIGA_MAC_VER_14 },
  968. /* 8110 family. */
  969. { 0xfc800000, 0x98000000, RTL_GIGA_MAC_VER_06 },
  970. { 0xfc800000, 0x18000000, RTL_GIGA_MAC_VER_05 },
  971. { 0xfc800000, 0x10000000, RTL_GIGA_MAC_VER_04 },
  972. { 0xfc800000, 0x04000000, RTL_GIGA_MAC_VER_03 },
  973. { 0xfc800000, 0x00800000, RTL_GIGA_MAC_VER_02 },
  974. { 0xfc800000, 0x00000000, RTL_GIGA_MAC_VER_01 },
  975. { 0x00000000, 0x00000000, RTL_GIGA_MAC_VER_01 } /* Catch-all */
  976. }, *p = mac_info;
  977. u32 reg;
  978. reg = RTL_R32(TxConfig);
  979. while ((reg & p->mask) != p->val)
  980. p++;
  981. tp->mac_version = p->mac_version;
  982. if (p->mask == 0x00000000) {
  983. struct pci_dev *pdev = tp->pci_dev;
  984. dev_info(&pdev->dev, "unknown MAC (%08x)\n", reg);
  985. }
  986. }
  987. static void rtl8169_print_mac_version(struct rtl8169_private *tp)
  988. {
  989. dprintk("mac_version = 0x%02x\n", tp->mac_version);
  990. }
  991. struct phy_reg {
  992. u16 reg;
  993. u16 val;
  994. };
  995. static void rtl_phy_write(void __iomem *ioaddr, struct phy_reg *regs, int len)
  996. {
  997. while (len-- > 0) {
  998. mdio_write(ioaddr, regs->reg, regs->val);
  999. regs++;
  1000. }
  1001. }
  1002. static void rtl8169s_hw_phy_config(void __iomem *ioaddr)
  1003. {
  1004. struct {
  1005. u16 regs[5]; /* Beware of bit-sign propagation */
  1006. } phy_magic[5] = { {
  1007. { 0x0000, //w 4 15 12 0
  1008. 0x00a1, //w 3 15 0 00a1
  1009. 0x0008, //w 2 15 0 0008
  1010. 0x1020, //w 1 15 0 1020
  1011. 0x1000 } },{ //w 0 15 0 1000
  1012. { 0x7000, //w 4 15 12 7
  1013. 0xff41, //w 3 15 0 ff41
  1014. 0xde60, //w 2 15 0 de60
  1015. 0x0140, //w 1 15 0 0140
  1016. 0x0077 } },{ //w 0 15 0 0077
  1017. { 0xa000, //w 4 15 12 a
  1018. 0xdf01, //w 3 15 0 df01
  1019. 0xdf20, //w 2 15 0 df20
  1020. 0xff95, //w 1 15 0 ff95
  1021. 0xfa00 } },{ //w 0 15 0 fa00
  1022. { 0xb000, //w 4 15 12 b
  1023. 0xff41, //w 3 15 0 ff41
  1024. 0xde20, //w 2 15 0 de20
  1025. 0x0140, //w 1 15 0 0140
  1026. 0x00bb } },{ //w 0 15 0 00bb
  1027. { 0xf000, //w 4 15 12 f
  1028. 0xdf01, //w 3 15 0 df01
  1029. 0xdf20, //w 2 15 0 df20
  1030. 0xff95, //w 1 15 0 ff95
  1031. 0xbf00 } //w 0 15 0 bf00
  1032. }
  1033. }, *p = phy_magic;
  1034. unsigned int i;
  1035. mdio_write(ioaddr, 0x1f, 0x0001); //w 31 2 0 1
  1036. mdio_write(ioaddr, 0x15, 0x1000); //w 21 15 0 1000
  1037. mdio_write(ioaddr, 0x18, 0x65c7); //w 24 15 0 65c7
  1038. rtl8169_write_gmii_reg_bit(ioaddr, 4, 11, 0); //w 4 11 11 0
  1039. for (i = 0; i < ARRAY_SIZE(phy_magic); i++, p++) {
  1040. int val, pos = 4;
  1041. val = (mdio_read(ioaddr, pos) & 0x0fff) | (p->regs[0] & 0xffff);
  1042. mdio_write(ioaddr, pos, val);
  1043. while (--pos >= 0)
  1044. mdio_write(ioaddr, pos, p->regs[4 - pos] & 0xffff);
  1045. rtl8169_write_gmii_reg_bit(ioaddr, 4, 11, 1); //w 4 11 11 1
  1046. rtl8169_write_gmii_reg_bit(ioaddr, 4, 11, 0); //w 4 11 11 0
  1047. }
  1048. mdio_write(ioaddr, 0x1f, 0x0000); //w 31 2 0 0
  1049. }
  1050. static void rtl8169sb_hw_phy_config(void __iomem *ioaddr)
  1051. {
  1052. struct phy_reg phy_reg_init[] = {
  1053. { 0x1f, 0x0002 },
  1054. { 0x01, 0x90d0 },
  1055. { 0x1f, 0x0000 }
  1056. };
  1057. rtl_phy_write(ioaddr, phy_reg_init, ARRAY_SIZE(phy_reg_init));
  1058. }
  1059. static void rtl8168cp_hw_phy_config(void __iomem *ioaddr)
  1060. {
  1061. struct phy_reg phy_reg_init[] = {
  1062. { 0x1f, 0x0000 },
  1063. { 0x1d, 0x0f00 },
  1064. { 0x1f, 0x0002 },
  1065. { 0x0c, 0x1ec8 },
  1066. { 0x1f, 0x0000 }
  1067. };
  1068. rtl_phy_write(ioaddr, phy_reg_init, ARRAY_SIZE(phy_reg_init));
  1069. }
  1070. static void rtl8168c_hw_phy_config(void __iomem *ioaddr)
  1071. {
  1072. struct phy_reg phy_reg_init[] = {
  1073. { 0x1f, 0x0002 },
  1074. { 0x00, 0x88d4 },
  1075. { 0x01, 0x82b1 },
  1076. { 0x03, 0x7002 },
  1077. { 0x08, 0x9e30 },
  1078. { 0x09, 0x01f0 },
  1079. { 0x0a, 0x5500 },
  1080. { 0x0c, 0x00c8 },
  1081. { 0x1f, 0x0003 },
  1082. { 0x12, 0xc096 },
  1083. { 0x16, 0x000a },
  1084. { 0x1f, 0x0000 }
  1085. };
  1086. rtl_phy_write(ioaddr, phy_reg_init, ARRAY_SIZE(phy_reg_init));
  1087. }
  1088. static void rtl_hw_phy_config(struct net_device *dev)
  1089. {
  1090. struct rtl8169_private *tp = netdev_priv(dev);
  1091. void __iomem *ioaddr = tp->mmio_addr;
  1092. rtl8169_print_mac_version(tp);
  1093. switch (tp->mac_version) {
  1094. case RTL_GIGA_MAC_VER_01:
  1095. break;
  1096. case RTL_GIGA_MAC_VER_02:
  1097. case RTL_GIGA_MAC_VER_03:
  1098. rtl8169s_hw_phy_config(ioaddr);
  1099. break;
  1100. case RTL_GIGA_MAC_VER_04:
  1101. rtl8169sb_hw_phy_config(ioaddr);
  1102. break;
  1103. case RTL_GIGA_MAC_VER_18:
  1104. rtl8168cp_hw_phy_config(ioaddr);
  1105. break;
  1106. case RTL_GIGA_MAC_VER_19:
  1107. rtl8168c_hw_phy_config(ioaddr);
  1108. break;
  1109. default:
  1110. break;
  1111. }
  1112. }
  1113. static void rtl8169_phy_timer(unsigned long __opaque)
  1114. {
  1115. struct net_device *dev = (struct net_device *)__opaque;
  1116. struct rtl8169_private *tp = netdev_priv(dev);
  1117. struct timer_list *timer = &tp->timer;
  1118. void __iomem *ioaddr = tp->mmio_addr;
  1119. unsigned long timeout = RTL8169_PHY_TIMEOUT;
  1120. assert(tp->mac_version > RTL_GIGA_MAC_VER_01);
  1121. if (!(tp->phy_1000_ctrl_reg & ADVERTISE_1000FULL))
  1122. return;
  1123. spin_lock_irq(&tp->lock);
  1124. if (tp->phy_reset_pending(ioaddr)) {
  1125. /*
  1126. * A busy loop could burn quite a few cycles on nowadays CPU.
  1127. * Let's delay the execution of the timer for a few ticks.
  1128. */
  1129. timeout = HZ/10;
  1130. goto out_mod_timer;
  1131. }
  1132. if (tp->link_ok(ioaddr))
  1133. goto out_unlock;
  1134. if (netif_msg_link(tp))
  1135. printk(KERN_WARNING "%s: PHY reset until link up\n", dev->name);
  1136. tp->phy_reset_enable(ioaddr);
  1137. out_mod_timer:
  1138. mod_timer(timer, jiffies + timeout);
  1139. out_unlock:
  1140. spin_unlock_irq(&tp->lock);
  1141. }
  1142. static inline void rtl8169_delete_timer(struct net_device *dev)
  1143. {
  1144. struct rtl8169_private *tp = netdev_priv(dev);
  1145. struct timer_list *timer = &tp->timer;
  1146. if (tp->mac_version <= RTL_GIGA_MAC_VER_01)
  1147. return;
  1148. del_timer_sync(timer);
  1149. }
  1150. static inline void rtl8169_request_timer(struct net_device *dev)
  1151. {
  1152. struct rtl8169_private *tp = netdev_priv(dev);
  1153. struct timer_list *timer = &tp->timer;
  1154. if (tp->mac_version <= RTL_GIGA_MAC_VER_01)
  1155. return;
  1156. mod_timer(timer, jiffies + RTL8169_PHY_TIMEOUT);
  1157. }
  1158. #ifdef CONFIG_NET_POLL_CONTROLLER
  1159. /*
  1160. * Polling 'interrupt' - used by things like netconsole to send skbs
  1161. * without having to re-enable interrupts. It's not called while
  1162. * the interrupt routine is executing.
  1163. */
  1164. static void rtl8169_netpoll(struct net_device *dev)
  1165. {
  1166. struct rtl8169_private *tp = netdev_priv(dev);
  1167. struct pci_dev *pdev = tp->pci_dev;
  1168. disable_irq(pdev->irq);
  1169. rtl8169_interrupt(pdev->irq, dev);
  1170. enable_irq(pdev->irq);
  1171. }
  1172. #endif
  1173. static void rtl8169_release_board(struct pci_dev *pdev, struct net_device *dev,
  1174. void __iomem *ioaddr)
  1175. {
  1176. iounmap(ioaddr);
  1177. pci_release_regions(pdev);
  1178. pci_disable_device(pdev);
  1179. free_netdev(dev);
  1180. }
  1181. static void rtl8169_phy_reset(struct net_device *dev,
  1182. struct rtl8169_private *tp)
  1183. {
  1184. void __iomem *ioaddr = tp->mmio_addr;
  1185. unsigned int i;
  1186. tp->phy_reset_enable(ioaddr);
  1187. for (i = 0; i < 100; i++) {
  1188. if (!tp->phy_reset_pending(ioaddr))
  1189. return;
  1190. msleep(1);
  1191. }
  1192. if (netif_msg_link(tp))
  1193. printk(KERN_ERR "%s: PHY reset failed.\n", dev->name);
  1194. }
  1195. static void rtl8169_init_phy(struct net_device *dev, struct rtl8169_private *tp)
  1196. {
  1197. void __iomem *ioaddr = tp->mmio_addr;
  1198. rtl_hw_phy_config(dev);
  1199. dprintk("Set MAC Reg C+CR Offset 0x82h = 0x01h\n");
  1200. RTL_W8(0x82, 0x01);
  1201. pci_write_config_byte(tp->pci_dev, PCI_LATENCY_TIMER, 0x40);
  1202. if (tp->mac_version <= RTL_GIGA_MAC_VER_06)
  1203. pci_write_config_byte(tp->pci_dev, PCI_CACHE_LINE_SIZE, 0x08);
  1204. if (tp->mac_version == RTL_GIGA_MAC_VER_02) {
  1205. dprintk("Set MAC Reg C+CR Offset 0x82h = 0x01h\n");
  1206. RTL_W8(0x82, 0x01);
  1207. dprintk("Set PHY Reg 0x0bh = 0x00h\n");
  1208. mdio_write(ioaddr, 0x0b, 0x0000); //w 0x0b 15 0 0
  1209. }
  1210. rtl8169_phy_reset(dev, tp);
  1211. /*
  1212. * rtl8169_set_speed_xmii takes good care of the Fast Ethernet
  1213. * only 8101. Don't panic.
  1214. */
  1215. rtl8169_set_speed(dev, AUTONEG_ENABLE, SPEED_1000, DUPLEX_FULL);
  1216. if ((RTL_R8(PHYstatus) & TBI_Enable) && netif_msg_link(tp))
  1217. printk(KERN_INFO PFX "%s: TBI auto-negotiating\n", dev->name);
  1218. }
  1219. static void rtl_rar_set(struct rtl8169_private *tp, u8 *addr)
  1220. {
  1221. void __iomem *ioaddr = tp->mmio_addr;
  1222. u32 high;
  1223. u32 low;
  1224. low = addr[0] | (addr[1] << 8) | (addr[2] << 16) | (addr[3] << 24);
  1225. high = addr[4] | (addr[5] << 8);
  1226. spin_lock_irq(&tp->lock);
  1227. RTL_W8(Cfg9346, Cfg9346_Unlock);
  1228. RTL_W32(MAC0, low);
  1229. RTL_W32(MAC4, high);
  1230. RTL_W8(Cfg9346, Cfg9346_Lock);
  1231. spin_unlock_irq(&tp->lock);
  1232. }
  1233. static int rtl_set_mac_address(struct net_device *dev, void *p)
  1234. {
  1235. struct rtl8169_private *tp = netdev_priv(dev);
  1236. struct sockaddr *addr = p;
  1237. if (!is_valid_ether_addr(addr->sa_data))
  1238. return -EADDRNOTAVAIL;
  1239. memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
  1240. rtl_rar_set(tp, dev->dev_addr);
  1241. return 0;
  1242. }
  1243. static int rtl8169_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
  1244. {
  1245. struct rtl8169_private *tp = netdev_priv(dev);
  1246. struct mii_ioctl_data *data = if_mii(ifr);
  1247. if (!netif_running(dev))
  1248. return -ENODEV;
  1249. switch (cmd) {
  1250. case SIOCGMIIPHY:
  1251. data->phy_id = 32; /* Internal PHY */
  1252. return 0;
  1253. case SIOCGMIIREG:
  1254. data->val_out = mdio_read(tp->mmio_addr, data->reg_num & 0x1f);
  1255. return 0;
  1256. case SIOCSMIIREG:
  1257. if (!capable(CAP_NET_ADMIN))
  1258. return -EPERM;
  1259. mdio_write(tp->mmio_addr, data->reg_num & 0x1f, data->val_in);
  1260. return 0;
  1261. }
  1262. return -EOPNOTSUPP;
  1263. }
  1264. static const struct rtl_cfg_info {
  1265. void (*hw_start)(struct net_device *);
  1266. unsigned int region;
  1267. unsigned int align;
  1268. u16 intr_event;
  1269. u16 napi_event;
  1270. unsigned msi;
  1271. } rtl_cfg_infos [] = {
  1272. [RTL_CFG_0] = {
  1273. .hw_start = rtl_hw_start_8169,
  1274. .region = 1,
  1275. .align = 0,
  1276. .intr_event = SYSErr | LinkChg | RxOverflow |
  1277. RxFIFOOver | TxErr | TxOK | RxOK | RxErr,
  1278. .napi_event = RxFIFOOver | TxErr | TxOK | RxOK | RxOverflow,
  1279. .msi = 0
  1280. },
  1281. [RTL_CFG_1] = {
  1282. .hw_start = rtl_hw_start_8168,
  1283. .region = 2,
  1284. .align = 8,
  1285. .intr_event = SYSErr | LinkChg | RxOverflow |
  1286. TxErr | TxOK | RxOK | RxErr,
  1287. .napi_event = TxErr | TxOK | RxOK | RxOverflow,
  1288. .msi = RTL_FEATURE_MSI
  1289. },
  1290. [RTL_CFG_2] = {
  1291. .hw_start = rtl_hw_start_8101,
  1292. .region = 2,
  1293. .align = 8,
  1294. .intr_event = SYSErr | LinkChg | RxOverflow | PCSTimeout |
  1295. RxFIFOOver | TxErr | TxOK | RxOK | RxErr,
  1296. .napi_event = RxFIFOOver | TxErr | TxOK | RxOK | RxOverflow,
  1297. .msi = RTL_FEATURE_MSI
  1298. }
  1299. };
  1300. /* Cfg9346_Unlock assumed. */
  1301. static unsigned rtl_try_msi(struct pci_dev *pdev, void __iomem *ioaddr,
  1302. const struct rtl_cfg_info *cfg)
  1303. {
  1304. unsigned msi = 0;
  1305. u8 cfg2;
  1306. cfg2 = RTL_R8(Config2) & ~MSIEnable;
  1307. if (cfg->msi) {
  1308. if (pci_enable_msi(pdev)) {
  1309. dev_info(&pdev->dev, "no MSI. Back to INTx.\n");
  1310. } else {
  1311. cfg2 |= MSIEnable;
  1312. msi = RTL_FEATURE_MSI;
  1313. }
  1314. }
  1315. RTL_W8(Config2, cfg2);
  1316. return msi;
  1317. }
  1318. static void rtl_disable_msi(struct pci_dev *pdev, struct rtl8169_private *tp)
  1319. {
  1320. if (tp->features & RTL_FEATURE_MSI) {
  1321. pci_disable_msi(pdev);
  1322. tp->features &= ~RTL_FEATURE_MSI;
  1323. }
  1324. }
  1325. static int __devinit
  1326. rtl8169_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
  1327. {
  1328. const struct rtl_cfg_info *cfg = rtl_cfg_infos + ent->driver_data;
  1329. const unsigned int region = cfg->region;
  1330. struct rtl8169_private *tp;
  1331. struct net_device *dev;
  1332. void __iomem *ioaddr;
  1333. unsigned int i;
  1334. int rc;
  1335. if (netif_msg_drv(&debug)) {
  1336. printk(KERN_INFO "%s Gigabit Ethernet driver %s loaded\n",
  1337. MODULENAME, RTL8169_VERSION);
  1338. }
  1339. dev = alloc_etherdev(sizeof (*tp));
  1340. if (!dev) {
  1341. if (netif_msg_drv(&debug))
  1342. dev_err(&pdev->dev, "unable to alloc new ethernet\n");
  1343. rc = -ENOMEM;
  1344. goto out;
  1345. }
  1346. SET_NETDEV_DEV(dev, &pdev->dev);
  1347. tp = netdev_priv(dev);
  1348. tp->dev = dev;
  1349. tp->msg_enable = netif_msg_init(debug.msg_enable, R8169_MSG_DEFAULT);
  1350. /* enable device (incl. PCI PM wakeup and hotplug setup) */
  1351. rc = pci_enable_device(pdev);
  1352. if (rc < 0) {
  1353. if (netif_msg_probe(tp))
  1354. dev_err(&pdev->dev, "enable failure\n");
  1355. goto err_out_free_dev_1;
  1356. }
  1357. rc = pci_set_mwi(pdev);
  1358. if (rc < 0)
  1359. goto err_out_disable_2;
  1360. /* make sure PCI base addr 1 is MMIO */
  1361. if (!(pci_resource_flags(pdev, region) & IORESOURCE_MEM)) {
  1362. if (netif_msg_probe(tp)) {
  1363. dev_err(&pdev->dev,
  1364. "region #%d not an MMIO resource, aborting\n",
  1365. region);
  1366. }
  1367. rc = -ENODEV;
  1368. goto err_out_mwi_3;
  1369. }
  1370. /* check for weird/broken PCI region reporting */
  1371. if (pci_resource_len(pdev, region) < R8169_REGS_SIZE) {
  1372. if (netif_msg_probe(tp)) {
  1373. dev_err(&pdev->dev,
  1374. "Invalid PCI region size(s), aborting\n");
  1375. }
  1376. rc = -ENODEV;
  1377. goto err_out_mwi_3;
  1378. }
  1379. rc = pci_request_regions(pdev, MODULENAME);
  1380. if (rc < 0) {
  1381. if (netif_msg_probe(tp))
  1382. dev_err(&pdev->dev, "could not request regions.\n");
  1383. goto err_out_mwi_3;
  1384. }
  1385. tp->cp_cmd = PCIMulRW | RxChkSum;
  1386. if ((sizeof(dma_addr_t) > 4) &&
  1387. !pci_set_dma_mask(pdev, DMA_64BIT_MASK) && use_dac) {
  1388. tp->cp_cmd |= PCIDAC;
  1389. dev->features |= NETIF_F_HIGHDMA;
  1390. } else {
  1391. rc = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
  1392. if (rc < 0) {
  1393. if (netif_msg_probe(tp)) {
  1394. dev_err(&pdev->dev,
  1395. "DMA configuration failed.\n");
  1396. }
  1397. goto err_out_free_res_4;
  1398. }
  1399. }
  1400. pci_set_master(pdev);
  1401. /* ioremap MMIO region */
  1402. ioaddr = ioremap(pci_resource_start(pdev, region), R8169_REGS_SIZE);
  1403. if (!ioaddr) {
  1404. if (netif_msg_probe(tp))
  1405. dev_err(&pdev->dev, "cannot remap MMIO, aborting\n");
  1406. rc = -EIO;
  1407. goto err_out_free_res_4;
  1408. }
  1409. /* Unneeded ? Don't mess with Mrs. Murphy. */
  1410. rtl8169_irq_mask_and_ack(ioaddr);
  1411. /* Soft reset the chip. */
  1412. RTL_W8(ChipCmd, CmdReset);
  1413. /* Check that the chip has finished the reset. */
  1414. for (i = 0; i < 100; i++) {
  1415. if ((RTL_R8(ChipCmd) & CmdReset) == 0)
  1416. break;
  1417. msleep_interruptible(1);
  1418. }
  1419. /* Identify chip attached to board */
  1420. rtl8169_get_mac_version(tp, ioaddr);
  1421. rtl8169_print_mac_version(tp);
  1422. for (i = ARRAY_SIZE(rtl_chip_info) - 1; i >= 0; i--) {
  1423. if (tp->mac_version == rtl_chip_info[i].mac_version)
  1424. break;
  1425. }
  1426. if (i < 0) {
  1427. /* Unknown chip: assume array element #0, original RTL-8169 */
  1428. if (netif_msg_probe(tp)) {
  1429. dev_printk(KERN_DEBUG, &pdev->dev,
  1430. "unknown chip version, assuming %s\n",
  1431. rtl_chip_info[0].name);
  1432. }
  1433. i++;
  1434. }
  1435. tp->chipset = i;
  1436. RTL_W8(Cfg9346, Cfg9346_Unlock);
  1437. RTL_W8(Config1, RTL_R8(Config1) | PMEnable);
  1438. RTL_W8(Config5, RTL_R8(Config5) & PMEStatus);
  1439. tp->features |= rtl_try_msi(pdev, ioaddr, cfg);
  1440. RTL_W8(Cfg9346, Cfg9346_Lock);
  1441. if (RTL_R8(PHYstatus) & TBI_Enable) {
  1442. tp->set_speed = rtl8169_set_speed_tbi;
  1443. tp->get_settings = rtl8169_gset_tbi;
  1444. tp->phy_reset_enable = rtl8169_tbi_reset_enable;
  1445. tp->phy_reset_pending = rtl8169_tbi_reset_pending;
  1446. tp->link_ok = rtl8169_tbi_link_ok;
  1447. tp->phy_1000_ctrl_reg = ADVERTISE_1000FULL; /* Implied by TBI */
  1448. } else {
  1449. tp->set_speed = rtl8169_set_speed_xmii;
  1450. tp->get_settings = rtl8169_gset_xmii;
  1451. tp->phy_reset_enable = rtl8169_xmii_reset_enable;
  1452. tp->phy_reset_pending = rtl8169_xmii_reset_pending;
  1453. tp->link_ok = rtl8169_xmii_link_ok;
  1454. dev->do_ioctl = rtl8169_ioctl;
  1455. }
  1456. /* Get MAC address. FIXME: read EEPROM */
  1457. for (i = 0; i < MAC_ADDR_LEN; i++)
  1458. dev->dev_addr[i] = RTL_R8(MAC0 + i);
  1459. memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
  1460. dev->open = rtl8169_open;
  1461. dev->hard_start_xmit = rtl8169_start_xmit;
  1462. dev->get_stats = rtl8169_get_stats;
  1463. SET_ETHTOOL_OPS(dev, &rtl8169_ethtool_ops);
  1464. dev->stop = rtl8169_close;
  1465. dev->tx_timeout = rtl8169_tx_timeout;
  1466. dev->set_multicast_list = rtl_set_rx_mode;
  1467. dev->watchdog_timeo = RTL8169_TX_TIMEOUT;
  1468. dev->irq = pdev->irq;
  1469. dev->base_addr = (unsigned long) ioaddr;
  1470. dev->change_mtu = rtl8169_change_mtu;
  1471. dev->set_mac_address = rtl_set_mac_address;
  1472. #ifdef CONFIG_R8169_NAPI
  1473. netif_napi_add(dev, &tp->napi, rtl8169_poll, R8169_NAPI_WEIGHT);
  1474. #endif
  1475. #ifdef CONFIG_R8169_VLAN
  1476. dev->features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
  1477. dev->vlan_rx_register = rtl8169_vlan_rx_register;
  1478. #endif
  1479. #ifdef CONFIG_NET_POLL_CONTROLLER
  1480. dev->poll_controller = rtl8169_netpoll;
  1481. #endif
  1482. tp->intr_mask = 0xffff;
  1483. tp->pci_dev = pdev;
  1484. tp->mmio_addr = ioaddr;
  1485. tp->align = cfg->align;
  1486. tp->hw_start = cfg->hw_start;
  1487. tp->intr_event = cfg->intr_event;
  1488. tp->napi_event = cfg->napi_event;
  1489. init_timer(&tp->timer);
  1490. tp->timer.data = (unsigned long) dev;
  1491. tp->timer.function = rtl8169_phy_timer;
  1492. spin_lock_init(&tp->lock);
  1493. rc = register_netdev(dev);
  1494. if (rc < 0)
  1495. goto err_out_msi_5;
  1496. pci_set_drvdata(pdev, dev);
  1497. if (netif_msg_probe(tp)) {
  1498. u32 xid = RTL_R32(TxConfig) & 0x7cf0f8ff;
  1499. printk(KERN_INFO "%s: %s at 0x%lx, "
  1500. "%2.2x:%2.2x:%2.2x:%2.2x:%2.2x:%2.2x, "
  1501. "XID %08x IRQ %d\n",
  1502. dev->name,
  1503. rtl_chip_info[tp->chipset].name,
  1504. dev->base_addr,
  1505. dev->dev_addr[0], dev->dev_addr[1],
  1506. dev->dev_addr[2], dev->dev_addr[3],
  1507. dev->dev_addr[4], dev->dev_addr[5], xid, dev->irq);
  1508. }
  1509. rtl8169_init_phy(dev, tp);
  1510. out:
  1511. return rc;
  1512. err_out_msi_5:
  1513. rtl_disable_msi(pdev, tp);
  1514. iounmap(ioaddr);
  1515. err_out_free_res_4:
  1516. pci_release_regions(pdev);
  1517. err_out_mwi_3:
  1518. pci_clear_mwi(pdev);
  1519. err_out_disable_2:
  1520. pci_disable_device(pdev);
  1521. err_out_free_dev_1:
  1522. free_netdev(dev);
  1523. goto out;
  1524. }
  1525. static void __devexit rtl8169_remove_one(struct pci_dev *pdev)
  1526. {
  1527. struct net_device *dev = pci_get_drvdata(pdev);
  1528. struct rtl8169_private *tp = netdev_priv(dev);
  1529. flush_scheduled_work();
  1530. unregister_netdev(dev);
  1531. rtl_disable_msi(pdev, tp);
  1532. rtl8169_release_board(pdev, dev, tp->mmio_addr);
  1533. pci_set_drvdata(pdev, NULL);
  1534. }
  1535. static void rtl8169_set_rxbufsize(struct rtl8169_private *tp,
  1536. struct net_device *dev)
  1537. {
  1538. unsigned int mtu = dev->mtu;
  1539. tp->rx_buf_sz = (mtu > RX_BUF_SIZE) ? mtu + ETH_HLEN + 8 : RX_BUF_SIZE;
  1540. }
  1541. static int rtl8169_open(struct net_device *dev)
  1542. {
  1543. struct rtl8169_private *tp = netdev_priv(dev);
  1544. struct pci_dev *pdev = tp->pci_dev;
  1545. int retval = -ENOMEM;
  1546. rtl8169_set_rxbufsize(tp, dev);
  1547. /*
  1548. * Rx and Tx desscriptors needs 256 bytes alignment.
  1549. * pci_alloc_consistent provides more.
  1550. */
  1551. tp->TxDescArray = pci_alloc_consistent(pdev, R8169_TX_RING_BYTES,
  1552. &tp->TxPhyAddr);
  1553. if (!tp->TxDescArray)
  1554. goto out;
  1555. tp->RxDescArray = pci_alloc_consistent(pdev, R8169_RX_RING_BYTES,
  1556. &tp->RxPhyAddr);
  1557. if (!tp->RxDescArray)
  1558. goto err_free_tx_0;
  1559. retval = rtl8169_init_ring(dev);
  1560. if (retval < 0)
  1561. goto err_free_rx_1;
  1562. INIT_DELAYED_WORK(&tp->task, NULL);
  1563. smp_mb();
  1564. retval = request_irq(dev->irq, rtl8169_interrupt,
  1565. (tp->features & RTL_FEATURE_MSI) ? 0 : IRQF_SHARED,
  1566. dev->name, dev);
  1567. if (retval < 0)
  1568. goto err_release_ring_2;
  1569. #ifdef CONFIG_R8169_NAPI
  1570. napi_enable(&tp->napi);
  1571. #endif
  1572. rtl_hw_start(dev);
  1573. rtl8169_request_timer(dev);
  1574. rtl8169_check_link_status(dev, tp, tp->mmio_addr);
  1575. out:
  1576. return retval;
  1577. err_release_ring_2:
  1578. rtl8169_rx_clear(tp);
  1579. err_free_rx_1:
  1580. pci_free_consistent(pdev, R8169_RX_RING_BYTES, tp->RxDescArray,
  1581. tp->RxPhyAddr);
  1582. err_free_tx_0:
  1583. pci_free_consistent(pdev, R8169_TX_RING_BYTES, tp->TxDescArray,
  1584. tp->TxPhyAddr);
  1585. goto out;
  1586. }
  1587. static void rtl8169_hw_reset(void __iomem *ioaddr)
  1588. {
  1589. /* Disable interrupts */
  1590. rtl8169_irq_mask_and_ack(ioaddr);
  1591. /* Reset the chipset */
  1592. RTL_W8(ChipCmd, CmdReset);
  1593. /* PCI commit */
  1594. RTL_R8(ChipCmd);
  1595. }
  1596. static void rtl_set_rx_tx_config_registers(struct rtl8169_private *tp)
  1597. {
  1598. void __iomem *ioaddr = tp->mmio_addr;
  1599. u32 cfg = rtl8169_rx_config;
  1600. cfg |= (RTL_R32(RxConfig) & rtl_chip_info[tp->chipset].RxConfigMask);
  1601. RTL_W32(RxConfig, cfg);
  1602. /* Set DMA burst size and Interframe Gap Time */
  1603. RTL_W32(TxConfig, (TX_DMA_BURST << TxDMAShift) |
  1604. (InterFrameGap << TxInterFrameGapShift));
  1605. }
  1606. static void rtl_hw_start(struct net_device *dev)
  1607. {
  1608. struct rtl8169_private *tp = netdev_priv(dev);
  1609. void __iomem *ioaddr = tp->mmio_addr;
  1610. unsigned int i;
  1611. /* Soft reset the chip. */
  1612. RTL_W8(ChipCmd, CmdReset);
  1613. /* Check that the chip has finished the reset. */
  1614. for (i = 0; i < 100; i++) {
  1615. if ((RTL_R8(ChipCmd) & CmdReset) == 0)
  1616. break;
  1617. msleep_interruptible(1);
  1618. }
  1619. tp->hw_start(dev);
  1620. netif_start_queue(dev);
  1621. }
  1622. static void rtl_set_rx_tx_desc_registers(struct rtl8169_private *tp,
  1623. void __iomem *ioaddr)
  1624. {
  1625. /*
  1626. * Magic spell: some iop3xx ARM board needs the TxDescAddrHigh
  1627. * register to be written before TxDescAddrLow to work.
  1628. * Switching from MMIO to I/O access fixes the issue as well.
  1629. */
  1630. RTL_W32(TxDescStartAddrHigh, ((u64) tp->TxPhyAddr) >> 32);
  1631. RTL_W32(TxDescStartAddrLow, ((u64) tp->TxPhyAddr) & DMA_32BIT_MASK);
  1632. RTL_W32(RxDescAddrHigh, ((u64) tp->RxPhyAddr) >> 32);
  1633. RTL_W32(RxDescAddrLow, ((u64) tp->RxPhyAddr) & DMA_32BIT_MASK);
  1634. }
  1635. static u16 rtl_rw_cpluscmd(void __iomem *ioaddr)
  1636. {
  1637. u16 cmd;
  1638. cmd = RTL_R16(CPlusCmd);
  1639. RTL_W16(CPlusCmd, cmd);
  1640. return cmd;
  1641. }
  1642. static void rtl_set_rx_max_size(void __iomem *ioaddr)
  1643. {
  1644. /* Low hurts. Let's disable the filtering. */
  1645. RTL_W16(RxMaxSize, 16383);
  1646. }
  1647. static void rtl8169_set_magic_reg(void __iomem *ioaddr, unsigned mac_version)
  1648. {
  1649. struct {
  1650. u32 mac_version;
  1651. u32 clk;
  1652. u32 val;
  1653. } cfg2_info [] = {
  1654. { RTL_GIGA_MAC_VER_05, PCI_Clock_33MHz, 0x000fff00 }, // 8110SCd
  1655. { RTL_GIGA_MAC_VER_05, PCI_Clock_66MHz, 0x000fffff },
  1656. { RTL_GIGA_MAC_VER_06, PCI_Clock_33MHz, 0x00ffff00 }, // 8110SCe
  1657. { RTL_GIGA_MAC_VER_06, PCI_Clock_66MHz, 0x00ffffff }
  1658. }, *p = cfg2_info;
  1659. unsigned int i;
  1660. u32 clk;
  1661. clk = RTL_R8(Config2) & PCI_Clock_66MHz;
  1662. for (i = 0; i < ARRAY_SIZE(cfg2_info); i++) {
  1663. if ((p->mac_version == mac_version) && (p->clk == clk)) {
  1664. RTL_W32(0x7c, p->val);
  1665. break;
  1666. }
  1667. }
  1668. }
  1669. static void rtl_hw_start_8169(struct net_device *dev)
  1670. {
  1671. struct rtl8169_private *tp = netdev_priv(dev);
  1672. void __iomem *ioaddr = tp->mmio_addr;
  1673. struct pci_dev *pdev = tp->pci_dev;
  1674. if (tp->mac_version == RTL_GIGA_MAC_VER_05) {
  1675. RTL_W16(CPlusCmd, RTL_R16(CPlusCmd) | PCIMulRW);
  1676. pci_write_config_byte(pdev, PCI_CACHE_LINE_SIZE, 0x08);
  1677. }
  1678. RTL_W8(Cfg9346, Cfg9346_Unlock);
  1679. if ((tp->mac_version == RTL_GIGA_MAC_VER_01) ||
  1680. (tp->mac_version == RTL_GIGA_MAC_VER_02) ||
  1681. (tp->mac_version == RTL_GIGA_MAC_VER_03) ||
  1682. (tp->mac_version == RTL_GIGA_MAC_VER_04))
  1683. RTL_W8(ChipCmd, CmdTxEnb | CmdRxEnb);
  1684. RTL_W8(EarlyTxThres, EarlyTxThld);
  1685. rtl_set_rx_max_size(ioaddr);
  1686. if ((tp->mac_version == RTL_GIGA_MAC_VER_01) ||
  1687. (tp->mac_version == RTL_GIGA_MAC_VER_02) ||
  1688. (tp->mac_version == RTL_GIGA_MAC_VER_03) ||
  1689. (tp->mac_version == RTL_GIGA_MAC_VER_04))
  1690. rtl_set_rx_tx_config_registers(tp);
  1691. tp->cp_cmd |= rtl_rw_cpluscmd(ioaddr) | PCIMulRW;
  1692. if ((tp->mac_version == RTL_GIGA_MAC_VER_02) ||
  1693. (tp->mac_version == RTL_GIGA_MAC_VER_03)) {
  1694. dprintk("Set MAC Reg C+CR Offset 0xE0. "
  1695. "Bit-3 and bit-14 MUST be 1\n");
  1696. tp->cp_cmd |= (1 << 14);
  1697. }
  1698. RTL_W16(CPlusCmd, tp->cp_cmd);
  1699. rtl8169_set_magic_reg(ioaddr, tp->mac_version);
  1700. /*
  1701. * Undocumented corner. Supposedly:
  1702. * (TxTimer << 12) | (TxPackets << 8) | (RxTimer << 4) | RxPackets
  1703. */
  1704. RTL_W16(IntrMitigate, 0x0000);
  1705. rtl_set_rx_tx_desc_registers(tp, ioaddr);
  1706. if ((tp->mac_version != RTL_GIGA_MAC_VER_01) &&
  1707. (tp->mac_version != RTL_GIGA_MAC_VER_02) &&
  1708. (tp->mac_version != RTL_GIGA_MAC_VER_03) &&
  1709. (tp->mac_version != RTL_GIGA_MAC_VER_04)) {
  1710. RTL_W8(ChipCmd, CmdTxEnb | CmdRxEnb);
  1711. rtl_set_rx_tx_config_registers(tp);
  1712. }
  1713. RTL_W8(Cfg9346, Cfg9346_Lock);
  1714. /* Initially a 10 us delay. Turned it into a PCI commit. - FR */
  1715. RTL_R8(IntrMask);
  1716. RTL_W32(RxMissed, 0);
  1717. rtl_set_rx_mode(dev);
  1718. /* no early-rx interrupts */
  1719. RTL_W16(MultiIntr, RTL_R16(MultiIntr) & 0xF000);
  1720. /* Enable all known interrupts by setting the interrupt mask. */
  1721. RTL_W16(IntrMask, tp->intr_event);
  1722. }
  1723. static void rtl_hw_start_8168(struct net_device *dev)
  1724. {
  1725. struct rtl8169_private *tp = netdev_priv(dev);
  1726. void __iomem *ioaddr = tp->mmio_addr;
  1727. struct pci_dev *pdev = tp->pci_dev;
  1728. u8 ctl;
  1729. RTL_W8(Cfg9346, Cfg9346_Unlock);
  1730. RTL_W8(EarlyTxThres, EarlyTxThld);
  1731. rtl_set_rx_max_size(ioaddr);
  1732. rtl_set_rx_tx_config_registers(tp);
  1733. tp->cp_cmd |= RTL_R16(CPlusCmd) | PktCntrDisable | INTT_1;
  1734. RTL_W16(CPlusCmd, tp->cp_cmd);
  1735. /* Tx performance tweak. */
  1736. pci_read_config_byte(pdev, 0x69, &ctl);
  1737. ctl = (ctl & ~0x70) | 0x50;
  1738. pci_write_config_byte(pdev, 0x69, ctl);
  1739. RTL_W16(IntrMitigate, 0x5151);
  1740. /* Work around for RxFIFO overflow. */
  1741. if (tp->mac_version == RTL_GIGA_MAC_VER_11) {
  1742. tp->intr_event |= RxFIFOOver | PCSTimeout;
  1743. tp->intr_event &= ~RxOverflow;
  1744. }
  1745. rtl_set_rx_tx_desc_registers(tp, ioaddr);
  1746. RTL_W8(Cfg9346, Cfg9346_Lock);
  1747. RTL_R8(IntrMask);
  1748. RTL_W32(RxMissed, 0);
  1749. rtl_set_rx_mode(dev);
  1750. RTL_W8(ChipCmd, CmdTxEnb | CmdRxEnb);
  1751. RTL_W16(MultiIntr, RTL_R16(MultiIntr) & 0xF000);
  1752. RTL_W16(IntrMask, tp->intr_event);
  1753. }
  1754. static void rtl_hw_start_8101(struct net_device *dev)
  1755. {
  1756. struct rtl8169_private *tp = netdev_priv(dev);
  1757. void __iomem *ioaddr = tp->mmio_addr;
  1758. struct pci_dev *pdev = tp->pci_dev;
  1759. if ((tp->mac_version == RTL_GIGA_MAC_VER_13) ||
  1760. (tp->mac_version == RTL_GIGA_MAC_VER_16)) {
  1761. pci_write_config_word(pdev, 0x68, 0x00);
  1762. pci_write_config_word(pdev, 0x69, 0x08);
  1763. }
  1764. RTL_W8(Cfg9346, Cfg9346_Unlock);
  1765. RTL_W8(EarlyTxThres, EarlyTxThld);
  1766. rtl_set_rx_max_size(ioaddr);
  1767. tp->cp_cmd |= rtl_rw_cpluscmd(ioaddr) | PCIMulRW;
  1768. RTL_W16(CPlusCmd, tp->cp_cmd);
  1769. RTL_W16(IntrMitigate, 0x0000);
  1770. rtl_set_rx_tx_desc_registers(tp, ioaddr);
  1771. RTL_W8(ChipCmd, CmdTxEnb | CmdRxEnb);
  1772. rtl_set_rx_tx_config_registers(tp);
  1773. RTL_W8(Cfg9346, Cfg9346_Lock);
  1774. RTL_R8(IntrMask);
  1775. RTL_W32(RxMissed, 0);
  1776. rtl_set_rx_mode(dev);
  1777. RTL_W8(ChipCmd, CmdTxEnb | CmdRxEnb);
  1778. RTL_W16(MultiIntr, RTL_R16(MultiIntr) & 0xf000);
  1779. RTL_W16(IntrMask, tp->intr_event);
  1780. }
  1781. static int rtl8169_change_mtu(struct net_device *dev, int new_mtu)
  1782. {
  1783. struct rtl8169_private *tp = netdev_priv(dev);
  1784. int ret = 0;
  1785. if (new_mtu < ETH_ZLEN || new_mtu > SafeMtu)
  1786. return -EINVAL;
  1787. dev->mtu = new_mtu;
  1788. if (!netif_running(dev))
  1789. goto out;
  1790. rtl8169_down(dev);
  1791. rtl8169_set_rxbufsize(tp, dev);
  1792. ret = rtl8169_init_ring(dev);
  1793. if (ret < 0)
  1794. goto out;
  1795. #ifdef CONFIG_R8169_NAPI
  1796. napi_enable(&tp->napi);
  1797. #endif
  1798. rtl_hw_start(dev);
  1799. rtl8169_request_timer(dev);
  1800. out:
  1801. return ret;
  1802. }
  1803. static inline void rtl8169_make_unusable_by_asic(struct RxDesc *desc)
  1804. {
  1805. desc->addr = 0x0badbadbadbadbadull;
  1806. desc->opts1 &= ~cpu_to_le32(DescOwn | RsvdMask);
  1807. }
  1808. static void rtl8169_free_rx_skb(struct rtl8169_private *tp,
  1809. struct sk_buff **sk_buff, struct RxDesc *desc)
  1810. {
  1811. struct pci_dev *pdev = tp->pci_dev;
  1812. pci_unmap_single(pdev, le64_to_cpu(desc->addr), tp->rx_buf_sz,
  1813. PCI_DMA_FROMDEVICE);
  1814. dev_kfree_skb(*sk_buff);
  1815. *sk_buff = NULL;
  1816. rtl8169_make_unusable_by_asic(desc);
  1817. }
  1818. static inline void rtl8169_mark_to_asic(struct RxDesc *desc, u32 rx_buf_sz)
  1819. {
  1820. u32 eor = le32_to_cpu(desc->opts1) & RingEnd;
  1821. desc->opts1 = cpu_to_le32(DescOwn | eor | rx_buf_sz);
  1822. }
  1823. static inline void rtl8169_map_to_asic(struct RxDesc *desc, dma_addr_t mapping,
  1824. u32 rx_buf_sz)
  1825. {
  1826. desc->addr = cpu_to_le64(mapping);
  1827. wmb();
  1828. rtl8169_mark_to_asic(desc, rx_buf_sz);
  1829. }
  1830. static struct sk_buff *rtl8169_alloc_rx_skb(struct pci_dev *pdev,
  1831. struct net_device *dev,
  1832. struct RxDesc *desc, int rx_buf_sz,
  1833. unsigned int align)
  1834. {
  1835. struct sk_buff *skb;
  1836. dma_addr_t mapping;
  1837. unsigned int pad;
  1838. pad = align ? align : NET_IP_ALIGN;
  1839. skb = netdev_alloc_skb(dev, rx_buf_sz + pad);
  1840. if (!skb)
  1841. goto err_out;
  1842. skb_reserve(skb, align ? ((pad - 1) & (unsigned long)skb->data) : pad);
  1843. mapping = pci_map_single(pdev, skb->data, rx_buf_sz,
  1844. PCI_DMA_FROMDEVICE);
  1845. rtl8169_map_to_asic(desc, mapping, rx_buf_sz);
  1846. out:
  1847. return skb;
  1848. err_out:
  1849. rtl8169_make_unusable_by_asic(desc);
  1850. goto out;
  1851. }
  1852. static void rtl8169_rx_clear(struct rtl8169_private *tp)
  1853. {
  1854. unsigned int i;
  1855. for (i = 0; i < NUM_RX_DESC; i++) {
  1856. if (tp->Rx_skbuff[i]) {
  1857. rtl8169_free_rx_skb(tp, tp->Rx_skbuff + i,
  1858. tp->RxDescArray + i);
  1859. }
  1860. }
  1861. }
  1862. static u32 rtl8169_rx_fill(struct rtl8169_private *tp, struct net_device *dev,
  1863. u32 start, u32 end)
  1864. {
  1865. u32 cur;
  1866. for (cur = start; end - cur != 0; cur++) {
  1867. struct sk_buff *skb;
  1868. unsigned int i = cur % NUM_RX_DESC;
  1869. WARN_ON((s32)(end - cur) < 0);
  1870. if (tp->Rx_skbuff[i])
  1871. continue;
  1872. skb = rtl8169_alloc_rx_skb(tp->pci_dev, dev,
  1873. tp->RxDescArray + i,
  1874. tp->rx_buf_sz, tp->align);
  1875. if (!skb)
  1876. break;
  1877. tp->Rx_skbuff[i] = skb;
  1878. }
  1879. return cur - start;
  1880. }
  1881. static inline void rtl8169_mark_as_last_descriptor(struct RxDesc *desc)
  1882. {
  1883. desc->opts1 |= cpu_to_le32(RingEnd);
  1884. }
  1885. static void rtl8169_init_ring_indexes(struct rtl8169_private *tp)
  1886. {
  1887. tp->dirty_tx = tp->dirty_rx = tp->cur_tx = tp->cur_rx = 0;
  1888. }
  1889. static int rtl8169_init_ring(struct net_device *dev)
  1890. {
  1891. struct rtl8169_private *tp = netdev_priv(dev);
  1892. rtl8169_init_ring_indexes(tp);
  1893. memset(tp->tx_skb, 0x0, NUM_TX_DESC * sizeof(struct ring_info));
  1894. memset(tp->Rx_skbuff, 0x0, NUM_RX_DESC * sizeof(struct sk_buff *));
  1895. if (rtl8169_rx_fill(tp, dev, 0, NUM_RX_DESC) != NUM_RX_DESC)
  1896. goto err_out;
  1897. rtl8169_mark_as_last_descriptor(tp->RxDescArray + NUM_RX_DESC - 1);
  1898. return 0;
  1899. err_out:
  1900. rtl8169_rx_clear(tp);
  1901. return -ENOMEM;
  1902. }
  1903. static void rtl8169_unmap_tx_skb(struct pci_dev *pdev, struct ring_info *tx_skb,
  1904. struct TxDesc *desc)
  1905. {
  1906. unsigned int len = tx_skb->len;
  1907. pci_unmap_single(pdev, le64_to_cpu(desc->addr), len, PCI_DMA_TODEVICE);
  1908. desc->opts1 = 0x00;
  1909. desc->opts2 = 0x00;
  1910. desc->addr = 0x00;
  1911. tx_skb->len = 0;
  1912. }
  1913. static void rtl8169_tx_clear(struct rtl8169_private *tp)
  1914. {
  1915. unsigned int i;
  1916. for (i = tp->dirty_tx; i < tp->dirty_tx + NUM_TX_DESC; i++) {
  1917. unsigned int entry = i % NUM_TX_DESC;
  1918. struct ring_info *tx_skb = tp->tx_skb + entry;
  1919. unsigned int len = tx_skb->len;
  1920. if (len) {
  1921. struct sk_buff *skb = tx_skb->skb;
  1922. rtl8169_unmap_tx_skb(tp->pci_dev, tx_skb,
  1923. tp->TxDescArray + entry);
  1924. if (skb) {
  1925. dev_kfree_skb(skb);
  1926. tx_skb->skb = NULL;
  1927. }
  1928. tp->dev->stats.tx_dropped++;
  1929. }
  1930. }
  1931. tp->cur_tx = tp->dirty_tx = 0;
  1932. }
  1933. static void rtl8169_schedule_work(struct net_device *dev, work_func_t task)
  1934. {
  1935. struct rtl8169_private *tp = netdev_priv(dev);
  1936. PREPARE_DELAYED_WORK(&tp->task, task);
  1937. schedule_delayed_work(&tp->task, 4);
  1938. }
  1939. static void rtl8169_wait_for_quiescence(struct net_device *dev)
  1940. {
  1941. struct rtl8169_private *tp = netdev_priv(dev);
  1942. void __iomem *ioaddr = tp->mmio_addr;
  1943. synchronize_irq(dev->irq);
  1944. /* Wait for any pending NAPI task to complete */
  1945. #ifdef CONFIG_R8169_NAPI
  1946. napi_disable(&tp->napi);
  1947. #endif
  1948. rtl8169_irq_mask_and_ack(ioaddr);
  1949. #ifdef CONFIG_R8169_NAPI
  1950. napi_enable(&tp->napi);
  1951. #endif
  1952. }
  1953. static void rtl8169_reinit_task(struct work_struct *work)
  1954. {
  1955. struct rtl8169_private *tp =
  1956. container_of(work, struct rtl8169_private, task.work);
  1957. struct net_device *dev = tp->dev;
  1958. int ret;
  1959. rtnl_lock();
  1960. if (!netif_running(dev))
  1961. goto out_unlock;
  1962. rtl8169_wait_for_quiescence(dev);
  1963. rtl8169_close(dev);
  1964. ret = rtl8169_open(dev);
  1965. if (unlikely(ret < 0)) {
  1966. if (net_ratelimit() && netif_msg_drv(tp)) {
  1967. printk(KERN_ERR PFX "%s: reinit failure (status = %d)."
  1968. " Rescheduling.\n", dev->name, ret);
  1969. }
  1970. rtl8169_schedule_work(dev, rtl8169_reinit_task);
  1971. }
  1972. out_unlock:
  1973. rtnl_unlock();
  1974. }
  1975. static void rtl8169_reset_task(struct work_struct *work)
  1976. {
  1977. struct rtl8169_private *tp =
  1978. container_of(work, struct rtl8169_private, task.work);
  1979. struct net_device *dev = tp->dev;
  1980. rtnl_lock();
  1981. if (!netif_running(dev))
  1982. goto out_unlock;
  1983. rtl8169_wait_for_quiescence(dev);
  1984. rtl8169_rx_interrupt(dev, tp, tp->mmio_addr, ~(u32)0);
  1985. rtl8169_tx_clear(tp);
  1986. if (tp->dirty_rx == tp->cur_rx) {
  1987. rtl8169_init_ring_indexes(tp);
  1988. rtl_hw_start(dev);
  1989. netif_wake_queue(dev);
  1990. rtl8169_check_link_status(dev, tp, tp->mmio_addr);
  1991. } else {
  1992. if (net_ratelimit() && netif_msg_intr(tp)) {
  1993. printk(KERN_EMERG PFX "%s: Rx buffers shortage\n",
  1994. dev->name);
  1995. }
  1996. rtl8169_schedule_work(dev, rtl8169_reset_task);
  1997. }
  1998. out_unlock:
  1999. rtnl_unlock();
  2000. }
  2001. static void rtl8169_tx_timeout(struct net_device *dev)
  2002. {
  2003. struct rtl8169_private *tp = netdev_priv(dev);
  2004. rtl8169_hw_reset(tp->mmio_addr);
  2005. /* Let's wait a bit while any (async) irq lands on */
  2006. rtl8169_schedule_work(dev, rtl8169_reset_task);
  2007. }
  2008. static int rtl8169_xmit_frags(struct rtl8169_private *tp, struct sk_buff *skb,
  2009. u32 opts1)
  2010. {
  2011. struct skb_shared_info *info = skb_shinfo(skb);
  2012. unsigned int cur_frag, entry;
  2013. struct TxDesc * uninitialized_var(txd);
  2014. entry = tp->cur_tx;
  2015. for (cur_frag = 0; cur_frag < info->nr_frags; cur_frag++) {
  2016. skb_frag_t *frag = info->frags + cur_frag;
  2017. dma_addr_t mapping;
  2018. u32 status, len;
  2019. void *addr;
  2020. entry = (entry + 1) % NUM_TX_DESC;
  2021. txd = tp->TxDescArray + entry;
  2022. len = frag->size;
  2023. addr = ((void *) page_address(frag->page)) + frag->page_offset;
  2024. mapping = pci_map_single(tp->pci_dev, addr, len, PCI_DMA_TODEVICE);
  2025. /* anti gcc 2.95.3 bugware (sic) */
  2026. status = opts1 | len | (RingEnd * !((entry + 1) % NUM_TX_DESC));
  2027. txd->opts1 = cpu_to_le32(status);
  2028. txd->addr = cpu_to_le64(mapping);
  2029. tp->tx_skb[entry].len = len;
  2030. }
  2031. if (cur_frag) {
  2032. tp->tx_skb[entry].skb = skb;
  2033. txd->opts1 |= cpu_to_le32(LastFrag);
  2034. }
  2035. return cur_frag;
  2036. }
  2037. static inline u32 rtl8169_tso_csum(struct sk_buff *skb, struct net_device *dev)
  2038. {
  2039. if (dev->features & NETIF_F_TSO) {
  2040. u32 mss = skb_shinfo(skb)->gso_size;
  2041. if (mss)
  2042. return LargeSend | ((mss & MSSMask) << MSSShift);
  2043. }
  2044. if (skb->ip_summed == CHECKSUM_PARTIAL) {
  2045. const struct iphdr *ip = ip_hdr(skb);
  2046. if (ip->protocol == IPPROTO_TCP)
  2047. return IPCS | TCPCS;
  2048. else if (ip->protocol == IPPROTO_UDP)
  2049. return IPCS | UDPCS;
  2050. WARN_ON(1); /* we need a WARN() */
  2051. }
  2052. return 0;
  2053. }
  2054. static int rtl8169_start_xmit(struct sk_buff *skb, struct net_device *dev)
  2055. {
  2056. struct rtl8169_private *tp = netdev_priv(dev);
  2057. unsigned int frags, entry = tp->cur_tx % NUM_TX_DESC;
  2058. struct TxDesc *txd = tp->TxDescArray + entry;
  2059. void __iomem *ioaddr = tp->mmio_addr;
  2060. dma_addr_t mapping;
  2061. u32 status, len;
  2062. u32 opts1;
  2063. int ret = NETDEV_TX_OK;
  2064. if (unlikely(TX_BUFFS_AVAIL(tp) < skb_shinfo(skb)->nr_frags)) {
  2065. if (netif_msg_drv(tp)) {
  2066. printk(KERN_ERR
  2067. "%s: BUG! Tx Ring full when queue awake!\n",
  2068. dev->name);
  2069. }
  2070. goto err_stop;
  2071. }
  2072. if (unlikely(le32_to_cpu(txd->opts1) & DescOwn))
  2073. goto err_stop;
  2074. opts1 = DescOwn | rtl8169_tso_csum(skb, dev);
  2075. frags = rtl8169_xmit_frags(tp, skb, opts1);
  2076. if (frags) {
  2077. len = skb_headlen(skb);
  2078. opts1 |= FirstFrag;
  2079. } else {
  2080. len = skb->len;
  2081. if (unlikely(len < ETH_ZLEN)) {
  2082. if (skb_padto(skb, ETH_ZLEN))
  2083. goto err_update_stats;
  2084. len = ETH_ZLEN;
  2085. }
  2086. opts1 |= FirstFrag | LastFrag;
  2087. tp->tx_skb[entry].skb = skb;
  2088. }
  2089. mapping = pci_map_single(tp->pci_dev, skb->data, len, PCI_DMA_TODEVICE);
  2090. tp->tx_skb[entry].len = len;
  2091. txd->addr = cpu_to_le64(mapping);
  2092. txd->opts2 = cpu_to_le32(rtl8169_tx_vlan_tag(tp, skb));
  2093. wmb();
  2094. /* anti gcc 2.95.3 bugware (sic) */
  2095. status = opts1 | len | (RingEnd * !((entry + 1) % NUM_TX_DESC));
  2096. txd->opts1 = cpu_to_le32(status);
  2097. dev->trans_start = jiffies;
  2098. tp->cur_tx += frags + 1;
  2099. smp_wmb();
  2100. RTL_W8(TxPoll, NPQ); /* set polling bit */
  2101. if (TX_BUFFS_AVAIL(tp) < MAX_SKB_FRAGS) {
  2102. netif_stop_queue(dev);
  2103. smp_rmb();
  2104. if (TX_BUFFS_AVAIL(tp) >= MAX_SKB_FRAGS)
  2105. netif_wake_queue(dev);
  2106. }
  2107. out:
  2108. return ret;
  2109. err_stop:
  2110. netif_stop_queue(dev);
  2111. ret = NETDEV_TX_BUSY;
  2112. err_update_stats:
  2113. dev->stats.tx_dropped++;
  2114. goto out;
  2115. }
  2116. static void rtl8169_pcierr_interrupt(struct net_device *dev)
  2117. {
  2118. struct rtl8169_private *tp = netdev_priv(dev);
  2119. struct pci_dev *pdev = tp->pci_dev;
  2120. void __iomem *ioaddr = tp->mmio_addr;
  2121. u16 pci_status, pci_cmd;
  2122. pci_read_config_word(pdev, PCI_COMMAND, &pci_cmd);
  2123. pci_read_config_word(pdev, PCI_STATUS, &pci_status);
  2124. if (netif_msg_intr(tp)) {
  2125. printk(KERN_ERR
  2126. "%s: PCI error (cmd = 0x%04x, status = 0x%04x).\n",
  2127. dev->name, pci_cmd, pci_status);
  2128. }
  2129. /*
  2130. * The recovery sequence below admits a very elaborated explanation:
  2131. * - it seems to work;
  2132. * - I did not see what else could be done;
  2133. * - it makes iop3xx happy.
  2134. *
  2135. * Feel free to adjust to your needs.
  2136. */
  2137. if (pdev->broken_parity_status)
  2138. pci_cmd &= ~PCI_COMMAND_PARITY;
  2139. else
  2140. pci_cmd |= PCI_COMMAND_SERR | PCI_COMMAND_PARITY;
  2141. pci_write_config_word(pdev, PCI_COMMAND, pci_cmd);
  2142. pci_write_config_word(pdev, PCI_STATUS,
  2143. pci_status & (PCI_STATUS_DETECTED_PARITY |
  2144. PCI_STATUS_SIG_SYSTEM_ERROR | PCI_STATUS_REC_MASTER_ABORT |
  2145. PCI_STATUS_REC_TARGET_ABORT | PCI_STATUS_SIG_TARGET_ABORT));
  2146. /* The infamous DAC f*ckup only happens at boot time */
  2147. if ((tp->cp_cmd & PCIDAC) && !tp->dirty_rx && !tp->cur_rx) {
  2148. if (netif_msg_intr(tp))
  2149. printk(KERN_INFO "%s: disabling PCI DAC.\n", dev->name);
  2150. tp->cp_cmd &= ~PCIDAC;
  2151. RTL_W16(CPlusCmd, tp->cp_cmd);
  2152. dev->features &= ~NETIF_F_HIGHDMA;
  2153. }
  2154. rtl8169_hw_reset(ioaddr);
  2155. rtl8169_schedule_work(dev, rtl8169_reinit_task);
  2156. }
  2157. static void rtl8169_tx_interrupt(struct net_device *dev,
  2158. struct rtl8169_private *tp,
  2159. void __iomem *ioaddr)
  2160. {
  2161. unsigned int dirty_tx, tx_left;
  2162. dirty_tx = tp->dirty_tx;
  2163. smp_rmb();
  2164. tx_left = tp->cur_tx - dirty_tx;
  2165. while (tx_left > 0) {
  2166. unsigned int entry = dirty_tx % NUM_TX_DESC;
  2167. struct ring_info *tx_skb = tp->tx_skb + entry;
  2168. u32 len = tx_skb->len;
  2169. u32 status;
  2170. rmb();
  2171. status = le32_to_cpu(tp->TxDescArray[entry].opts1);
  2172. if (status & DescOwn)
  2173. break;
  2174. dev->stats.tx_bytes += len;
  2175. dev->stats.tx_packets++;
  2176. rtl8169_unmap_tx_skb(tp->pci_dev, tx_skb, tp->TxDescArray + entry);
  2177. if (status & LastFrag) {
  2178. dev_kfree_skb_irq(tx_skb->skb);
  2179. tx_skb->skb = NULL;
  2180. }
  2181. dirty_tx++;
  2182. tx_left--;
  2183. }
  2184. if (tp->dirty_tx != dirty_tx) {
  2185. tp->dirty_tx = dirty_tx;
  2186. smp_wmb();
  2187. if (netif_queue_stopped(dev) &&
  2188. (TX_BUFFS_AVAIL(tp) >= MAX_SKB_FRAGS)) {
  2189. netif_wake_queue(dev);
  2190. }
  2191. /*
  2192. * 8168 hack: TxPoll requests are lost when the Tx packets are
  2193. * too close. Let's kick an extra TxPoll request when a burst
  2194. * of start_xmit activity is detected (if it is not detected,
  2195. * it is slow enough). -- FR
  2196. */
  2197. smp_rmb();
  2198. if (tp->cur_tx != dirty_tx)
  2199. RTL_W8(TxPoll, NPQ);
  2200. }
  2201. }
  2202. static inline int rtl8169_fragmented_frame(u32 status)
  2203. {
  2204. return (status & (FirstFrag | LastFrag)) != (FirstFrag | LastFrag);
  2205. }
  2206. static inline void rtl8169_rx_csum(struct sk_buff *skb, struct RxDesc *desc)
  2207. {
  2208. u32 opts1 = le32_to_cpu(desc->opts1);
  2209. u32 status = opts1 & RxProtoMask;
  2210. if (((status == RxProtoTCP) && !(opts1 & TCPFail)) ||
  2211. ((status == RxProtoUDP) && !(opts1 & UDPFail)) ||
  2212. ((status == RxProtoIP) && !(opts1 & IPFail)))
  2213. skb->ip_summed = CHECKSUM_UNNECESSARY;
  2214. else
  2215. skb->ip_summed = CHECKSUM_NONE;
  2216. }
  2217. static inline bool rtl8169_try_rx_copy(struct sk_buff **sk_buff,
  2218. struct rtl8169_private *tp, int pkt_size,
  2219. dma_addr_t addr)
  2220. {
  2221. struct sk_buff *skb;
  2222. bool done = false;
  2223. if (pkt_size >= rx_copybreak)
  2224. goto out;
  2225. skb = netdev_alloc_skb(tp->dev, pkt_size + NET_IP_ALIGN);
  2226. if (!skb)
  2227. goto out;
  2228. pci_dma_sync_single_for_cpu(tp->pci_dev, addr, pkt_size,
  2229. PCI_DMA_FROMDEVICE);
  2230. skb_reserve(skb, NET_IP_ALIGN);
  2231. skb_copy_from_linear_data(*sk_buff, skb->data, pkt_size);
  2232. *sk_buff = skb;
  2233. done = true;
  2234. out:
  2235. return done;
  2236. }
  2237. static int rtl8169_rx_interrupt(struct net_device *dev,
  2238. struct rtl8169_private *tp,
  2239. void __iomem *ioaddr, u32 budget)
  2240. {
  2241. unsigned int cur_rx, rx_left;
  2242. unsigned int delta, count;
  2243. cur_rx = tp->cur_rx;
  2244. rx_left = NUM_RX_DESC + tp->dirty_rx - cur_rx;
  2245. rx_left = rtl8169_rx_quota(rx_left, budget);
  2246. for (; rx_left > 0; rx_left--, cur_rx++) {
  2247. unsigned int entry = cur_rx % NUM_RX_DESC;
  2248. struct RxDesc *desc = tp->RxDescArray + entry;
  2249. u32 status;
  2250. rmb();
  2251. status = le32_to_cpu(desc->opts1);
  2252. if (status & DescOwn)
  2253. break;
  2254. if (unlikely(status & RxRES)) {
  2255. if (netif_msg_rx_err(tp)) {
  2256. printk(KERN_INFO
  2257. "%s: Rx ERROR. status = %08x\n",
  2258. dev->name, status);
  2259. }
  2260. dev->stats.rx_errors++;
  2261. if (status & (RxRWT | RxRUNT))
  2262. dev->stats.rx_length_errors++;
  2263. if (status & RxCRC)
  2264. dev->stats.rx_crc_errors++;
  2265. if (status & RxFOVF) {
  2266. rtl8169_schedule_work(dev, rtl8169_reset_task);
  2267. dev->stats.rx_fifo_errors++;
  2268. }
  2269. rtl8169_mark_to_asic(desc, tp->rx_buf_sz);
  2270. } else {
  2271. struct sk_buff *skb = tp->Rx_skbuff[entry];
  2272. dma_addr_t addr = le64_to_cpu(desc->addr);
  2273. int pkt_size = (status & 0x00001FFF) - 4;
  2274. struct pci_dev *pdev = tp->pci_dev;
  2275. /*
  2276. * The driver does not support incoming fragmented
  2277. * frames. They are seen as a symptom of over-mtu
  2278. * sized frames.
  2279. */
  2280. if (unlikely(rtl8169_fragmented_frame(status))) {
  2281. dev->stats.rx_dropped++;
  2282. dev->stats.rx_length_errors++;
  2283. rtl8169_mark_to_asic(desc, tp->rx_buf_sz);
  2284. continue;
  2285. }
  2286. rtl8169_rx_csum(skb, desc);
  2287. if (rtl8169_try_rx_copy(&skb, tp, pkt_size, addr)) {
  2288. pci_dma_sync_single_for_device(pdev, addr,
  2289. pkt_size, PCI_DMA_FROMDEVICE);
  2290. rtl8169_mark_to_asic(desc, tp->rx_buf_sz);
  2291. } else {
  2292. pci_unmap_single(pdev, addr, pkt_size,
  2293. PCI_DMA_FROMDEVICE);
  2294. tp->Rx_skbuff[entry] = NULL;
  2295. }
  2296. skb_put(skb, pkt_size);
  2297. skb->protocol = eth_type_trans(skb, dev);
  2298. if (rtl8169_rx_vlan_skb(tp, desc, skb) < 0)
  2299. rtl8169_rx_skb(skb);
  2300. dev->last_rx = jiffies;
  2301. dev->stats.rx_bytes += pkt_size;
  2302. dev->stats.rx_packets++;
  2303. }
  2304. /* Work around for AMD plateform. */
  2305. if ((desc->opts2 & 0xfffe000) &&
  2306. (tp->mac_version == RTL_GIGA_MAC_VER_05)) {
  2307. desc->opts2 = 0;
  2308. cur_rx++;
  2309. }
  2310. }
  2311. count = cur_rx - tp->cur_rx;
  2312. tp->cur_rx = cur_rx;
  2313. delta = rtl8169_rx_fill(tp, dev, tp->dirty_rx, tp->cur_rx);
  2314. if (!delta && count && netif_msg_intr(tp))
  2315. printk(KERN_INFO "%s: no Rx buffer allocated\n", dev->name);
  2316. tp->dirty_rx += delta;
  2317. /*
  2318. * FIXME: until there is periodic timer to try and refill the ring,
  2319. * a temporary shortage may definitely kill the Rx process.
  2320. * - disable the asic to try and avoid an overflow and kick it again
  2321. * after refill ?
  2322. * - how do others driver handle this condition (Uh oh...).
  2323. */
  2324. if ((tp->dirty_rx + NUM_RX_DESC == tp->cur_rx) && netif_msg_intr(tp))
  2325. printk(KERN_EMERG "%s: Rx buffers exhausted\n", dev->name);
  2326. return count;
  2327. }
  2328. static irqreturn_t rtl8169_interrupt(int irq, void *dev_instance)
  2329. {
  2330. struct net_device *dev = dev_instance;
  2331. struct rtl8169_private *tp = netdev_priv(dev);
  2332. int boguscnt = max_interrupt_work;
  2333. void __iomem *ioaddr = tp->mmio_addr;
  2334. int status;
  2335. int handled = 0;
  2336. do {
  2337. status = RTL_R16(IntrStatus);
  2338. /* hotplug/major error/no more work/shared irq */
  2339. if ((status == 0xFFFF) || !status)
  2340. break;
  2341. handled = 1;
  2342. if (unlikely(!netif_running(dev))) {
  2343. rtl8169_asic_down(ioaddr);
  2344. goto out;
  2345. }
  2346. status &= tp->intr_mask;
  2347. RTL_W16(IntrStatus,
  2348. (status & RxFIFOOver) ? (status | RxOverflow) : status);
  2349. if (!(status & tp->intr_event))
  2350. break;
  2351. /* Work around for rx fifo overflow */
  2352. if (unlikely(status & RxFIFOOver) &&
  2353. (tp->mac_version == RTL_GIGA_MAC_VER_11)) {
  2354. netif_stop_queue(dev);
  2355. rtl8169_tx_timeout(dev);
  2356. break;
  2357. }
  2358. if (unlikely(status & SYSErr)) {
  2359. rtl8169_pcierr_interrupt(dev);
  2360. break;
  2361. }
  2362. if (status & LinkChg)
  2363. rtl8169_check_link_status(dev, tp, ioaddr);
  2364. #ifdef CONFIG_R8169_NAPI
  2365. if (status & tp->napi_event) {
  2366. RTL_W16(IntrMask, tp->intr_event & ~tp->napi_event);
  2367. tp->intr_mask = ~tp->napi_event;
  2368. if (likely(netif_rx_schedule_prep(dev, &tp->napi)))
  2369. __netif_rx_schedule(dev, &tp->napi);
  2370. else if (netif_msg_intr(tp)) {
  2371. printk(KERN_INFO "%s: interrupt %04x in poll\n",
  2372. dev->name, status);
  2373. }
  2374. }
  2375. break;
  2376. #else
  2377. /* Rx interrupt */
  2378. if (status & (RxOK | RxOverflow | RxFIFOOver))
  2379. rtl8169_rx_interrupt(dev, tp, ioaddr, ~(u32)0);
  2380. /* Tx interrupt */
  2381. if (status & (TxOK | TxErr))
  2382. rtl8169_tx_interrupt(dev, tp, ioaddr);
  2383. #endif
  2384. boguscnt--;
  2385. } while (boguscnt > 0);
  2386. if (boguscnt <= 0) {
  2387. if (netif_msg_intr(tp) && net_ratelimit() ) {
  2388. printk(KERN_WARNING
  2389. "%s: Too much work at interrupt!\n", dev->name);
  2390. }
  2391. /* Clear all interrupt sources. */
  2392. RTL_W16(IntrStatus, 0xffff);
  2393. }
  2394. out:
  2395. return IRQ_RETVAL(handled);
  2396. }
  2397. #ifdef CONFIG_R8169_NAPI
  2398. static int rtl8169_poll(struct napi_struct *napi, int budget)
  2399. {
  2400. struct rtl8169_private *tp = container_of(napi, struct rtl8169_private, napi);
  2401. struct net_device *dev = tp->dev;
  2402. void __iomem *ioaddr = tp->mmio_addr;
  2403. int work_done;
  2404. work_done = rtl8169_rx_interrupt(dev, tp, ioaddr, (u32) budget);
  2405. rtl8169_tx_interrupt(dev, tp, ioaddr);
  2406. if (work_done < budget) {
  2407. netif_rx_complete(dev, napi);
  2408. tp->intr_mask = 0xffff;
  2409. /*
  2410. * 20040426: the barrier is not strictly required but the
  2411. * behavior of the irq handler could be less predictable
  2412. * without it. Btw, the lack of flush for the posted pci
  2413. * write is safe - FR
  2414. */
  2415. smp_wmb();
  2416. RTL_W16(IntrMask, tp->intr_event);
  2417. }
  2418. return work_done;
  2419. }
  2420. #endif
  2421. static void rtl8169_down(struct net_device *dev)
  2422. {
  2423. struct rtl8169_private *tp = netdev_priv(dev);
  2424. void __iomem *ioaddr = tp->mmio_addr;
  2425. unsigned int poll_locked = 0;
  2426. unsigned int intrmask;
  2427. rtl8169_delete_timer(dev);
  2428. netif_stop_queue(dev);
  2429. core_down:
  2430. spin_lock_irq(&tp->lock);
  2431. rtl8169_asic_down(ioaddr);
  2432. /* Update the error counts. */
  2433. dev->stats.rx_missed_errors += RTL_R32(RxMissed);
  2434. RTL_W32(RxMissed, 0);
  2435. spin_unlock_irq(&tp->lock);
  2436. synchronize_irq(dev->irq);
  2437. if (!poll_locked) {
  2438. napi_disable(&tp->napi);
  2439. poll_locked++;
  2440. }
  2441. /* Give a racing hard_start_xmit a few cycles to complete. */
  2442. synchronize_sched(); /* FIXME: should this be synchronize_irq()? */
  2443. /*
  2444. * And now for the 50k$ question: are IRQ disabled or not ?
  2445. *
  2446. * Two paths lead here:
  2447. * 1) dev->close
  2448. * -> netif_running() is available to sync the current code and the
  2449. * IRQ handler. See rtl8169_interrupt for details.
  2450. * 2) dev->change_mtu
  2451. * -> rtl8169_poll can not be issued again and re-enable the
  2452. * interruptions. Let's simply issue the IRQ down sequence again.
  2453. *
  2454. * No loop if hotpluged or major error (0xffff).
  2455. */
  2456. intrmask = RTL_R16(IntrMask);
  2457. if (intrmask && (intrmask != 0xffff))
  2458. goto core_down;
  2459. rtl8169_tx_clear(tp);
  2460. rtl8169_rx_clear(tp);
  2461. }
  2462. static int rtl8169_close(struct net_device *dev)
  2463. {
  2464. struct rtl8169_private *tp = netdev_priv(dev);
  2465. struct pci_dev *pdev = tp->pci_dev;
  2466. rtl8169_down(dev);
  2467. free_irq(dev->irq, dev);
  2468. pci_free_consistent(pdev, R8169_RX_RING_BYTES, tp->RxDescArray,
  2469. tp->RxPhyAddr);
  2470. pci_free_consistent(pdev, R8169_TX_RING_BYTES, tp->TxDescArray,
  2471. tp->TxPhyAddr);
  2472. tp->TxDescArray = NULL;
  2473. tp->RxDescArray = NULL;
  2474. return 0;
  2475. }
  2476. static void rtl_set_rx_mode(struct net_device *dev)
  2477. {
  2478. struct rtl8169_private *tp = netdev_priv(dev);
  2479. void __iomem *ioaddr = tp->mmio_addr;
  2480. unsigned long flags;
  2481. u32 mc_filter[2]; /* Multicast hash filter */
  2482. int rx_mode;
  2483. u32 tmp = 0;
  2484. if (dev->flags & IFF_PROMISC) {
  2485. /* Unconditionally log net taps. */
  2486. if (netif_msg_link(tp)) {
  2487. printk(KERN_NOTICE "%s: Promiscuous mode enabled.\n",
  2488. dev->name);
  2489. }
  2490. rx_mode =
  2491. AcceptBroadcast | AcceptMulticast | AcceptMyPhys |
  2492. AcceptAllPhys;
  2493. mc_filter[1] = mc_filter[0] = 0xffffffff;
  2494. } else if ((dev->mc_count > multicast_filter_limit)
  2495. || (dev->flags & IFF_ALLMULTI)) {
  2496. /* Too many to filter perfectly -- accept all multicasts. */
  2497. rx_mode = AcceptBroadcast | AcceptMulticast | AcceptMyPhys;
  2498. mc_filter[1] = mc_filter[0] = 0xffffffff;
  2499. } else {
  2500. struct dev_mc_list *mclist;
  2501. unsigned int i;
  2502. rx_mode = AcceptBroadcast | AcceptMyPhys;
  2503. mc_filter[1] = mc_filter[0] = 0;
  2504. for (i = 0, mclist = dev->mc_list; mclist && i < dev->mc_count;
  2505. i++, mclist = mclist->next) {
  2506. int bit_nr = ether_crc(ETH_ALEN, mclist->dmi_addr) >> 26;
  2507. mc_filter[bit_nr >> 5] |= 1 << (bit_nr & 31);
  2508. rx_mode |= AcceptMulticast;
  2509. }
  2510. }
  2511. spin_lock_irqsave(&tp->lock, flags);
  2512. tmp = rtl8169_rx_config | rx_mode |
  2513. (RTL_R32(RxConfig) & rtl_chip_info[tp->chipset].RxConfigMask);
  2514. if ((tp->mac_version == RTL_GIGA_MAC_VER_11) ||
  2515. (tp->mac_version == RTL_GIGA_MAC_VER_12) ||
  2516. (tp->mac_version == RTL_GIGA_MAC_VER_13) ||
  2517. (tp->mac_version == RTL_GIGA_MAC_VER_14) ||
  2518. (tp->mac_version == RTL_GIGA_MAC_VER_15) ||
  2519. (tp->mac_version == RTL_GIGA_MAC_VER_16) ||
  2520. (tp->mac_version == RTL_GIGA_MAC_VER_17)) {
  2521. mc_filter[0] = 0xffffffff;
  2522. mc_filter[1] = 0xffffffff;
  2523. }
  2524. RTL_W32(MAR0 + 0, mc_filter[0]);
  2525. RTL_W32(MAR0 + 4, mc_filter[1]);
  2526. RTL_W32(RxConfig, tmp);
  2527. spin_unlock_irqrestore(&tp->lock, flags);
  2528. }
  2529. /**
  2530. * rtl8169_get_stats - Get rtl8169 read/write statistics
  2531. * @dev: The Ethernet Device to get statistics for
  2532. *
  2533. * Get TX/RX statistics for rtl8169
  2534. */
  2535. static struct net_device_stats *rtl8169_get_stats(struct net_device *dev)
  2536. {
  2537. struct rtl8169_private *tp = netdev_priv(dev);
  2538. void __iomem *ioaddr = tp->mmio_addr;
  2539. unsigned long flags;
  2540. if (netif_running(dev)) {
  2541. spin_lock_irqsave(&tp->lock, flags);
  2542. dev->stats.rx_missed_errors += RTL_R32(RxMissed);
  2543. RTL_W32(RxMissed, 0);
  2544. spin_unlock_irqrestore(&tp->lock, flags);
  2545. }
  2546. return &dev->stats;
  2547. }
  2548. #ifdef CONFIG_PM
  2549. static int rtl8169_suspend(struct pci_dev *pdev, pm_message_t state)
  2550. {
  2551. struct net_device *dev = pci_get_drvdata(pdev);
  2552. struct rtl8169_private *tp = netdev_priv(dev);
  2553. void __iomem *ioaddr = tp->mmio_addr;
  2554. if (!netif_running(dev))
  2555. goto out_pci_suspend;
  2556. netif_device_detach(dev);
  2557. netif_stop_queue(dev);
  2558. spin_lock_irq(&tp->lock);
  2559. rtl8169_asic_down(ioaddr);
  2560. dev->stats.rx_missed_errors += RTL_R32(RxMissed);
  2561. RTL_W32(RxMissed, 0);
  2562. spin_unlock_irq(&tp->lock);
  2563. out_pci_suspend:
  2564. pci_save_state(pdev);
  2565. pci_enable_wake(pdev, pci_choose_state(pdev, state),
  2566. (tp->features & RTL_FEATURE_WOL) ? 1 : 0);
  2567. pci_set_power_state(pdev, pci_choose_state(pdev, state));
  2568. return 0;
  2569. }
  2570. static int rtl8169_resume(struct pci_dev *pdev)
  2571. {
  2572. struct net_device *dev = pci_get_drvdata(pdev);
  2573. pci_set_power_state(pdev, PCI_D0);
  2574. pci_restore_state(pdev);
  2575. pci_enable_wake(pdev, PCI_D0, 0);
  2576. if (!netif_running(dev))
  2577. goto out;
  2578. netif_device_attach(dev);
  2579. rtl8169_schedule_work(dev, rtl8169_reset_task);
  2580. out:
  2581. return 0;
  2582. }
  2583. #endif /* CONFIG_PM */
  2584. static struct pci_driver rtl8169_pci_driver = {
  2585. .name = MODULENAME,
  2586. .id_table = rtl8169_pci_tbl,
  2587. .probe = rtl8169_init_one,
  2588. .remove = __devexit_p(rtl8169_remove_one),
  2589. #ifdef CONFIG_PM
  2590. .suspend = rtl8169_suspend,
  2591. .resume = rtl8169_resume,
  2592. #endif
  2593. };
  2594. static int __init rtl8169_init_module(void)
  2595. {
  2596. return pci_register_driver(&rtl8169_pci_driver);
  2597. }
  2598. static void __exit rtl8169_cleanup_module(void)
  2599. {
  2600. pci_unregister_driver(&rtl8169_pci_driver);
  2601. }
  2602. module_init(rtl8169_init_module);
  2603. module_exit(rtl8169_cleanup_module);