fhc.h 5.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121
  1. /*
  2. * fhc.h: Structures for central/fhc pseudo driver on Sunfire/Starfire/Wildfire.
  3. *
  4. * Copyright (C) 1997, 1999 David S. Miller (davem@redhat.com)
  5. */
  6. #ifndef _SPARC64_FHC_H
  7. #define _SPARC64_FHC_H
  8. #include <linux/timer.h>
  9. #include <asm/oplib.h>
  10. #include <asm/prom.h>
  11. #include <asm/upa.h>
  12. struct linux_fhc;
  13. /* Clock board register offsets. */
  14. #define CLOCK_CTRL 0x00UL /* Main control */
  15. #define CLOCK_STAT1 0x10UL /* Status one */
  16. #define CLOCK_STAT2 0x20UL /* Status two */
  17. #define CLOCK_PWRSTAT 0x30UL /* Power status */
  18. #define CLOCK_PWRPRES 0x40UL /* Power presence */
  19. #define CLOCK_TEMP 0x50UL /* Temperature */
  20. #define CLOCK_IRQDIAG 0x60UL /* IRQ diagnostics */
  21. #define CLOCK_PWRSTAT2 0x70UL /* Power status two */
  22. #define CLOCK_CTRL_LLED 0x04 /* Left LED, 0 == on */
  23. #define CLOCK_CTRL_MLED 0x02 /* Mid LED, 1 == on */
  24. #define CLOCK_CTRL_RLED 0x01 /* RIght LED, 1 == on */
  25. struct linux_central {
  26. struct linux_fhc *child;
  27. unsigned long cfreg;
  28. unsigned long clkregs;
  29. unsigned long clkver;
  30. int slots;
  31. struct device_node *prom_node;
  32. struct linux_prom_ranges central_ranges[PROMREG_MAX];
  33. int num_central_ranges;
  34. };
  35. /* Firehose controller register offsets */
  36. struct fhc_regs {
  37. unsigned long pregs; /* FHC internal regs */
  38. #define FHC_PREGS_ID 0x00UL /* FHC ID */
  39. #define FHC_ID_VERS 0xf0000000 /* Version of this FHC */
  40. #define FHC_ID_PARTID 0x0ffff000 /* Part ID code (0x0f9f == FHC) */
  41. #define FHC_ID_MANUF 0x0000007e /* Manufacturer (0x3e == SUN's JEDEC)*/
  42. #define FHC_ID_RESV 0x00000001 /* Read as one */
  43. #define FHC_PREGS_RCS 0x10UL /* FHC Reset Control/Status Register */
  44. #define FHC_RCS_POR 0x80000000 /* Last reset was a power cycle */
  45. #define FHC_RCS_SPOR 0x40000000 /* Last reset was sw power on reset */
  46. #define FHC_RCS_SXIR 0x20000000 /* Last reset was sw XIR reset */
  47. #define FHC_RCS_BPOR 0x10000000 /* Last reset was due to POR button */
  48. #define FHC_RCS_BXIR 0x08000000 /* Last reset was due to XIR button */
  49. #define FHC_RCS_WEVENT 0x04000000 /* CPU reset was due to wakeup event */
  50. #define FHC_RCS_CFATAL 0x02000000 /* Centerplane Fatal Error signalled */
  51. #define FHC_RCS_FENAB 0x01000000 /* Fatal errors elicit system reset */
  52. #define FHC_PREGS_CTRL 0x20UL /* FHC Control Register */
  53. #define FHC_CONTROL_ICS 0x00100000 /* Ignore Centerplane Signals */
  54. #define FHC_CONTROL_FRST 0x00080000 /* Fatal Error Reset Enable */
  55. #define FHC_CONTROL_LFAT 0x00040000 /* AC/DC signalled a local error */
  56. #define FHC_CONTROL_SLINE 0x00010000 /* Firmware Synchronization Line */
  57. #define FHC_CONTROL_DCD 0x00008000 /* DC-->DC Converter Disable */
  58. #define FHC_CONTROL_POFF 0x00004000 /* AC/DC Controller PLL Disable */
  59. #define FHC_CONTROL_FOFF 0x00002000 /* FHC Controller PLL Disable */
  60. #define FHC_CONTROL_AOFF 0x00001000 /* CPU A SRAM/SBD Low Power Mode */
  61. #define FHC_CONTROL_BOFF 0x00000800 /* CPU B SRAM/SBD Low Power Mode */
  62. #define FHC_CONTROL_PSOFF 0x00000400 /* Turns off this FHC's power supply */
  63. #define FHC_CONTROL_IXIST 0x00000200 /* 0=FHC tells clock board it exists */
  64. #define FHC_CONTROL_XMSTR 0x00000100 /* 1=Causes this FHC to be XIR master*/
  65. #define FHC_CONTROL_LLED 0x00000040 /* 0=Left LED ON */
  66. #define FHC_CONTROL_MLED 0x00000020 /* 1=Middle LED ON */
  67. #define FHC_CONTROL_RLED 0x00000010 /* 1=Right LED */
  68. #define FHC_CONTROL_BPINS 0x00000003 /* Spare Bidirectional Pins */
  69. #define FHC_PREGS_BSR 0x30UL /* FHC Board Status Register */
  70. #define FHC_BSR_DA64 0x00040000 /* Port A: 0=128bit 1=64bit data path */
  71. #define FHC_BSR_DB64 0x00020000 /* Port B: 0=128bit 1=64bit data path */
  72. #define FHC_BSR_BID 0x0001e000 /* Board ID */
  73. #define FHC_BSR_SA 0x00001c00 /* Port A UPA Speed (from the pins) */
  74. #define FHC_BSR_SB 0x00000380 /* Port B UPA Speed (from the pins) */
  75. #define FHC_BSR_NDIAG 0x00000040 /* Not in Diag Mode */
  76. #define FHC_BSR_NTBED 0x00000020 /* Not in TestBED Mode */
  77. #define FHC_BSR_NIA 0x0000001c /* Jumper, bit 18 in PROM space */
  78. #define FHC_BSR_SI 0x00000001 /* Spare input pin value */
  79. #define FHC_PREGS_ECC 0x40UL /* FHC ECC Control Register (16 bits) */
  80. #define FHC_PREGS_JCTRL 0xf0UL /* FHC JTAG Control Register */
  81. #define FHC_JTAG_CTRL_MENAB 0x80000000 /* Indicates this is JTAG Master */
  82. #define FHC_JTAG_CTRL_MNONE 0x40000000 /* Indicates no JTAG Master present */
  83. #define FHC_PREGS_JCMD 0x100UL /* FHC JTAG Command Register */
  84. unsigned long ireg; /* FHC IGN reg */
  85. #define FHC_IREG_IGN 0x00UL /* This FHC's IGN */
  86. unsigned long ffregs; /* FHC fanfail regs */
  87. #define FHC_FFREGS_IMAP 0x00UL /* FHC Fanfail IMAP */
  88. #define FHC_FFREGS_ICLR 0x10UL /* FHC Fanfail ICLR */
  89. unsigned long sregs; /* FHC system regs */
  90. #define FHC_SREGS_IMAP 0x00UL /* FHC System IMAP */
  91. #define FHC_SREGS_ICLR 0x10UL /* FHC System ICLR */
  92. unsigned long uregs; /* FHC uart regs */
  93. #define FHC_UREGS_IMAP 0x00UL /* FHC Uart IMAP */
  94. #define FHC_UREGS_ICLR 0x10UL /* FHC Uart ICLR */
  95. unsigned long tregs; /* FHC TOD regs */
  96. #define FHC_TREGS_IMAP 0x00UL /* FHC TOD IMAP */
  97. #define FHC_TREGS_ICLR 0x10UL /* FHC TOD ICLR */
  98. };
  99. struct linux_fhc {
  100. struct linux_fhc *next;
  101. struct linux_central *parent; /* NULL if not central FHC */
  102. struct fhc_regs fhc_regs;
  103. int board;
  104. int jtag_master;
  105. struct device_node *prom_node;
  106. struct linux_prom_ranges fhc_ranges[PROMREG_MAX];
  107. int num_fhc_ranges;
  108. };
  109. #endif /* !(_SPARC64_FHC_H) */