Kconfig 33 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453
  1. config SYMBOL_PREFIX
  2. string
  3. default "_"
  4. config MMU
  5. def_bool n
  6. config FPU
  7. def_bool n
  8. config RWSEM_GENERIC_SPINLOCK
  9. def_bool y
  10. config RWSEM_XCHGADD_ALGORITHM
  11. def_bool n
  12. config BLACKFIN
  13. def_bool y
  14. select HAVE_ARCH_KGDB
  15. select HAVE_ARCH_TRACEHOOK
  16. select HAVE_DYNAMIC_FTRACE
  17. select HAVE_FTRACE_MCOUNT_RECORD
  18. select HAVE_FUNCTION_GRAPH_TRACER
  19. select HAVE_FUNCTION_TRACER
  20. select HAVE_FUNCTION_TRACE_MCOUNT_TEST
  21. select HAVE_IDE
  22. select HAVE_IRQ_WORK
  23. select HAVE_KERNEL_GZIP if RAMKERNEL
  24. select HAVE_KERNEL_BZIP2 if RAMKERNEL
  25. select HAVE_KERNEL_LZMA if RAMKERNEL
  26. select HAVE_KERNEL_LZO if RAMKERNEL
  27. select HAVE_OPROFILE
  28. select HAVE_PERF_EVENTS
  29. select ARCH_HAVE_CUSTOM_GPIO_H
  30. select ARCH_WANT_OPTIONAL_GPIOLIB
  31. select HAVE_GENERIC_HARDIRQS
  32. select GENERIC_ATOMIC64
  33. select GENERIC_IRQ_PROBE
  34. select IRQ_PER_CPU if SMP
  35. select HAVE_NMI_WATCHDOG if NMI_WATCHDOG
  36. select GENERIC_SMP_IDLE_THREAD
  37. select ARCH_USES_GETTIMEOFFSET if !GENERIC_CLOCKEVENTS
  38. config GENERIC_CSUM
  39. def_bool y
  40. config GENERIC_BUG
  41. def_bool y
  42. depends on BUG
  43. config ZONE_DMA
  44. def_bool y
  45. config GENERIC_GPIO
  46. def_bool y
  47. config FORCE_MAX_ZONEORDER
  48. int
  49. default "14"
  50. config GENERIC_CALIBRATE_DELAY
  51. def_bool y
  52. config LOCKDEP_SUPPORT
  53. def_bool y
  54. config STACKTRACE_SUPPORT
  55. def_bool y
  56. config TRACE_IRQFLAGS_SUPPORT
  57. def_bool y
  58. source "init/Kconfig"
  59. source "kernel/Kconfig.preempt"
  60. source "kernel/Kconfig.freezer"
  61. menu "Blackfin Processor Options"
  62. comment "Processor and Board Settings"
  63. choice
  64. prompt "CPU"
  65. default BF533
  66. config BF512
  67. bool "BF512"
  68. help
  69. BF512 Processor Support.
  70. config BF514
  71. bool "BF514"
  72. help
  73. BF514 Processor Support.
  74. config BF516
  75. bool "BF516"
  76. help
  77. BF516 Processor Support.
  78. config BF518
  79. bool "BF518"
  80. help
  81. BF518 Processor Support.
  82. config BF522
  83. bool "BF522"
  84. help
  85. BF522 Processor Support.
  86. config BF523
  87. bool "BF523"
  88. help
  89. BF523 Processor Support.
  90. config BF524
  91. bool "BF524"
  92. help
  93. BF524 Processor Support.
  94. config BF525
  95. bool "BF525"
  96. help
  97. BF525 Processor Support.
  98. config BF526
  99. bool "BF526"
  100. help
  101. BF526 Processor Support.
  102. config BF527
  103. bool "BF527"
  104. help
  105. BF527 Processor Support.
  106. config BF531
  107. bool "BF531"
  108. help
  109. BF531 Processor Support.
  110. config BF532
  111. bool "BF532"
  112. help
  113. BF532 Processor Support.
  114. config BF533
  115. bool "BF533"
  116. help
  117. BF533 Processor Support.
  118. config BF534
  119. bool "BF534"
  120. help
  121. BF534 Processor Support.
  122. config BF536
  123. bool "BF536"
  124. help
  125. BF536 Processor Support.
  126. config BF537
  127. bool "BF537"
  128. help
  129. BF537 Processor Support.
  130. config BF538
  131. bool "BF538"
  132. help
  133. BF538 Processor Support.
  134. config BF539
  135. bool "BF539"
  136. help
  137. BF539 Processor Support.
  138. config BF542_std
  139. bool "BF542"
  140. help
  141. BF542 Processor Support.
  142. config BF542M
  143. bool "BF542m"
  144. help
  145. BF542 Processor Support.
  146. config BF544_std
  147. bool "BF544"
  148. help
  149. BF544 Processor Support.
  150. config BF544M
  151. bool "BF544m"
  152. help
  153. BF544 Processor Support.
  154. config BF547_std
  155. bool "BF547"
  156. help
  157. BF547 Processor Support.
  158. config BF547M
  159. bool "BF547m"
  160. help
  161. BF547 Processor Support.
  162. config BF548_std
  163. bool "BF548"
  164. help
  165. BF548 Processor Support.
  166. config BF548M
  167. bool "BF548m"
  168. help
  169. BF548 Processor Support.
  170. config BF549_std
  171. bool "BF549"
  172. help
  173. BF549 Processor Support.
  174. config BF549M
  175. bool "BF549m"
  176. help
  177. BF549 Processor Support.
  178. config BF561
  179. bool "BF561"
  180. help
  181. BF561 Processor Support.
  182. config BF609
  183. bool "BF609"
  184. select CLKDEV_LOOKUP
  185. help
  186. BF609 Processor Support.
  187. endchoice
  188. config SMP
  189. depends on BF561
  190. select TICKSOURCE_CORETMR
  191. bool "Symmetric multi-processing support"
  192. ---help---
  193. This enables support for systems with more than one CPU,
  194. like the dual core BF561. If you have a system with only one
  195. CPU, say N. If you have a system with more than one CPU, say Y.
  196. If you don't know what to do here, say N.
  197. config NR_CPUS
  198. int
  199. depends on SMP
  200. default 2 if BF561
  201. config HOTPLUG_CPU
  202. bool "Support for hot-pluggable CPUs"
  203. depends on SMP && HOTPLUG
  204. default y
  205. config BF_REV_MIN
  206. int
  207. default 0 if (BF51x || BF52x || (BF54x && !BF54xM)) || BF60x
  208. default 2 if (BF537 || BF536 || BF534)
  209. default 3 if (BF561 || BF533 || BF532 || BF531 || BF54xM)
  210. default 4 if (BF538 || BF539)
  211. config BF_REV_MAX
  212. int
  213. default 2 if (BF51x || BF52x || (BF54x && !BF54xM)) || BF60x
  214. default 3 if (BF537 || BF536 || BF534 || BF54xM)
  215. default 5 if (BF561 || BF538 || BF539)
  216. default 6 if (BF533 || BF532 || BF531)
  217. choice
  218. prompt "Silicon Rev"
  219. default BF_REV_0_0 if (BF51x || BF52x || BF60x)
  220. default BF_REV_0_2 if (BF534 || BF536 || BF537 || (BF54x && !BF54xM))
  221. default BF_REV_0_3 if (BF531 || BF532 || BF533 || BF54xM || BF561)
  222. config BF_REV_0_0
  223. bool "0.0"
  224. depends on (BF51x || BF52x || (BF54x && !BF54xM) || BF60x)
  225. config BF_REV_0_1
  226. bool "0.1"
  227. depends on (BF51x || BF52x || (BF54x && !BF54xM))
  228. config BF_REV_0_2
  229. bool "0.2"
  230. depends on (BF51x || BF52x || BF537 || BF536 || BF534 || (BF54x && !BF54xM))
  231. config BF_REV_0_3
  232. bool "0.3"
  233. depends on (BF54xM || BF561 || BF537 || BF536 || BF534 || BF533 || BF532 || BF531)
  234. config BF_REV_0_4
  235. bool "0.4"
  236. depends on (BF561 || BF533 || BF532 || BF531 || BF538 || BF539)
  237. config BF_REV_0_5
  238. bool "0.5"
  239. depends on (BF561 || BF533 || BF532 || BF531 || BF538 || BF539)
  240. config BF_REV_0_6
  241. bool "0.6"
  242. depends on (BF533 || BF532 || BF531)
  243. config BF_REV_ANY
  244. bool "any"
  245. config BF_REV_NONE
  246. bool "none"
  247. endchoice
  248. config BF53x
  249. bool
  250. depends on (BF531 || BF532 || BF533 || BF534 || BF536 || BF537)
  251. default y
  252. config MEM_MT48LC64M4A2FB_7E
  253. bool
  254. depends on (BFIN533_STAMP)
  255. default y
  256. config MEM_MT48LC16M16A2TG_75
  257. bool
  258. depends on (BFIN533_EZKIT || BFIN561_EZKIT \
  259. || BFIN533_BLUETECHNIX_CM || BFIN537_BLUETECHNIX_CM_E \
  260. || BFIN537_BLUETECHNIX_CM_U || H8606_HVSISTEMAS \
  261. || BFIN527_BLUETECHNIX_CM)
  262. default y
  263. config MEM_MT48LC32M8A2_75
  264. bool
  265. depends on (BFIN518F_EZBRD || BFIN537_STAMP || PNAV10 || BFIN538_EZKIT)
  266. default y
  267. config MEM_MT48LC8M32B2B5_7
  268. bool
  269. depends on (BFIN561_BLUETECHNIX_CM)
  270. default y
  271. config MEM_MT48LC32M16A2TG_75
  272. bool
  273. depends on (BFIN527_EZKIT || BFIN527_EZKIT_V2 || BFIN532_IP0X || BLACKSTAMP || BFIN527_AD7160EVAL)
  274. default y
  275. config MEM_MT48H32M16LFCJ_75
  276. bool
  277. depends on (BFIN526_EZBRD)
  278. default y
  279. source "arch/blackfin/mach-bf518/Kconfig"
  280. source "arch/blackfin/mach-bf527/Kconfig"
  281. source "arch/blackfin/mach-bf533/Kconfig"
  282. source "arch/blackfin/mach-bf561/Kconfig"
  283. source "arch/blackfin/mach-bf537/Kconfig"
  284. source "arch/blackfin/mach-bf538/Kconfig"
  285. source "arch/blackfin/mach-bf548/Kconfig"
  286. source "arch/blackfin/mach-bf609/Kconfig"
  287. menu "Board customizations"
  288. config CMDLINE_BOOL
  289. bool "Default bootloader kernel arguments"
  290. config CMDLINE
  291. string "Initial kernel command string"
  292. depends on CMDLINE_BOOL
  293. default "console=ttyBF0,57600"
  294. help
  295. If you don't have a boot loader capable of passing a command line string
  296. to the kernel, you may specify one here. As a minimum, you should specify
  297. the memory size and the root device (e.g., mem=8M, root=/dev/nfs).
  298. config BOOT_LOAD
  299. hex "Kernel load address for booting"
  300. default "0x1000"
  301. range 0x1000 0x20000000
  302. help
  303. This option allows you to set the load address of the kernel.
  304. This can be useful if you are on a board which has a small amount
  305. of memory or you wish to reserve some memory at the beginning of
  306. the address space.
  307. Note that you need to keep this value above 4k (0x1000) as this
  308. memory region is used to capture NULL pointer references as well
  309. as some core kernel functions.
  310. config PHY_RAM_BASE_ADDRESS
  311. hex "Physical RAM Base"
  312. default 0x0
  313. help
  314. set BF609 FPGA physical SRAM base address
  315. config ROM_BASE
  316. hex "Kernel ROM Base"
  317. depends on ROMKERNEL
  318. default "0x20040040"
  319. range 0x20000000 0x20400000 if !(BF54x || BF561)
  320. range 0x20000000 0x30000000 if (BF54x || BF561)
  321. help
  322. Make sure your ROM base does not include any file-header
  323. information that is prepended to the kernel.
  324. For example, the bootable U-Boot format (created with
  325. mkimage) has a 64 byte header (0x40). So while the image
  326. you write to flash might start at say 0x20080000, you have
  327. to add 0x40 to get the kernel's ROM base as it will come
  328. after the header.
  329. comment "Clock/PLL Setup"
  330. config CLKIN_HZ
  331. int "Frequency of the crystal on the board in Hz"
  332. default "10000000" if BFIN532_IP0X
  333. default "11059200" if BFIN533_STAMP
  334. default "24576000" if PNAV10
  335. default "25000000" # most people use this
  336. default "27000000" if BFIN533_EZKIT
  337. default "30000000" if BFIN561_EZKIT
  338. default "24000000" if BFIN527_AD7160EVAL
  339. help
  340. The frequency of CLKIN crystal oscillator on the board in Hz.
  341. Warning: This value should match the crystal on the board. Otherwise,
  342. peripherals won't work properly.
  343. config BFIN_KERNEL_CLOCK
  344. bool "Re-program Clocks while Kernel boots?"
  345. default n
  346. help
  347. This option decides if kernel clocks are re-programed from the
  348. bootloader settings. If the clocks are not set, the SDRAM settings
  349. are also not changed, and the Bootloader does 100% of the hardware
  350. configuration.
  351. config PLL_BYPASS
  352. bool "Bypass PLL"
  353. depends on BFIN_KERNEL_CLOCK && (!BF60x)
  354. default n
  355. config CLKIN_HALF
  356. bool "Half Clock In"
  357. depends on BFIN_KERNEL_CLOCK && (! PLL_BYPASS)
  358. default n
  359. help
  360. If this is set the clock will be divided by 2, before it goes to the PLL.
  361. config VCO_MULT
  362. int "VCO Multiplier"
  363. depends on BFIN_KERNEL_CLOCK && (! PLL_BYPASS)
  364. range 1 64
  365. default "22" if BFIN533_EZKIT
  366. default "45" if BFIN533_STAMP
  367. default "20" if (BFIN537_STAMP || BFIN527_EZKIT || BFIN527_EZKIT_V2 || BFIN548_EZKIT || BFIN548_BLUETECHNIX_CM || BFIN538_EZKIT)
  368. default "22" if BFIN533_BLUETECHNIX_CM
  369. default "20" if (BFIN537_BLUETECHNIX_CM_E || BFIN537_BLUETECHNIX_CM_U || BFIN527_BLUETECHNIX_CM || BFIN561_BLUETECHNIX_CM)
  370. default "20" if (BFIN561_EZKIT || BF609)
  371. default "16" if (H8606_HVSISTEMAS || BLACKSTAMP || BFIN526_EZBRD || BFIN518F_EZBRD)
  372. default "25" if BFIN527_AD7160EVAL
  373. help
  374. This controls the frequency of the on-chip PLL. This can be between 1 and 64.
  375. PLL Frequency = (Crystal Frequency) * (this setting)
  376. choice
  377. prompt "Core Clock Divider"
  378. depends on BFIN_KERNEL_CLOCK
  379. default CCLK_DIV_1
  380. help
  381. This sets the frequency of the core. It can be 1, 2, 4 or 8
  382. Core Frequency = (PLL frequency) / (this setting)
  383. config CCLK_DIV_1
  384. bool "1"
  385. config CCLK_DIV_2
  386. bool "2"
  387. config CCLK_DIV_4
  388. bool "4"
  389. config CCLK_DIV_8
  390. bool "8"
  391. endchoice
  392. config SCLK_DIV
  393. int "System Clock Divider"
  394. depends on BFIN_KERNEL_CLOCK
  395. range 1 15
  396. default 4
  397. help
  398. This sets the frequency of the system clock (including SDRAM or DDR) on
  399. !BF60x else it set the clock for system buses and provides the
  400. source from which SCLK0 and SCLK1 are derived.
  401. This can be between 1 and 15
  402. System Clock = (PLL frequency) / (this setting)
  403. config SCLK0_DIV
  404. int "System Clock0 Divider"
  405. depends on BFIN_KERNEL_CLOCK && BF60x
  406. range 1 15
  407. default 1
  408. help
  409. This sets the frequency of the system clock0 for PVP and all other
  410. peripherals not clocked by SCLK1.
  411. This can be between 1 and 15
  412. System Clock0 = (System Clock) / (this setting)
  413. config SCLK1_DIV
  414. int "System Clock1 Divider"
  415. depends on BFIN_KERNEL_CLOCK && BF60x
  416. range 1 15
  417. default 1
  418. help
  419. This sets the frequency of the system clock1 (including SPORT, SPI and ACM).
  420. This can be between 1 and 15
  421. System Clock1 = (System Clock) / (this setting)
  422. config DCLK_DIV
  423. int "DDR Clock Divider"
  424. depends on BFIN_KERNEL_CLOCK && BF60x
  425. range 1 15
  426. default 2
  427. help
  428. This sets the frequency of the DDR memory.
  429. This can be between 1 and 15
  430. DDR Clock = (PLL frequency) / (this setting)
  431. choice
  432. prompt "DDR SDRAM Chip Type"
  433. depends on BFIN_KERNEL_CLOCK
  434. depends on BF54x
  435. default MEM_MT46V32M16_5B
  436. config MEM_MT46V32M16_6T
  437. bool "MT46V32M16_6T"
  438. config MEM_MT46V32M16_5B
  439. bool "MT46V32M16_5B"
  440. endchoice
  441. choice
  442. prompt "DDR/SDRAM Timing"
  443. depends on BFIN_KERNEL_CLOCK && !BF60x
  444. default BFIN_KERNEL_CLOCK_MEMINIT_CALC
  445. help
  446. This option allows you to specify Blackfin SDRAM/DDR Timing parameters
  447. The calculated SDRAM timing parameters may not be 100%
  448. accurate - This option is therefore marked experimental.
  449. config BFIN_KERNEL_CLOCK_MEMINIT_CALC
  450. bool "Calculate Timings (EXPERIMENTAL)"
  451. depends on EXPERIMENTAL
  452. config BFIN_KERNEL_CLOCK_MEMINIT_SPEC
  453. bool "Provide accurate Timings based on target SCLK"
  454. help
  455. Please consult the Blackfin Hardware Reference Manuals as well
  456. as the memory device datasheet.
  457. http://docs.blackfin.uclinux.org/doku.php?id=bfin:sdram
  458. endchoice
  459. menu "Memory Init Control"
  460. depends on BFIN_KERNEL_CLOCK_MEMINIT_SPEC
  461. config MEM_DDRCTL0
  462. depends on BF54x
  463. hex "DDRCTL0"
  464. default 0x0
  465. config MEM_DDRCTL1
  466. depends on BF54x
  467. hex "DDRCTL1"
  468. default 0x0
  469. config MEM_DDRCTL2
  470. depends on BF54x
  471. hex "DDRCTL2"
  472. default 0x0
  473. config MEM_EBIU_DDRQUE
  474. depends on BF54x
  475. hex "DDRQUE"
  476. default 0x0
  477. config MEM_SDRRC
  478. depends on !BF54x
  479. hex "SDRRC"
  480. default 0x0
  481. config MEM_SDGCTL
  482. depends on !BF54x
  483. hex "SDGCTL"
  484. default 0x0
  485. endmenu
  486. #
  487. # Max & Min Speeds for various Chips
  488. #
  489. config MAX_VCO_HZ
  490. int
  491. default 400000000 if BF512
  492. default 400000000 if BF514
  493. default 400000000 if BF516
  494. default 400000000 if BF518
  495. default 400000000 if BF522
  496. default 600000000 if BF523
  497. default 400000000 if BF524
  498. default 600000000 if BF525
  499. default 400000000 if BF526
  500. default 600000000 if BF527
  501. default 400000000 if BF531
  502. default 400000000 if BF532
  503. default 750000000 if BF533
  504. default 500000000 if BF534
  505. default 400000000 if BF536
  506. default 600000000 if BF537
  507. default 533333333 if BF538
  508. default 533333333 if BF539
  509. default 600000000 if BF542
  510. default 533333333 if BF544
  511. default 600000000 if BF547
  512. default 600000000 if BF548
  513. default 533333333 if BF549
  514. default 600000000 if BF561
  515. default 800000000 if BF609
  516. config MIN_VCO_HZ
  517. int
  518. default 50000000
  519. config MAX_SCLK_HZ
  520. int
  521. default 200000000 if BF609
  522. default 133333333
  523. config MIN_SCLK_HZ
  524. int
  525. default 27000000
  526. comment "Kernel Timer/Scheduler"
  527. source kernel/Kconfig.hz
  528. config SET_GENERIC_CLOCKEVENTS
  529. bool "Generic clock events"
  530. default y
  531. select GENERIC_CLOCKEVENTS
  532. menu "Clock event device"
  533. depends on GENERIC_CLOCKEVENTS
  534. config TICKSOURCE_GPTMR0
  535. bool "GPTimer0"
  536. depends on !SMP
  537. select BFIN_GPTIMERS
  538. config TICKSOURCE_CORETMR
  539. bool "Core timer"
  540. default y
  541. endmenu
  542. menu "Clock souce"
  543. depends on GENERIC_CLOCKEVENTS
  544. config CYCLES_CLOCKSOURCE
  545. bool "CYCLES"
  546. default y
  547. depends on !BFIN_SCRATCH_REG_CYCLES
  548. depends on !SMP
  549. help
  550. If you say Y here, you will enable support for using the 'cycles'
  551. registers as a clock source. Doing so means you will be unable to
  552. safely write to the 'cycles' register during runtime. You will
  553. still be able to read it (such as for performance monitoring), but
  554. writing the registers will most likely crash the kernel.
  555. config GPTMR0_CLOCKSOURCE
  556. bool "GPTimer0"
  557. select BFIN_GPTIMERS
  558. depends on !TICKSOURCE_GPTMR0
  559. endmenu
  560. comment "Misc"
  561. choice
  562. prompt "Blackfin Exception Scratch Register"
  563. default BFIN_SCRATCH_REG_RETN
  564. help
  565. Select the resource to reserve for the Exception handler:
  566. - RETN: Non-Maskable Interrupt (NMI)
  567. - RETE: Exception Return (JTAG/ICE)
  568. - CYCLES: Performance counter
  569. If you are unsure, please select "RETN".
  570. config BFIN_SCRATCH_REG_RETN
  571. bool "RETN"
  572. help
  573. Use the RETN register in the Blackfin exception handler
  574. as a stack scratch register. This means you cannot
  575. safely use NMI on the Blackfin while running Linux, but
  576. you can debug the system with a JTAG ICE and use the
  577. CYCLES performance registers.
  578. If you are unsure, please select "RETN".
  579. config BFIN_SCRATCH_REG_RETE
  580. bool "RETE"
  581. help
  582. Use the RETE register in the Blackfin exception handler
  583. as a stack scratch register. This means you cannot
  584. safely use a JTAG ICE while debugging a Blackfin board,
  585. but you can safely use the CYCLES performance registers
  586. and the NMI.
  587. If you are unsure, please select "RETN".
  588. config BFIN_SCRATCH_REG_CYCLES
  589. bool "CYCLES"
  590. help
  591. Use the CYCLES register in the Blackfin exception handler
  592. as a stack scratch register. This means you cannot
  593. safely use the CYCLES performance registers on a Blackfin
  594. board at anytime, but you can debug the system with a JTAG
  595. ICE and use the NMI.
  596. If you are unsure, please select "RETN".
  597. endchoice
  598. endmenu
  599. menu "Blackfin Kernel Optimizations"
  600. comment "Memory Optimizations"
  601. config I_ENTRY_L1
  602. bool "Locate interrupt entry code in L1 Memory"
  603. default y
  604. depends on !SMP
  605. help
  606. If enabled, interrupt entry code (STORE/RESTORE CONTEXT) is linked
  607. into L1 instruction memory. (less latency)
  608. config EXCPT_IRQ_SYSC_L1
  609. bool "Locate entire ASM lowlevel exception / interrupt - Syscall and CPLB handler code in L1 Memory"
  610. default y
  611. depends on !SMP
  612. help
  613. If enabled, the entire ASM lowlevel exception and interrupt entry code
  614. (STORE/RESTORE CONTEXT) is linked into L1 instruction memory.
  615. (less latency)
  616. config DO_IRQ_L1
  617. bool "Locate frequently called do_irq dispatcher function in L1 Memory"
  618. default y
  619. depends on !SMP
  620. help
  621. If enabled, the frequently called do_irq dispatcher function is linked
  622. into L1 instruction memory. (less latency)
  623. config CORE_TIMER_IRQ_L1
  624. bool "Locate frequently called timer_interrupt() function in L1 Memory"
  625. default y
  626. depends on !SMP
  627. help
  628. If enabled, the frequently called timer_interrupt() function is linked
  629. into L1 instruction memory. (less latency)
  630. config IDLE_L1
  631. bool "Locate frequently idle function in L1 Memory"
  632. default y
  633. depends on !SMP
  634. help
  635. If enabled, the frequently called idle function is linked
  636. into L1 instruction memory. (less latency)
  637. config SCHEDULE_L1
  638. bool "Locate kernel schedule function in L1 Memory"
  639. default y
  640. depends on !SMP
  641. help
  642. If enabled, the frequently called kernel schedule is linked
  643. into L1 instruction memory. (less latency)
  644. config ARITHMETIC_OPS_L1
  645. bool "Locate kernel owned arithmetic functions in L1 Memory"
  646. default y
  647. depends on !SMP
  648. help
  649. If enabled, arithmetic functions are linked
  650. into L1 instruction memory. (less latency)
  651. config ACCESS_OK_L1
  652. bool "Locate access_ok function in L1 Memory"
  653. default y
  654. depends on !SMP
  655. help
  656. If enabled, the access_ok function is linked
  657. into L1 instruction memory. (less latency)
  658. config MEMSET_L1
  659. bool "Locate memset function in L1 Memory"
  660. default y
  661. depends on !SMP
  662. help
  663. If enabled, the memset function is linked
  664. into L1 instruction memory. (less latency)
  665. config MEMCPY_L1
  666. bool "Locate memcpy function in L1 Memory"
  667. default y
  668. depends on !SMP
  669. help
  670. If enabled, the memcpy function is linked
  671. into L1 instruction memory. (less latency)
  672. config STRCMP_L1
  673. bool "locate strcmp function in L1 Memory"
  674. default y
  675. depends on !SMP
  676. help
  677. If enabled, the strcmp function is linked
  678. into L1 instruction memory (less latency).
  679. config STRNCMP_L1
  680. bool "locate strncmp function in L1 Memory"
  681. default y
  682. depends on !SMP
  683. help
  684. If enabled, the strncmp function is linked
  685. into L1 instruction memory (less latency).
  686. config STRCPY_L1
  687. bool "locate strcpy function in L1 Memory"
  688. default y
  689. depends on !SMP
  690. help
  691. If enabled, the strcpy function is linked
  692. into L1 instruction memory (less latency).
  693. config STRNCPY_L1
  694. bool "locate strncpy function in L1 Memory"
  695. default y
  696. depends on !SMP
  697. help
  698. If enabled, the strncpy function is linked
  699. into L1 instruction memory (less latency).
  700. config SYS_BFIN_SPINLOCK_L1
  701. bool "Locate sys_bfin_spinlock function in L1 Memory"
  702. default y
  703. depends on !SMP
  704. help
  705. If enabled, sys_bfin_spinlock function is linked
  706. into L1 instruction memory. (less latency)
  707. config IP_CHECKSUM_L1
  708. bool "Locate IP Checksum function in L1 Memory"
  709. default n
  710. depends on !SMP
  711. help
  712. If enabled, the IP Checksum function is linked
  713. into L1 instruction memory. (less latency)
  714. config CACHELINE_ALIGNED_L1
  715. bool "Locate cacheline_aligned data to L1 Data Memory"
  716. default y if !BF54x
  717. default n if BF54x
  718. depends on !SMP && !BF531 && !CRC32
  719. help
  720. If enabled, cacheline_aligned data is linked
  721. into L1 data memory. (less latency)
  722. config SYSCALL_TAB_L1
  723. bool "Locate Syscall Table L1 Data Memory"
  724. default n
  725. depends on !SMP && !BF531
  726. help
  727. If enabled, the Syscall LUT is linked
  728. into L1 data memory. (less latency)
  729. config CPLB_SWITCH_TAB_L1
  730. bool "Locate CPLB Switch Tables L1 Data Memory"
  731. default n
  732. depends on !SMP && !BF531
  733. help
  734. If enabled, the CPLB Switch Tables are linked
  735. into L1 data memory. (less latency)
  736. config ICACHE_FLUSH_L1
  737. bool "Locate icache flush funcs in L1 Inst Memory"
  738. default y
  739. help
  740. If enabled, the Blackfin icache flushing functions are linked
  741. into L1 instruction memory.
  742. Note that this might be required to address anomalies, but
  743. these functions are pretty small, so it shouldn't be too bad.
  744. If you are using a processor affected by an anomaly, the build
  745. system will double check for you and prevent it.
  746. config DCACHE_FLUSH_L1
  747. bool "Locate dcache flush funcs in L1 Inst Memory"
  748. default y
  749. depends on !SMP
  750. help
  751. If enabled, the Blackfin dcache flushing functions are linked
  752. into L1 instruction memory.
  753. config APP_STACK_L1
  754. bool "Support locating application stack in L1 Scratch Memory"
  755. default y
  756. depends on !SMP
  757. help
  758. If enabled the application stack can be located in L1
  759. scratch memory (less latency).
  760. Currently only works with FLAT binaries.
  761. config EXCEPTION_L1_SCRATCH
  762. bool "Locate exception stack in L1 Scratch Memory"
  763. default n
  764. depends on !SMP && !APP_STACK_L1
  765. help
  766. Whenever an exception occurs, use the L1 Scratch memory for
  767. stack storage. You cannot place the stacks of FLAT binaries
  768. in L1 when using this option.
  769. If you don't use L1 Scratch, then you should say Y here.
  770. comment "Speed Optimizations"
  771. config BFIN_INS_LOWOVERHEAD
  772. bool "ins[bwl] low overhead, higher interrupt latency"
  773. default y
  774. depends on !SMP
  775. help
  776. Reads on the Blackfin are speculative. In Blackfin terms, this means
  777. they can be interrupted at any time (even after they have been issued
  778. on to the external bus), and re-issued after the interrupt occurs.
  779. For memory - this is not a big deal, since memory does not change if
  780. it sees a read.
  781. If a FIFO is sitting on the end of the read, it will see two reads,
  782. when the core only sees one since the FIFO receives both the read
  783. which is cancelled (and not delivered to the core) and the one which
  784. is re-issued (which is delivered to the core).
  785. To solve this, interrupts are turned off before reads occur to
  786. I/O space. This option controls which the overhead/latency of
  787. controlling interrupts during this time
  788. "n" turns interrupts off every read
  789. (higher overhead, but lower interrupt latency)
  790. "y" turns interrupts off every loop
  791. (low overhead, but longer interrupt latency)
  792. default behavior is to leave this set to on (type "Y"). If you are experiencing
  793. interrupt latency issues, it is safe and OK to turn this off.
  794. endmenu
  795. choice
  796. prompt "Kernel executes from"
  797. help
  798. Choose the memory type that the kernel will be running in.
  799. config RAMKERNEL
  800. bool "RAM"
  801. help
  802. The kernel will be resident in RAM when running.
  803. config ROMKERNEL
  804. bool "ROM"
  805. help
  806. The kernel will be resident in FLASH/ROM when running.
  807. endchoice
  808. # Common code uses "ROMKERNEL" or "XIP_KERNEL", so define both
  809. config XIP_KERNEL
  810. bool
  811. default y
  812. depends on ROMKERNEL
  813. source "mm/Kconfig"
  814. config BFIN_GPTIMERS
  815. tristate "Enable Blackfin General Purpose Timers API"
  816. default n
  817. help
  818. Enable support for the General Purpose Timers API. If you
  819. are unsure, say N.
  820. To compile this driver as a module, choose M here: the module
  821. will be called gptimers.
  822. choice
  823. prompt "Uncached DMA region"
  824. default DMA_UNCACHED_1M
  825. config DMA_UNCACHED_4M
  826. bool "Enable 4M DMA region"
  827. config DMA_UNCACHED_2M
  828. bool "Enable 2M DMA region"
  829. config DMA_UNCACHED_1M
  830. bool "Enable 1M DMA region"
  831. config DMA_UNCACHED_512K
  832. bool "Enable 512K DMA region"
  833. config DMA_UNCACHED_256K
  834. bool "Enable 256K DMA region"
  835. config DMA_UNCACHED_128K
  836. bool "Enable 128K DMA region"
  837. config DMA_UNCACHED_NONE
  838. bool "Disable DMA region"
  839. endchoice
  840. comment "Cache Support"
  841. config BFIN_ICACHE
  842. bool "Enable ICACHE"
  843. default y
  844. config BFIN_EXTMEM_ICACHEABLE
  845. bool "Enable ICACHE for external memory"
  846. depends on BFIN_ICACHE
  847. default y
  848. config BFIN_L2_ICACHEABLE
  849. bool "Enable ICACHE for L2 SRAM"
  850. depends on BFIN_ICACHE
  851. depends on BF54x || BF561
  852. default n
  853. config BFIN_DCACHE
  854. bool "Enable DCACHE"
  855. default y
  856. config BFIN_DCACHE_BANKA
  857. bool "Enable only 16k BankA DCACHE - BankB is SRAM"
  858. depends on BFIN_DCACHE && !BF531
  859. default n
  860. config BFIN_EXTMEM_DCACHEABLE
  861. bool "Enable DCACHE for external memory"
  862. depends on BFIN_DCACHE
  863. default y
  864. choice
  865. prompt "External memory DCACHE policy"
  866. depends on BFIN_EXTMEM_DCACHEABLE
  867. default BFIN_EXTMEM_WRITEBACK if !SMP
  868. default BFIN_EXTMEM_WRITETHROUGH if SMP
  869. config BFIN_EXTMEM_WRITEBACK
  870. bool "Write back"
  871. depends on !SMP
  872. help
  873. Write Back Policy:
  874. Cached data will be written back to SDRAM only when needed.
  875. This can give a nice increase in performance, but beware of
  876. broken drivers that do not properly invalidate/flush their
  877. cache.
  878. Write Through Policy:
  879. Cached data will always be written back to SDRAM when the
  880. cache is updated. This is a completely safe setting, but
  881. performance is worse than Write Back.
  882. If you are unsure of the options and you want to be safe,
  883. then go with Write Through.
  884. config BFIN_EXTMEM_WRITETHROUGH
  885. bool "Write through"
  886. help
  887. Write Back Policy:
  888. Cached data will be written back to SDRAM only when needed.
  889. This can give a nice increase in performance, but beware of
  890. broken drivers that do not properly invalidate/flush their
  891. cache.
  892. Write Through Policy:
  893. Cached data will always be written back to SDRAM when the
  894. cache is updated. This is a completely safe setting, but
  895. performance is worse than Write Back.
  896. If you are unsure of the options and you want to be safe,
  897. then go with Write Through.
  898. endchoice
  899. config BFIN_L2_DCACHEABLE
  900. bool "Enable DCACHE for L2 SRAM"
  901. depends on BFIN_DCACHE
  902. depends on (BF54x || BF561 || BF60x) && !SMP
  903. default n
  904. choice
  905. prompt "L2 SRAM DCACHE policy"
  906. depends on BFIN_L2_DCACHEABLE
  907. default BFIN_L2_WRITEBACK
  908. config BFIN_L2_WRITEBACK
  909. bool "Write back"
  910. config BFIN_L2_WRITETHROUGH
  911. bool "Write through"
  912. endchoice
  913. comment "Memory Protection Unit"
  914. config MPU
  915. bool "Enable the memory protection unit (EXPERIMENTAL)"
  916. default n
  917. help
  918. Use the processor's MPU to protect applications from accessing
  919. memory they do not own. This comes at a performance penalty
  920. and is recommended only for debugging.
  921. comment "Asynchronous Memory Configuration"
  922. menu "EBIU_AMGCTL Global Control"
  923. depends on !BF60x
  924. config C_AMCKEN
  925. bool "Enable CLKOUT"
  926. default y
  927. config C_CDPRIO
  928. bool "DMA has priority over core for ext. accesses"
  929. default n
  930. config C_B0PEN
  931. depends on BF561
  932. bool "Bank 0 16 bit packing enable"
  933. default y
  934. config C_B1PEN
  935. depends on BF561
  936. bool "Bank 1 16 bit packing enable"
  937. default y
  938. config C_B2PEN
  939. depends on BF561
  940. bool "Bank 2 16 bit packing enable"
  941. default y
  942. config C_B3PEN
  943. depends on BF561
  944. bool "Bank 3 16 bit packing enable"
  945. default n
  946. choice
  947. prompt "Enable Asynchronous Memory Banks"
  948. default C_AMBEN_ALL
  949. config C_AMBEN
  950. bool "Disable All Banks"
  951. config C_AMBEN_B0
  952. bool "Enable Bank 0"
  953. config C_AMBEN_B0_B1
  954. bool "Enable Bank 0 & 1"
  955. config C_AMBEN_B0_B1_B2
  956. bool "Enable Bank 0 & 1 & 2"
  957. config C_AMBEN_ALL
  958. bool "Enable All Banks"
  959. endchoice
  960. endmenu
  961. menu "EBIU_AMBCTL Control"
  962. depends on !BF60x
  963. config BANK_0
  964. hex "Bank 0 (AMBCTL0.L)"
  965. default 0x7BB0
  966. help
  967. These are the low 16 bits of the EBIU_AMBCTL0 MMR which are
  968. used to control the Asynchronous Memory Bank 0 settings.
  969. config BANK_1
  970. hex "Bank 1 (AMBCTL0.H)"
  971. default 0x7BB0
  972. default 0x5558 if BF54x
  973. help
  974. These are the high 16 bits of the EBIU_AMBCTL0 MMR which are
  975. used to control the Asynchronous Memory Bank 1 settings.
  976. config BANK_2
  977. hex "Bank 2 (AMBCTL1.L)"
  978. default 0x7BB0
  979. help
  980. These are the low 16 bits of the EBIU_AMBCTL1 MMR which are
  981. used to control the Asynchronous Memory Bank 2 settings.
  982. config BANK_3
  983. hex "Bank 3 (AMBCTL1.H)"
  984. default 0x99B3
  985. help
  986. These are the high 16 bits of the EBIU_AMBCTL1 MMR which are
  987. used to control the Asynchronous Memory Bank 3 settings.
  988. endmenu
  989. config EBIU_MBSCTLVAL
  990. hex "EBIU Bank Select Control Register"
  991. depends on BF54x
  992. default 0
  993. config EBIU_MODEVAL
  994. hex "Flash Memory Mode Control Register"
  995. depends on BF54x
  996. default 1
  997. config EBIU_FCTLVAL
  998. hex "Flash Memory Bank Control Register"
  999. depends on BF54x
  1000. default 6
  1001. endmenu
  1002. #############################################################################
  1003. menu "Bus options (PCI, PCMCIA, EISA, MCA, ISA)"
  1004. config PCI
  1005. bool "PCI support"
  1006. depends on BROKEN
  1007. help
  1008. Support for PCI bus.
  1009. source "drivers/pci/Kconfig"
  1010. source "drivers/pcmcia/Kconfig"
  1011. source "drivers/pci/hotplug/Kconfig"
  1012. endmenu
  1013. menu "Executable file formats"
  1014. source "fs/Kconfig.binfmt"
  1015. endmenu
  1016. menu "Power management options"
  1017. source "kernel/power/Kconfig"
  1018. config ARCH_SUSPEND_POSSIBLE
  1019. def_bool y
  1020. choice
  1021. prompt "Standby Power Saving Mode"
  1022. depends on PM && !BF60x
  1023. default PM_BFIN_SLEEP_DEEPER
  1024. config PM_BFIN_SLEEP_DEEPER
  1025. bool "Sleep Deeper"
  1026. help
  1027. Sleep "Deeper" Mode (High Power Savings) - This mode reduces dynamic
  1028. power dissipation by disabling the clock to the processor core (CCLK).
  1029. Furthermore, Standby sets the internal power supply voltage (VDDINT)
  1030. to 0.85 V to provide the greatest power savings, while preserving the
  1031. processor state.
  1032. The PLL and system clock (SCLK) continue to operate at a very low
  1033. frequency of about 3.3 MHz. To preserve data integrity in the SDRAM,
  1034. the SDRAM is put into Self Refresh Mode. Typically an external event
  1035. such as GPIO interrupt or RTC activity wakes up the processor.
  1036. Various Peripherals such as UART, SPORT, PPI may not function as
  1037. normal during Sleep Deeper, due to the reduced SCLK frequency.
  1038. When in the sleep mode, system DMA access to L1 memory is not supported.
  1039. If unsure, select "Sleep Deeper".
  1040. config PM_BFIN_SLEEP
  1041. bool "Sleep"
  1042. help
  1043. Sleep Mode (High Power Savings) - The sleep mode reduces power
  1044. dissipation by disabling the clock to the processor core (CCLK).
  1045. The PLL and system clock (SCLK), however, continue to operate in
  1046. this mode. Typically an external event or RTC activity will wake
  1047. up the processor. When in the sleep mode, system DMA access to L1
  1048. memory is not supported.
  1049. If unsure, select "Sleep Deeper".
  1050. endchoice
  1051. comment "Possible Suspend Mem / Hibernate Wake-Up Sources"
  1052. depends on PM
  1053. config PM_BFIN_WAKE_PH6
  1054. bool "Allow Wake-Up from on-chip PHY or PH6 GP"
  1055. depends on PM && (BF51x || BF52x || BF534 || BF536 || BF537)
  1056. default n
  1057. help
  1058. Enable PHY and PH6 GP Wake-Up (Voltage Regulator Power-Up)
  1059. config PM_BFIN_WAKE_GP
  1060. bool "Allow Wake-Up from GPIOs"
  1061. depends on PM && BF54x
  1062. default n
  1063. help
  1064. Enable General-Purpose Wake-Up (Voltage Regulator Power-Up)
  1065. (all processors, except ADSP-BF549). This option sets
  1066. the general-purpose wake-up enable (GPWE) control bit to enable
  1067. wake-up upon detection of an active low signal on the /GPW (PH7) pin.
  1068. On ADSP-BF549 this option enables the same functionality on the
  1069. /MRXON pin also PH7.
  1070. config PM_BFIN_WAKE_PA15
  1071. bool "Allow Wake-Up from PA15"
  1072. depends on PM && BF60x
  1073. default n
  1074. help
  1075. Enable PA15 Wake-Up
  1076. config PM_BFIN_WAKE_PA15_POL
  1077. int "Wake-up priority"
  1078. depends on PM_BFIN_WAKE_PA15
  1079. default 0
  1080. help
  1081. Wake-Up priority 0(low) 1(high)
  1082. config PM_BFIN_WAKE_PB15
  1083. bool "Allow Wake-Up from PB15"
  1084. depends on PM && BF60x
  1085. default n
  1086. help
  1087. Enable PB15 Wake-Up
  1088. config PM_BFIN_WAKE_PB15_POL
  1089. int "Wake-up priority"
  1090. depends on PM_BFIN_WAKE_PB15
  1091. default 0
  1092. help
  1093. Wake-Up priority 0(low) 1(high)
  1094. config PM_BFIN_WAKE_PC15
  1095. bool "Allow Wake-Up from PC15"
  1096. depends on PM && BF60x
  1097. default n
  1098. help
  1099. Enable PC15 Wake-Up
  1100. config PM_BFIN_WAKE_PC15_POL
  1101. int "Wake-up priority"
  1102. depends on PM_BFIN_WAKE_PC15
  1103. default 0
  1104. help
  1105. Wake-Up priority 0(low) 1(high)
  1106. config PM_BFIN_WAKE_PD06
  1107. bool "Allow Wake-Up from PD06(ETH0_PHYINT)"
  1108. depends on PM && BF60x
  1109. default n
  1110. help
  1111. Enable PD06(ETH0_PHYINT) Wake-up
  1112. config PM_BFIN_WAKE_PD06_POL
  1113. int "Wake-up priority"
  1114. depends on PM_BFIN_WAKE_PD06
  1115. default 0
  1116. help
  1117. Wake-Up priority 0(low) 1(high)
  1118. config PM_BFIN_WAKE_PE12
  1119. bool "Allow Wake-Up from PE12(ETH1_PHYINT, PUSH BUTTON)"
  1120. depends on PM && BF60x
  1121. default n
  1122. help
  1123. Enable PE12(ETH1_PHYINT, PUSH BUTTON) Wake-up
  1124. config PM_BFIN_WAKE_PE12_POL
  1125. int "Wake-up priority"
  1126. depends on PM_BFIN_WAKE_PE12
  1127. default 0
  1128. help
  1129. Wake-Up priority 0(low) 1(high)
  1130. config PM_BFIN_WAKE_PG04
  1131. bool "Allow Wake-Up from PG04(CAN0_RX)"
  1132. depends on PM && BF60x
  1133. default n
  1134. help
  1135. Enable PG04(CAN0_RX) Wake-up
  1136. config PM_BFIN_WAKE_PG04_POL
  1137. int "Wake-up priority"
  1138. depends on PM_BFIN_WAKE_PG04
  1139. default 0
  1140. help
  1141. Wake-Up priority 0(low) 1(high)
  1142. config PM_BFIN_WAKE_PG13
  1143. bool "Allow Wake-Up from PG13"
  1144. depends on PM && BF60x
  1145. default n
  1146. help
  1147. Enable PG13 Wake-Up
  1148. config PM_BFIN_WAKE_PG13_POL
  1149. int "Wake-up priority"
  1150. depends on PM_BFIN_WAKE_PG13
  1151. default 0
  1152. help
  1153. Wake-Up priority 0(low) 1(high)
  1154. config PM_BFIN_WAKE_USB
  1155. bool "Allow Wake-Up from (USB)"
  1156. depends on PM && BF60x
  1157. default n
  1158. help
  1159. Enable (USB) Wake-up
  1160. config PM_BFIN_WAKE_USB_POL
  1161. int "Wake-up priority"
  1162. depends on PM_BFIN_WAKE_USB
  1163. default 0
  1164. help
  1165. Wake-Up priority 0(low) 1(high)
  1166. endmenu
  1167. menu "CPU Frequency scaling"
  1168. source "drivers/cpufreq/Kconfig"
  1169. config BFIN_CPU_FREQ
  1170. bool
  1171. depends on CPU_FREQ
  1172. select CPU_FREQ_TABLE
  1173. default y
  1174. config CPU_VOLTAGE
  1175. bool "CPU Voltage scaling"
  1176. depends on EXPERIMENTAL
  1177. depends on CPU_FREQ
  1178. default n
  1179. help
  1180. Say Y here if you want CPU voltage scaling according to the CPU frequency.
  1181. This option violates the PLL BYPASS recommendation in the Blackfin Processor
  1182. manuals. There is a theoretical risk that during VDDINT transitions
  1183. the PLL may unlock.
  1184. endmenu
  1185. source "net/Kconfig"
  1186. source "drivers/Kconfig"
  1187. source "drivers/firmware/Kconfig"
  1188. source "fs/Kconfig"
  1189. source "arch/blackfin/Kconfig.debug"
  1190. source "security/Kconfig"
  1191. source "crypto/Kconfig"
  1192. source "lib/Kconfig"