radeon_pm.c 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540
  1. /*
  2. * Permission is hereby granted, free of charge, to any person obtaining a
  3. * copy of this software and associated documentation files (the "Software"),
  4. * to deal in the Software without restriction, including without limitation
  5. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  6. * and/or sell copies of the Software, and to permit persons to whom the
  7. * Software is furnished to do so, subject to the following conditions:
  8. *
  9. * The above copyright notice and this permission notice shall be included in
  10. * all copies or substantial portions of the Software.
  11. *
  12. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  13. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  14. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  15. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  16. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  17. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  18. * OTHER DEALINGS IN THE SOFTWARE.
  19. *
  20. * Authors: Rafał Miłecki <zajec5@gmail.com>
  21. * Alex Deucher <alexdeucher@gmail.com>
  22. */
  23. #include "drmP.h"
  24. #include "radeon.h"
  25. #include "avivod.h"
  26. #define RADEON_IDLE_LOOP_MS 100
  27. #define RADEON_RECLOCK_DELAY_MS 200
  28. #define RADEON_WAIT_VBLANK_TIMEOUT 200
  29. #define RADEON_WAIT_IDLE_TIMEOUT 200
  30. static void radeon_pm_set_clocks_locked(struct radeon_device *rdev);
  31. static void radeon_pm_set_clocks(struct radeon_device *rdev);
  32. static void radeon_pm_idle_work_handler(struct work_struct *work);
  33. static int radeon_debugfs_pm_init(struct radeon_device *rdev);
  34. static void radeon_pm_set_power_mode_static_locked(struct radeon_device *rdev)
  35. {
  36. mutex_lock(&rdev->cp.mutex);
  37. /* wait for GPU idle */
  38. rdev->pm.gui_idle = false;
  39. rdev->irq.gui_idle = true;
  40. radeon_irq_set(rdev);
  41. wait_event_interruptible_timeout(
  42. rdev->irq.idle_queue, rdev->pm.gui_idle,
  43. msecs_to_jiffies(RADEON_WAIT_IDLE_TIMEOUT));
  44. rdev->irq.gui_idle = false;
  45. radeon_irq_set(rdev);
  46. radeon_set_power_state(rdev, true);
  47. /* update display watermarks based on new power state */
  48. radeon_update_bandwidth_info(rdev);
  49. if (rdev->pm.active_crtc_count)
  50. radeon_bandwidth_update(rdev);
  51. mutex_unlock(&rdev->cp.mutex);
  52. }
  53. static ssize_t radeon_get_power_state_static(struct device *dev,
  54. struct device_attribute *attr,
  55. char *buf)
  56. {
  57. struct drm_device *ddev = pci_get_drvdata(to_pci_dev(dev));
  58. struct radeon_device *rdev = ddev->dev_private;
  59. return snprintf(buf, PAGE_SIZE, "%d.%d\n", rdev->pm.current_power_state_index,
  60. rdev->pm.current_clock_mode_index);
  61. }
  62. static ssize_t radeon_set_power_state_static(struct device *dev,
  63. struct device_attribute *attr,
  64. const char *buf,
  65. size_t count)
  66. {
  67. struct drm_device *ddev = pci_get_drvdata(to_pci_dev(dev));
  68. struct radeon_device *rdev = ddev->dev_private;
  69. int ps, cm;
  70. if (sscanf(buf, "%u.%u", &ps, &cm) != 2) {
  71. DRM_ERROR("Invalid power state!\n");
  72. return count;
  73. }
  74. mutex_lock(&rdev->pm.mutex);
  75. if ((ps >= 0) && (ps < rdev->pm.num_power_states) &&
  76. (cm >= 0) && (cm < rdev->pm.power_state[ps].num_clock_modes)) {
  77. if ((rdev->pm.active_crtc_count > 1) &&
  78. (rdev->pm.power_state[ps].flags & RADEON_PM_SINGLE_DISPLAY_ONLY)) {
  79. DRM_ERROR("Invalid power state for multi-head: %d.%d\n", ps, cm);
  80. } else {
  81. /* disable dynpm */
  82. rdev->pm.state = PM_STATE_DISABLED;
  83. rdev->pm.planned_action = PM_ACTION_NONE;
  84. rdev->pm.requested_power_state_index = ps;
  85. rdev->pm.requested_clock_mode_index = cm;
  86. radeon_pm_set_power_mode_static_locked(rdev);
  87. }
  88. } else
  89. DRM_ERROR("Invalid power state: %d.%d\n\n", ps, cm);
  90. mutex_unlock(&rdev->pm.mutex);
  91. return count;
  92. }
  93. static ssize_t radeon_get_dynpm(struct device *dev,
  94. struct device_attribute *attr,
  95. char *buf)
  96. {
  97. struct drm_device *ddev = pci_get_drvdata(to_pci_dev(dev));
  98. struct radeon_device *rdev = ddev->dev_private;
  99. return snprintf(buf, PAGE_SIZE, "%s\n",
  100. (rdev->pm.state == PM_STATE_DISABLED) ? "disabled" : "enabled");
  101. }
  102. static ssize_t radeon_set_dynpm(struct device *dev,
  103. struct device_attribute *attr,
  104. const char *buf,
  105. size_t count)
  106. {
  107. struct drm_device *ddev = pci_get_drvdata(to_pci_dev(dev));
  108. struct radeon_device *rdev = ddev->dev_private;
  109. int tmp = simple_strtoul(buf, NULL, 10);
  110. if (tmp == 0) {
  111. /* update power mode info */
  112. radeon_pm_compute_clocks(rdev);
  113. /* disable dynpm */
  114. mutex_lock(&rdev->pm.mutex);
  115. rdev->pm.state = PM_STATE_DISABLED;
  116. rdev->pm.planned_action = PM_ACTION_NONE;
  117. mutex_unlock(&rdev->pm.mutex);
  118. DRM_INFO("radeon: dynamic power management disabled\n");
  119. } else if (tmp == 1) {
  120. if (rdev->pm.num_power_states > 1) {
  121. /* enable dynpm */
  122. mutex_lock(&rdev->pm.mutex);
  123. rdev->pm.state = PM_STATE_PAUSED;
  124. rdev->pm.planned_action = PM_ACTION_DEFAULT;
  125. radeon_get_power_state(rdev, rdev->pm.planned_action);
  126. mutex_unlock(&rdev->pm.mutex);
  127. /* update power mode info */
  128. radeon_pm_compute_clocks(rdev);
  129. DRM_INFO("radeon: dynamic power management enabled\n");
  130. } else
  131. DRM_ERROR("dynpm not valid on this system\n");
  132. } else
  133. DRM_ERROR("Invalid setting: %d\n", tmp);
  134. return count;
  135. }
  136. static DEVICE_ATTR(power_state, S_IRUGO | S_IWUSR, radeon_get_power_state_static, radeon_set_power_state_static);
  137. static DEVICE_ATTR(dynpm, S_IRUGO | S_IWUSR, radeon_get_dynpm, radeon_set_dynpm);
  138. static const char *pm_state_names[4] = {
  139. "PM_STATE_DISABLED",
  140. "PM_STATE_MINIMUM",
  141. "PM_STATE_PAUSED",
  142. "PM_STATE_ACTIVE"
  143. };
  144. static const char *pm_state_types[5] = {
  145. "",
  146. "Powersave",
  147. "Battery",
  148. "Balanced",
  149. "Performance",
  150. };
  151. static void radeon_print_power_mode_info(struct radeon_device *rdev)
  152. {
  153. int i, j;
  154. bool is_default;
  155. DRM_INFO("%d Power State(s)\n", rdev->pm.num_power_states);
  156. for (i = 0; i < rdev->pm.num_power_states; i++) {
  157. if (rdev->pm.default_power_state_index == i)
  158. is_default = true;
  159. else
  160. is_default = false;
  161. DRM_INFO("State %d %s %s\n", i,
  162. pm_state_types[rdev->pm.power_state[i].type],
  163. is_default ? "(default)" : "");
  164. if ((rdev->flags & RADEON_IS_PCIE) && !(rdev->flags & RADEON_IS_IGP))
  165. DRM_INFO("\t%d PCIE Lanes\n", rdev->pm.power_state[i].pcie_lanes);
  166. if (rdev->pm.power_state[i].flags & RADEON_PM_SINGLE_DISPLAY_ONLY)
  167. DRM_INFO("\tSingle display only\n");
  168. DRM_INFO("\t%d Clock Mode(s)\n", rdev->pm.power_state[i].num_clock_modes);
  169. for (j = 0; j < rdev->pm.power_state[i].num_clock_modes; j++) {
  170. if (rdev->flags & RADEON_IS_IGP)
  171. DRM_INFO("\t\t%d engine: %d\n",
  172. j,
  173. rdev->pm.power_state[i].clock_info[j].sclk * 10);
  174. else
  175. DRM_INFO("\t\t%d engine/memory: %d/%d\n",
  176. j,
  177. rdev->pm.power_state[i].clock_info[j].sclk * 10,
  178. rdev->pm.power_state[i].clock_info[j].mclk * 10);
  179. }
  180. }
  181. }
  182. void radeon_sync_with_vblank(struct radeon_device *rdev)
  183. {
  184. if (rdev->pm.active_crtcs) {
  185. rdev->pm.vblank_sync = false;
  186. wait_event_timeout(
  187. rdev->irq.vblank_queue, rdev->pm.vblank_sync,
  188. msecs_to_jiffies(RADEON_WAIT_VBLANK_TIMEOUT));
  189. }
  190. }
  191. int radeon_pm_init(struct radeon_device *rdev)
  192. {
  193. rdev->pm.state = PM_STATE_DISABLED;
  194. rdev->pm.planned_action = PM_ACTION_NONE;
  195. rdev->pm.can_upclock = true;
  196. rdev->pm.can_downclock = true;
  197. if (rdev->bios) {
  198. if (rdev->is_atom_bios)
  199. radeon_atombios_get_power_modes(rdev);
  200. else
  201. radeon_combios_get_power_modes(rdev);
  202. radeon_print_power_mode_info(rdev);
  203. }
  204. if (radeon_debugfs_pm_init(rdev)) {
  205. DRM_ERROR("Failed to register debugfs file for PM!\n");
  206. }
  207. /* where's the best place to put this? */
  208. device_create_file(rdev->dev, &dev_attr_power_state);
  209. device_create_file(rdev->dev, &dev_attr_dynpm);
  210. INIT_DELAYED_WORK(&rdev->pm.idle_work, radeon_pm_idle_work_handler);
  211. if ((radeon_dynpm != -1 && radeon_dynpm) && (rdev->pm.num_power_states > 1)) {
  212. rdev->pm.state = PM_STATE_PAUSED;
  213. DRM_INFO("radeon: dynamic power management enabled\n");
  214. }
  215. DRM_INFO("radeon: power management initialized\n");
  216. return 0;
  217. }
  218. void radeon_pm_fini(struct radeon_device *rdev)
  219. {
  220. if (rdev->pm.state != PM_STATE_DISABLED) {
  221. /* cancel work */
  222. cancel_delayed_work_sync(&rdev->pm.idle_work);
  223. /* reset default clocks */
  224. rdev->pm.state = PM_STATE_DISABLED;
  225. rdev->pm.planned_action = PM_ACTION_DEFAULT;
  226. radeon_pm_set_clocks(rdev);
  227. } else if ((rdev->pm.current_power_state_index !=
  228. rdev->pm.default_power_state_index) ||
  229. (rdev->pm.current_clock_mode_index != 0)) {
  230. rdev->pm.requested_power_state_index = rdev->pm.default_power_state_index;
  231. rdev->pm.requested_clock_mode_index = 0;
  232. mutex_lock(&rdev->pm.mutex);
  233. radeon_pm_set_power_mode_static_locked(rdev);
  234. mutex_unlock(&rdev->pm.mutex);
  235. }
  236. device_remove_file(rdev->dev, &dev_attr_power_state);
  237. device_remove_file(rdev->dev, &dev_attr_dynpm);
  238. if (rdev->pm.i2c_bus)
  239. radeon_i2c_destroy(rdev->pm.i2c_bus);
  240. }
  241. void radeon_pm_compute_clocks(struct radeon_device *rdev)
  242. {
  243. struct drm_device *ddev = rdev->ddev;
  244. struct drm_crtc *crtc;
  245. struct radeon_crtc *radeon_crtc;
  246. if (rdev->pm.state == PM_STATE_DISABLED)
  247. return;
  248. mutex_lock(&rdev->pm.mutex);
  249. rdev->pm.active_crtcs = 0;
  250. rdev->pm.active_crtc_count = 0;
  251. list_for_each_entry(crtc,
  252. &ddev->mode_config.crtc_list, head) {
  253. radeon_crtc = to_radeon_crtc(crtc);
  254. if (radeon_crtc->enabled) {
  255. rdev->pm.active_crtcs |= (1 << radeon_crtc->crtc_id);
  256. rdev->pm.active_crtc_count++;
  257. }
  258. }
  259. if (rdev->pm.active_crtc_count > 1) {
  260. if (rdev->pm.state == PM_STATE_ACTIVE) {
  261. cancel_delayed_work(&rdev->pm.idle_work);
  262. rdev->pm.state = PM_STATE_PAUSED;
  263. rdev->pm.planned_action = PM_ACTION_UPCLOCK;
  264. radeon_pm_set_clocks(rdev);
  265. DRM_DEBUG("radeon: dynamic power management deactivated\n");
  266. }
  267. } else if (rdev->pm.active_crtc_count == 1) {
  268. /* TODO: Increase clocks if needed for current mode */
  269. if (rdev->pm.state == PM_STATE_MINIMUM) {
  270. rdev->pm.state = PM_STATE_ACTIVE;
  271. rdev->pm.planned_action = PM_ACTION_UPCLOCK;
  272. radeon_pm_set_clocks(rdev);
  273. queue_delayed_work(rdev->wq, &rdev->pm.idle_work,
  274. msecs_to_jiffies(RADEON_IDLE_LOOP_MS));
  275. } else if (rdev->pm.state == PM_STATE_PAUSED) {
  276. rdev->pm.state = PM_STATE_ACTIVE;
  277. queue_delayed_work(rdev->wq, &rdev->pm.idle_work,
  278. msecs_to_jiffies(RADEON_IDLE_LOOP_MS));
  279. DRM_DEBUG("radeon: dynamic power management activated\n");
  280. }
  281. } else { /* count == 0 */
  282. if (rdev->pm.state != PM_STATE_MINIMUM) {
  283. cancel_delayed_work(&rdev->pm.idle_work);
  284. rdev->pm.state = PM_STATE_MINIMUM;
  285. rdev->pm.planned_action = PM_ACTION_MINIMUM;
  286. radeon_pm_set_clocks(rdev);
  287. }
  288. }
  289. mutex_unlock(&rdev->pm.mutex);
  290. }
  291. bool radeon_pm_debug_check_in_vbl(struct radeon_device *rdev, bool finish)
  292. {
  293. u32 stat_crtc = 0;
  294. bool in_vbl = true;
  295. if (ASIC_IS_DCE4(rdev)) {
  296. if (rdev->pm.active_crtcs & (1 << 0)) {
  297. stat_crtc = RREG32(EVERGREEN_CRTC_STATUS + EVERGREEN_CRTC0_REGISTER_OFFSET);
  298. if (!(stat_crtc & 1))
  299. in_vbl = false;
  300. }
  301. if (rdev->pm.active_crtcs & (1 << 1)) {
  302. stat_crtc = RREG32(EVERGREEN_CRTC_STATUS + EVERGREEN_CRTC1_REGISTER_OFFSET);
  303. if (!(stat_crtc & 1))
  304. in_vbl = false;
  305. }
  306. if (rdev->pm.active_crtcs & (1 << 2)) {
  307. stat_crtc = RREG32(EVERGREEN_CRTC_STATUS + EVERGREEN_CRTC2_REGISTER_OFFSET);
  308. if (!(stat_crtc & 1))
  309. in_vbl = false;
  310. }
  311. if (rdev->pm.active_crtcs & (1 << 3)) {
  312. stat_crtc = RREG32(EVERGREEN_CRTC_STATUS + EVERGREEN_CRTC3_REGISTER_OFFSET);
  313. if (!(stat_crtc & 1))
  314. in_vbl = false;
  315. }
  316. if (rdev->pm.active_crtcs & (1 << 4)) {
  317. stat_crtc = RREG32(EVERGREEN_CRTC_STATUS + EVERGREEN_CRTC4_REGISTER_OFFSET);
  318. if (!(stat_crtc & 1))
  319. in_vbl = false;
  320. }
  321. if (rdev->pm.active_crtcs & (1 << 5)) {
  322. stat_crtc = RREG32(EVERGREEN_CRTC_STATUS + EVERGREEN_CRTC5_REGISTER_OFFSET);
  323. if (!(stat_crtc & 1))
  324. in_vbl = false;
  325. }
  326. } else if (ASIC_IS_AVIVO(rdev)) {
  327. if (rdev->pm.active_crtcs & (1 << 0)) {
  328. stat_crtc = RREG32(D1CRTC_STATUS);
  329. if (!(stat_crtc & 1))
  330. in_vbl = false;
  331. }
  332. if (rdev->pm.active_crtcs & (1 << 1)) {
  333. stat_crtc = RREG32(D2CRTC_STATUS);
  334. if (!(stat_crtc & 1))
  335. in_vbl = false;
  336. }
  337. } else {
  338. if (rdev->pm.active_crtcs & (1 << 0)) {
  339. stat_crtc = RREG32(RADEON_CRTC_STATUS);
  340. if (!(stat_crtc & 1))
  341. in_vbl = false;
  342. }
  343. if (rdev->pm.active_crtcs & (1 << 1)) {
  344. stat_crtc = RREG32(RADEON_CRTC2_STATUS);
  345. if (!(stat_crtc & 1))
  346. in_vbl = false;
  347. }
  348. }
  349. if (in_vbl == false)
  350. DRM_INFO("not in vbl for pm change %08x at %s\n", stat_crtc,
  351. finish ? "exit" : "entry");
  352. return in_vbl;
  353. }
  354. static void radeon_pm_set_clocks_locked(struct radeon_device *rdev)
  355. {
  356. /*radeon_fence_wait_last(rdev);*/
  357. radeon_set_power_state(rdev, false);
  358. rdev->pm.planned_action = PM_ACTION_NONE;
  359. }
  360. static void radeon_pm_set_clocks(struct radeon_device *rdev)
  361. {
  362. int i;
  363. radeon_get_power_state(rdev, rdev->pm.planned_action);
  364. mutex_lock(&rdev->cp.mutex);
  365. /* wait for GPU idle */
  366. rdev->pm.gui_idle = false;
  367. rdev->irq.gui_idle = true;
  368. radeon_irq_set(rdev);
  369. wait_event_interruptible_timeout(
  370. rdev->irq.idle_queue, rdev->pm.gui_idle,
  371. msecs_to_jiffies(RADEON_WAIT_IDLE_TIMEOUT));
  372. rdev->irq.gui_idle = false;
  373. radeon_irq_set(rdev);
  374. for (i = 0; i < rdev->num_crtc; i++) {
  375. if (rdev->pm.active_crtcs & (1 << i)) {
  376. rdev->pm.req_vblank |= (1 << i);
  377. drm_vblank_get(rdev->ddev, i);
  378. }
  379. }
  380. radeon_pm_set_clocks_locked(rdev);
  381. for (i = 0; i < rdev->num_crtc; i++) {
  382. if (rdev->pm.req_vblank & (1 << i)) {
  383. rdev->pm.req_vblank &= ~(1 << i);
  384. drm_vblank_put(rdev->ddev, i);
  385. }
  386. }
  387. /* update display watermarks based on new power state */
  388. radeon_update_bandwidth_info(rdev);
  389. if (rdev->pm.active_crtc_count)
  390. radeon_bandwidth_update(rdev);
  391. mutex_unlock(&rdev->cp.mutex);
  392. }
  393. static void radeon_pm_idle_work_handler(struct work_struct *work)
  394. {
  395. struct radeon_device *rdev;
  396. rdev = container_of(work, struct radeon_device,
  397. pm.idle_work.work);
  398. mutex_lock(&rdev->pm.mutex);
  399. if (rdev->pm.state == PM_STATE_ACTIVE) {
  400. unsigned long irq_flags;
  401. int not_processed = 0;
  402. read_lock_irqsave(&rdev->fence_drv.lock, irq_flags);
  403. if (!list_empty(&rdev->fence_drv.emited)) {
  404. struct list_head *ptr;
  405. list_for_each(ptr, &rdev->fence_drv.emited) {
  406. /* count up to 3, that's enought info */
  407. if (++not_processed >= 3)
  408. break;
  409. }
  410. }
  411. read_unlock_irqrestore(&rdev->fence_drv.lock, irq_flags);
  412. if (not_processed >= 3) { /* should upclock */
  413. if (rdev->pm.planned_action == PM_ACTION_DOWNCLOCK) {
  414. rdev->pm.planned_action = PM_ACTION_NONE;
  415. } else if (rdev->pm.planned_action == PM_ACTION_NONE &&
  416. rdev->pm.can_upclock) {
  417. rdev->pm.planned_action =
  418. PM_ACTION_UPCLOCK;
  419. rdev->pm.action_timeout = jiffies +
  420. msecs_to_jiffies(RADEON_RECLOCK_DELAY_MS);
  421. }
  422. } else if (not_processed == 0) { /* should downclock */
  423. if (rdev->pm.planned_action == PM_ACTION_UPCLOCK) {
  424. rdev->pm.planned_action = PM_ACTION_NONE;
  425. } else if (rdev->pm.planned_action == PM_ACTION_NONE &&
  426. rdev->pm.can_downclock) {
  427. rdev->pm.planned_action =
  428. PM_ACTION_DOWNCLOCK;
  429. rdev->pm.action_timeout = jiffies +
  430. msecs_to_jiffies(RADEON_RECLOCK_DELAY_MS);
  431. }
  432. }
  433. if (rdev->pm.planned_action != PM_ACTION_NONE &&
  434. jiffies > rdev->pm.action_timeout) {
  435. radeon_pm_set_clocks(rdev);
  436. }
  437. }
  438. mutex_unlock(&rdev->pm.mutex);
  439. queue_delayed_work(rdev->wq, &rdev->pm.idle_work,
  440. msecs_to_jiffies(RADEON_IDLE_LOOP_MS));
  441. }
  442. /*
  443. * Debugfs info
  444. */
  445. #if defined(CONFIG_DEBUG_FS)
  446. static int radeon_debugfs_pm_info(struct seq_file *m, void *data)
  447. {
  448. struct drm_info_node *node = (struct drm_info_node *) m->private;
  449. struct drm_device *dev = node->minor->dev;
  450. struct radeon_device *rdev = dev->dev_private;
  451. seq_printf(m, "state: %s\n", pm_state_names[rdev->pm.state]);
  452. seq_printf(m, "default engine clock: %u0 kHz\n", rdev->clock.default_sclk);
  453. seq_printf(m, "current engine clock: %u0 kHz\n", radeon_get_engine_clock(rdev));
  454. seq_printf(m, "default memory clock: %u0 kHz\n", rdev->clock.default_mclk);
  455. if (rdev->asic->get_memory_clock)
  456. seq_printf(m, "current memory clock: %u0 kHz\n", radeon_get_memory_clock(rdev));
  457. if (rdev->asic->get_pcie_lanes)
  458. seq_printf(m, "PCIE lanes: %d\n", radeon_get_pcie_lanes(rdev));
  459. return 0;
  460. }
  461. static struct drm_info_list radeon_pm_info_list[] = {
  462. {"radeon_pm_info", radeon_debugfs_pm_info, 0, NULL},
  463. };
  464. #endif
  465. static int radeon_debugfs_pm_init(struct radeon_device *rdev)
  466. {
  467. #if defined(CONFIG_DEBUG_FS)
  468. return radeon_debugfs_add_files(rdev, radeon_pm_info_list, ARRAY_SIZE(radeon_pm_info_list));
  469. #else
  470. return 0;
  471. #endif
  472. }