r600.c 89 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <linux/slab.h>
  29. #include <linux/seq_file.h>
  30. #include <linux/firmware.h>
  31. #include <linux/platform_device.h>
  32. #include "drmP.h"
  33. #include "radeon_drm.h"
  34. #include "radeon.h"
  35. #include "radeon_asic.h"
  36. #include "radeon_mode.h"
  37. #include "r600d.h"
  38. #include "atom.h"
  39. #include "avivod.h"
  40. #define PFP_UCODE_SIZE 576
  41. #define PM4_UCODE_SIZE 1792
  42. #define RLC_UCODE_SIZE 768
  43. #define R700_PFP_UCODE_SIZE 848
  44. #define R700_PM4_UCODE_SIZE 1360
  45. #define R700_RLC_UCODE_SIZE 1024
  46. #define EVERGREEN_PFP_UCODE_SIZE 1120
  47. #define EVERGREEN_PM4_UCODE_SIZE 1376
  48. #define EVERGREEN_RLC_UCODE_SIZE 768
  49. /* Firmware Names */
  50. MODULE_FIRMWARE("radeon/R600_pfp.bin");
  51. MODULE_FIRMWARE("radeon/R600_me.bin");
  52. MODULE_FIRMWARE("radeon/RV610_pfp.bin");
  53. MODULE_FIRMWARE("radeon/RV610_me.bin");
  54. MODULE_FIRMWARE("radeon/RV630_pfp.bin");
  55. MODULE_FIRMWARE("radeon/RV630_me.bin");
  56. MODULE_FIRMWARE("radeon/RV620_pfp.bin");
  57. MODULE_FIRMWARE("radeon/RV620_me.bin");
  58. MODULE_FIRMWARE("radeon/RV635_pfp.bin");
  59. MODULE_FIRMWARE("radeon/RV635_me.bin");
  60. MODULE_FIRMWARE("radeon/RV670_pfp.bin");
  61. MODULE_FIRMWARE("radeon/RV670_me.bin");
  62. MODULE_FIRMWARE("radeon/RS780_pfp.bin");
  63. MODULE_FIRMWARE("radeon/RS780_me.bin");
  64. MODULE_FIRMWARE("radeon/RV770_pfp.bin");
  65. MODULE_FIRMWARE("radeon/RV770_me.bin");
  66. MODULE_FIRMWARE("radeon/RV730_pfp.bin");
  67. MODULE_FIRMWARE("radeon/RV730_me.bin");
  68. MODULE_FIRMWARE("radeon/RV710_pfp.bin");
  69. MODULE_FIRMWARE("radeon/RV710_me.bin");
  70. MODULE_FIRMWARE("radeon/R600_rlc.bin");
  71. MODULE_FIRMWARE("radeon/R700_rlc.bin");
  72. MODULE_FIRMWARE("radeon/CEDAR_pfp.bin");
  73. MODULE_FIRMWARE("radeon/CEDAR_me.bin");
  74. MODULE_FIRMWARE("radeon/CEDAR_rlc.bin");
  75. MODULE_FIRMWARE("radeon/REDWOOD_pfp.bin");
  76. MODULE_FIRMWARE("radeon/REDWOOD_me.bin");
  77. MODULE_FIRMWARE("radeon/REDWOOD_rlc.bin");
  78. MODULE_FIRMWARE("radeon/JUNIPER_pfp.bin");
  79. MODULE_FIRMWARE("radeon/JUNIPER_me.bin");
  80. MODULE_FIRMWARE("radeon/JUNIPER_rlc.bin");
  81. MODULE_FIRMWARE("radeon/CYPRESS_pfp.bin");
  82. MODULE_FIRMWARE("radeon/CYPRESS_me.bin");
  83. MODULE_FIRMWARE("radeon/CYPRESS_rlc.bin");
  84. int r600_debugfs_mc_info_init(struct radeon_device *rdev);
  85. /* r600,rv610,rv630,rv620,rv635,rv670 */
  86. int r600_mc_wait_for_idle(struct radeon_device *rdev);
  87. void r600_gpu_init(struct radeon_device *rdev);
  88. void r600_fini(struct radeon_device *rdev);
  89. void r600_irq_disable(struct radeon_device *rdev);
  90. void r600_get_power_state(struct radeon_device *rdev,
  91. enum radeon_pm_action action)
  92. {
  93. int i;
  94. rdev->pm.can_upclock = true;
  95. rdev->pm.can_downclock = true;
  96. /* power state array is low to high, default is first */
  97. if ((rdev->flags & RADEON_IS_IGP) || (rdev->family == CHIP_R600)) {
  98. int min_power_state_index = 0;
  99. if (rdev->pm.num_power_states > 2)
  100. min_power_state_index = 1;
  101. switch (action) {
  102. case PM_ACTION_MINIMUM:
  103. rdev->pm.requested_power_state_index = min_power_state_index;
  104. rdev->pm.requested_clock_mode_index = 0;
  105. rdev->pm.can_downclock = false;
  106. break;
  107. case PM_ACTION_DOWNCLOCK:
  108. if (rdev->pm.current_power_state_index == min_power_state_index) {
  109. rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
  110. rdev->pm.can_downclock = false;
  111. } else {
  112. if (rdev->pm.active_crtc_count > 1) {
  113. for (i = 0; i < rdev->pm.num_power_states; i++) {
  114. if (rdev->pm.power_state[i].flags & RADEON_PM_SINGLE_DISPLAY_ONLY)
  115. continue;
  116. else if (i >= rdev->pm.current_power_state_index) {
  117. rdev->pm.requested_power_state_index =
  118. rdev->pm.current_power_state_index;
  119. break;
  120. } else {
  121. rdev->pm.requested_power_state_index = i;
  122. break;
  123. }
  124. }
  125. } else
  126. rdev->pm.requested_power_state_index =
  127. rdev->pm.current_power_state_index - 1;
  128. }
  129. rdev->pm.requested_clock_mode_index = 0;
  130. break;
  131. case PM_ACTION_UPCLOCK:
  132. if (rdev->pm.current_power_state_index == (rdev->pm.num_power_states - 1)) {
  133. rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
  134. rdev->pm.can_upclock = false;
  135. } else {
  136. if (rdev->pm.active_crtc_count > 1) {
  137. for (i = (rdev->pm.num_power_states - 1); i >= 0; i--) {
  138. if (rdev->pm.power_state[i].flags & RADEON_PM_SINGLE_DISPLAY_ONLY)
  139. continue;
  140. else if (i <= rdev->pm.current_power_state_index) {
  141. rdev->pm.requested_power_state_index =
  142. rdev->pm.current_power_state_index;
  143. break;
  144. } else {
  145. rdev->pm.requested_power_state_index = i;
  146. break;
  147. }
  148. }
  149. } else
  150. rdev->pm.requested_power_state_index =
  151. rdev->pm.current_power_state_index + 1;
  152. }
  153. rdev->pm.requested_clock_mode_index = 0;
  154. break;
  155. case PM_ACTION_DEFAULT:
  156. rdev->pm.requested_power_state_index = rdev->pm.default_power_state_index;
  157. rdev->pm.requested_clock_mode_index = 0;
  158. rdev->pm.can_upclock = false;
  159. break;
  160. case PM_ACTION_NONE:
  161. default:
  162. DRM_ERROR("Requested mode for not defined action\n");
  163. return;
  164. }
  165. } else {
  166. /* XXX select a power state based on AC/DC, single/dualhead, etc. */
  167. /* for now just select the first power state and switch between clock modes */
  168. /* power state array is low to high, default is first (0) */
  169. if (rdev->pm.active_crtc_count > 1) {
  170. rdev->pm.requested_power_state_index = -1;
  171. /* start at 1 as we don't want the default mode */
  172. for (i = 1; i < rdev->pm.num_power_states; i++) {
  173. if (rdev->pm.power_state[i].flags & RADEON_PM_SINGLE_DISPLAY_ONLY)
  174. continue;
  175. else if ((rdev->pm.power_state[i].type == POWER_STATE_TYPE_PERFORMANCE) ||
  176. (rdev->pm.power_state[i].type == POWER_STATE_TYPE_BATTERY)) {
  177. rdev->pm.requested_power_state_index = i;
  178. break;
  179. }
  180. }
  181. /* if nothing selected, grab the default state. */
  182. if (rdev->pm.requested_power_state_index == -1)
  183. rdev->pm.requested_power_state_index = 0;
  184. } else
  185. rdev->pm.requested_power_state_index = 1;
  186. switch (action) {
  187. case PM_ACTION_MINIMUM:
  188. rdev->pm.requested_clock_mode_index = 0;
  189. rdev->pm.can_downclock = false;
  190. break;
  191. case PM_ACTION_DOWNCLOCK:
  192. if (rdev->pm.requested_power_state_index == rdev->pm.current_power_state_index) {
  193. if (rdev->pm.current_clock_mode_index == 0) {
  194. rdev->pm.requested_clock_mode_index = 0;
  195. rdev->pm.can_downclock = false;
  196. } else
  197. rdev->pm.requested_clock_mode_index =
  198. rdev->pm.current_clock_mode_index - 1;
  199. } else {
  200. rdev->pm.requested_clock_mode_index = 0;
  201. rdev->pm.can_downclock = false;
  202. }
  203. break;
  204. case PM_ACTION_UPCLOCK:
  205. if (rdev->pm.requested_power_state_index == rdev->pm.current_power_state_index) {
  206. if (rdev->pm.current_clock_mode_index ==
  207. (rdev->pm.power_state[rdev->pm.requested_power_state_index].num_clock_modes - 1)) {
  208. rdev->pm.requested_clock_mode_index = rdev->pm.current_clock_mode_index;
  209. rdev->pm.can_upclock = false;
  210. } else
  211. rdev->pm.requested_clock_mode_index =
  212. rdev->pm.current_clock_mode_index + 1;
  213. } else {
  214. rdev->pm.requested_clock_mode_index =
  215. rdev->pm.power_state[rdev->pm.requested_power_state_index].num_clock_modes - 1;
  216. rdev->pm.can_upclock = false;
  217. }
  218. break;
  219. case PM_ACTION_DEFAULT:
  220. rdev->pm.requested_power_state_index = rdev->pm.default_power_state_index;
  221. rdev->pm.requested_clock_mode_index = 0;
  222. rdev->pm.can_upclock = false;
  223. break;
  224. case PM_ACTION_NONE:
  225. default:
  226. DRM_ERROR("Requested mode for not defined action\n");
  227. return;
  228. }
  229. }
  230. DRM_INFO("Requested: e: %d m: %d p: %d\n",
  231. rdev->pm.power_state[rdev->pm.requested_power_state_index].
  232. clock_info[rdev->pm.requested_clock_mode_index].sclk,
  233. rdev->pm.power_state[rdev->pm.requested_power_state_index].
  234. clock_info[rdev->pm.requested_clock_mode_index].mclk,
  235. rdev->pm.power_state[rdev->pm.requested_power_state_index].
  236. pcie_lanes);
  237. }
  238. void r600_set_power_state(struct radeon_device *rdev, bool static_switch)
  239. {
  240. u32 sclk, mclk;
  241. if ((rdev->pm.requested_clock_mode_index == rdev->pm.current_clock_mode_index) &&
  242. (rdev->pm.requested_power_state_index == rdev->pm.current_power_state_index))
  243. return;
  244. if (radeon_gui_idle(rdev)) {
  245. sclk = rdev->pm.power_state[rdev->pm.requested_power_state_index].
  246. clock_info[rdev->pm.requested_clock_mode_index].sclk;
  247. if (sclk > rdev->clock.default_sclk)
  248. sclk = rdev->clock.default_sclk;
  249. mclk = rdev->pm.power_state[rdev->pm.requested_power_state_index].
  250. clock_info[rdev->pm.requested_clock_mode_index].mclk;
  251. if (mclk > rdev->clock.default_mclk)
  252. mclk = rdev->clock.default_mclk;
  253. /* voltage, pcie lanes, etc.*/
  254. radeon_pm_misc(rdev);
  255. if (static_switch) {
  256. radeon_pm_prepare(rdev);
  257. /* set engine clock */
  258. if (sclk != rdev->pm.current_sclk) {
  259. radeon_set_engine_clock(rdev, sclk);
  260. rdev->pm.current_sclk = sclk;
  261. DRM_INFO("Setting: e: %d\n", sclk);
  262. }
  263. #if 0
  264. /* set memory clock */
  265. if (rdev->asic->set_memory_clock && (mclk != rdev->pm.current_mclk)) {
  266. radeon_set_memory_clock(rdev, mclk);
  267. rdev->pm.current_mclk = mclk;
  268. DRM_INFO("Setting: m: %d\n", mclk);
  269. }
  270. #endif
  271. radeon_pm_finish(rdev);
  272. } else {
  273. /* set engine clock */
  274. if (sclk != rdev->pm.current_sclk) {
  275. radeon_sync_with_vblank(rdev);
  276. radeon_pm_debug_check_in_vbl(rdev, false);
  277. radeon_set_engine_clock(rdev, sclk);
  278. radeon_pm_debug_check_in_vbl(rdev, true);
  279. rdev->pm.current_sclk = sclk;
  280. DRM_INFO("Setting: e: %d\n", sclk);
  281. }
  282. #if 0
  283. /* set memory clock */
  284. if (rdev->asic->set_memory_clock && (mclk != rdev->pm.current_mclk)) {
  285. radeon_sync_with_vblank(rdev);
  286. radeon_pm_debug_check_in_vbl(rdev, false);
  287. radeon_pm_prepare(rdev);
  288. radeon_set_memory_clock(rdev, mclk);
  289. radeon_pm_finish(rdev);
  290. radeon_pm_debug_check_in_vbl(rdev, true);
  291. rdev->pm.current_mclk = mclk;
  292. DRM_INFO("Setting: m: %d\n", mclk);
  293. }
  294. #endif
  295. }
  296. rdev->pm.current_power_state_index = rdev->pm.requested_power_state_index;
  297. rdev->pm.current_clock_mode_index = rdev->pm.requested_clock_mode_index;
  298. } else
  299. DRM_INFO("GUI not idle!!!\n");
  300. }
  301. void r600_pm_misc(struct radeon_device *rdev)
  302. {
  303. }
  304. bool r600_gui_idle(struct radeon_device *rdev)
  305. {
  306. if (RREG32(GRBM_STATUS) & GUI_ACTIVE)
  307. return false;
  308. else
  309. return true;
  310. }
  311. /* hpd for digital panel detect/disconnect */
  312. bool r600_hpd_sense(struct radeon_device *rdev, enum radeon_hpd_id hpd)
  313. {
  314. bool connected = false;
  315. if (ASIC_IS_DCE3(rdev)) {
  316. switch (hpd) {
  317. case RADEON_HPD_1:
  318. if (RREG32(DC_HPD1_INT_STATUS) & DC_HPDx_SENSE)
  319. connected = true;
  320. break;
  321. case RADEON_HPD_2:
  322. if (RREG32(DC_HPD2_INT_STATUS) & DC_HPDx_SENSE)
  323. connected = true;
  324. break;
  325. case RADEON_HPD_3:
  326. if (RREG32(DC_HPD3_INT_STATUS) & DC_HPDx_SENSE)
  327. connected = true;
  328. break;
  329. case RADEON_HPD_4:
  330. if (RREG32(DC_HPD4_INT_STATUS) & DC_HPDx_SENSE)
  331. connected = true;
  332. break;
  333. /* DCE 3.2 */
  334. case RADEON_HPD_5:
  335. if (RREG32(DC_HPD5_INT_STATUS) & DC_HPDx_SENSE)
  336. connected = true;
  337. break;
  338. case RADEON_HPD_6:
  339. if (RREG32(DC_HPD6_INT_STATUS) & DC_HPDx_SENSE)
  340. connected = true;
  341. break;
  342. default:
  343. break;
  344. }
  345. } else {
  346. switch (hpd) {
  347. case RADEON_HPD_1:
  348. if (RREG32(DC_HOT_PLUG_DETECT1_INT_STATUS) & DC_HOT_PLUG_DETECTx_SENSE)
  349. connected = true;
  350. break;
  351. case RADEON_HPD_2:
  352. if (RREG32(DC_HOT_PLUG_DETECT2_INT_STATUS) & DC_HOT_PLUG_DETECTx_SENSE)
  353. connected = true;
  354. break;
  355. case RADEON_HPD_3:
  356. if (RREG32(DC_HOT_PLUG_DETECT3_INT_STATUS) & DC_HOT_PLUG_DETECTx_SENSE)
  357. connected = true;
  358. break;
  359. default:
  360. break;
  361. }
  362. }
  363. return connected;
  364. }
  365. void r600_hpd_set_polarity(struct radeon_device *rdev,
  366. enum radeon_hpd_id hpd)
  367. {
  368. u32 tmp;
  369. bool connected = r600_hpd_sense(rdev, hpd);
  370. if (ASIC_IS_DCE3(rdev)) {
  371. switch (hpd) {
  372. case RADEON_HPD_1:
  373. tmp = RREG32(DC_HPD1_INT_CONTROL);
  374. if (connected)
  375. tmp &= ~DC_HPDx_INT_POLARITY;
  376. else
  377. tmp |= DC_HPDx_INT_POLARITY;
  378. WREG32(DC_HPD1_INT_CONTROL, tmp);
  379. break;
  380. case RADEON_HPD_2:
  381. tmp = RREG32(DC_HPD2_INT_CONTROL);
  382. if (connected)
  383. tmp &= ~DC_HPDx_INT_POLARITY;
  384. else
  385. tmp |= DC_HPDx_INT_POLARITY;
  386. WREG32(DC_HPD2_INT_CONTROL, tmp);
  387. break;
  388. case RADEON_HPD_3:
  389. tmp = RREG32(DC_HPD3_INT_CONTROL);
  390. if (connected)
  391. tmp &= ~DC_HPDx_INT_POLARITY;
  392. else
  393. tmp |= DC_HPDx_INT_POLARITY;
  394. WREG32(DC_HPD3_INT_CONTROL, tmp);
  395. break;
  396. case RADEON_HPD_4:
  397. tmp = RREG32(DC_HPD4_INT_CONTROL);
  398. if (connected)
  399. tmp &= ~DC_HPDx_INT_POLARITY;
  400. else
  401. tmp |= DC_HPDx_INT_POLARITY;
  402. WREG32(DC_HPD4_INT_CONTROL, tmp);
  403. break;
  404. case RADEON_HPD_5:
  405. tmp = RREG32(DC_HPD5_INT_CONTROL);
  406. if (connected)
  407. tmp &= ~DC_HPDx_INT_POLARITY;
  408. else
  409. tmp |= DC_HPDx_INT_POLARITY;
  410. WREG32(DC_HPD5_INT_CONTROL, tmp);
  411. break;
  412. /* DCE 3.2 */
  413. case RADEON_HPD_6:
  414. tmp = RREG32(DC_HPD6_INT_CONTROL);
  415. if (connected)
  416. tmp &= ~DC_HPDx_INT_POLARITY;
  417. else
  418. tmp |= DC_HPDx_INT_POLARITY;
  419. WREG32(DC_HPD6_INT_CONTROL, tmp);
  420. break;
  421. default:
  422. break;
  423. }
  424. } else {
  425. switch (hpd) {
  426. case RADEON_HPD_1:
  427. tmp = RREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL);
  428. if (connected)
  429. tmp &= ~DC_HOT_PLUG_DETECTx_INT_POLARITY;
  430. else
  431. tmp |= DC_HOT_PLUG_DETECTx_INT_POLARITY;
  432. WREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL, tmp);
  433. break;
  434. case RADEON_HPD_2:
  435. tmp = RREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL);
  436. if (connected)
  437. tmp &= ~DC_HOT_PLUG_DETECTx_INT_POLARITY;
  438. else
  439. tmp |= DC_HOT_PLUG_DETECTx_INT_POLARITY;
  440. WREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL, tmp);
  441. break;
  442. case RADEON_HPD_3:
  443. tmp = RREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL);
  444. if (connected)
  445. tmp &= ~DC_HOT_PLUG_DETECTx_INT_POLARITY;
  446. else
  447. tmp |= DC_HOT_PLUG_DETECTx_INT_POLARITY;
  448. WREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL, tmp);
  449. break;
  450. default:
  451. break;
  452. }
  453. }
  454. }
  455. void r600_hpd_init(struct radeon_device *rdev)
  456. {
  457. struct drm_device *dev = rdev->ddev;
  458. struct drm_connector *connector;
  459. if (ASIC_IS_DCE3(rdev)) {
  460. u32 tmp = DC_HPDx_CONNECTION_TIMER(0x9c4) | DC_HPDx_RX_INT_TIMER(0xfa);
  461. if (ASIC_IS_DCE32(rdev))
  462. tmp |= DC_HPDx_EN;
  463. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  464. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  465. switch (radeon_connector->hpd.hpd) {
  466. case RADEON_HPD_1:
  467. WREG32(DC_HPD1_CONTROL, tmp);
  468. rdev->irq.hpd[0] = true;
  469. break;
  470. case RADEON_HPD_2:
  471. WREG32(DC_HPD2_CONTROL, tmp);
  472. rdev->irq.hpd[1] = true;
  473. break;
  474. case RADEON_HPD_3:
  475. WREG32(DC_HPD3_CONTROL, tmp);
  476. rdev->irq.hpd[2] = true;
  477. break;
  478. case RADEON_HPD_4:
  479. WREG32(DC_HPD4_CONTROL, tmp);
  480. rdev->irq.hpd[3] = true;
  481. break;
  482. /* DCE 3.2 */
  483. case RADEON_HPD_5:
  484. WREG32(DC_HPD5_CONTROL, tmp);
  485. rdev->irq.hpd[4] = true;
  486. break;
  487. case RADEON_HPD_6:
  488. WREG32(DC_HPD6_CONTROL, tmp);
  489. rdev->irq.hpd[5] = true;
  490. break;
  491. default:
  492. break;
  493. }
  494. }
  495. } else {
  496. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  497. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  498. switch (radeon_connector->hpd.hpd) {
  499. case RADEON_HPD_1:
  500. WREG32(DC_HOT_PLUG_DETECT1_CONTROL, DC_HOT_PLUG_DETECTx_EN);
  501. rdev->irq.hpd[0] = true;
  502. break;
  503. case RADEON_HPD_2:
  504. WREG32(DC_HOT_PLUG_DETECT2_CONTROL, DC_HOT_PLUG_DETECTx_EN);
  505. rdev->irq.hpd[1] = true;
  506. break;
  507. case RADEON_HPD_3:
  508. WREG32(DC_HOT_PLUG_DETECT3_CONTROL, DC_HOT_PLUG_DETECTx_EN);
  509. rdev->irq.hpd[2] = true;
  510. break;
  511. default:
  512. break;
  513. }
  514. }
  515. }
  516. if (rdev->irq.installed)
  517. r600_irq_set(rdev);
  518. }
  519. void r600_hpd_fini(struct radeon_device *rdev)
  520. {
  521. struct drm_device *dev = rdev->ddev;
  522. struct drm_connector *connector;
  523. if (ASIC_IS_DCE3(rdev)) {
  524. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  525. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  526. switch (radeon_connector->hpd.hpd) {
  527. case RADEON_HPD_1:
  528. WREG32(DC_HPD1_CONTROL, 0);
  529. rdev->irq.hpd[0] = false;
  530. break;
  531. case RADEON_HPD_2:
  532. WREG32(DC_HPD2_CONTROL, 0);
  533. rdev->irq.hpd[1] = false;
  534. break;
  535. case RADEON_HPD_3:
  536. WREG32(DC_HPD3_CONTROL, 0);
  537. rdev->irq.hpd[2] = false;
  538. break;
  539. case RADEON_HPD_4:
  540. WREG32(DC_HPD4_CONTROL, 0);
  541. rdev->irq.hpd[3] = false;
  542. break;
  543. /* DCE 3.2 */
  544. case RADEON_HPD_5:
  545. WREG32(DC_HPD5_CONTROL, 0);
  546. rdev->irq.hpd[4] = false;
  547. break;
  548. case RADEON_HPD_6:
  549. WREG32(DC_HPD6_CONTROL, 0);
  550. rdev->irq.hpd[5] = false;
  551. break;
  552. default:
  553. break;
  554. }
  555. }
  556. } else {
  557. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  558. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  559. switch (radeon_connector->hpd.hpd) {
  560. case RADEON_HPD_1:
  561. WREG32(DC_HOT_PLUG_DETECT1_CONTROL, 0);
  562. rdev->irq.hpd[0] = false;
  563. break;
  564. case RADEON_HPD_2:
  565. WREG32(DC_HOT_PLUG_DETECT2_CONTROL, 0);
  566. rdev->irq.hpd[1] = false;
  567. break;
  568. case RADEON_HPD_3:
  569. WREG32(DC_HOT_PLUG_DETECT3_CONTROL, 0);
  570. rdev->irq.hpd[2] = false;
  571. break;
  572. default:
  573. break;
  574. }
  575. }
  576. }
  577. }
  578. /*
  579. * R600 PCIE GART
  580. */
  581. void r600_pcie_gart_tlb_flush(struct radeon_device *rdev)
  582. {
  583. unsigned i;
  584. u32 tmp;
  585. /* flush hdp cache so updates hit vram */
  586. WREG32(R_005480_HDP_MEM_COHERENCY_FLUSH_CNTL, 0x1);
  587. WREG32(VM_CONTEXT0_INVALIDATION_LOW_ADDR, rdev->mc.gtt_start >> 12);
  588. WREG32(VM_CONTEXT0_INVALIDATION_HIGH_ADDR, (rdev->mc.gtt_end - 1) >> 12);
  589. WREG32(VM_CONTEXT0_REQUEST_RESPONSE, REQUEST_TYPE(1));
  590. for (i = 0; i < rdev->usec_timeout; i++) {
  591. /* read MC_STATUS */
  592. tmp = RREG32(VM_CONTEXT0_REQUEST_RESPONSE);
  593. tmp = (tmp & RESPONSE_TYPE_MASK) >> RESPONSE_TYPE_SHIFT;
  594. if (tmp == 2) {
  595. printk(KERN_WARNING "[drm] r600 flush TLB failed\n");
  596. return;
  597. }
  598. if (tmp) {
  599. return;
  600. }
  601. udelay(1);
  602. }
  603. }
  604. int r600_pcie_gart_init(struct radeon_device *rdev)
  605. {
  606. int r;
  607. if (rdev->gart.table.vram.robj) {
  608. WARN(1, "R600 PCIE GART already initialized.\n");
  609. return 0;
  610. }
  611. /* Initialize common gart structure */
  612. r = radeon_gart_init(rdev);
  613. if (r)
  614. return r;
  615. rdev->gart.table_size = rdev->gart.num_gpu_pages * 8;
  616. return radeon_gart_table_vram_alloc(rdev);
  617. }
  618. int r600_pcie_gart_enable(struct radeon_device *rdev)
  619. {
  620. u32 tmp;
  621. int r, i;
  622. if (rdev->gart.table.vram.robj == NULL) {
  623. dev_err(rdev->dev, "No VRAM object for PCIE GART.\n");
  624. return -EINVAL;
  625. }
  626. r = radeon_gart_table_vram_pin(rdev);
  627. if (r)
  628. return r;
  629. radeon_gart_restore(rdev);
  630. /* Setup L2 cache */
  631. WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
  632. ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  633. EFFECTIVE_L2_QUEUE_SIZE(7));
  634. WREG32(VM_L2_CNTL2, 0);
  635. WREG32(VM_L2_CNTL3, BANK_SELECT_0(0) | BANK_SELECT_1(1));
  636. /* Setup TLB control */
  637. tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
  638. SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  639. EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5) |
  640. ENABLE_WAIT_L2_QUERY;
  641. WREG32(MC_VM_L1_TLB_MCB_RD_SYS_CNTL, tmp);
  642. WREG32(MC_VM_L1_TLB_MCB_WR_SYS_CNTL, tmp);
  643. WREG32(MC_VM_L1_TLB_MCB_RD_HDP_CNTL, tmp | ENABLE_L1_STRICT_ORDERING);
  644. WREG32(MC_VM_L1_TLB_MCB_WR_HDP_CNTL, tmp);
  645. WREG32(MC_VM_L1_TLB_MCD_RD_A_CNTL, tmp);
  646. WREG32(MC_VM_L1_TLB_MCD_WR_A_CNTL, tmp);
  647. WREG32(MC_VM_L1_TLB_MCD_RD_B_CNTL, tmp);
  648. WREG32(MC_VM_L1_TLB_MCD_WR_B_CNTL, tmp);
  649. WREG32(MC_VM_L1_TLB_MCB_RD_GFX_CNTL, tmp);
  650. WREG32(MC_VM_L1_TLB_MCB_WR_GFX_CNTL, tmp);
  651. WREG32(MC_VM_L1_TLB_MCB_RD_PDMA_CNTL, tmp);
  652. WREG32(MC_VM_L1_TLB_MCB_WR_PDMA_CNTL, tmp);
  653. WREG32(MC_VM_L1_TLB_MCB_RD_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
  654. WREG32(MC_VM_L1_TLB_MCB_WR_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
  655. WREG32(VM_CONTEXT0_PAGE_TABLE_START_ADDR, rdev->mc.gtt_start >> 12);
  656. WREG32(VM_CONTEXT0_PAGE_TABLE_END_ADDR, rdev->mc.gtt_end >> 12);
  657. WREG32(VM_CONTEXT0_PAGE_TABLE_BASE_ADDR, rdev->gart.table_addr >> 12);
  658. WREG32(VM_CONTEXT0_CNTL, ENABLE_CONTEXT | PAGE_TABLE_DEPTH(0) |
  659. RANGE_PROTECTION_FAULT_ENABLE_DEFAULT);
  660. WREG32(VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR,
  661. (u32)(rdev->dummy_page.addr >> 12));
  662. for (i = 1; i < 7; i++)
  663. WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
  664. r600_pcie_gart_tlb_flush(rdev);
  665. rdev->gart.ready = true;
  666. return 0;
  667. }
  668. void r600_pcie_gart_disable(struct radeon_device *rdev)
  669. {
  670. u32 tmp;
  671. int i, r;
  672. /* Disable all tables */
  673. for (i = 0; i < 7; i++)
  674. WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
  675. /* Disable L2 cache */
  676. WREG32(VM_L2_CNTL, ENABLE_L2_FRAGMENT_PROCESSING |
  677. EFFECTIVE_L2_QUEUE_SIZE(7));
  678. WREG32(VM_L2_CNTL3, BANK_SELECT_0(0) | BANK_SELECT_1(1));
  679. /* Setup L1 TLB control */
  680. tmp = EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5) |
  681. ENABLE_WAIT_L2_QUERY;
  682. WREG32(MC_VM_L1_TLB_MCD_RD_A_CNTL, tmp);
  683. WREG32(MC_VM_L1_TLB_MCD_WR_A_CNTL, tmp);
  684. WREG32(MC_VM_L1_TLB_MCD_RD_B_CNTL, tmp);
  685. WREG32(MC_VM_L1_TLB_MCD_WR_B_CNTL, tmp);
  686. WREG32(MC_VM_L1_TLB_MCB_RD_GFX_CNTL, tmp);
  687. WREG32(MC_VM_L1_TLB_MCB_WR_GFX_CNTL, tmp);
  688. WREG32(MC_VM_L1_TLB_MCB_RD_PDMA_CNTL, tmp);
  689. WREG32(MC_VM_L1_TLB_MCB_WR_PDMA_CNTL, tmp);
  690. WREG32(MC_VM_L1_TLB_MCB_RD_SEM_CNTL, tmp);
  691. WREG32(MC_VM_L1_TLB_MCB_WR_SEM_CNTL, tmp);
  692. WREG32(MC_VM_L1_TLB_MCB_RD_SYS_CNTL, tmp);
  693. WREG32(MC_VM_L1_TLB_MCB_WR_SYS_CNTL, tmp);
  694. WREG32(MC_VM_L1_TLB_MCB_RD_HDP_CNTL, tmp);
  695. WREG32(MC_VM_L1_TLB_MCB_WR_HDP_CNTL, tmp);
  696. if (rdev->gart.table.vram.robj) {
  697. r = radeon_bo_reserve(rdev->gart.table.vram.robj, false);
  698. if (likely(r == 0)) {
  699. radeon_bo_kunmap(rdev->gart.table.vram.robj);
  700. radeon_bo_unpin(rdev->gart.table.vram.robj);
  701. radeon_bo_unreserve(rdev->gart.table.vram.robj);
  702. }
  703. }
  704. }
  705. void r600_pcie_gart_fini(struct radeon_device *rdev)
  706. {
  707. radeon_gart_fini(rdev);
  708. r600_pcie_gart_disable(rdev);
  709. radeon_gart_table_vram_free(rdev);
  710. }
  711. void r600_agp_enable(struct radeon_device *rdev)
  712. {
  713. u32 tmp;
  714. int i;
  715. /* Setup L2 cache */
  716. WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
  717. ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  718. EFFECTIVE_L2_QUEUE_SIZE(7));
  719. WREG32(VM_L2_CNTL2, 0);
  720. WREG32(VM_L2_CNTL3, BANK_SELECT_0(0) | BANK_SELECT_1(1));
  721. /* Setup TLB control */
  722. tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
  723. SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  724. EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5) |
  725. ENABLE_WAIT_L2_QUERY;
  726. WREG32(MC_VM_L1_TLB_MCB_RD_SYS_CNTL, tmp);
  727. WREG32(MC_VM_L1_TLB_MCB_WR_SYS_CNTL, tmp);
  728. WREG32(MC_VM_L1_TLB_MCB_RD_HDP_CNTL, tmp | ENABLE_L1_STRICT_ORDERING);
  729. WREG32(MC_VM_L1_TLB_MCB_WR_HDP_CNTL, tmp);
  730. WREG32(MC_VM_L1_TLB_MCD_RD_A_CNTL, tmp);
  731. WREG32(MC_VM_L1_TLB_MCD_WR_A_CNTL, tmp);
  732. WREG32(MC_VM_L1_TLB_MCD_RD_B_CNTL, tmp);
  733. WREG32(MC_VM_L1_TLB_MCD_WR_B_CNTL, tmp);
  734. WREG32(MC_VM_L1_TLB_MCB_RD_GFX_CNTL, tmp);
  735. WREG32(MC_VM_L1_TLB_MCB_WR_GFX_CNTL, tmp);
  736. WREG32(MC_VM_L1_TLB_MCB_RD_PDMA_CNTL, tmp);
  737. WREG32(MC_VM_L1_TLB_MCB_WR_PDMA_CNTL, tmp);
  738. WREG32(MC_VM_L1_TLB_MCB_RD_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
  739. WREG32(MC_VM_L1_TLB_MCB_WR_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
  740. for (i = 0; i < 7; i++)
  741. WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
  742. }
  743. int r600_mc_wait_for_idle(struct radeon_device *rdev)
  744. {
  745. unsigned i;
  746. u32 tmp;
  747. for (i = 0; i < rdev->usec_timeout; i++) {
  748. /* read MC_STATUS */
  749. tmp = RREG32(R_000E50_SRBM_STATUS) & 0x3F00;
  750. if (!tmp)
  751. return 0;
  752. udelay(1);
  753. }
  754. return -1;
  755. }
  756. static void r600_mc_program(struct radeon_device *rdev)
  757. {
  758. struct rv515_mc_save save;
  759. u32 tmp;
  760. int i, j;
  761. /* Initialize HDP */
  762. for (i = 0, j = 0; i < 32; i++, j += 0x18) {
  763. WREG32((0x2c14 + j), 0x00000000);
  764. WREG32((0x2c18 + j), 0x00000000);
  765. WREG32((0x2c1c + j), 0x00000000);
  766. WREG32((0x2c20 + j), 0x00000000);
  767. WREG32((0x2c24 + j), 0x00000000);
  768. }
  769. WREG32(HDP_REG_COHERENCY_FLUSH_CNTL, 0);
  770. rv515_mc_stop(rdev, &save);
  771. if (r600_mc_wait_for_idle(rdev)) {
  772. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  773. }
  774. /* Lockout access through VGA aperture (doesn't exist before R600) */
  775. WREG32(VGA_HDP_CONTROL, VGA_MEMORY_DISABLE);
  776. /* Update configuration */
  777. if (rdev->flags & RADEON_IS_AGP) {
  778. if (rdev->mc.vram_start < rdev->mc.gtt_start) {
  779. /* VRAM before AGP */
  780. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  781. rdev->mc.vram_start >> 12);
  782. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  783. rdev->mc.gtt_end >> 12);
  784. } else {
  785. /* VRAM after AGP */
  786. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  787. rdev->mc.gtt_start >> 12);
  788. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  789. rdev->mc.vram_end >> 12);
  790. }
  791. } else {
  792. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR, rdev->mc.vram_start >> 12);
  793. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR, rdev->mc.vram_end >> 12);
  794. }
  795. WREG32(MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR, 0);
  796. tmp = ((rdev->mc.vram_end >> 24) & 0xFFFF) << 16;
  797. tmp |= ((rdev->mc.vram_start >> 24) & 0xFFFF);
  798. WREG32(MC_VM_FB_LOCATION, tmp);
  799. WREG32(HDP_NONSURFACE_BASE, (rdev->mc.vram_start >> 8));
  800. WREG32(HDP_NONSURFACE_INFO, (2 << 7));
  801. WREG32(HDP_NONSURFACE_SIZE, rdev->mc.mc_vram_size | 0x3FF);
  802. if (rdev->flags & RADEON_IS_AGP) {
  803. WREG32(MC_VM_AGP_TOP, rdev->mc.gtt_end >> 22);
  804. WREG32(MC_VM_AGP_BOT, rdev->mc.gtt_start >> 22);
  805. WREG32(MC_VM_AGP_BASE, rdev->mc.agp_base >> 22);
  806. } else {
  807. WREG32(MC_VM_AGP_BASE, 0);
  808. WREG32(MC_VM_AGP_TOP, 0x0FFFFFFF);
  809. WREG32(MC_VM_AGP_BOT, 0x0FFFFFFF);
  810. }
  811. if (r600_mc_wait_for_idle(rdev)) {
  812. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  813. }
  814. rv515_mc_resume(rdev, &save);
  815. /* we need to own VRAM, so turn off the VGA renderer here
  816. * to stop it overwriting our objects */
  817. rv515_vga_render_disable(rdev);
  818. }
  819. /**
  820. * r600_vram_gtt_location - try to find VRAM & GTT location
  821. * @rdev: radeon device structure holding all necessary informations
  822. * @mc: memory controller structure holding memory informations
  823. *
  824. * Function will place try to place VRAM at same place as in CPU (PCI)
  825. * address space as some GPU seems to have issue when we reprogram at
  826. * different address space.
  827. *
  828. * If there is not enough space to fit the unvisible VRAM after the
  829. * aperture then we limit the VRAM size to the aperture.
  830. *
  831. * If we are using AGP then place VRAM adjacent to AGP aperture are we need
  832. * them to be in one from GPU point of view so that we can program GPU to
  833. * catch access outside them (weird GPU policy see ??).
  834. *
  835. * This function will never fails, worst case are limiting VRAM or GTT.
  836. *
  837. * Note: GTT start, end, size should be initialized before calling this
  838. * function on AGP platform.
  839. */
  840. void r600_vram_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc)
  841. {
  842. u64 size_bf, size_af;
  843. if (mc->mc_vram_size > 0xE0000000) {
  844. /* leave room for at least 512M GTT */
  845. dev_warn(rdev->dev, "limiting VRAM\n");
  846. mc->real_vram_size = 0xE0000000;
  847. mc->mc_vram_size = 0xE0000000;
  848. }
  849. if (rdev->flags & RADEON_IS_AGP) {
  850. size_bf = mc->gtt_start;
  851. size_af = 0xFFFFFFFF - mc->gtt_end + 1;
  852. if (size_bf > size_af) {
  853. if (mc->mc_vram_size > size_bf) {
  854. dev_warn(rdev->dev, "limiting VRAM\n");
  855. mc->real_vram_size = size_bf;
  856. mc->mc_vram_size = size_bf;
  857. }
  858. mc->vram_start = mc->gtt_start - mc->mc_vram_size;
  859. } else {
  860. if (mc->mc_vram_size > size_af) {
  861. dev_warn(rdev->dev, "limiting VRAM\n");
  862. mc->real_vram_size = size_af;
  863. mc->mc_vram_size = size_af;
  864. }
  865. mc->vram_start = mc->gtt_end;
  866. }
  867. mc->vram_end = mc->vram_start + mc->mc_vram_size - 1;
  868. dev_info(rdev->dev, "VRAM: %lluM 0x%08llX - 0x%08llX (%lluM used)\n",
  869. mc->mc_vram_size >> 20, mc->vram_start,
  870. mc->vram_end, mc->real_vram_size >> 20);
  871. } else {
  872. u64 base = 0;
  873. if (rdev->flags & RADEON_IS_IGP)
  874. base = (RREG32(MC_VM_FB_LOCATION) & 0xFFFF) << 24;
  875. radeon_vram_location(rdev, &rdev->mc, base);
  876. radeon_gtt_location(rdev, mc);
  877. }
  878. }
  879. int r600_mc_init(struct radeon_device *rdev)
  880. {
  881. u32 tmp;
  882. int chansize, numchan;
  883. /* Get VRAM informations */
  884. rdev->mc.vram_is_ddr = true;
  885. tmp = RREG32(RAMCFG);
  886. if (tmp & CHANSIZE_OVERRIDE) {
  887. chansize = 16;
  888. } else if (tmp & CHANSIZE_MASK) {
  889. chansize = 64;
  890. } else {
  891. chansize = 32;
  892. }
  893. tmp = RREG32(CHMAP);
  894. switch ((tmp & NOOFCHAN_MASK) >> NOOFCHAN_SHIFT) {
  895. case 0:
  896. default:
  897. numchan = 1;
  898. break;
  899. case 1:
  900. numchan = 2;
  901. break;
  902. case 2:
  903. numchan = 4;
  904. break;
  905. case 3:
  906. numchan = 8;
  907. break;
  908. }
  909. rdev->mc.vram_width = numchan * chansize;
  910. /* Could aper size report 0 ? */
  911. rdev->mc.aper_base = drm_get_resource_start(rdev->ddev, 0);
  912. rdev->mc.aper_size = drm_get_resource_len(rdev->ddev, 0);
  913. /* Setup GPU memory space */
  914. rdev->mc.mc_vram_size = RREG32(CONFIG_MEMSIZE);
  915. rdev->mc.real_vram_size = RREG32(CONFIG_MEMSIZE);
  916. rdev->mc.visible_vram_size = rdev->mc.aper_size;
  917. r600_vram_gtt_location(rdev, &rdev->mc);
  918. if (rdev->flags & RADEON_IS_IGP)
  919. rdev->mc.igp_sideport_enabled = radeon_atombios_sideport_present(rdev);
  920. radeon_update_bandwidth_info(rdev);
  921. return 0;
  922. }
  923. /* We doesn't check that the GPU really needs a reset we simply do the
  924. * reset, it's up to the caller to determine if the GPU needs one. We
  925. * might add an helper function to check that.
  926. */
  927. int r600_gpu_soft_reset(struct radeon_device *rdev)
  928. {
  929. struct rv515_mc_save save;
  930. u32 grbm_busy_mask = S_008010_VC_BUSY(1) | S_008010_VGT_BUSY_NO_DMA(1) |
  931. S_008010_VGT_BUSY(1) | S_008010_TA03_BUSY(1) |
  932. S_008010_TC_BUSY(1) | S_008010_SX_BUSY(1) |
  933. S_008010_SH_BUSY(1) | S_008010_SPI03_BUSY(1) |
  934. S_008010_SMX_BUSY(1) | S_008010_SC_BUSY(1) |
  935. S_008010_PA_BUSY(1) | S_008010_DB03_BUSY(1) |
  936. S_008010_CR_BUSY(1) | S_008010_CB03_BUSY(1) |
  937. S_008010_GUI_ACTIVE(1);
  938. u32 grbm2_busy_mask = S_008014_SPI0_BUSY(1) | S_008014_SPI1_BUSY(1) |
  939. S_008014_SPI2_BUSY(1) | S_008014_SPI3_BUSY(1) |
  940. S_008014_TA0_BUSY(1) | S_008014_TA1_BUSY(1) |
  941. S_008014_TA2_BUSY(1) | S_008014_TA3_BUSY(1) |
  942. S_008014_DB0_BUSY(1) | S_008014_DB1_BUSY(1) |
  943. S_008014_DB2_BUSY(1) | S_008014_DB3_BUSY(1) |
  944. S_008014_CB0_BUSY(1) | S_008014_CB1_BUSY(1) |
  945. S_008014_CB2_BUSY(1) | S_008014_CB3_BUSY(1);
  946. u32 tmp;
  947. dev_info(rdev->dev, "GPU softreset \n");
  948. dev_info(rdev->dev, " R_008010_GRBM_STATUS=0x%08X\n",
  949. RREG32(R_008010_GRBM_STATUS));
  950. dev_info(rdev->dev, " R_008014_GRBM_STATUS2=0x%08X\n",
  951. RREG32(R_008014_GRBM_STATUS2));
  952. dev_info(rdev->dev, " R_000E50_SRBM_STATUS=0x%08X\n",
  953. RREG32(R_000E50_SRBM_STATUS));
  954. rv515_mc_stop(rdev, &save);
  955. if (r600_mc_wait_for_idle(rdev)) {
  956. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  957. }
  958. /* Disable CP parsing/prefetching */
  959. WREG32(R_0086D8_CP_ME_CNTL, S_0086D8_CP_ME_HALT(1));
  960. /* Check if any of the rendering block is busy and reset it */
  961. if ((RREG32(R_008010_GRBM_STATUS) & grbm_busy_mask) ||
  962. (RREG32(R_008014_GRBM_STATUS2) & grbm2_busy_mask)) {
  963. tmp = S_008020_SOFT_RESET_CR(1) |
  964. S_008020_SOFT_RESET_DB(1) |
  965. S_008020_SOFT_RESET_CB(1) |
  966. S_008020_SOFT_RESET_PA(1) |
  967. S_008020_SOFT_RESET_SC(1) |
  968. S_008020_SOFT_RESET_SMX(1) |
  969. S_008020_SOFT_RESET_SPI(1) |
  970. S_008020_SOFT_RESET_SX(1) |
  971. S_008020_SOFT_RESET_SH(1) |
  972. S_008020_SOFT_RESET_TC(1) |
  973. S_008020_SOFT_RESET_TA(1) |
  974. S_008020_SOFT_RESET_VC(1) |
  975. S_008020_SOFT_RESET_VGT(1);
  976. dev_info(rdev->dev, " R_008020_GRBM_SOFT_RESET=0x%08X\n", tmp);
  977. WREG32(R_008020_GRBM_SOFT_RESET, tmp);
  978. RREG32(R_008020_GRBM_SOFT_RESET);
  979. mdelay(15);
  980. WREG32(R_008020_GRBM_SOFT_RESET, 0);
  981. }
  982. /* Reset CP (we always reset CP) */
  983. tmp = S_008020_SOFT_RESET_CP(1);
  984. dev_info(rdev->dev, "R_008020_GRBM_SOFT_RESET=0x%08X\n", tmp);
  985. WREG32(R_008020_GRBM_SOFT_RESET, tmp);
  986. RREG32(R_008020_GRBM_SOFT_RESET);
  987. mdelay(15);
  988. WREG32(R_008020_GRBM_SOFT_RESET, 0);
  989. /* Wait a little for things to settle down */
  990. mdelay(1);
  991. dev_info(rdev->dev, " R_008010_GRBM_STATUS=0x%08X\n",
  992. RREG32(R_008010_GRBM_STATUS));
  993. dev_info(rdev->dev, " R_008014_GRBM_STATUS2=0x%08X\n",
  994. RREG32(R_008014_GRBM_STATUS2));
  995. dev_info(rdev->dev, " R_000E50_SRBM_STATUS=0x%08X\n",
  996. RREG32(R_000E50_SRBM_STATUS));
  997. rv515_mc_resume(rdev, &save);
  998. return 0;
  999. }
  1000. bool r600_gpu_is_lockup(struct radeon_device *rdev)
  1001. {
  1002. u32 srbm_status;
  1003. u32 grbm_status;
  1004. u32 grbm_status2;
  1005. int r;
  1006. srbm_status = RREG32(R_000E50_SRBM_STATUS);
  1007. grbm_status = RREG32(R_008010_GRBM_STATUS);
  1008. grbm_status2 = RREG32(R_008014_GRBM_STATUS2);
  1009. if (!G_008010_GUI_ACTIVE(grbm_status)) {
  1010. r100_gpu_lockup_update(&rdev->config.r300.lockup, &rdev->cp);
  1011. return false;
  1012. }
  1013. /* force CP activities */
  1014. r = radeon_ring_lock(rdev, 2);
  1015. if (!r) {
  1016. /* PACKET2 NOP */
  1017. radeon_ring_write(rdev, 0x80000000);
  1018. radeon_ring_write(rdev, 0x80000000);
  1019. radeon_ring_unlock_commit(rdev);
  1020. }
  1021. rdev->cp.rptr = RREG32(R600_CP_RB_RPTR);
  1022. return r100_gpu_cp_is_lockup(rdev, &rdev->config.r300.lockup, &rdev->cp);
  1023. }
  1024. int r600_asic_reset(struct radeon_device *rdev)
  1025. {
  1026. return r600_gpu_soft_reset(rdev);
  1027. }
  1028. static u32 r600_get_tile_pipe_to_backend_map(u32 num_tile_pipes,
  1029. u32 num_backends,
  1030. u32 backend_disable_mask)
  1031. {
  1032. u32 backend_map = 0;
  1033. u32 enabled_backends_mask;
  1034. u32 enabled_backends_count;
  1035. u32 cur_pipe;
  1036. u32 swizzle_pipe[R6XX_MAX_PIPES];
  1037. u32 cur_backend;
  1038. u32 i;
  1039. if (num_tile_pipes > R6XX_MAX_PIPES)
  1040. num_tile_pipes = R6XX_MAX_PIPES;
  1041. if (num_tile_pipes < 1)
  1042. num_tile_pipes = 1;
  1043. if (num_backends > R6XX_MAX_BACKENDS)
  1044. num_backends = R6XX_MAX_BACKENDS;
  1045. if (num_backends < 1)
  1046. num_backends = 1;
  1047. enabled_backends_mask = 0;
  1048. enabled_backends_count = 0;
  1049. for (i = 0; i < R6XX_MAX_BACKENDS; ++i) {
  1050. if (((backend_disable_mask >> i) & 1) == 0) {
  1051. enabled_backends_mask |= (1 << i);
  1052. ++enabled_backends_count;
  1053. }
  1054. if (enabled_backends_count == num_backends)
  1055. break;
  1056. }
  1057. if (enabled_backends_count == 0) {
  1058. enabled_backends_mask = 1;
  1059. enabled_backends_count = 1;
  1060. }
  1061. if (enabled_backends_count != num_backends)
  1062. num_backends = enabled_backends_count;
  1063. memset((uint8_t *)&swizzle_pipe[0], 0, sizeof(u32) * R6XX_MAX_PIPES);
  1064. switch (num_tile_pipes) {
  1065. case 1:
  1066. swizzle_pipe[0] = 0;
  1067. break;
  1068. case 2:
  1069. swizzle_pipe[0] = 0;
  1070. swizzle_pipe[1] = 1;
  1071. break;
  1072. case 3:
  1073. swizzle_pipe[0] = 0;
  1074. swizzle_pipe[1] = 1;
  1075. swizzle_pipe[2] = 2;
  1076. break;
  1077. case 4:
  1078. swizzle_pipe[0] = 0;
  1079. swizzle_pipe[1] = 1;
  1080. swizzle_pipe[2] = 2;
  1081. swizzle_pipe[3] = 3;
  1082. break;
  1083. case 5:
  1084. swizzle_pipe[0] = 0;
  1085. swizzle_pipe[1] = 1;
  1086. swizzle_pipe[2] = 2;
  1087. swizzle_pipe[3] = 3;
  1088. swizzle_pipe[4] = 4;
  1089. break;
  1090. case 6:
  1091. swizzle_pipe[0] = 0;
  1092. swizzle_pipe[1] = 2;
  1093. swizzle_pipe[2] = 4;
  1094. swizzle_pipe[3] = 5;
  1095. swizzle_pipe[4] = 1;
  1096. swizzle_pipe[5] = 3;
  1097. break;
  1098. case 7:
  1099. swizzle_pipe[0] = 0;
  1100. swizzle_pipe[1] = 2;
  1101. swizzle_pipe[2] = 4;
  1102. swizzle_pipe[3] = 6;
  1103. swizzle_pipe[4] = 1;
  1104. swizzle_pipe[5] = 3;
  1105. swizzle_pipe[6] = 5;
  1106. break;
  1107. case 8:
  1108. swizzle_pipe[0] = 0;
  1109. swizzle_pipe[1] = 2;
  1110. swizzle_pipe[2] = 4;
  1111. swizzle_pipe[3] = 6;
  1112. swizzle_pipe[4] = 1;
  1113. swizzle_pipe[5] = 3;
  1114. swizzle_pipe[6] = 5;
  1115. swizzle_pipe[7] = 7;
  1116. break;
  1117. }
  1118. cur_backend = 0;
  1119. for (cur_pipe = 0; cur_pipe < num_tile_pipes; ++cur_pipe) {
  1120. while (((1 << cur_backend) & enabled_backends_mask) == 0)
  1121. cur_backend = (cur_backend + 1) % R6XX_MAX_BACKENDS;
  1122. backend_map |= (u32)(((cur_backend & 3) << (swizzle_pipe[cur_pipe] * 2)));
  1123. cur_backend = (cur_backend + 1) % R6XX_MAX_BACKENDS;
  1124. }
  1125. return backend_map;
  1126. }
  1127. int r600_count_pipe_bits(uint32_t val)
  1128. {
  1129. int i, ret = 0;
  1130. for (i = 0; i < 32; i++) {
  1131. ret += val & 1;
  1132. val >>= 1;
  1133. }
  1134. return ret;
  1135. }
  1136. void r600_gpu_init(struct radeon_device *rdev)
  1137. {
  1138. u32 tiling_config;
  1139. u32 ramcfg;
  1140. u32 backend_map;
  1141. u32 cc_rb_backend_disable;
  1142. u32 cc_gc_shader_pipe_config;
  1143. u32 tmp;
  1144. int i, j;
  1145. u32 sq_config;
  1146. u32 sq_gpr_resource_mgmt_1 = 0;
  1147. u32 sq_gpr_resource_mgmt_2 = 0;
  1148. u32 sq_thread_resource_mgmt = 0;
  1149. u32 sq_stack_resource_mgmt_1 = 0;
  1150. u32 sq_stack_resource_mgmt_2 = 0;
  1151. /* FIXME: implement */
  1152. switch (rdev->family) {
  1153. case CHIP_R600:
  1154. rdev->config.r600.max_pipes = 4;
  1155. rdev->config.r600.max_tile_pipes = 8;
  1156. rdev->config.r600.max_simds = 4;
  1157. rdev->config.r600.max_backends = 4;
  1158. rdev->config.r600.max_gprs = 256;
  1159. rdev->config.r600.max_threads = 192;
  1160. rdev->config.r600.max_stack_entries = 256;
  1161. rdev->config.r600.max_hw_contexts = 8;
  1162. rdev->config.r600.max_gs_threads = 16;
  1163. rdev->config.r600.sx_max_export_size = 128;
  1164. rdev->config.r600.sx_max_export_pos_size = 16;
  1165. rdev->config.r600.sx_max_export_smx_size = 128;
  1166. rdev->config.r600.sq_num_cf_insts = 2;
  1167. break;
  1168. case CHIP_RV630:
  1169. case CHIP_RV635:
  1170. rdev->config.r600.max_pipes = 2;
  1171. rdev->config.r600.max_tile_pipes = 2;
  1172. rdev->config.r600.max_simds = 3;
  1173. rdev->config.r600.max_backends = 1;
  1174. rdev->config.r600.max_gprs = 128;
  1175. rdev->config.r600.max_threads = 192;
  1176. rdev->config.r600.max_stack_entries = 128;
  1177. rdev->config.r600.max_hw_contexts = 8;
  1178. rdev->config.r600.max_gs_threads = 4;
  1179. rdev->config.r600.sx_max_export_size = 128;
  1180. rdev->config.r600.sx_max_export_pos_size = 16;
  1181. rdev->config.r600.sx_max_export_smx_size = 128;
  1182. rdev->config.r600.sq_num_cf_insts = 2;
  1183. break;
  1184. case CHIP_RV610:
  1185. case CHIP_RV620:
  1186. case CHIP_RS780:
  1187. case CHIP_RS880:
  1188. rdev->config.r600.max_pipes = 1;
  1189. rdev->config.r600.max_tile_pipes = 1;
  1190. rdev->config.r600.max_simds = 2;
  1191. rdev->config.r600.max_backends = 1;
  1192. rdev->config.r600.max_gprs = 128;
  1193. rdev->config.r600.max_threads = 192;
  1194. rdev->config.r600.max_stack_entries = 128;
  1195. rdev->config.r600.max_hw_contexts = 4;
  1196. rdev->config.r600.max_gs_threads = 4;
  1197. rdev->config.r600.sx_max_export_size = 128;
  1198. rdev->config.r600.sx_max_export_pos_size = 16;
  1199. rdev->config.r600.sx_max_export_smx_size = 128;
  1200. rdev->config.r600.sq_num_cf_insts = 1;
  1201. break;
  1202. case CHIP_RV670:
  1203. rdev->config.r600.max_pipes = 4;
  1204. rdev->config.r600.max_tile_pipes = 4;
  1205. rdev->config.r600.max_simds = 4;
  1206. rdev->config.r600.max_backends = 4;
  1207. rdev->config.r600.max_gprs = 192;
  1208. rdev->config.r600.max_threads = 192;
  1209. rdev->config.r600.max_stack_entries = 256;
  1210. rdev->config.r600.max_hw_contexts = 8;
  1211. rdev->config.r600.max_gs_threads = 16;
  1212. rdev->config.r600.sx_max_export_size = 128;
  1213. rdev->config.r600.sx_max_export_pos_size = 16;
  1214. rdev->config.r600.sx_max_export_smx_size = 128;
  1215. rdev->config.r600.sq_num_cf_insts = 2;
  1216. break;
  1217. default:
  1218. break;
  1219. }
  1220. /* Initialize HDP */
  1221. for (i = 0, j = 0; i < 32; i++, j += 0x18) {
  1222. WREG32((0x2c14 + j), 0x00000000);
  1223. WREG32((0x2c18 + j), 0x00000000);
  1224. WREG32((0x2c1c + j), 0x00000000);
  1225. WREG32((0x2c20 + j), 0x00000000);
  1226. WREG32((0x2c24 + j), 0x00000000);
  1227. }
  1228. WREG32(GRBM_CNTL, GRBM_READ_TIMEOUT(0xff));
  1229. /* Setup tiling */
  1230. tiling_config = 0;
  1231. ramcfg = RREG32(RAMCFG);
  1232. switch (rdev->config.r600.max_tile_pipes) {
  1233. case 1:
  1234. tiling_config |= PIPE_TILING(0);
  1235. break;
  1236. case 2:
  1237. tiling_config |= PIPE_TILING(1);
  1238. break;
  1239. case 4:
  1240. tiling_config |= PIPE_TILING(2);
  1241. break;
  1242. case 8:
  1243. tiling_config |= PIPE_TILING(3);
  1244. break;
  1245. default:
  1246. break;
  1247. }
  1248. rdev->config.r600.tiling_npipes = rdev->config.r600.max_tile_pipes;
  1249. rdev->config.r600.tiling_nbanks = 4 << ((ramcfg & NOOFBANK_MASK) >> NOOFBANK_SHIFT);
  1250. tiling_config |= BANK_TILING((ramcfg & NOOFBANK_MASK) >> NOOFBANK_SHIFT);
  1251. tiling_config |= GROUP_SIZE(0);
  1252. rdev->config.r600.tiling_group_size = 256;
  1253. tmp = (ramcfg & NOOFROWS_MASK) >> NOOFROWS_SHIFT;
  1254. if (tmp > 3) {
  1255. tiling_config |= ROW_TILING(3);
  1256. tiling_config |= SAMPLE_SPLIT(3);
  1257. } else {
  1258. tiling_config |= ROW_TILING(tmp);
  1259. tiling_config |= SAMPLE_SPLIT(tmp);
  1260. }
  1261. tiling_config |= BANK_SWAPS(1);
  1262. cc_rb_backend_disable = RREG32(CC_RB_BACKEND_DISABLE) & 0x00ff0000;
  1263. cc_rb_backend_disable |=
  1264. BACKEND_DISABLE((R6XX_MAX_BACKENDS_MASK << rdev->config.r600.max_backends) & R6XX_MAX_BACKENDS_MASK);
  1265. cc_gc_shader_pipe_config = RREG32(CC_GC_SHADER_PIPE_CONFIG) & 0xffffff00;
  1266. cc_gc_shader_pipe_config |=
  1267. INACTIVE_QD_PIPES((R6XX_MAX_PIPES_MASK << rdev->config.r600.max_pipes) & R6XX_MAX_PIPES_MASK);
  1268. cc_gc_shader_pipe_config |=
  1269. INACTIVE_SIMDS((R6XX_MAX_SIMDS_MASK << rdev->config.r600.max_simds) & R6XX_MAX_SIMDS_MASK);
  1270. backend_map = r600_get_tile_pipe_to_backend_map(rdev->config.r600.max_tile_pipes,
  1271. (R6XX_MAX_BACKENDS -
  1272. r600_count_pipe_bits((cc_rb_backend_disable &
  1273. R6XX_MAX_BACKENDS_MASK) >> 16)),
  1274. (cc_rb_backend_disable >> 16));
  1275. tiling_config |= BACKEND_MAP(backend_map);
  1276. WREG32(GB_TILING_CONFIG, tiling_config);
  1277. WREG32(DCP_TILING_CONFIG, tiling_config & 0xffff);
  1278. WREG32(HDP_TILING_CONFIG, tiling_config & 0xffff);
  1279. /* Setup pipes */
  1280. WREG32(CC_RB_BACKEND_DISABLE, cc_rb_backend_disable);
  1281. WREG32(CC_GC_SHADER_PIPE_CONFIG, cc_gc_shader_pipe_config);
  1282. WREG32(GC_USER_SHADER_PIPE_CONFIG, cc_gc_shader_pipe_config);
  1283. tmp = R6XX_MAX_PIPES - r600_count_pipe_bits((cc_gc_shader_pipe_config & INACTIVE_QD_PIPES_MASK) >> 8);
  1284. WREG32(VGT_OUT_DEALLOC_CNTL, (tmp * 4) & DEALLOC_DIST_MASK);
  1285. WREG32(VGT_VERTEX_REUSE_BLOCK_CNTL, ((tmp * 4) - 2) & VTX_REUSE_DEPTH_MASK);
  1286. /* Setup some CP states */
  1287. WREG32(CP_QUEUE_THRESHOLDS, (ROQ_IB1_START(0x16) | ROQ_IB2_START(0x2b)));
  1288. WREG32(CP_MEQ_THRESHOLDS, (MEQ_END(0x40) | ROQ_END(0x40)));
  1289. WREG32(TA_CNTL_AUX, (DISABLE_CUBE_ANISO | SYNC_GRADIENT |
  1290. SYNC_WALKER | SYNC_ALIGNER));
  1291. /* Setup various GPU states */
  1292. if (rdev->family == CHIP_RV670)
  1293. WREG32(ARB_GDEC_RD_CNTL, 0x00000021);
  1294. tmp = RREG32(SX_DEBUG_1);
  1295. tmp |= SMX_EVENT_RELEASE;
  1296. if ((rdev->family > CHIP_R600))
  1297. tmp |= ENABLE_NEW_SMX_ADDRESS;
  1298. WREG32(SX_DEBUG_1, tmp);
  1299. if (((rdev->family) == CHIP_R600) ||
  1300. ((rdev->family) == CHIP_RV630) ||
  1301. ((rdev->family) == CHIP_RV610) ||
  1302. ((rdev->family) == CHIP_RV620) ||
  1303. ((rdev->family) == CHIP_RS780) ||
  1304. ((rdev->family) == CHIP_RS880)) {
  1305. WREG32(DB_DEBUG, PREZ_MUST_WAIT_FOR_POSTZ_DONE);
  1306. } else {
  1307. WREG32(DB_DEBUG, 0);
  1308. }
  1309. WREG32(DB_WATERMARKS, (DEPTH_FREE(4) | DEPTH_CACHELINE_FREE(16) |
  1310. DEPTH_FLUSH(16) | DEPTH_PENDING_FREE(4)));
  1311. WREG32(PA_SC_MULTI_CHIP_CNTL, 0);
  1312. WREG32(VGT_NUM_INSTANCES, 0);
  1313. WREG32(SPI_CONFIG_CNTL, GPR_WRITE_PRIORITY(0));
  1314. WREG32(SPI_CONFIG_CNTL_1, VTX_DONE_DELAY(0));
  1315. tmp = RREG32(SQ_MS_FIFO_SIZES);
  1316. if (((rdev->family) == CHIP_RV610) ||
  1317. ((rdev->family) == CHIP_RV620) ||
  1318. ((rdev->family) == CHIP_RS780) ||
  1319. ((rdev->family) == CHIP_RS880)) {
  1320. tmp = (CACHE_FIFO_SIZE(0xa) |
  1321. FETCH_FIFO_HIWATER(0xa) |
  1322. DONE_FIFO_HIWATER(0xe0) |
  1323. ALU_UPDATE_FIFO_HIWATER(0x8));
  1324. } else if (((rdev->family) == CHIP_R600) ||
  1325. ((rdev->family) == CHIP_RV630)) {
  1326. tmp &= ~DONE_FIFO_HIWATER(0xff);
  1327. tmp |= DONE_FIFO_HIWATER(0x4);
  1328. }
  1329. WREG32(SQ_MS_FIFO_SIZES, tmp);
  1330. /* SQ_CONFIG, SQ_GPR_RESOURCE_MGMT, SQ_THREAD_RESOURCE_MGMT, SQ_STACK_RESOURCE_MGMT
  1331. * should be adjusted as needed by the 2D/3D drivers. This just sets default values
  1332. */
  1333. sq_config = RREG32(SQ_CONFIG);
  1334. sq_config &= ~(PS_PRIO(3) |
  1335. VS_PRIO(3) |
  1336. GS_PRIO(3) |
  1337. ES_PRIO(3));
  1338. sq_config |= (DX9_CONSTS |
  1339. VC_ENABLE |
  1340. PS_PRIO(0) |
  1341. VS_PRIO(1) |
  1342. GS_PRIO(2) |
  1343. ES_PRIO(3));
  1344. if ((rdev->family) == CHIP_R600) {
  1345. sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(124) |
  1346. NUM_VS_GPRS(124) |
  1347. NUM_CLAUSE_TEMP_GPRS(4));
  1348. sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(0) |
  1349. NUM_ES_GPRS(0));
  1350. sq_thread_resource_mgmt = (NUM_PS_THREADS(136) |
  1351. NUM_VS_THREADS(48) |
  1352. NUM_GS_THREADS(4) |
  1353. NUM_ES_THREADS(4));
  1354. sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(128) |
  1355. NUM_VS_STACK_ENTRIES(128));
  1356. sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(0) |
  1357. NUM_ES_STACK_ENTRIES(0));
  1358. } else if (((rdev->family) == CHIP_RV610) ||
  1359. ((rdev->family) == CHIP_RV620) ||
  1360. ((rdev->family) == CHIP_RS780) ||
  1361. ((rdev->family) == CHIP_RS880)) {
  1362. /* no vertex cache */
  1363. sq_config &= ~VC_ENABLE;
  1364. sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(44) |
  1365. NUM_VS_GPRS(44) |
  1366. NUM_CLAUSE_TEMP_GPRS(2));
  1367. sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(17) |
  1368. NUM_ES_GPRS(17));
  1369. sq_thread_resource_mgmt = (NUM_PS_THREADS(79) |
  1370. NUM_VS_THREADS(78) |
  1371. NUM_GS_THREADS(4) |
  1372. NUM_ES_THREADS(31));
  1373. sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(40) |
  1374. NUM_VS_STACK_ENTRIES(40));
  1375. sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(32) |
  1376. NUM_ES_STACK_ENTRIES(16));
  1377. } else if (((rdev->family) == CHIP_RV630) ||
  1378. ((rdev->family) == CHIP_RV635)) {
  1379. sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(44) |
  1380. NUM_VS_GPRS(44) |
  1381. NUM_CLAUSE_TEMP_GPRS(2));
  1382. sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(18) |
  1383. NUM_ES_GPRS(18));
  1384. sq_thread_resource_mgmt = (NUM_PS_THREADS(79) |
  1385. NUM_VS_THREADS(78) |
  1386. NUM_GS_THREADS(4) |
  1387. NUM_ES_THREADS(31));
  1388. sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(40) |
  1389. NUM_VS_STACK_ENTRIES(40));
  1390. sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(32) |
  1391. NUM_ES_STACK_ENTRIES(16));
  1392. } else if ((rdev->family) == CHIP_RV670) {
  1393. sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(44) |
  1394. NUM_VS_GPRS(44) |
  1395. NUM_CLAUSE_TEMP_GPRS(2));
  1396. sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(17) |
  1397. NUM_ES_GPRS(17));
  1398. sq_thread_resource_mgmt = (NUM_PS_THREADS(79) |
  1399. NUM_VS_THREADS(78) |
  1400. NUM_GS_THREADS(4) |
  1401. NUM_ES_THREADS(31));
  1402. sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(64) |
  1403. NUM_VS_STACK_ENTRIES(64));
  1404. sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(64) |
  1405. NUM_ES_STACK_ENTRIES(64));
  1406. }
  1407. WREG32(SQ_CONFIG, sq_config);
  1408. WREG32(SQ_GPR_RESOURCE_MGMT_1, sq_gpr_resource_mgmt_1);
  1409. WREG32(SQ_GPR_RESOURCE_MGMT_2, sq_gpr_resource_mgmt_2);
  1410. WREG32(SQ_THREAD_RESOURCE_MGMT, sq_thread_resource_mgmt);
  1411. WREG32(SQ_STACK_RESOURCE_MGMT_1, sq_stack_resource_mgmt_1);
  1412. WREG32(SQ_STACK_RESOURCE_MGMT_2, sq_stack_resource_mgmt_2);
  1413. if (((rdev->family) == CHIP_RV610) ||
  1414. ((rdev->family) == CHIP_RV620) ||
  1415. ((rdev->family) == CHIP_RS780) ||
  1416. ((rdev->family) == CHIP_RS880)) {
  1417. WREG32(VGT_CACHE_INVALIDATION, CACHE_INVALIDATION(TC_ONLY));
  1418. } else {
  1419. WREG32(VGT_CACHE_INVALIDATION, CACHE_INVALIDATION(VC_AND_TC));
  1420. }
  1421. /* More default values. 2D/3D driver should adjust as needed */
  1422. WREG32(PA_SC_AA_SAMPLE_LOCS_2S, (S0_X(0xc) | S0_Y(0x4) |
  1423. S1_X(0x4) | S1_Y(0xc)));
  1424. WREG32(PA_SC_AA_SAMPLE_LOCS_4S, (S0_X(0xe) | S0_Y(0xe) |
  1425. S1_X(0x2) | S1_Y(0x2) |
  1426. S2_X(0xa) | S2_Y(0x6) |
  1427. S3_X(0x6) | S3_Y(0xa)));
  1428. WREG32(PA_SC_AA_SAMPLE_LOCS_8S_WD0, (S0_X(0xe) | S0_Y(0xb) |
  1429. S1_X(0x4) | S1_Y(0xc) |
  1430. S2_X(0x1) | S2_Y(0x6) |
  1431. S3_X(0xa) | S3_Y(0xe)));
  1432. WREG32(PA_SC_AA_SAMPLE_LOCS_8S_WD1, (S4_X(0x6) | S4_Y(0x1) |
  1433. S5_X(0x0) | S5_Y(0x0) |
  1434. S6_X(0xb) | S6_Y(0x4) |
  1435. S7_X(0x7) | S7_Y(0x8)));
  1436. WREG32(VGT_STRMOUT_EN, 0);
  1437. tmp = rdev->config.r600.max_pipes * 16;
  1438. switch (rdev->family) {
  1439. case CHIP_RV610:
  1440. case CHIP_RV620:
  1441. case CHIP_RS780:
  1442. case CHIP_RS880:
  1443. tmp += 32;
  1444. break;
  1445. case CHIP_RV670:
  1446. tmp += 128;
  1447. break;
  1448. default:
  1449. break;
  1450. }
  1451. if (tmp > 256) {
  1452. tmp = 256;
  1453. }
  1454. WREG32(VGT_ES_PER_GS, 128);
  1455. WREG32(VGT_GS_PER_ES, tmp);
  1456. WREG32(VGT_GS_PER_VS, 2);
  1457. WREG32(VGT_GS_VERTEX_REUSE, 16);
  1458. /* more default values. 2D/3D driver should adjust as needed */
  1459. WREG32(PA_SC_LINE_STIPPLE_STATE, 0);
  1460. WREG32(VGT_STRMOUT_EN, 0);
  1461. WREG32(SX_MISC, 0);
  1462. WREG32(PA_SC_MODE_CNTL, 0);
  1463. WREG32(PA_SC_AA_CONFIG, 0);
  1464. WREG32(PA_SC_LINE_STIPPLE, 0);
  1465. WREG32(SPI_INPUT_Z, 0);
  1466. WREG32(SPI_PS_IN_CONTROL_0, NUM_INTERP(2));
  1467. WREG32(CB_COLOR7_FRAG, 0);
  1468. /* Clear render buffer base addresses */
  1469. WREG32(CB_COLOR0_BASE, 0);
  1470. WREG32(CB_COLOR1_BASE, 0);
  1471. WREG32(CB_COLOR2_BASE, 0);
  1472. WREG32(CB_COLOR3_BASE, 0);
  1473. WREG32(CB_COLOR4_BASE, 0);
  1474. WREG32(CB_COLOR5_BASE, 0);
  1475. WREG32(CB_COLOR6_BASE, 0);
  1476. WREG32(CB_COLOR7_BASE, 0);
  1477. WREG32(CB_COLOR7_FRAG, 0);
  1478. switch (rdev->family) {
  1479. case CHIP_RV610:
  1480. case CHIP_RV620:
  1481. case CHIP_RS780:
  1482. case CHIP_RS880:
  1483. tmp = TC_L2_SIZE(8);
  1484. break;
  1485. case CHIP_RV630:
  1486. case CHIP_RV635:
  1487. tmp = TC_L2_SIZE(4);
  1488. break;
  1489. case CHIP_R600:
  1490. tmp = TC_L2_SIZE(0) | L2_DISABLE_LATE_HIT;
  1491. break;
  1492. default:
  1493. tmp = TC_L2_SIZE(0);
  1494. break;
  1495. }
  1496. WREG32(TC_CNTL, tmp);
  1497. tmp = RREG32(HDP_HOST_PATH_CNTL);
  1498. WREG32(HDP_HOST_PATH_CNTL, tmp);
  1499. tmp = RREG32(ARB_POP);
  1500. tmp |= ENABLE_TC128;
  1501. WREG32(ARB_POP, tmp);
  1502. WREG32(PA_SC_MULTI_CHIP_CNTL, 0);
  1503. WREG32(PA_CL_ENHANCE, (CLIP_VTX_REORDER_ENA |
  1504. NUM_CLIP_SEQ(3)));
  1505. WREG32(PA_SC_ENHANCE, FORCE_EOV_MAX_CLK_CNT(4095));
  1506. }
  1507. /*
  1508. * Indirect registers accessor
  1509. */
  1510. u32 r600_pciep_rreg(struct radeon_device *rdev, u32 reg)
  1511. {
  1512. u32 r;
  1513. WREG32(PCIE_PORT_INDEX, ((reg) & 0xff));
  1514. (void)RREG32(PCIE_PORT_INDEX);
  1515. r = RREG32(PCIE_PORT_DATA);
  1516. return r;
  1517. }
  1518. void r600_pciep_wreg(struct radeon_device *rdev, u32 reg, u32 v)
  1519. {
  1520. WREG32(PCIE_PORT_INDEX, ((reg) & 0xff));
  1521. (void)RREG32(PCIE_PORT_INDEX);
  1522. WREG32(PCIE_PORT_DATA, (v));
  1523. (void)RREG32(PCIE_PORT_DATA);
  1524. }
  1525. /*
  1526. * CP & Ring
  1527. */
  1528. void r600_cp_stop(struct radeon_device *rdev)
  1529. {
  1530. WREG32(R_0086D8_CP_ME_CNTL, S_0086D8_CP_ME_HALT(1));
  1531. }
  1532. int r600_init_microcode(struct radeon_device *rdev)
  1533. {
  1534. struct platform_device *pdev;
  1535. const char *chip_name;
  1536. const char *rlc_chip_name;
  1537. size_t pfp_req_size, me_req_size, rlc_req_size;
  1538. char fw_name[30];
  1539. int err;
  1540. DRM_DEBUG("\n");
  1541. pdev = platform_device_register_simple("radeon_cp", 0, NULL, 0);
  1542. err = IS_ERR(pdev);
  1543. if (err) {
  1544. printk(KERN_ERR "radeon_cp: Failed to register firmware\n");
  1545. return -EINVAL;
  1546. }
  1547. switch (rdev->family) {
  1548. case CHIP_R600:
  1549. chip_name = "R600";
  1550. rlc_chip_name = "R600";
  1551. break;
  1552. case CHIP_RV610:
  1553. chip_name = "RV610";
  1554. rlc_chip_name = "R600";
  1555. break;
  1556. case CHIP_RV630:
  1557. chip_name = "RV630";
  1558. rlc_chip_name = "R600";
  1559. break;
  1560. case CHIP_RV620:
  1561. chip_name = "RV620";
  1562. rlc_chip_name = "R600";
  1563. break;
  1564. case CHIP_RV635:
  1565. chip_name = "RV635";
  1566. rlc_chip_name = "R600";
  1567. break;
  1568. case CHIP_RV670:
  1569. chip_name = "RV670";
  1570. rlc_chip_name = "R600";
  1571. break;
  1572. case CHIP_RS780:
  1573. case CHIP_RS880:
  1574. chip_name = "RS780";
  1575. rlc_chip_name = "R600";
  1576. break;
  1577. case CHIP_RV770:
  1578. chip_name = "RV770";
  1579. rlc_chip_name = "R700";
  1580. break;
  1581. case CHIP_RV730:
  1582. case CHIP_RV740:
  1583. chip_name = "RV730";
  1584. rlc_chip_name = "R700";
  1585. break;
  1586. case CHIP_RV710:
  1587. chip_name = "RV710";
  1588. rlc_chip_name = "R700";
  1589. break;
  1590. case CHIP_CEDAR:
  1591. chip_name = "CEDAR";
  1592. rlc_chip_name = "CEDAR";
  1593. break;
  1594. case CHIP_REDWOOD:
  1595. chip_name = "REDWOOD";
  1596. rlc_chip_name = "REDWOOD";
  1597. break;
  1598. case CHIP_JUNIPER:
  1599. chip_name = "JUNIPER";
  1600. rlc_chip_name = "JUNIPER";
  1601. break;
  1602. case CHIP_CYPRESS:
  1603. case CHIP_HEMLOCK:
  1604. chip_name = "CYPRESS";
  1605. rlc_chip_name = "CYPRESS";
  1606. break;
  1607. default: BUG();
  1608. }
  1609. if (rdev->family >= CHIP_CEDAR) {
  1610. pfp_req_size = EVERGREEN_PFP_UCODE_SIZE * 4;
  1611. me_req_size = EVERGREEN_PM4_UCODE_SIZE * 4;
  1612. rlc_req_size = EVERGREEN_RLC_UCODE_SIZE * 4;
  1613. } else if (rdev->family >= CHIP_RV770) {
  1614. pfp_req_size = R700_PFP_UCODE_SIZE * 4;
  1615. me_req_size = R700_PM4_UCODE_SIZE * 4;
  1616. rlc_req_size = R700_RLC_UCODE_SIZE * 4;
  1617. } else {
  1618. pfp_req_size = PFP_UCODE_SIZE * 4;
  1619. me_req_size = PM4_UCODE_SIZE * 12;
  1620. rlc_req_size = RLC_UCODE_SIZE * 4;
  1621. }
  1622. DRM_INFO("Loading %s Microcode\n", chip_name);
  1623. snprintf(fw_name, sizeof(fw_name), "radeon/%s_pfp.bin", chip_name);
  1624. err = request_firmware(&rdev->pfp_fw, fw_name, &pdev->dev);
  1625. if (err)
  1626. goto out;
  1627. if (rdev->pfp_fw->size != pfp_req_size) {
  1628. printk(KERN_ERR
  1629. "r600_cp: Bogus length %zu in firmware \"%s\"\n",
  1630. rdev->pfp_fw->size, fw_name);
  1631. err = -EINVAL;
  1632. goto out;
  1633. }
  1634. snprintf(fw_name, sizeof(fw_name), "radeon/%s_me.bin", chip_name);
  1635. err = request_firmware(&rdev->me_fw, fw_name, &pdev->dev);
  1636. if (err)
  1637. goto out;
  1638. if (rdev->me_fw->size != me_req_size) {
  1639. printk(KERN_ERR
  1640. "r600_cp: Bogus length %zu in firmware \"%s\"\n",
  1641. rdev->me_fw->size, fw_name);
  1642. err = -EINVAL;
  1643. }
  1644. snprintf(fw_name, sizeof(fw_name), "radeon/%s_rlc.bin", rlc_chip_name);
  1645. err = request_firmware(&rdev->rlc_fw, fw_name, &pdev->dev);
  1646. if (err)
  1647. goto out;
  1648. if (rdev->rlc_fw->size != rlc_req_size) {
  1649. printk(KERN_ERR
  1650. "r600_rlc: Bogus length %zu in firmware \"%s\"\n",
  1651. rdev->rlc_fw->size, fw_name);
  1652. err = -EINVAL;
  1653. }
  1654. out:
  1655. platform_device_unregister(pdev);
  1656. if (err) {
  1657. if (err != -EINVAL)
  1658. printk(KERN_ERR
  1659. "r600_cp: Failed to load firmware \"%s\"\n",
  1660. fw_name);
  1661. release_firmware(rdev->pfp_fw);
  1662. rdev->pfp_fw = NULL;
  1663. release_firmware(rdev->me_fw);
  1664. rdev->me_fw = NULL;
  1665. release_firmware(rdev->rlc_fw);
  1666. rdev->rlc_fw = NULL;
  1667. }
  1668. return err;
  1669. }
  1670. static int r600_cp_load_microcode(struct radeon_device *rdev)
  1671. {
  1672. const __be32 *fw_data;
  1673. int i;
  1674. if (!rdev->me_fw || !rdev->pfp_fw)
  1675. return -EINVAL;
  1676. r600_cp_stop(rdev);
  1677. WREG32(CP_RB_CNTL, RB_NO_UPDATE | RB_BLKSZ(15) | RB_BUFSZ(3));
  1678. /* Reset cp */
  1679. WREG32(GRBM_SOFT_RESET, SOFT_RESET_CP);
  1680. RREG32(GRBM_SOFT_RESET);
  1681. mdelay(15);
  1682. WREG32(GRBM_SOFT_RESET, 0);
  1683. WREG32(CP_ME_RAM_WADDR, 0);
  1684. fw_data = (const __be32 *)rdev->me_fw->data;
  1685. WREG32(CP_ME_RAM_WADDR, 0);
  1686. for (i = 0; i < PM4_UCODE_SIZE * 3; i++)
  1687. WREG32(CP_ME_RAM_DATA,
  1688. be32_to_cpup(fw_data++));
  1689. fw_data = (const __be32 *)rdev->pfp_fw->data;
  1690. WREG32(CP_PFP_UCODE_ADDR, 0);
  1691. for (i = 0; i < PFP_UCODE_SIZE; i++)
  1692. WREG32(CP_PFP_UCODE_DATA,
  1693. be32_to_cpup(fw_data++));
  1694. WREG32(CP_PFP_UCODE_ADDR, 0);
  1695. WREG32(CP_ME_RAM_WADDR, 0);
  1696. WREG32(CP_ME_RAM_RADDR, 0);
  1697. return 0;
  1698. }
  1699. int r600_cp_start(struct radeon_device *rdev)
  1700. {
  1701. int r;
  1702. uint32_t cp_me;
  1703. r = radeon_ring_lock(rdev, 7);
  1704. if (r) {
  1705. DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
  1706. return r;
  1707. }
  1708. radeon_ring_write(rdev, PACKET3(PACKET3_ME_INITIALIZE, 5));
  1709. radeon_ring_write(rdev, 0x1);
  1710. if (rdev->family >= CHIP_CEDAR) {
  1711. radeon_ring_write(rdev, 0x0);
  1712. radeon_ring_write(rdev, rdev->config.evergreen.max_hw_contexts - 1);
  1713. } else if (rdev->family >= CHIP_RV770) {
  1714. radeon_ring_write(rdev, 0x0);
  1715. radeon_ring_write(rdev, rdev->config.rv770.max_hw_contexts - 1);
  1716. } else {
  1717. radeon_ring_write(rdev, 0x3);
  1718. radeon_ring_write(rdev, rdev->config.r600.max_hw_contexts - 1);
  1719. }
  1720. radeon_ring_write(rdev, PACKET3_ME_INITIALIZE_DEVICE_ID(1));
  1721. radeon_ring_write(rdev, 0);
  1722. radeon_ring_write(rdev, 0);
  1723. radeon_ring_unlock_commit(rdev);
  1724. cp_me = 0xff;
  1725. WREG32(R_0086D8_CP_ME_CNTL, cp_me);
  1726. return 0;
  1727. }
  1728. int r600_cp_resume(struct radeon_device *rdev)
  1729. {
  1730. u32 tmp;
  1731. u32 rb_bufsz;
  1732. int r;
  1733. /* Reset cp */
  1734. WREG32(GRBM_SOFT_RESET, SOFT_RESET_CP);
  1735. RREG32(GRBM_SOFT_RESET);
  1736. mdelay(15);
  1737. WREG32(GRBM_SOFT_RESET, 0);
  1738. /* Set ring buffer size */
  1739. rb_bufsz = drm_order(rdev->cp.ring_size / 8);
  1740. tmp = RB_NO_UPDATE | (drm_order(RADEON_GPU_PAGE_SIZE/8) << 8) | rb_bufsz;
  1741. #ifdef __BIG_ENDIAN
  1742. tmp |= BUF_SWAP_32BIT;
  1743. #endif
  1744. WREG32(CP_RB_CNTL, tmp);
  1745. WREG32(CP_SEM_WAIT_TIMER, 0x4);
  1746. /* Set the write pointer delay */
  1747. WREG32(CP_RB_WPTR_DELAY, 0);
  1748. /* Initialize the ring buffer's read and write pointers */
  1749. WREG32(CP_RB_CNTL, tmp | RB_RPTR_WR_ENA);
  1750. WREG32(CP_RB_RPTR_WR, 0);
  1751. WREG32(CP_RB_WPTR, 0);
  1752. WREG32(CP_RB_RPTR_ADDR, rdev->cp.gpu_addr & 0xFFFFFFFF);
  1753. WREG32(CP_RB_RPTR_ADDR_HI, upper_32_bits(rdev->cp.gpu_addr));
  1754. mdelay(1);
  1755. WREG32(CP_RB_CNTL, tmp);
  1756. WREG32(CP_RB_BASE, rdev->cp.gpu_addr >> 8);
  1757. WREG32(CP_DEBUG, (1 << 27) | (1 << 28));
  1758. rdev->cp.rptr = RREG32(CP_RB_RPTR);
  1759. rdev->cp.wptr = RREG32(CP_RB_WPTR);
  1760. r600_cp_start(rdev);
  1761. rdev->cp.ready = true;
  1762. r = radeon_ring_test(rdev);
  1763. if (r) {
  1764. rdev->cp.ready = false;
  1765. return r;
  1766. }
  1767. return 0;
  1768. }
  1769. void r600_cp_commit(struct radeon_device *rdev)
  1770. {
  1771. WREG32(CP_RB_WPTR, rdev->cp.wptr);
  1772. (void)RREG32(CP_RB_WPTR);
  1773. }
  1774. void r600_ring_init(struct radeon_device *rdev, unsigned ring_size)
  1775. {
  1776. u32 rb_bufsz;
  1777. /* Align ring size */
  1778. rb_bufsz = drm_order(ring_size / 8);
  1779. ring_size = (1 << (rb_bufsz + 1)) * 4;
  1780. rdev->cp.ring_size = ring_size;
  1781. rdev->cp.align_mask = 16 - 1;
  1782. }
  1783. void r600_cp_fini(struct radeon_device *rdev)
  1784. {
  1785. r600_cp_stop(rdev);
  1786. radeon_ring_fini(rdev);
  1787. }
  1788. /*
  1789. * GPU scratch registers helpers function.
  1790. */
  1791. void r600_scratch_init(struct radeon_device *rdev)
  1792. {
  1793. int i;
  1794. rdev->scratch.num_reg = 7;
  1795. for (i = 0; i < rdev->scratch.num_reg; i++) {
  1796. rdev->scratch.free[i] = true;
  1797. rdev->scratch.reg[i] = SCRATCH_REG0 + (i * 4);
  1798. }
  1799. }
  1800. int r600_ring_test(struct radeon_device *rdev)
  1801. {
  1802. uint32_t scratch;
  1803. uint32_t tmp = 0;
  1804. unsigned i;
  1805. int r;
  1806. r = radeon_scratch_get(rdev, &scratch);
  1807. if (r) {
  1808. DRM_ERROR("radeon: cp failed to get scratch reg (%d).\n", r);
  1809. return r;
  1810. }
  1811. WREG32(scratch, 0xCAFEDEAD);
  1812. r = radeon_ring_lock(rdev, 3);
  1813. if (r) {
  1814. DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
  1815. radeon_scratch_free(rdev, scratch);
  1816. return r;
  1817. }
  1818. radeon_ring_write(rdev, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  1819. radeon_ring_write(rdev, ((scratch - PACKET3_SET_CONFIG_REG_OFFSET) >> 2));
  1820. radeon_ring_write(rdev, 0xDEADBEEF);
  1821. radeon_ring_unlock_commit(rdev);
  1822. for (i = 0; i < rdev->usec_timeout; i++) {
  1823. tmp = RREG32(scratch);
  1824. if (tmp == 0xDEADBEEF)
  1825. break;
  1826. DRM_UDELAY(1);
  1827. }
  1828. if (i < rdev->usec_timeout) {
  1829. DRM_INFO("ring test succeeded in %d usecs\n", i);
  1830. } else {
  1831. DRM_ERROR("radeon: ring test failed (scratch(0x%04X)=0x%08X)\n",
  1832. scratch, tmp);
  1833. r = -EINVAL;
  1834. }
  1835. radeon_scratch_free(rdev, scratch);
  1836. return r;
  1837. }
  1838. void r600_wb_disable(struct radeon_device *rdev)
  1839. {
  1840. int r;
  1841. WREG32(SCRATCH_UMSK, 0);
  1842. if (rdev->wb.wb_obj) {
  1843. r = radeon_bo_reserve(rdev->wb.wb_obj, false);
  1844. if (unlikely(r != 0))
  1845. return;
  1846. radeon_bo_kunmap(rdev->wb.wb_obj);
  1847. radeon_bo_unpin(rdev->wb.wb_obj);
  1848. radeon_bo_unreserve(rdev->wb.wb_obj);
  1849. }
  1850. }
  1851. void r600_wb_fini(struct radeon_device *rdev)
  1852. {
  1853. r600_wb_disable(rdev);
  1854. if (rdev->wb.wb_obj) {
  1855. radeon_bo_unref(&rdev->wb.wb_obj);
  1856. rdev->wb.wb = NULL;
  1857. rdev->wb.wb_obj = NULL;
  1858. }
  1859. }
  1860. int r600_wb_enable(struct radeon_device *rdev)
  1861. {
  1862. int r;
  1863. if (rdev->wb.wb_obj == NULL) {
  1864. r = radeon_bo_create(rdev, NULL, RADEON_GPU_PAGE_SIZE, true,
  1865. RADEON_GEM_DOMAIN_GTT, &rdev->wb.wb_obj);
  1866. if (r) {
  1867. dev_warn(rdev->dev, "(%d) create WB bo failed\n", r);
  1868. return r;
  1869. }
  1870. r = radeon_bo_reserve(rdev->wb.wb_obj, false);
  1871. if (unlikely(r != 0)) {
  1872. r600_wb_fini(rdev);
  1873. return r;
  1874. }
  1875. r = radeon_bo_pin(rdev->wb.wb_obj, RADEON_GEM_DOMAIN_GTT,
  1876. &rdev->wb.gpu_addr);
  1877. if (r) {
  1878. radeon_bo_unreserve(rdev->wb.wb_obj);
  1879. dev_warn(rdev->dev, "(%d) pin WB bo failed\n", r);
  1880. r600_wb_fini(rdev);
  1881. return r;
  1882. }
  1883. r = radeon_bo_kmap(rdev->wb.wb_obj, (void **)&rdev->wb.wb);
  1884. radeon_bo_unreserve(rdev->wb.wb_obj);
  1885. if (r) {
  1886. dev_warn(rdev->dev, "(%d) map WB bo failed\n", r);
  1887. r600_wb_fini(rdev);
  1888. return r;
  1889. }
  1890. }
  1891. WREG32(SCRATCH_ADDR, (rdev->wb.gpu_addr >> 8) & 0xFFFFFFFF);
  1892. WREG32(CP_RB_RPTR_ADDR, (rdev->wb.gpu_addr + 1024) & 0xFFFFFFFC);
  1893. WREG32(CP_RB_RPTR_ADDR_HI, upper_32_bits(rdev->wb.gpu_addr + 1024) & 0xFF);
  1894. WREG32(SCRATCH_UMSK, 0xff);
  1895. return 0;
  1896. }
  1897. void r600_fence_ring_emit(struct radeon_device *rdev,
  1898. struct radeon_fence *fence)
  1899. {
  1900. /* Also consider EVENT_WRITE_EOP. it handles the interrupts + timestamps + events */
  1901. radeon_ring_write(rdev, PACKET3(PACKET3_EVENT_WRITE, 0));
  1902. radeon_ring_write(rdev, CACHE_FLUSH_AND_INV_EVENT);
  1903. /* wait for 3D idle clean */
  1904. radeon_ring_write(rdev, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  1905. radeon_ring_write(rdev, (WAIT_UNTIL - PACKET3_SET_CONFIG_REG_OFFSET) >> 2);
  1906. radeon_ring_write(rdev, WAIT_3D_IDLE_bit | WAIT_3D_IDLECLEAN_bit);
  1907. /* Emit fence sequence & fire IRQ */
  1908. radeon_ring_write(rdev, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  1909. radeon_ring_write(rdev, ((rdev->fence_drv.scratch_reg - PACKET3_SET_CONFIG_REG_OFFSET) >> 2));
  1910. radeon_ring_write(rdev, fence->seq);
  1911. /* CP_INTERRUPT packet 3 no longer exists, use packet 0 */
  1912. radeon_ring_write(rdev, PACKET0(CP_INT_STATUS, 0));
  1913. radeon_ring_write(rdev, RB_INT_STAT);
  1914. }
  1915. int r600_copy_blit(struct radeon_device *rdev,
  1916. uint64_t src_offset, uint64_t dst_offset,
  1917. unsigned num_pages, struct radeon_fence *fence)
  1918. {
  1919. int r;
  1920. mutex_lock(&rdev->r600_blit.mutex);
  1921. rdev->r600_blit.vb_ib = NULL;
  1922. r = r600_blit_prepare_copy(rdev, num_pages * RADEON_GPU_PAGE_SIZE);
  1923. if (r) {
  1924. if (rdev->r600_blit.vb_ib)
  1925. radeon_ib_free(rdev, &rdev->r600_blit.vb_ib);
  1926. mutex_unlock(&rdev->r600_blit.mutex);
  1927. return r;
  1928. }
  1929. r600_kms_blit_copy(rdev, src_offset, dst_offset, num_pages * RADEON_GPU_PAGE_SIZE);
  1930. r600_blit_done_copy(rdev, fence);
  1931. mutex_unlock(&rdev->r600_blit.mutex);
  1932. return 0;
  1933. }
  1934. int r600_set_surface_reg(struct radeon_device *rdev, int reg,
  1935. uint32_t tiling_flags, uint32_t pitch,
  1936. uint32_t offset, uint32_t obj_size)
  1937. {
  1938. /* FIXME: implement */
  1939. return 0;
  1940. }
  1941. void r600_clear_surface_reg(struct radeon_device *rdev, int reg)
  1942. {
  1943. /* FIXME: implement */
  1944. }
  1945. bool r600_card_posted(struct radeon_device *rdev)
  1946. {
  1947. uint32_t reg;
  1948. /* first check CRTCs */
  1949. reg = RREG32(D1CRTC_CONTROL) |
  1950. RREG32(D2CRTC_CONTROL);
  1951. if (reg & CRTC_EN)
  1952. return true;
  1953. /* then check MEM_SIZE, in case the crtcs are off */
  1954. if (RREG32(CONFIG_MEMSIZE))
  1955. return true;
  1956. return false;
  1957. }
  1958. int r600_startup(struct radeon_device *rdev)
  1959. {
  1960. int r;
  1961. if (!rdev->me_fw || !rdev->pfp_fw || !rdev->rlc_fw) {
  1962. r = r600_init_microcode(rdev);
  1963. if (r) {
  1964. DRM_ERROR("Failed to load firmware!\n");
  1965. return r;
  1966. }
  1967. }
  1968. r600_mc_program(rdev);
  1969. if (rdev->flags & RADEON_IS_AGP) {
  1970. r600_agp_enable(rdev);
  1971. } else {
  1972. r = r600_pcie_gart_enable(rdev);
  1973. if (r)
  1974. return r;
  1975. }
  1976. r600_gpu_init(rdev);
  1977. r = r600_blit_init(rdev);
  1978. if (r) {
  1979. r600_blit_fini(rdev);
  1980. rdev->asic->copy = NULL;
  1981. dev_warn(rdev->dev, "failed blitter (%d) falling back to memcpy\n", r);
  1982. }
  1983. /* pin copy shader into vram */
  1984. if (rdev->r600_blit.shader_obj) {
  1985. r = radeon_bo_reserve(rdev->r600_blit.shader_obj, false);
  1986. if (unlikely(r != 0))
  1987. return r;
  1988. r = radeon_bo_pin(rdev->r600_blit.shader_obj, RADEON_GEM_DOMAIN_VRAM,
  1989. &rdev->r600_blit.shader_gpu_addr);
  1990. radeon_bo_unreserve(rdev->r600_blit.shader_obj);
  1991. if (r) {
  1992. dev_err(rdev->dev, "(%d) pin blit object failed\n", r);
  1993. return r;
  1994. }
  1995. }
  1996. /* Enable IRQ */
  1997. r = r600_irq_init(rdev);
  1998. if (r) {
  1999. DRM_ERROR("radeon: IH init failed (%d).\n", r);
  2000. radeon_irq_kms_fini(rdev);
  2001. return r;
  2002. }
  2003. r600_irq_set(rdev);
  2004. r = radeon_ring_init(rdev, rdev->cp.ring_size);
  2005. if (r)
  2006. return r;
  2007. r = r600_cp_load_microcode(rdev);
  2008. if (r)
  2009. return r;
  2010. r = r600_cp_resume(rdev);
  2011. if (r)
  2012. return r;
  2013. /* write back buffer are not vital so don't worry about failure */
  2014. r600_wb_enable(rdev);
  2015. return 0;
  2016. }
  2017. void r600_vga_set_state(struct radeon_device *rdev, bool state)
  2018. {
  2019. uint32_t temp;
  2020. temp = RREG32(CONFIG_CNTL);
  2021. if (state == false) {
  2022. temp &= ~(1<<0);
  2023. temp |= (1<<1);
  2024. } else {
  2025. temp &= ~(1<<1);
  2026. }
  2027. WREG32(CONFIG_CNTL, temp);
  2028. }
  2029. int r600_resume(struct radeon_device *rdev)
  2030. {
  2031. int r;
  2032. /* Do not reset GPU before posting, on r600 hw unlike on r500 hw,
  2033. * posting will perform necessary task to bring back GPU into good
  2034. * shape.
  2035. */
  2036. /* post card */
  2037. atom_asic_init(rdev->mode_info.atom_context);
  2038. /* Initialize clocks */
  2039. r = radeon_clocks_init(rdev);
  2040. if (r) {
  2041. return r;
  2042. }
  2043. r = r600_startup(rdev);
  2044. if (r) {
  2045. DRM_ERROR("r600 startup failed on resume\n");
  2046. return r;
  2047. }
  2048. r = r600_ib_test(rdev);
  2049. if (r) {
  2050. DRM_ERROR("radeon: failled testing IB (%d).\n", r);
  2051. return r;
  2052. }
  2053. r = r600_audio_init(rdev);
  2054. if (r) {
  2055. DRM_ERROR("radeon: audio resume failed\n");
  2056. return r;
  2057. }
  2058. return r;
  2059. }
  2060. int r600_suspend(struct radeon_device *rdev)
  2061. {
  2062. int r;
  2063. r600_audio_fini(rdev);
  2064. /* FIXME: we should wait for ring to be empty */
  2065. r600_cp_stop(rdev);
  2066. rdev->cp.ready = false;
  2067. r600_irq_suspend(rdev);
  2068. r600_wb_disable(rdev);
  2069. r600_pcie_gart_disable(rdev);
  2070. /* unpin shaders bo */
  2071. if (rdev->r600_blit.shader_obj) {
  2072. r = radeon_bo_reserve(rdev->r600_blit.shader_obj, false);
  2073. if (!r) {
  2074. radeon_bo_unpin(rdev->r600_blit.shader_obj);
  2075. radeon_bo_unreserve(rdev->r600_blit.shader_obj);
  2076. }
  2077. }
  2078. return 0;
  2079. }
  2080. /* Plan is to move initialization in that function and use
  2081. * helper function so that radeon_device_init pretty much
  2082. * do nothing more than calling asic specific function. This
  2083. * should also allow to remove a bunch of callback function
  2084. * like vram_info.
  2085. */
  2086. int r600_init(struct radeon_device *rdev)
  2087. {
  2088. int r;
  2089. r = radeon_dummy_page_init(rdev);
  2090. if (r)
  2091. return r;
  2092. if (r600_debugfs_mc_info_init(rdev)) {
  2093. DRM_ERROR("Failed to register debugfs file for mc !\n");
  2094. }
  2095. /* This don't do much */
  2096. r = radeon_gem_init(rdev);
  2097. if (r)
  2098. return r;
  2099. /* Read BIOS */
  2100. if (!radeon_get_bios(rdev)) {
  2101. if (ASIC_IS_AVIVO(rdev))
  2102. return -EINVAL;
  2103. }
  2104. /* Must be an ATOMBIOS */
  2105. if (!rdev->is_atom_bios) {
  2106. dev_err(rdev->dev, "Expecting atombios for R600 GPU\n");
  2107. return -EINVAL;
  2108. }
  2109. r = radeon_atombios_init(rdev);
  2110. if (r)
  2111. return r;
  2112. /* Post card if necessary */
  2113. if (!r600_card_posted(rdev)) {
  2114. if (!rdev->bios) {
  2115. dev_err(rdev->dev, "Card not posted and no BIOS - ignoring\n");
  2116. return -EINVAL;
  2117. }
  2118. DRM_INFO("GPU not posted. posting now...\n");
  2119. atom_asic_init(rdev->mode_info.atom_context);
  2120. }
  2121. /* Initialize scratch registers */
  2122. r600_scratch_init(rdev);
  2123. /* Initialize surface registers */
  2124. radeon_surface_init(rdev);
  2125. /* Initialize clocks */
  2126. radeon_get_clock_info(rdev->ddev);
  2127. r = radeon_clocks_init(rdev);
  2128. if (r)
  2129. return r;
  2130. /* Initialize power management */
  2131. radeon_pm_init(rdev);
  2132. /* Fence driver */
  2133. r = radeon_fence_driver_init(rdev);
  2134. if (r)
  2135. return r;
  2136. if (rdev->flags & RADEON_IS_AGP) {
  2137. r = radeon_agp_init(rdev);
  2138. if (r)
  2139. radeon_agp_disable(rdev);
  2140. }
  2141. r = r600_mc_init(rdev);
  2142. if (r)
  2143. return r;
  2144. /* Memory manager */
  2145. r = radeon_bo_init(rdev);
  2146. if (r)
  2147. return r;
  2148. r = radeon_irq_kms_init(rdev);
  2149. if (r)
  2150. return r;
  2151. rdev->cp.ring_obj = NULL;
  2152. r600_ring_init(rdev, 1024 * 1024);
  2153. rdev->ih.ring_obj = NULL;
  2154. r600_ih_ring_init(rdev, 64 * 1024);
  2155. r = r600_pcie_gart_init(rdev);
  2156. if (r)
  2157. return r;
  2158. rdev->accel_working = true;
  2159. r = r600_startup(rdev);
  2160. if (r) {
  2161. dev_err(rdev->dev, "disabling GPU acceleration\n");
  2162. r600_cp_fini(rdev);
  2163. r600_wb_fini(rdev);
  2164. r600_irq_fini(rdev);
  2165. radeon_irq_kms_fini(rdev);
  2166. r600_pcie_gart_fini(rdev);
  2167. rdev->accel_working = false;
  2168. }
  2169. if (rdev->accel_working) {
  2170. r = radeon_ib_pool_init(rdev);
  2171. if (r) {
  2172. dev_err(rdev->dev, "IB initialization failed (%d).\n", r);
  2173. rdev->accel_working = false;
  2174. } else {
  2175. r = r600_ib_test(rdev);
  2176. if (r) {
  2177. dev_err(rdev->dev, "IB test failed (%d).\n", r);
  2178. rdev->accel_working = false;
  2179. }
  2180. }
  2181. }
  2182. r = r600_audio_init(rdev);
  2183. if (r)
  2184. return r; /* TODO error handling */
  2185. return 0;
  2186. }
  2187. void r600_fini(struct radeon_device *rdev)
  2188. {
  2189. radeon_pm_fini(rdev);
  2190. r600_audio_fini(rdev);
  2191. r600_blit_fini(rdev);
  2192. r600_cp_fini(rdev);
  2193. r600_wb_fini(rdev);
  2194. r600_irq_fini(rdev);
  2195. radeon_irq_kms_fini(rdev);
  2196. r600_pcie_gart_fini(rdev);
  2197. radeon_agp_fini(rdev);
  2198. radeon_gem_fini(rdev);
  2199. radeon_fence_driver_fini(rdev);
  2200. radeon_clocks_fini(rdev);
  2201. radeon_bo_fini(rdev);
  2202. radeon_atombios_fini(rdev);
  2203. kfree(rdev->bios);
  2204. rdev->bios = NULL;
  2205. radeon_dummy_page_fini(rdev);
  2206. }
  2207. /*
  2208. * CS stuff
  2209. */
  2210. void r600_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib)
  2211. {
  2212. /* FIXME: implement */
  2213. radeon_ring_write(rdev, PACKET3(PACKET3_INDIRECT_BUFFER, 2));
  2214. radeon_ring_write(rdev, ib->gpu_addr & 0xFFFFFFFC);
  2215. radeon_ring_write(rdev, upper_32_bits(ib->gpu_addr) & 0xFF);
  2216. radeon_ring_write(rdev, ib->length_dw);
  2217. }
  2218. int r600_ib_test(struct radeon_device *rdev)
  2219. {
  2220. struct radeon_ib *ib;
  2221. uint32_t scratch;
  2222. uint32_t tmp = 0;
  2223. unsigned i;
  2224. int r;
  2225. r = radeon_scratch_get(rdev, &scratch);
  2226. if (r) {
  2227. DRM_ERROR("radeon: failed to get scratch reg (%d).\n", r);
  2228. return r;
  2229. }
  2230. WREG32(scratch, 0xCAFEDEAD);
  2231. r = radeon_ib_get(rdev, &ib);
  2232. if (r) {
  2233. DRM_ERROR("radeon: failed to get ib (%d).\n", r);
  2234. return r;
  2235. }
  2236. ib->ptr[0] = PACKET3(PACKET3_SET_CONFIG_REG, 1);
  2237. ib->ptr[1] = ((scratch - PACKET3_SET_CONFIG_REG_OFFSET) >> 2);
  2238. ib->ptr[2] = 0xDEADBEEF;
  2239. ib->ptr[3] = PACKET2(0);
  2240. ib->ptr[4] = PACKET2(0);
  2241. ib->ptr[5] = PACKET2(0);
  2242. ib->ptr[6] = PACKET2(0);
  2243. ib->ptr[7] = PACKET2(0);
  2244. ib->ptr[8] = PACKET2(0);
  2245. ib->ptr[9] = PACKET2(0);
  2246. ib->ptr[10] = PACKET2(0);
  2247. ib->ptr[11] = PACKET2(0);
  2248. ib->ptr[12] = PACKET2(0);
  2249. ib->ptr[13] = PACKET2(0);
  2250. ib->ptr[14] = PACKET2(0);
  2251. ib->ptr[15] = PACKET2(0);
  2252. ib->length_dw = 16;
  2253. r = radeon_ib_schedule(rdev, ib);
  2254. if (r) {
  2255. radeon_scratch_free(rdev, scratch);
  2256. radeon_ib_free(rdev, &ib);
  2257. DRM_ERROR("radeon: failed to schedule ib (%d).\n", r);
  2258. return r;
  2259. }
  2260. r = radeon_fence_wait(ib->fence, false);
  2261. if (r) {
  2262. DRM_ERROR("radeon: fence wait failed (%d).\n", r);
  2263. return r;
  2264. }
  2265. for (i = 0; i < rdev->usec_timeout; i++) {
  2266. tmp = RREG32(scratch);
  2267. if (tmp == 0xDEADBEEF)
  2268. break;
  2269. DRM_UDELAY(1);
  2270. }
  2271. if (i < rdev->usec_timeout) {
  2272. DRM_INFO("ib test succeeded in %u usecs\n", i);
  2273. } else {
  2274. DRM_ERROR("radeon: ib test failed (sracth(0x%04X)=0x%08X)\n",
  2275. scratch, tmp);
  2276. r = -EINVAL;
  2277. }
  2278. radeon_scratch_free(rdev, scratch);
  2279. radeon_ib_free(rdev, &ib);
  2280. return r;
  2281. }
  2282. /*
  2283. * Interrupts
  2284. *
  2285. * Interrupts use a ring buffer on r6xx/r7xx hardware. It works pretty
  2286. * the same as the CP ring buffer, but in reverse. Rather than the CPU
  2287. * writing to the ring and the GPU consuming, the GPU writes to the ring
  2288. * and host consumes. As the host irq handler processes interrupts, it
  2289. * increments the rptr. When the rptr catches up with the wptr, all the
  2290. * current interrupts have been processed.
  2291. */
  2292. void r600_ih_ring_init(struct radeon_device *rdev, unsigned ring_size)
  2293. {
  2294. u32 rb_bufsz;
  2295. /* Align ring size */
  2296. rb_bufsz = drm_order(ring_size / 4);
  2297. ring_size = (1 << rb_bufsz) * 4;
  2298. rdev->ih.ring_size = ring_size;
  2299. rdev->ih.ptr_mask = rdev->ih.ring_size - 1;
  2300. rdev->ih.rptr = 0;
  2301. }
  2302. static int r600_ih_ring_alloc(struct radeon_device *rdev)
  2303. {
  2304. int r;
  2305. /* Allocate ring buffer */
  2306. if (rdev->ih.ring_obj == NULL) {
  2307. r = radeon_bo_create(rdev, NULL, rdev->ih.ring_size,
  2308. true,
  2309. RADEON_GEM_DOMAIN_GTT,
  2310. &rdev->ih.ring_obj);
  2311. if (r) {
  2312. DRM_ERROR("radeon: failed to create ih ring buffer (%d).\n", r);
  2313. return r;
  2314. }
  2315. r = radeon_bo_reserve(rdev->ih.ring_obj, false);
  2316. if (unlikely(r != 0))
  2317. return r;
  2318. r = radeon_bo_pin(rdev->ih.ring_obj,
  2319. RADEON_GEM_DOMAIN_GTT,
  2320. &rdev->ih.gpu_addr);
  2321. if (r) {
  2322. radeon_bo_unreserve(rdev->ih.ring_obj);
  2323. DRM_ERROR("radeon: failed to pin ih ring buffer (%d).\n", r);
  2324. return r;
  2325. }
  2326. r = radeon_bo_kmap(rdev->ih.ring_obj,
  2327. (void **)&rdev->ih.ring);
  2328. radeon_bo_unreserve(rdev->ih.ring_obj);
  2329. if (r) {
  2330. DRM_ERROR("radeon: failed to map ih ring buffer (%d).\n", r);
  2331. return r;
  2332. }
  2333. }
  2334. return 0;
  2335. }
  2336. static void r600_ih_ring_fini(struct radeon_device *rdev)
  2337. {
  2338. int r;
  2339. if (rdev->ih.ring_obj) {
  2340. r = radeon_bo_reserve(rdev->ih.ring_obj, false);
  2341. if (likely(r == 0)) {
  2342. radeon_bo_kunmap(rdev->ih.ring_obj);
  2343. radeon_bo_unpin(rdev->ih.ring_obj);
  2344. radeon_bo_unreserve(rdev->ih.ring_obj);
  2345. }
  2346. radeon_bo_unref(&rdev->ih.ring_obj);
  2347. rdev->ih.ring = NULL;
  2348. rdev->ih.ring_obj = NULL;
  2349. }
  2350. }
  2351. void r600_rlc_stop(struct radeon_device *rdev)
  2352. {
  2353. if ((rdev->family >= CHIP_RV770) &&
  2354. (rdev->family <= CHIP_RV740)) {
  2355. /* r7xx asics need to soft reset RLC before halting */
  2356. WREG32(SRBM_SOFT_RESET, SOFT_RESET_RLC);
  2357. RREG32(SRBM_SOFT_RESET);
  2358. udelay(15000);
  2359. WREG32(SRBM_SOFT_RESET, 0);
  2360. RREG32(SRBM_SOFT_RESET);
  2361. }
  2362. WREG32(RLC_CNTL, 0);
  2363. }
  2364. static void r600_rlc_start(struct radeon_device *rdev)
  2365. {
  2366. WREG32(RLC_CNTL, RLC_ENABLE);
  2367. }
  2368. static int r600_rlc_init(struct radeon_device *rdev)
  2369. {
  2370. u32 i;
  2371. const __be32 *fw_data;
  2372. if (!rdev->rlc_fw)
  2373. return -EINVAL;
  2374. r600_rlc_stop(rdev);
  2375. WREG32(RLC_HB_BASE, 0);
  2376. WREG32(RLC_HB_CNTL, 0);
  2377. WREG32(RLC_HB_RPTR, 0);
  2378. WREG32(RLC_HB_WPTR, 0);
  2379. WREG32(RLC_HB_WPTR_LSB_ADDR, 0);
  2380. WREG32(RLC_HB_WPTR_MSB_ADDR, 0);
  2381. WREG32(RLC_MC_CNTL, 0);
  2382. WREG32(RLC_UCODE_CNTL, 0);
  2383. fw_data = (const __be32 *)rdev->rlc_fw->data;
  2384. if (rdev->family >= CHIP_CEDAR) {
  2385. for (i = 0; i < EVERGREEN_RLC_UCODE_SIZE; i++) {
  2386. WREG32(RLC_UCODE_ADDR, i);
  2387. WREG32(RLC_UCODE_DATA, be32_to_cpup(fw_data++));
  2388. }
  2389. } else if (rdev->family >= CHIP_RV770) {
  2390. for (i = 0; i < R700_RLC_UCODE_SIZE; i++) {
  2391. WREG32(RLC_UCODE_ADDR, i);
  2392. WREG32(RLC_UCODE_DATA, be32_to_cpup(fw_data++));
  2393. }
  2394. } else {
  2395. for (i = 0; i < RLC_UCODE_SIZE; i++) {
  2396. WREG32(RLC_UCODE_ADDR, i);
  2397. WREG32(RLC_UCODE_DATA, be32_to_cpup(fw_data++));
  2398. }
  2399. }
  2400. WREG32(RLC_UCODE_ADDR, 0);
  2401. r600_rlc_start(rdev);
  2402. return 0;
  2403. }
  2404. static void r600_enable_interrupts(struct radeon_device *rdev)
  2405. {
  2406. u32 ih_cntl = RREG32(IH_CNTL);
  2407. u32 ih_rb_cntl = RREG32(IH_RB_CNTL);
  2408. ih_cntl |= ENABLE_INTR;
  2409. ih_rb_cntl |= IH_RB_ENABLE;
  2410. WREG32(IH_CNTL, ih_cntl);
  2411. WREG32(IH_RB_CNTL, ih_rb_cntl);
  2412. rdev->ih.enabled = true;
  2413. }
  2414. void r600_disable_interrupts(struct radeon_device *rdev)
  2415. {
  2416. u32 ih_rb_cntl = RREG32(IH_RB_CNTL);
  2417. u32 ih_cntl = RREG32(IH_CNTL);
  2418. ih_rb_cntl &= ~IH_RB_ENABLE;
  2419. ih_cntl &= ~ENABLE_INTR;
  2420. WREG32(IH_RB_CNTL, ih_rb_cntl);
  2421. WREG32(IH_CNTL, ih_cntl);
  2422. /* set rptr, wptr to 0 */
  2423. WREG32(IH_RB_RPTR, 0);
  2424. WREG32(IH_RB_WPTR, 0);
  2425. rdev->ih.enabled = false;
  2426. rdev->ih.wptr = 0;
  2427. rdev->ih.rptr = 0;
  2428. }
  2429. static void r600_disable_interrupt_state(struct radeon_device *rdev)
  2430. {
  2431. u32 tmp;
  2432. WREG32(CP_INT_CNTL, 0);
  2433. WREG32(GRBM_INT_CNTL, 0);
  2434. WREG32(DxMODE_INT_MASK, 0);
  2435. if (ASIC_IS_DCE3(rdev)) {
  2436. WREG32(DCE3_DACA_AUTODETECT_INT_CONTROL, 0);
  2437. WREG32(DCE3_DACB_AUTODETECT_INT_CONTROL, 0);
  2438. tmp = RREG32(DC_HPD1_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2439. WREG32(DC_HPD1_INT_CONTROL, tmp);
  2440. tmp = RREG32(DC_HPD2_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2441. WREG32(DC_HPD2_INT_CONTROL, tmp);
  2442. tmp = RREG32(DC_HPD3_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2443. WREG32(DC_HPD3_INT_CONTROL, tmp);
  2444. tmp = RREG32(DC_HPD4_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2445. WREG32(DC_HPD4_INT_CONTROL, tmp);
  2446. if (ASIC_IS_DCE32(rdev)) {
  2447. tmp = RREG32(DC_HPD5_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2448. WREG32(DC_HPD5_INT_CONTROL, tmp);
  2449. tmp = RREG32(DC_HPD6_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2450. WREG32(DC_HPD6_INT_CONTROL, tmp);
  2451. }
  2452. } else {
  2453. WREG32(DACA_AUTODETECT_INT_CONTROL, 0);
  2454. WREG32(DACB_AUTODETECT_INT_CONTROL, 0);
  2455. tmp = RREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL) & DC_HOT_PLUG_DETECTx_INT_POLARITY;
  2456. WREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL, tmp);
  2457. tmp = RREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL) & DC_HOT_PLUG_DETECTx_INT_POLARITY;
  2458. WREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL, tmp);
  2459. tmp = RREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL) & DC_HOT_PLUG_DETECTx_INT_POLARITY;
  2460. WREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL, tmp);
  2461. }
  2462. }
  2463. int r600_irq_init(struct radeon_device *rdev)
  2464. {
  2465. int ret = 0;
  2466. int rb_bufsz;
  2467. u32 interrupt_cntl, ih_cntl, ih_rb_cntl;
  2468. /* allocate ring */
  2469. ret = r600_ih_ring_alloc(rdev);
  2470. if (ret)
  2471. return ret;
  2472. /* disable irqs */
  2473. r600_disable_interrupts(rdev);
  2474. /* init rlc */
  2475. ret = r600_rlc_init(rdev);
  2476. if (ret) {
  2477. r600_ih_ring_fini(rdev);
  2478. return ret;
  2479. }
  2480. /* setup interrupt control */
  2481. /* set dummy read address to ring address */
  2482. WREG32(INTERRUPT_CNTL2, rdev->ih.gpu_addr >> 8);
  2483. interrupt_cntl = RREG32(INTERRUPT_CNTL);
  2484. /* IH_DUMMY_RD_OVERRIDE=0 - dummy read disabled with msi, enabled without msi
  2485. * IH_DUMMY_RD_OVERRIDE=1 - dummy read controlled by IH_DUMMY_RD_EN
  2486. */
  2487. interrupt_cntl &= ~IH_DUMMY_RD_OVERRIDE;
  2488. /* IH_REQ_NONSNOOP_EN=1 if ring is in non-cacheable memory, e.g., vram */
  2489. interrupt_cntl &= ~IH_REQ_NONSNOOP_EN;
  2490. WREG32(INTERRUPT_CNTL, interrupt_cntl);
  2491. WREG32(IH_RB_BASE, rdev->ih.gpu_addr >> 8);
  2492. rb_bufsz = drm_order(rdev->ih.ring_size / 4);
  2493. ih_rb_cntl = (IH_WPTR_OVERFLOW_ENABLE |
  2494. IH_WPTR_OVERFLOW_CLEAR |
  2495. (rb_bufsz << 1));
  2496. /* WPTR writeback, not yet */
  2497. /*ih_rb_cntl |= IH_WPTR_WRITEBACK_ENABLE;*/
  2498. WREG32(IH_RB_WPTR_ADDR_LO, 0);
  2499. WREG32(IH_RB_WPTR_ADDR_HI, 0);
  2500. WREG32(IH_RB_CNTL, ih_rb_cntl);
  2501. /* set rptr, wptr to 0 */
  2502. WREG32(IH_RB_RPTR, 0);
  2503. WREG32(IH_RB_WPTR, 0);
  2504. /* Default settings for IH_CNTL (disabled at first) */
  2505. ih_cntl = MC_WRREQ_CREDIT(0x10) | MC_WR_CLEAN_CNT(0x10);
  2506. /* RPTR_REARM only works if msi's are enabled */
  2507. if (rdev->msi_enabled)
  2508. ih_cntl |= RPTR_REARM;
  2509. #ifdef __BIG_ENDIAN
  2510. ih_cntl |= IH_MC_SWAP(IH_MC_SWAP_32BIT);
  2511. #endif
  2512. WREG32(IH_CNTL, ih_cntl);
  2513. /* force the active interrupt state to all disabled */
  2514. if (rdev->family >= CHIP_CEDAR)
  2515. evergreen_disable_interrupt_state(rdev);
  2516. else
  2517. r600_disable_interrupt_state(rdev);
  2518. /* enable irqs */
  2519. r600_enable_interrupts(rdev);
  2520. return ret;
  2521. }
  2522. void r600_irq_suspend(struct radeon_device *rdev)
  2523. {
  2524. r600_irq_disable(rdev);
  2525. r600_rlc_stop(rdev);
  2526. }
  2527. void r600_irq_fini(struct radeon_device *rdev)
  2528. {
  2529. r600_irq_suspend(rdev);
  2530. r600_ih_ring_fini(rdev);
  2531. }
  2532. int r600_irq_set(struct radeon_device *rdev)
  2533. {
  2534. u32 cp_int_cntl = CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE;
  2535. u32 mode_int = 0;
  2536. u32 hpd1, hpd2, hpd3, hpd4 = 0, hpd5 = 0, hpd6 = 0;
  2537. u32 grbm_int_cntl = 0;
  2538. u32 hdmi1, hdmi2;
  2539. if (!rdev->irq.installed) {
  2540. WARN(1, "Can't enable IRQ/MSI because no handler is installed.\n");
  2541. return -EINVAL;
  2542. }
  2543. /* don't enable anything if the ih is disabled */
  2544. if (!rdev->ih.enabled) {
  2545. r600_disable_interrupts(rdev);
  2546. /* force the active interrupt state to all disabled */
  2547. r600_disable_interrupt_state(rdev);
  2548. return 0;
  2549. }
  2550. hdmi1 = RREG32(R600_HDMI_BLOCK1 + R600_HDMI_CNTL) & ~R600_HDMI_INT_EN;
  2551. if (ASIC_IS_DCE3(rdev)) {
  2552. hdmi2 = RREG32(R600_HDMI_BLOCK3 + R600_HDMI_CNTL) & ~R600_HDMI_INT_EN;
  2553. hpd1 = RREG32(DC_HPD1_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2554. hpd2 = RREG32(DC_HPD2_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2555. hpd3 = RREG32(DC_HPD3_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2556. hpd4 = RREG32(DC_HPD4_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2557. if (ASIC_IS_DCE32(rdev)) {
  2558. hpd5 = RREG32(DC_HPD5_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2559. hpd6 = RREG32(DC_HPD6_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2560. }
  2561. } else {
  2562. hdmi2 = RREG32(R600_HDMI_BLOCK2 + R600_HDMI_CNTL) & ~R600_HDMI_INT_EN;
  2563. hpd1 = RREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2564. hpd2 = RREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2565. hpd3 = RREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2566. }
  2567. if (rdev->irq.sw_int) {
  2568. DRM_DEBUG("r600_irq_set: sw int\n");
  2569. cp_int_cntl |= RB_INT_ENABLE;
  2570. }
  2571. if (rdev->irq.crtc_vblank_int[0]) {
  2572. DRM_DEBUG("r600_irq_set: vblank 0\n");
  2573. mode_int |= D1MODE_VBLANK_INT_MASK;
  2574. }
  2575. if (rdev->irq.crtc_vblank_int[1]) {
  2576. DRM_DEBUG("r600_irq_set: vblank 1\n");
  2577. mode_int |= D2MODE_VBLANK_INT_MASK;
  2578. }
  2579. if (rdev->irq.hpd[0]) {
  2580. DRM_DEBUG("r600_irq_set: hpd 1\n");
  2581. hpd1 |= DC_HPDx_INT_EN;
  2582. }
  2583. if (rdev->irq.hpd[1]) {
  2584. DRM_DEBUG("r600_irq_set: hpd 2\n");
  2585. hpd2 |= DC_HPDx_INT_EN;
  2586. }
  2587. if (rdev->irq.hpd[2]) {
  2588. DRM_DEBUG("r600_irq_set: hpd 3\n");
  2589. hpd3 |= DC_HPDx_INT_EN;
  2590. }
  2591. if (rdev->irq.hpd[3]) {
  2592. DRM_DEBUG("r600_irq_set: hpd 4\n");
  2593. hpd4 |= DC_HPDx_INT_EN;
  2594. }
  2595. if (rdev->irq.hpd[4]) {
  2596. DRM_DEBUG("r600_irq_set: hpd 5\n");
  2597. hpd5 |= DC_HPDx_INT_EN;
  2598. }
  2599. if (rdev->irq.hpd[5]) {
  2600. DRM_DEBUG("r600_irq_set: hpd 6\n");
  2601. hpd6 |= DC_HPDx_INT_EN;
  2602. }
  2603. if (rdev->irq.hdmi[0]) {
  2604. DRM_DEBUG("r600_irq_set: hdmi 1\n");
  2605. hdmi1 |= R600_HDMI_INT_EN;
  2606. }
  2607. if (rdev->irq.hdmi[1]) {
  2608. DRM_DEBUG("r600_irq_set: hdmi 2\n");
  2609. hdmi2 |= R600_HDMI_INT_EN;
  2610. }
  2611. if (rdev->irq.gui_idle) {
  2612. DRM_DEBUG("gui idle\n");
  2613. grbm_int_cntl |= GUI_IDLE_INT_ENABLE;
  2614. }
  2615. WREG32(CP_INT_CNTL, cp_int_cntl);
  2616. WREG32(DxMODE_INT_MASK, mode_int);
  2617. WREG32(GRBM_INT_CNTL, grbm_int_cntl);
  2618. WREG32(R600_HDMI_BLOCK1 + R600_HDMI_CNTL, hdmi1);
  2619. if (ASIC_IS_DCE3(rdev)) {
  2620. WREG32(R600_HDMI_BLOCK3 + R600_HDMI_CNTL, hdmi2);
  2621. WREG32(DC_HPD1_INT_CONTROL, hpd1);
  2622. WREG32(DC_HPD2_INT_CONTROL, hpd2);
  2623. WREG32(DC_HPD3_INT_CONTROL, hpd3);
  2624. WREG32(DC_HPD4_INT_CONTROL, hpd4);
  2625. if (ASIC_IS_DCE32(rdev)) {
  2626. WREG32(DC_HPD5_INT_CONTROL, hpd5);
  2627. WREG32(DC_HPD6_INT_CONTROL, hpd6);
  2628. }
  2629. } else {
  2630. WREG32(R600_HDMI_BLOCK2 + R600_HDMI_CNTL, hdmi2);
  2631. WREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL, hpd1);
  2632. WREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL, hpd2);
  2633. WREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL, hpd3);
  2634. }
  2635. return 0;
  2636. }
  2637. static inline void r600_irq_ack(struct radeon_device *rdev,
  2638. u32 *disp_int,
  2639. u32 *disp_int_cont,
  2640. u32 *disp_int_cont2)
  2641. {
  2642. u32 tmp;
  2643. if (ASIC_IS_DCE3(rdev)) {
  2644. *disp_int = RREG32(DCE3_DISP_INTERRUPT_STATUS);
  2645. *disp_int_cont = RREG32(DCE3_DISP_INTERRUPT_STATUS_CONTINUE);
  2646. *disp_int_cont2 = RREG32(DCE3_DISP_INTERRUPT_STATUS_CONTINUE2);
  2647. } else {
  2648. *disp_int = RREG32(DISP_INTERRUPT_STATUS);
  2649. *disp_int_cont = RREG32(DISP_INTERRUPT_STATUS_CONTINUE);
  2650. *disp_int_cont2 = 0;
  2651. }
  2652. if (*disp_int & LB_D1_VBLANK_INTERRUPT)
  2653. WREG32(D1MODE_VBLANK_STATUS, DxMODE_VBLANK_ACK);
  2654. if (*disp_int & LB_D1_VLINE_INTERRUPT)
  2655. WREG32(D1MODE_VLINE_STATUS, DxMODE_VLINE_ACK);
  2656. if (*disp_int & LB_D2_VBLANK_INTERRUPT)
  2657. WREG32(D2MODE_VBLANK_STATUS, DxMODE_VBLANK_ACK);
  2658. if (*disp_int & LB_D2_VLINE_INTERRUPT)
  2659. WREG32(D2MODE_VLINE_STATUS, DxMODE_VLINE_ACK);
  2660. if (*disp_int & DC_HPD1_INTERRUPT) {
  2661. if (ASIC_IS_DCE3(rdev)) {
  2662. tmp = RREG32(DC_HPD1_INT_CONTROL);
  2663. tmp |= DC_HPDx_INT_ACK;
  2664. WREG32(DC_HPD1_INT_CONTROL, tmp);
  2665. } else {
  2666. tmp = RREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL);
  2667. tmp |= DC_HPDx_INT_ACK;
  2668. WREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL, tmp);
  2669. }
  2670. }
  2671. if (*disp_int & DC_HPD2_INTERRUPT) {
  2672. if (ASIC_IS_DCE3(rdev)) {
  2673. tmp = RREG32(DC_HPD2_INT_CONTROL);
  2674. tmp |= DC_HPDx_INT_ACK;
  2675. WREG32(DC_HPD2_INT_CONTROL, tmp);
  2676. } else {
  2677. tmp = RREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL);
  2678. tmp |= DC_HPDx_INT_ACK;
  2679. WREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL, tmp);
  2680. }
  2681. }
  2682. if (*disp_int_cont & DC_HPD3_INTERRUPT) {
  2683. if (ASIC_IS_DCE3(rdev)) {
  2684. tmp = RREG32(DC_HPD3_INT_CONTROL);
  2685. tmp |= DC_HPDx_INT_ACK;
  2686. WREG32(DC_HPD3_INT_CONTROL, tmp);
  2687. } else {
  2688. tmp = RREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL);
  2689. tmp |= DC_HPDx_INT_ACK;
  2690. WREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL, tmp);
  2691. }
  2692. }
  2693. if (*disp_int_cont & DC_HPD4_INTERRUPT) {
  2694. tmp = RREG32(DC_HPD4_INT_CONTROL);
  2695. tmp |= DC_HPDx_INT_ACK;
  2696. WREG32(DC_HPD4_INT_CONTROL, tmp);
  2697. }
  2698. if (ASIC_IS_DCE32(rdev)) {
  2699. if (*disp_int_cont2 & DC_HPD5_INTERRUPT) {
  2700. tmp = RREG32(DC_HPD5_INT_CONTROL);
  2701. tmp |= DC_HPDx_INT_ACK;
  2702. WREG32(DC_HPD5_INT_CONTROL, tmp);
  2703. }
  2704. if (*disp_int_cont2 & DC_HPD6_INTERRUPT) {
  2705. tmp = RREG32(DC_HPD5_INT_CONTROL);
  2706. tmp |= DC_HPDx_INT_ACK;
  2707. WREG32(DC_HPD6_INT_CONTROL, tmp);
  2708. }
  2709. }
  2710. if (RREG32(R600_HDMI_BLOCK1 + R600_HDMI_STATUS) & R600_HDMI_INT_PENDING) {
  2711. WREG32_P(R600_HDMI_BLOCK1 + R600_HDMI_CNTL, R600_HDMI_INT_ACK, ~R600_HDMI_INT_ACK);
  2712. }
  2713. if (ASIC_IS_DCE3(rdev)) {
  2714. if (RREG32(R600_HDMI_BLOCK3 + R600_HDMI_STATUS) & R600_HDMI_INT_PENDING) {
  2715. WREG32_P(R600_HDMI_BLOCK3 + R600_HDMI_CNTL, R600_HDMI_INT_ACK, ~R600_HDMI_INT_ACK);
  2716. }
  2717. } else {
  2718. if (RREG32(R600_HDMI_BLOCK2 + R600_HDMI_STATUS) & R600_HDMI_INT_PENDING) {
  2719. WREG32_P(R600_HDMI_BLOCK2 + R600_HDMI_CNTL, R600_HDMI_INT_ACK, ~R600_HDMI_INT_ACK);
  2720. }
  2721. }
  2722. }
  2723. void r600_irq_disable(struct radeon_device *rdev)
  2724. {
  2725. u32 disp_int, disp_int_cont, disp_int_cont2;
  2726. r600_disable_interrupts(rdev);
  2727. /* Wait and acknowledge irq */
  2728. mdelay(1);
  2729. r600_irq_ack(rdev, &disp_int, &disp_int_cont, &disp_int_cont2);
  2730. r600_disable_interrupt_state(rdev);
  2731. }
  2732. static inline u32 r600_get_ih_wptr(struct radeon_device *rdev)
  2733. {
  2734. u32 wptr, tmp;
  2735. /* XXX use writeback */
  2736. wptr = RREG32(IH_RB_WPTR);
  2737. if (wptr & RB_OVERFLOW) {
  2738. /* When a ring buffer overflow happen start parsing interrupt
  2739. * from the last not overwritten vector (wptr + 16). Hopefully
  2740. * this should allow us to catchup.
  2741. */
  2742. dev_warn(rdev->dev, "IH ring buffer overflow (0x%08X, %d, %d)\n",
  2743. wptr, rdev->ih.rptr, (wptr + 16) + rdev->ih.ptr_mask);
  2744. rdev->ih.rptr = (wptr + 16) & rdev->ih.ptr_mask;
  2745. tmp = RREG32(IH_RB_CNTL);
  2746. tmp |= IH_WPTR_OVERFLOW_CLEAR;
  2747. WREG32(IH_RB_CNTL, tmp);
  2748. }
  2749. return (wptr & rdev->ih.ptr_mask);
  2750. }
  2751. /* r600 IV Ring
  2752. * Each IV ring entry is 128 bits:
  2753. * [7:0] - interrupt source id
  2754. * [31:8] - reserved
  2755. * [59:32] - interrupt source data
  2756. * [127:60] - reserved
  2757. *
  2758. * The basic interrupt vector entries
  2759. * are decoded as follows:
  2760. * src_id src_data description
  2761. * 1 0 D1 Vblank
  2762. * 1 1 D1 Vline
  2763. * 5 0 D2 Vblank
  2764. * 5 1 D2 Vline
  2765. * 19 0 FP Hot plug detection A
  2766. * 19 1 FP Hot plug detection B
  2767. * 19 2 DAC A auto-detection
  2768. * 19 3 DAC B auto-detection
  2769. * 21 4 HDMI block A
  2770. * 21 5 HDMI block B
  2771. * 176 - CP_INT RB
  2772. * 177 - CP_INT IB1
  2773. * 178 - CP_INT IB2
  2774. * 181 - EOP Interrupt
  2775. * 233 - GUI Idle
  2776. *
  2777. * Note, these are based on r600 and may need to be
  2778. * adjusted or added to on newer asics
  2779. */
  2780. int r600_irq_process(struct radeon_device *rdev)
  2781. {
  2782. u32 wptr = r600_get_ih_wptr(rdev);
  2783. u32 rptr = rdev->ih.rptr;
  2784. u32 src_id, src_data;
  2785. u32 ring_index, disp_int, disp_int_cont, disp_int_cont2;
  2786. unsigned long flags;
  2787. bool queue_hotplug = false;
  2788. DRM_DEBUG("r600_irq_process start: rptr %d, wptr %d\n", rptr, wptr);
  2789. if (!rdev->ih.enabled)
  2790. return IRQ_NONE;
  2791. spin_lock_irqsave(&rdev->ih.lock, flags);
  2792. if (rptr == wptr) {
  2793. spin_unlock_irqrestore(&rdev->ih.lock, flags);
  2794. return IRQ_NONE;
  2795. }
  2796. if (rdev->shutdown) {
  2797. spin_unlock_irqrestore(&rdev->ih.lock, flags);
  2798. return IRQ_NONE;
  2799. }
  2800. restart_ih:
  2801. /* display interrupts */
  2802. r600_irq_ack(rdev, &disp_int, &disp_int_cont, &disp_int_cont2);
  2803. rdev->ih.wptr = wptr;
  2804. while (rptr != wptr) {
  2805. /* wptr/rptr are in bytes! */
  2806. ring_index = rptr / 4;
  2807. src_id = rdev->ih.ring[ring_index] & 0xff;
  2808. src_data = rdev->ih.ring[ring_index + 1] & 0xfffffff;
  2809. switch (src_id) {
  2810. case 1: /* D1 vblank/vline */
  2811. switch (src_data) {
  2812. case 0: /* D1 vblank */
  2813. if (disp_int & LB_D1_VBLANK_INTERRUPT) {
  2814. drm_handle_vblank(rdev->ddev, 0);
  2815. rdev->pm.vblank_sync = true;
  2816. wake_up(&rdev->irq.vblank_queue);
  2817. disp_int &= ~LB_D1_VBLANK_INTERRUPT;
  2818. DRM_DEBUG("IH: D1 vblank\n");
  2819. }
  2820. break;
  2821. case 1: /* D1 vline */
  2822. if (disp_int & LB_D1_VLINE_INTERRUPT) {
  2823. disp_int &= ~LB_D1_VLINE_INTERRUPT;
  2824. DRM_DEBUG("IH: D1 vline\n");
  2825. }
  2826. break;
  2827. default:
  2828. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  2829. break;
  2830. }
  2831. break;
  2832. case 5: /* D2 vblank/vline */
  2833. switch (src_data) {
  2834. case 0: /* D2 vblank */
  2835. if (disp_int & LB_D2_VBLANK_INTERRUPT) {
  2836. drm_handle_vblank(rdev->ddev, 1);
  2837. rdev->pm.vblank_sync = true;
  2838. wake_up(&rdev->irq.vblank_queue);
  2839. disp_int &= ~LB_D2_VBLANK_INTERRUPT;
  2840. DRM_DEBUG("IH: D2 vblank\n");
  2841. }
  2842. break;
  2843. case 1: /* D1 vline */
  2844. if (disp_int & LB_D2_VLINE_INTERRUPT) {
  2845. disp_int &= ~LB_D2_VLINE_INTERRUPT;
  2846. DRM_DEBUG("IH: D2 vline\n");
  2847. }
  2848. break;
  2849. default:
  2850. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  2851. break;
  2852. }
  2853. break;
  2854. case 19: /* HPD/DAC hotplug */
  2855. switch (src_data) {
  2856. case 0:
  2857. if (disp_int & DC_HPD1_INTERRUPT) {
  2858. disp_int &= ~DC_HPD1_INTERRUPT;
  2859. queue_hotplug = true;
  2860. DRM_DEBUG("IH: HPD1\n");
  2861. }
  2862. break;
  2863. case 1:
  2864. if (disp_int & DC_HPD2_INTERRUPT) {
  2865. disp_int &= ~DC_HPD2_INTERRUPT;
  2866. queue_hotplug = true;
  2867. DRM_DEBUG("IH: HPD2\n");
  2868. }
  2869. break;
  2870. case 4:
  2871. if (disp_int_cont & DC_HPD3_INTERRUPT) {
  2872. disp_int_cont &= ~DC_HPD3_INTERRUPT;
  2873. queue_hotplug = true;
  2874. DRM_DEBUG("IH: HPD3\n");
  2875. }
  2876. break;
  2877. case 5:
  2878. if (disp_int_cont & DC_HPD4_INTERRUPT) {
  2879. disp_int_cont &= ~DC_HPD4_INTERRUPT;
  2880. queue_hotplug = true;
  2881. DRM_DEBUG("IH: HPD4\n");
  2882. }
  2883. break;
  2884. case 10:
  2885. if (disp_int_cont2 & DC_HPD5_INTERRUPT) {
  2886. disp_int_cont2 &= ~DC_HPD5_INTERRUPT;
  2887. queue_hotplug = true;
  2888. DRM_DEBUG("IH: HPD5\n");
  2889. }
  2890. break;
  2891. case 12:
  2892. if (disp_int_cont2 & DC_HPD6_INTERRUPT) {
  2893. disp_int_cont2 &= ~DC_HPD6_INTERRUPT;
  2894. queue_hotplug = true;
  2895. DRM_DEBUG("IH: HPD6\n");
  2896. }
  2897. break;
  2898. default:
  2899. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  2900. break;
  2901. }
  2902. break;
  2903. case 21: /* HDMI */
  2904. DRM_DEBUG("IH: HDMI: 0x%x\n", src_data);
  2905. r600_audio_schedule_polling(rdev);
  2906. break;
  2907. case 176: /* CP_INT in ring buffer */
  2908. case 177: /* CP_INT in IB1 */
  2909. case 178: /* CP_INT in IB2 */
  2910. DRM_DEBUG("IH: CP int: 0x%08x\n", src_data);
  2911. radeon_fence_process(rdev);
  2912. break;
  2913. case 181: /* CP EOP event */
  2914. DRM_DEBUG("IH: CP EOP\n");
  2915. break;
  2916. case 233: /* GUI IDLE */
  2917. DRM_DEBUG("IH: CP EOP\n");
  2918. rdev->pm.gui_idle = true;
  2919. wake_up(&rdev->irq.idle_queue);
  2920. break;
  2921. default:
  2922. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  2923. break;
  2924. }
  2925. /* wptr/rptr are in bytes! */
  2926. rptr += 16;
  2927. rptr &= rdev->ih.ptr_mask;
  2928. }
  2929. /* make sure wptr hasn't changed while processing */
  2930. wptr = r600_get_ih_wptr(rdev);
  2931. if (wptr != rdev->ih.wptr)
  2932. goto restart_ih;
  2933. if (queue_hotplug)
  2934. queue_work(rdev->wq, &rdev->hotplug_work);
  2935. rdev->ih.rptr = rptr;
  2936. WREG32(IH_RB_RPTR, rdev->ih.rptr);
  2937. spin_unlock_irqrestore(&rdev->ih.lock, flags);
  2938. return IRQ_HANDLED;
  2939. }
  2940. /*
  2941. * Debugfs info
  2942. */
  2943. #if defined(CONFIG_DEBUG_FS)
  2944. static int r600_debugfs_cp_ring_info(struct seq_file *m, void *data)
  2945. {
  2946. struct drm_info_node *node = (struct drm_info_node *) m->private;
  2947. struct drm_device *dev = node->minor->dev;
  2948. struct radeon_device *rdev = dev->dev_private;
  2949. unsigned count, i, j;
  2950. radeon_ring_free_size(rdev);
  2951. count = (rdev->cp.ring_size / 4) - rdev->cp.ring_free_dw;
  2952. seq_printf(m, "CP_STAT 0x%08x\n", RREG32(CP_STAT));
  2953. seq_printf(m, "CP_RB_WPTR 0x%08x\n", RREG32(CP_RB_WPTR));
  2954. seq_printf(m, "CP_RB_RPTR 0x%08x\n", RREG32(CP_RB_RPTR));
  2955. seq_printf(m, "driver's copy of the CP_RB_WPTR 0x%08x\n", rdev->cp.wptr);
  2956. seq_printf(m, "driver's copy of the CP_RB_RPTR 0x%08x\n", rdev->cp.rptr);
  2957. seq_printf(m, "%u free dwords in ring\n", rdev->cp.ring_free_dw);
  2958. seq_printf(m, "%u dwords in ring\n", count);
  2959. i = rdev->cp.rptr;
  2960. for (j = 0; j <= count; j++) {
  2961. seq_printf(m, "r[%04d]=0x%08x\n", i, rdev->cp.ring[i]);
  2962. i = (i + 1) & rdev->cp.ptr_mask;
  2963. }
  2964. return 0;
  2965. }
  2966. static int r600_debugfs_mc_info(struct seq_file *m, void *data)
  2967. {
  2968. struct drm_info_node *node = (struct drm_info_node *) m->private;
  2969. struct drm_device *dev = node->minor->dev;
  2970. struct radeon_device *rdev = dev->dev_private;
  2971. DREG32_SYS(m, rdev, R_000E50_SRBM_STATUS);
  2972. DREG32_SYS(m, rdev, VM_L2_STATUS);
  2973. return 0;
  2974. }
  2975. static struct drm_info_list r600_mc_info_list[] = {
  2976. {"r600_mc_info", r600_debugfs_mc_info, 0, NULL},
  2977. {"r600_ring_info", r600_debugfs_cp_ring_info, 0, NULL},
  2978. };
  2979. #endif
  2980. int r600_debugfs_mc_info_init(struct radeon_device *rdev)
  2981. {
  2982. #if defined(CONFIG_DEBUG_FS)
  2983. return radeon_debugfs_add_files(rdev, r600_mc_info_list, ARRAY_SIZE(r600_mc_info_list));
  2984. #else
  2985. return 0;
  2986. #endif
  2987. }
  2988. /**
  2989. * r600_ioctl_wait_idle - flush host path cache on wait idle ioctl
  2990. * rdev: radeon device structure
  2991. * bo: buffer object struct which userspace is waiting for idle
  2992. *
  2993. * Some R6XX/R7XX doesn't seems to take into account HDP flush performed
  2994. * through ring buffer, this leads to corruption in rendering, see
  2995. * http://bugzilla.kernel.org/show_bug.cgi?id=15186 to avoid this we
  2996. * directly perform HDP flush by writing register through MMIO.
  2997. */
  2998. void r600_ioctl_wait_idle(struct radeon_device *rdev, struct radeon_bo *bo)
  2999. {
  3000. WREG32(R_005480_HDP_MEM_COHERENCY_FLUSH_CNTL, 0x1);
  3001. }