r100.c 109 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <linux/seq_file.h>
  29. #include <linux/slab.h>
  30. #include "drmP.h"
  31. #include "drm.h"
  32. #include "radeon_drm.h"
  33. #include "radeon_reg.h"
  34. #include "radeon.h"
  35. #include "radeon_asic.h"
  36. #include "r100d.h"
  37. #include "rs100d.h"
  38. #include "rv200d.h"
  39. #include "rv250d.h"
  40. #include "atom.h"
  41. #include <linux/firmware.h>
  42. #include <linux/platform_device.h>
  43. #include "r100_reg_safe.h"
  44. #include "rn50_reg_safe.h"
  45. /* Firmware Names */
  46. #define FIRMWARE_R100 "radeon/R100_cp.bin"
  47. #define FIRMWARE_R200 "radeon/R200_cp.bin"
  48. #define FIRMWARE_R300 "radeon/R300_cp.bin"
  49. #define FIRMWARE_R420 "radeon/R420_cp.bin"
  50. #define FIRMWARE_RS690 "radeon/RS690_cp.bin"
  51. #define FIRMWARE_RS600 "radeon/RS600_cp.bin"
  52. #define FIRMWARE_R520 "radeon/R520_cp.bin"
  53. MODULE_FIRMWARE(FIRMWARE_R100);
  54. MODULE_FIRMWARE(FIRMWARE_R200);
  55. MODULE_FIRMWARE(FIRMWARE_R300);
  56. MODULE_FIRMWARE(FIRMWARE_R420);
  57. MODULE_FIRMWARE(FIRMWARE_RS690);
  58. MODULE_FIRMWARE(FIRMWARE_RS600);
  59. MODULE_FIRMWARE(FIRMWARE_R520);
  60. #include "r100_track.h"
  61. /* This files gather functions specifics to:
  62. * r100,rv100,rs100,rv200,rs200,r200,rv250,rs300,rv280
  63. */
  64. void r100_get_power_state(struct radeon_device *rdev,
  65. enum radeon_pm_action action)
  66. {
  67. int i;
  68. rdev->pm.can_upclock = true;
  69. rdev->pm.can_downclock = true;
  70. switch (action) {
  71. case PM_ACTION_MINIMUM:
  72. rdev->pm.requested_power_state_index = 0;
  73. rdev->pm.can_downclock = false;
  74. break;
  75. case PM_ACTION_DOWNCLOCK:
  76. if (rdev->pm.current_power_state_index == 0) {
  77. rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
  78. rdev->pm.can_downclock = false;
  79. } else {
  80. if (rdev->pm.active_crtc_count > 1) {
  81. for (i = 0; i < rdev->pm.num_power_states; i++) {
  82. if (rdev->pm.power_state[i].flags & RADEON_PM_SINGLE_DISPLAY_ONLY)
  83. continue;
  84. else if (i >= rdev->pm.current_power_state_index) {
  85. rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
  86. break;
  87. } else {
  88. rdev->pm.requested_power_state_index = i;
  89. break;
  90. }
  91. }
  92. } else
  93. rdev->pm.requested_power_state_index =
  94. rdev->pm.current_power_state_index - 1;
  95. }
  96. break;
  97. case PM_ACTION_UPCLOCK:
  98. if (rdev->pm.current_power_state_index == (rdev->pm.num_power_states - 1)) {
  99. rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
  100. rdev->pm.can_upclock = false;
  101. } else {
  102. if (rdev->pm.active_crtc_count > 1) {
  103. for (i = (rdev->pm.num_power_states - 1); i >= 0; i--) {
  104. if (rdev->pm.power_state[i].flags & RADEON_PM_SINGLE_DISPLAY_ONLY)
  105. continue;
  106. else if (i <= rdev->pm.current_power_state_index) {
  107. rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
  108. break;
  109. } else {
  110. rdev->pm.requested_power_state_index = i;
  111. break;
  112. }
  113. }
  114. } else
  115. rdev->pm.requested_power_state_index =
  116. rdev->pm.current_power_state_index + 1;
  117. }
  118. break;
  119. case PM_ACTION_DEFAULT:
  120. rdev->pm.requested_power_state_index = rdev->pm.default_power_state_index;
  121. rdev->pm.can_upclock = false;
  122. break;
  123. case PM_ACTION_NONE:
  124. default:
  125. DRM_ERROR("Requested mode for not defined action\n");
  126. return;
  127. }
  128. /* only one clock mode per power state */
  129. rdev->pm.requested_clock_mode_index = 0;
  130. DRM_INFO("Requested: e: %d m: %d p: %d\n",
  131. rdev->pm.power_state[rdev->pm.requested_power_state_index].
  132. clock_info[rdev->pm.requested_clock_mode_index].sclk,
  133. rdev->pm.power_state[rdev->pm.requested_power_state_index].
  134. clock_info[rdev->pm.requested_clock_mode_index].mclk,
  135. rdev->pm.power_state[rdev->pm.requested_power_state_index].
  136. pcie_lanes);
  137. }
  138. void r100_set_power_state(struct radeon_device *rdev, bool static_switch)
  139. {
  140. u32 sclk, mclk;
  141. if (rdev->pm.current_power_state_index == rdev->pm.requested_power_state_index)
  142. return;
  143. if (radeon_gui_idle(rdev)) {
  144. sclk = rdev->pm.power_state[rdev->pm.requested_power_state_index].
  145. clock_info[rdev->pm.requested_clock_mode_index].sclk;
  146. if (sclk > rdev->clock.default_sclk)
  147. sclk = rdev->clock.default_sclk;
  148. mclk = rdev->pm.power_state[rdev->pm.requested_power_state_index].
  149. clock_info[rdev->pm.requested_clock_mode_index].mclk;
  150. if (mclk > rdev->clock.default_mclk)
  151. mclk = rdev->clock.default_mclk;
  152. /* don't change the mclk with multiple crtcs */
  153. if (rdev->pm.active_crtc_count > 1)
  154. mclk = rdev->clock.default_mclk;
  155. /* voltage, pcie lanes, etc.*/
  156. radeon_pm_misc(rdev);
  157. if (static_switch) {
  158. radeon_pm_prepare(rdev);
  159. /* set engine clock */
  160. if (sclk != rdev->pm.current_sclk) {
  161. radeon_set_engine_clock(rdev, sclk);
  162. rdev->pm.current_sclk = sclk;
  163. DRM_INFO("Setting: e: %d\n", sclk);
  164. }
  165. #if 0
  166. /* set memory clock */
  167. if (rdev->asic->set_memory_clock && (mclk != rdev->pm.current_mclk)) {
  168. radeon_set_memory_clock(rdev, mclk);
  169. rdev->pm.current_mclk = mclk;
  170. DRM_INFO("Setting: m: %d\n", mclk);
  171. }
  172. #endif
  173. radeon_pm_finish(rdev);
  174. } else {
  175. /* set engine clock */
  176. if (sclk != rdev->pm.current_sclk) {
  177. radeon_sync_with_vblank(rdev);
  178. radeon_pm_debug_check_in_vbl(rdev, false);
  179. radeon_set_engine_clock(rdev, sclk);
  180. radeon_pm_debug_check_in_vbl(rdev, true);
  181. rdev->pm.current_sclk = sclk;
  182. DRM_INFO("Setting: e: %d\n", sclk);
  183. }
  184. #if 0
  185. /* set memory clock */
  186. if (rdev->asic->set_memory_clock && (mclk != rdev->pm.current_mclk)) {
  187. radeon_sync_with_vblank(rdev);
  188. radeon_pm_debug_check_in_vbl(rdev, false);
  189. radeon_pm_prepare(rdev);
  190. radeon_set_memory_clock(rdev, mclk);
  191. radeon_pm_finish(rdev);
  192. radeon_pm_debug_check_in_vbl(rdev, true);
  193. rdev->pm.current_mclk = mclk;
  194. DRM_INFO("Setting: m: %d\n", mclk);
  195. }
  196. #endif
  197. }
  198. rdev->pm.current_power_state_index = rdev->pm.requested_power_state_index;
  199. rdev->pm.current_clock_mode_index = rdev->pm.requested_clock_mode_index;
  200. } else
  201. DRM_INFO("GUI not idle!!!\n");
  202. }
  203. void r100_pm_misc(struct radeon_device *rdev)
  204. {
  205. #if 0
  206. int requested_index = rdev->pm.requested_power_state_index;
  207. struct radeon_power_state *ps = &rdev->pm.power_state[requested_index];
  208. struct radeon_voltage *voltage = &ps->clock_info[0].voltage;
  209. u32 tmp, sclk_cntl, sclk_cntl2, sclk_more_cntl;
  210. if ((voltage->type == VOLTAGE_GPIO) && (voltage->gpio.valid)) {
  211. if (ps->misc & ATOM_PM_MISCINFO_VOLTAGE_DROP_SUPPORT) {
  212. tmp = RREG32(voltage->gpio.reg);
  213. if (voltage->active_high)
  214. tmp |= voltage->gpio.mask;
  215. else
  216. tmp &= ~(voltage->gpio.mask);
  217. WREG32(voltage->gpio.reg, tmp);
  218. if (voltage->delay)
  219. udelay(voltage->delay);
  220. } else {
  221. tmp = RREG32(voltage->gpio.reg);
  222. if (voltage->active_high)
  223. tmp &= ~voltage->gpio.mask;
  224. else
  225. tmp |= voltage->gpio.mask;
  226. WREG32(voltage->gpio.reg, tmp);
  227. if (voltage->delay)
  228. udelay(voltage->delay);
  229. }
  230. }
  231. sclk_cntl = RREG32_PLL(SCLK_CNTL);
  232. sclk_cntl2 = RREG32_PLL(SCLK_CNTL2);
  233. sclk_cntl2 &= ~REDUCED_SPEED_SCLK_SEL(3);
  234. sclk_more_cntl = RREG32_PLL(SCLK_MORE_CNTL);
  235. sclk_more_cntl &= ~VOLTAGE_DELAY_SEL(3);
  236. if (ps->misc & ATOM_PM_MISCINFO_ASIC_REDUCED_SPEED_SCLK_EN) {
  237. sclk_more_cntl |= REDUCED_SPEED_SCLK_EN;
  238. if (ps->misc & ATOM_PM_MISCINFO_DYN_CLK_3D_IDLE)
  239. sclk_cntl2 |= REDUCED_SPEED_SCLK_MODE;
  240. else
  241. sclk_cntl2 &= ~REDUCED_SPEED_SCLK_MODE;
  242. if (ps->misc & ATOM_PM_MISCINFO_DYNAMIC_CLOCK_DIVIDER_BY_2)
  243. sclk_cntl2 |= REDUCED_SPEED_SCLK_SEL(0);
  244. else if (ps->misc & ATOM_PM_MISCINFO_DYNAMIC_CLOCK_DIVIDER_BY_4)
  245. sclk_cntl2 |= REDUCED_SPEED_SCLK_SEL(2);
  246. } else
  247. sclk_more_cntl &= ~REDUCED_SPEED_SCLK_EN;
  248. if (ps->misc & ATOM_PM_MISCINFO_ASIC_DYNAMIC_VOLTAGE_EN) {
  249. sclk_more_cntl |= IO_CG_VOLTAGE_DROP;
  250. if (voltage->delay) {
  251. sclk_more_cntl |= VOLTAGE_DROP_SYNC;
  252. switch (voltage->delay) {
  253. case 33:
  254. sclk_more_cntl |= VOLTAGE_DELAY_SEL(0);
  255. break;
  256. case 66:
  257. sclk_more_cntl |= VOLTAGE_DELAY_SEL(1);
  258. break;
  259. case 99:
  260. sclk_more_cntl |= VOLTAGE_DELAY_SEL(2);
  261. break;
  262. case 132:
  263. sclk_more_cntl |= VOLTAGE_DELAY_SEL(3);
  264. break;
  265. }
  266. } else
  267. sclk_more_cntl &= ~VOLTAGE_DROP_SYNC;
  268. } else
  269. sclk_more_cntl &= ~IO_CG_VOLTAGE_DROP;
  270. if (ps->misc & ATOM_PM_MISCINFO_DYNAMIC_HDP_BLOCK_EN)
  271. sclk_cntl &= ~FORCE_HDP;
  272. else
  273. sclk_cntl |= FORCE_HDP;
  274. WREG32_PLL(SCLK_CNTL, sclk_cntl);
  275. WREG32_PLL(SCLK_CNTL2, sclk_cntl2);
  276. WREG32_PLL(SCLK_MORE_CNTL, sclk_more_cntl);
  277. /* set pcie lanes */
  278. if ((rdev->flags & RADEON_IS_PCIE) &&
  279. !(rdev->flags & RADEON_IS_IGP) &&
  280. rdev->asic->set_pcie_lanes &&
  281. (ps->pcie_lanes !=
  282. rdev->pm.power_state[rdev->pm.current_power_state_index].pcie_lanes)) {
  283. radeon_set_pcie_lanes(rdev,
  284. ps->pcie_lanes);
  285. DRM_INFO("Setting: p: %d\n", ps->pcie_lanes);
  286. }
  287. #endif
  288. }
  289. void r100_pm_prepare(struct radeon_device *rdev)
  290. {
  291. struct drm_device *ddev = rdev->ddev;
  292. struct drm_crtc *crtc;
  293. struct radeon_crtc *radeon_crtc;
  294. u32 tmp;
  295. /* disable any active CRTCs */
  296. list_for_each_entry(crtc, &ddev->mode_config.crtc_list, head) {
  297. radeon_crtc = to_radeon_crtc(crtc);
  298. if (radeon_crtc->enabled) {
  299. if (radeon_crtc->crtc_id) {
  300. tmp = RREG32(RADEON_CRTC2_GEN_CNTL);
  301. tmp |= RADEON_CRTC2_DISP_REQ_EN_B;
  302. WREG32(RADEON_CRTC2_GEN_CNTL, tmp);
  303. } else {
  304. tmp = RREG32(RADEON_CRTC_GEN_CNTL);
  305. tmp |= RADEON_CRTC_DISP_REQ_EN_B;
  306. WREG32(RADEON_CRTC_GEN_CNTL, tmp);
  307. }
  308. }
  309. }
  310. }
  311. void r100_pm_finish(struct radeon_device *rdev)
  312. {
  313. struct drm_device *ddev = rdev->ddev;
  314. struct drm_crtc *crtc;
  315. struct radeon_crtc *radeon_crtc;
  316. u32 tmp;
  317. /* enable any active CRTCs */
  318. list_for_each_entry(crtc, &ddev->mode_config.crtc_list, head) {
  319. radeon_crtc = to_radeon_crtc(crtc);
  320. if (radeon_crtc->enabled) {
  321. if (radeon_crtc->crtc_id) {
  322. tmp = RREG32(RADEON_CRTC2_GEN_CNTL);
  323. tmp &= ~RADEON_CRTC2_DISP_REQ_EN_B;
  324. WREG32(RADEON_CRTC2_GEN_CNTL, tmp);
  325. } else {
  326. tmp = RREG32(RADEON_CRTC_GEN_CNTL);
  327. tmp &= ~RADEON_CRTC_DISP_REQ_EN_B;
  328. WREG32(RADEON_CRTC_GEN_CNTL, tmp);
  329. }
  330. }
  331. }
  332. }
  333. bool r100_gui_idle(struct radeon_device *rdev)
  334. {
  335. if (RREG32(RADEON_RBBM_STATUS) & RADEON_RBBM_ACTIVE)
  336. return false;
  337. else
  338. return true;
  339. }
  340. /* hpd for digital panel detect/disconnect */
  341. bool r100_hpd_sense(struct radeon_device *rdev, enum radeon_hpd_id hpd)
  342. {
  343. bool connected = false;
  344. switch (hpd) {
  345. case RADEON_HPD_1:
  346. if (RREG32(RADEON_FP_GEN_CNTL) & RADEON_FP_DETECT_SENSE)
  347. connected = true;
  348. break;
  349. case RADEON_HPD_2:
  350. if (RREG32(RADEON_FP2_GEN_CNTL) & RADEON_FP2_DETECT_SENSE)
  351. connected = true;
  352. break;
  353. default:
  354. break;
  355. }
  356. return connected;
  357. }
  358. void r100_hpd_set_polarity(struct radeon_device *rdev,
  359. enum radeon_hpd_id hpd)
  360. {
  361. u32 tmp;
  362. bool connected = r100_hpd_sense(rdev, hpd);
  363. switch (hpd) {
  364. case RADEON_HPD_1:
  365. tmp = RREG32(RADEON_FP_GEN_CNTL);
  366. if (connected)
  367. tmp &= ~RADEON_FP_DETECT_INT_POL;
  368. else
  369. tmp |= RADEON_FP_DETECT_INT_POL;
  370. WREG32(RADEON_FP_GEN_CNTL, tmp);
  371. break;
  372. case RADEON_HPD_2:
  373. tmp = RREG32(RADEON_FP2_GEN_CNTL);
  374. if (connected)
  375. tmp &= ~RADEON_FP2_DETECT_INT_POL;
  376. else
  377. tmp |= RADEON_FP2_DETECT_INT_POL;
  378. WREG32(RADEON_FP2_GEN_CNTL, tmp);
  379. break;
  380. default:
  381. break;
  382. }
  383. }
  384. void r100_hpd_init(struct radeon_device *rdev)
  385. {
  386. struct drm_device *dev = rdev->ddev;
  387. struct drm_connector *connector;
  388. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  389. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  390. switch (radeon_connector->hpd.hpd) {
  391. case RADEON_HPD_1:
  392. rdev->irq.hpd[0] = true;
  393. break;
  394. case RADEON_HPD_2:
  395. rdev->irq.hpd[1] = true;
  396. break;
  397. default:
  398. break;
  399. }
  400. }
  401. if (rdev->irq.installed)
  402. r100_irq_set(rdev);
  403. }
  404. void r100_hpd_fini(struct radeon_device *rdev)
  405. {
  406. struct drm_device *dev = rdev->ddev;
  407. struct drm_connector *connector;
  408. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  409. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  410. switch (radeon_connector->hpd.hpd) {
  411. case RADEON_HPD_1:
  412. rdev->irq.hpd[0] = false;
  413. break;
  414. case RADEON_HPD_2:
  415. rdev->irq.hpd[1] = false;
  416. break;
  417. default:
  418. break;
  419. }
  420. }
  421. }
  422. /*
  423. * PCI GART
  424. */
  425. void r100_pci_gart_tlb_flush(struct radeon_device *rdev)
  426. {
  427. /* TODO: can we do somethings here ? */
  428. /* It seems hw only cache one entry so we should discard this
  429. * entry otherwise if first GPU GART read hit this entry it
  430. * could end up in wrong address. */
  431. }
  432. int r100_pci_gart_init(struct radeon_device *rdev)
  433. {
  434. int r;
  435. if (rdev->gart.table.ram.ptr) {
  436. WARN(1, "R100 PCI GART already initialized.\n");
  437. return 0;
  438. }
  439. /* Initialize common gart structure */
  440. r = radeon_gart_init(rdev);
  441. if (r)
  442. return r;
  443. rdev->gart.table_size = rdev->gart.num_gpu_pages * 4;
  444. rdev->asic->gart_tlb_flush = &r100_pci_gart_tlb_flush;
  445. rdev->asic->gart_set_page = &r100_pci_gart_set_page;
  446. return radeon_gart_table_ram_alloc(rdev);
  447. }
  448. /* required on r1xx, r2xx, r300, r(v)350, r420/r481, rs400/rs480 */
  449. void r100_enable_bm(struct radeon_device *rdev)
  450. {
  451. uint32_t tmp;
  452. /* Enable bus mastering */
  453. tmp = RREG32(RADEON_BUS_CNTL) & ~RADEON_BUS_MASTER_DIS;
  454. WREG32(RADEON_BUS_CNTL, tmp);
  455. }
  456. int r100_pci_gart_enable(struct radeon_device *rdev)
  457. {
  458. uint32_t tmp;
  459. radeon_gart_restore(rdev);
  460. /* discard memory request outside of configured range */
  461. tmp = RREG32(RADEON_AIC_CNTL) | RADEON_DIS_OUT_OF_PCI_GART_ACCESS;
  462. WREG32(RADEON_AIC_CNTL, tmp);
  463. /* set address range for PCI address translate */
  464. WREG32(RADEON_AIC_LO_ADDR, rdev->mc.gtt_start);
  465. WREG32(RADEON_AIC_HI_ADDR, rdev->mc.gtt_end);
  466. /* set PCI GART page-table base address */
  467. WREG32(RADEON_AIC_PT_BASE, rdev->gart.table_addr);
  468. tmp = RREG32(RADEON_AIC_CNTL) | RADEON_PCIGART_TRANSLATE_EN;
  469. WREG32(RADEON_AIC_CNTL, tmp);
  470. r100_pci_gart_tlb_flush(rdev);
  471. rdev->gart.ready = true;
  472. return 0;
  473. }
  474. void r100_pci_gart_disable(struct radeon_device *rdev)
  475. {
  476. uint32_t tmp;
  477. /* discard memory request outside of configured range */
  478. tmp = RREG32(RADEON_AIC_CNTL) | RADEON_DIS_OUT_OF_PCI_GART_ACCESS;
  479. WREG32(RADEON_AIC_CNTL, tmp & ~RADEON_PCIGART_TRANSLATE_EN);
  480. WREG32(RADEON_AIC_LO_ADDR, 0);
  481. WREG32(RADEON_AIC_HI_ADDR, 0);
  482. }
  483. int r100_pci_gart_set_page(struct radeon_device *rdev, int i, uint64_t addr)
  484. {
  485. if (i < 0 || i > rdev->gart.num_gpu_pages) {
  486. return -EINVAL;
  487. }
  488. rdev->gart.table.ram.ptr[i] = cpu_to_le32(lower_32_bits(addr));
  489. return 0;
  490. }
  491. void r100_pci_gart_fini(struct radeon_device *rdev)
  492. {
  493. radeon_gart_fini(rdev);
  494. r100_pci_gart_disable(rdev);
  495. radeon_gart_table_ram_free(rdev);
  496. }
  497. int r100_irq_set(struct radeon_device *rdev)
  498. {
  499. uint32_t tmp = 0;
  500. if (!rdev->irq.installed) {
  501. WARN(1, "Can't enable IRQ/MSI because no handler is installed.\n");
  502. WREG32(R_000040_GEN_INT_CNTL, 0);
  503. return -EINVAL;
  504. }
  505. if (rdev->irq.sw_int) {
  506. tmp |= RADEON_SW_INT_ENABLE;
  507. }
  508. if (rdev->irq.gui_idle) {
  509. tmp |= RADEON_GUI_IDLE_MASK;
  510. }
  511. if (rdev->irq.crtc_vblank_int[0]) {
  512. tmp |= RADEON_CRTC_VBLANK_MASK;
  513. }
  514. if (rdev->irq.crtc_vblank_int[1]) {
  515. tmp |= RADEON_CRTC2_VBLANK_MASK;
  516. }
  517. if (rdev->irq.hpd[0]) {
  518. tmp |= RADEON_FP_DETECT_MASK;
  519. }
  520. if (rdev->irq.hpd[1]) {
  521. tmp |= RADEON_FP2_DETECT_MASK;
  522. }
  523. WREG32(RADEON_GEN_INT_CNTL, tmp);
  524. return 0;
  525. }
  526. void r100_irq_disable(struct radeon_device *rdev)
  527. {
  528. u32 tmp;
  529. WREG32(R_000040_GEN_INT_CNTL, 0);
  530. /* Wait and acknowledge irq */
  531. mdelay(1);
  532. tmp = RREG32(R_000044_GEN_INT_STATUS);
  533. WREG32(R_000044_GEN_INT_STATUS, tmp);
  534. }
  535. static inline uint32_t r100_irq_ack(struct radeon_device *rdev)
  536. {
  537. uint32_t irqs = RREG32(RADEON_GEN_INT_STATUS);
  538. uint32_t irq_mask = RADEON_SW_INT_TEST |
  539. RADEON_CRTC_VBLANK_STAT | RADEON_CRTC2_VBLANK_STAT |
  540. RADEON_FP_DETECT_STAT | RADEON_FP2_DETECT_STAT;
  541. /* the interrupt works, but the status bit is permanently asserted */
  542. if (rdev->irq.gui_idle && radeon_gui_idle(rdev)) {
  543. if (!rdev->irq.gui_idle_acked)
  544. irq_mask |= RADEON_GUI_IDLE_STAT;
  545. }
  546. if (irqs) {
  547. WREG32(RADEON_GEN_INT_STATUS, irqs);
  548. }
  549. return irqs & irq_mask;
  550. }
  551. int r100_irq_process(struct radeon_device *rdev)
  552. {
  553. uint32_t status, msi_rearm;
  554. bool queue_hotplug = false;
  555. /* reset gui idle ack. the status bit is broken */
  556. rdev->irq.gui_idle_acked = false;
  557. status = r100_irq_ack(rdev);
  558. if (!status) {
  559. return IRQ_NONE;
  560. }
  561. if (rdev->shutdown) {
  562. return IRQ_NONE;
  563. }
  564. while (status) {
  565. /* SW interrupt */
  566. if (status & RADEON_SW_INT_TEST) {
  567. radeon_fence_process(rdev);
  568. }
  569. /* gui idle interrupt */
  570. if (status & RADEON_GUI_IDLE_STAT) {
  571. rdev->irq.gui_idle_acked = true;
  572. rdev->pm.gui_idle = true;
  573. wake_up(&rdev->irq.idle_queue);
  574. }
  575. /* Vertical blank interrupts */
  576. if (status & RADEON_CRTC_VBLANK_STAT) {
  577. drm_handle_vblank(rdev->ddev, 0);
  578. rdev->pm.vblank_sync = true;
  579. wake_up(&rdev->irq.vblank_queue);
  580. }
  581. if (status & RADEON_CRTC2_VBLANK_STAT) {
  582. drm_handle_vblank(rdev->ddev, 1);
  583. rdev->pm.vblank_sync = true;
  584. wake_up(&rdev->irq.vblank_queue);
  585. }
  586. if (status & RADEON_FP_DETECT_STAT) {
  587. queue_hotplug = true;
  588. DRM_DEBUG("HPD1\n");
  589. }
  590. if (status & RADEON_FP2_DETECT_STAT) {
  591. queue_hotplug = true;
  592. DRM_DEBUG("HPD2\n");
  593. }
  594. status = r100_irq_ack(rdev);
  595. }
  596. /* reset gui idle ack. the status bit is broken */
  597. rdev->irq.gui_idle_acked = false;
  598. if (queue_hotplug)
  599. queue_work(rdev->wq, &rdev->hotplug_work);
  600. if (rdev->msi_enabled) {
  601. switch (rdev->family) {
  602. case CHIP_RS400:
  603. case CHIP_RS480:
  604. msi_rearm = RREG32(RADEON_AIC_CNTL) & ~RS400_MSI_REARM;
  605. WREG32(RADEON_AIC_CNTL, msi_rearm);
  606. WREG32(RADEON_AIC_CNTL, msi_rearm | RS400_MSI_REARM);
  607. break;
  608. default:
  609. msi_rearm = RREG32(RADEON_MSI_REARM_EN) & ~RV370_MSI_REARM_EN;
  610. WREG32(RADEON_MSI_REARM_EN, msi_rearm);
  611. WREG32(RADEON_MSI_REARM_EN, msi_rearm | RV370_MSI_REARM_EN);
  612. break;
  613. }
  614. }
  615. return IRQ_HANDLED;
  616. }
  617. u32 r100_get_vblank_counter(struct radeon_device *rdev, int crtc)
  618. {
  619. if (crtc == 0)
  620. return RREG32(RADEON_CRTC_CRNT_FRAME);
  621. else
  622. return RREG32(RADEON_CRTC2_CRNT_FRAME);
  623. }
  624. /* Who ever call radeon_fence_emit should call ring_lock and ask
  625. * for enough space (today caller are ib schedule and buffer move) */
  626. void r100_fence_ring_emit(struct radeon_device *rdev,
  627. struct radeon_fence *fence)
  628. {
  629. /* We have to make sure that caches are flushed before
  630. * CPU might read something from VRAM. */
  631. radeon_ring_write(rdev, PACKET0(RADEON_RB3D_DSTCACHE_CTLSTAT, 0));
  632. radeon_ring_write(rdev, RADEON_RB3D_DC_FLUSH_ALL);
  633. radeon_ring_write(rdev, PACKET0(RADEON_RB3D_ZCACHE_CTLSTAT, 0));
  634. radeon_ring_write(rdev, RADEON_RB3D_ZC_FLUSH_ALL);
  635. /* Wait until IDLE & CLEAN */
  636. radeon_ring_write(rdev, PACKET0(RADEON_WAIT_UNTIL, 0));
  637. radeon_ring_write(rdev, RADEON_WAIT_2D_IDLECLEAN | RADEON_WAIT_3D_IDLECLEAN);
  638. radeon_ring_write(rdev, PACKET0(RADEON_HOST_PATH_CNTL, 0));
  639. radeon_ring_write(rdev, rdev->config.r100.hdp_cntl |
  640. RADEON_HDP_READ_BUFFER_INVALIDATE);
  641. radeon_ring_write(rdev, PACKET0(RADEON_HOST_PATH_CNTL, 0));
  642. radeon_ring_write(rdev, rdev->config.r100.hdp_cntl);
  643. /* Emit fence sequence & fire IRQ */
  644. radeon_ring_write(rdev, PACKET0(rdev->fence_drv.scratch_reg, 0));
  645. radeon_ring_write(rdev, fence->seq);
  646. radeon_ring_write(rdev, PACKET0(RADEON_GEN_INT_STATUS, 0));
  647. radeon_ring_write(rdev, RADEON_SW_INT_FIRE);
  648. }
  649. int r100_wb_init(struct radeon_device *rdev)
  650. {
  651. int r;
  652. if (rdev->wb.wb_obj == NULL) {
  653. r = radeon_bo_create(rdev, NULL, RADEON_GPU_PAGE_SIZE, true,
  654. RADEON_GEM_DOMAIN_GTT,
  655. &rdev->wb.wb_obj);
  656. if (r) {
  657. dev_err(rdev->dev, "(%d) create WB buffer failed\n", r);
  658. return r;
  659. }
  660. r = radeon_bo_reserve(rdev->wb.wb_obj, false);
  661. if (unlikely(r != 0))
  662. return r;
  663. r = radeon_bo_pin(rdev->wb.wb_obj, RADEON_GEM_DOMAIN_GTT,
  664. &rdev->wb.gpu_addr);
  665. if (r) {
  666. dev_err(rdev->dev, "(%d) pin WB buffer failed\n", r);
  667. radeon_bo_unreserve(rdev->wb.wb_obj);
  668. return r;
  669. }
  670. r = radeon_bo_kmap(rdev->wb.wb_obj, (void **)&rdev->wb.wb);
  671. radeon_bo_unreserve(rdev->wb.wb_obj);
  672. if (r) {
  673. dev_err(rdev->dev, "(%d) map WB buffer failed\n", r);
  674. return r;
  675. }
  676. }
  677. WREG32(R_000774_SCRATCH_ADDR, rdev->wb.gpu_addr);
  678. WREG32(R_00070C_CP_RB_RPTR_ADDR,
  679. S_00070C_RB_RPTR_ADDR((rdev->wb.gpu_addr + 1024) >> 2));
  680. WREG32(R_000770_SCRATCH_UMSK, 0xff);
  681. return 0;
  682. }
  683. void r100_wb_disable(struct radeon_device *rdev)
  684. {
  685. WREG32(R_000770_SCRATCH_UMSK, 0);
  686. }
  687. void r100_wb_fini(struct radeon_device *rdev)
  688. {
  689. int r;
  690. r100_wb_disable(rdev);
  691. if (rdev->wb.wb_obj) {
  692. r = radeon_bo_reserve(rdev->wb.wb_obj, false);
  693. if (unlikely(r != 0)) {
  694. dev_err(rdev->dev, "(%d) can't finish WB\n", r);
  695. return;
  696. }
  697. radeon_bo_kunmap(rdev->wb.wb_obj);
  698. radeon_bo_unpin(rdev->wb.wb_obj);
  699. radeon_bo_unreserve(rdev->wb.wb_obj);
  700. radeon_bo_unref(&rdev->wb.wb_obj);
  701. rdev->wb.wb = NULL;
  702. rdev->wb.wb_obj = NULL;
  703. }
  704. }
  705. int r100_copy_blit(struct radeon_device *rdev,
  706. uint64_t src_offset,
  707. uint64_t dst_offset,
  708. unsigned num_pages,
  709. struct radeon_fence *fence)
  710. {
  711. uint32_t cur_pages;
  712. uint32_t stride_bytes = PAGE_SIZE;
  713. uint32_t pitch;
  714. uint32_t stride_pixels;
  715. unsigned ndw;
  716. int num_loops;
  717. int r = 0;
  718. /* radeon limited to 16k stride */
  719. stride_bytes &= 0x3fff;
  720. /* radeon pitch is /64 */
  721. pitch = stride_bytes / 64;
  722. stride_pixels = stride_bytes / 4;
  723. num_loops = DIV_ROUND_UP(num_pages, 8191);
  724. /* Ask for enough room for blit + flush + fence */
  725. ndw = 64 + (10 * num_loops);
  726. r = radeon_ring_lock(rdev, ndw);
  727. if (r) {
  728. DRM_ERROR("radeon: moving bo (%d) asking for %u dw.\n", r, ndw);
  729. return -EINVAL;
  730. }
  731. while (num_pages > 0) {
  732. cur_pages = num_pages;
  733. if (cur_pages > 8191) {
  734. cur_pages = 8191;
  735. }
  736. num_pages -= cur_pages;
  737. /* pages are in Y direction - height
  738. page width in X direction - width */
  739. radeon_ring_write(rdev, PACKET3(PACKET3_BITBLT_MULTI, 8));
  740. radeon_ring_write(rdev,
  741. RADEON_GMC_SRC_PITCH_OFFSET_CNTL |
  742. RADEON_GMC_DST_PITCH_OFFSET_CNTL |
  743. RADEON_GMC_SRC_CLIPPING |
  744. RADEON_GMC_DST_CLIPPING |
  745. RADEON_GMC_BRUSH_NONE |
  746. (RADEON_COLOR_FORMAT_ARGB8888 << 8) |
  747. RADEON_GMC_SRC_DATATYPE_COLOR |
  748. RADEON_ROP3_S |
  749. RADEON_DP_SRC_SOURCE_MEMORY |
  750. RADEON_GMC_CLR_CMP_CNTL_DIS |
  751. RADEON_GMC_WR_MSK_DIS);
  752. radeon_ring_write(rdev, (pitch << 22) | (src_offset >> 10));
  753. radeon_ring_write(rdev, (pitch << 22) | (dst_offset >> 10));
  754. radeon_ring_write(rdev, (0x1fff) | (0x1fff << 16));
  755. radeon_ring_write(rdev, 0);
  756. radeon_ring_write(rdev, (0x1fff) | (0x1fff << 16));
  757. radeon_ring_write(rdev, num_pages);
  758. radeon_ring_write(rdev, num_pages);
  759. radeon_ring_write(rdev, cur_pages | (stride_pixels << 16));
  760. }
  761. radeon_ring_write(rdev, PACKET0(RADEON_DSTCACHE_CTLSTAT, 0));
  762. radeon_ring_write(rdev, RADEON_RB2D_DC_FLUSH_ALL);
  763. radeon_ring_write(rdev, PACKET0(RADEON_WAIT_UNTIL, 0));
  764. radeon_ring_write(rdev,
  765. RADEON_WAIT_2D_IDLECLEAN |
  766. RADEON_WAIT_HOST_IDLECLEAN |
  767. RADEON_WAIT_DMA_GUI_IDLE);
  768. if (fence) {
  769. r = radeon_fence_emit(rdev, fence);
  770. }
  771. radeon_ring_unlock_commit(rdev);
  772. return r;
  773. }
  774. static int r100_cp_wait_for_idle(struct radeon_device *rdev)
  775. {
  776. unsigned i;
  777. u32 tmp;
  778. for (i = 0; i < rdev->usec_timeout; i++) {
  779. tmp = RREG32(R_000E40_RBBM_STATUS);
  780. if (!G_000E40_CP_CMDSTRM_BUSY(tmp)) {
  781. return 0;
  782. }
  783. udelay(1);
  784. }
  785. return -1;
  786. }
  787. void r100_ring_start(struct radeon_device *rdev)
  788. {
  789. int r;
  790. r = radeon_ring_lock(rdev, 2);
  791. if (r) {
  792. return;
  793. }
  794. radeon_ring_write(rdev, PACKET0(RADEON_ISYNC_CNTL, 0));
  795. radeon_ring_write(rdev,
  796. RADEON_ISYNC_ANY2D_IDLE3D |
  797. RADEON_ISYNC_ANY3D_IDLE2D |
  798. RADEON_ISYNC_WAIT_IDLEGUI |
  799. RADEON_ISYNC_CPSCRATCH_IDLEGUI);
  800. radeon_ring_unlock_commit(rdev);
  801. }
  802. /* Load the microcode for the CP */
  803. static int r100_cp_init_microcode(struct radeon_device *rdev)
  804. {
  805. struct platform_device *pdev;
  806. const char *fw_name = NULL;
  807. int err;
  808. DRM_DEBUG("\n");
  809. pdev = platform_device_register_simple("radeon_cp", 0, NULL, 0);
  810. err = IS_ERR(pdev);
  811. if (err) {
  812. printk(KERN_ERR "radeon_cp: Failed to register firmware\n");
  813. return -EINVAL;
  814. }
  815. if ((rdev->family == CHIP_R100) || (rdev->family == CHIP_RV100) ||
  816. (rdev->family == CHIP_RV200) || (rdev->family == CHIP_RS100) ||
  817. (rdev->family == CHIP_RS200)) {
  818. DRM_INFO("Loading R100 Microcode\n");
  819. fw_name = FIRMWARE_R100;
  820. } else if ((rdev->family == CHIP_R200) ||
  821. (rdev->family == CHIP_RV250) ||
  822. (rdev->family == CHIP_RV280) ||
  823. (rdev->family == CHIP_RS300)) {
  824. DRM_INFO("Loading R200 Microcode\n");
  825. fw_name = FIRMWARE_R200;
  826. } else if ((rdev->family == CHIP_R300) ||
  827. (rdev->family == CHIP_R350) ||
  828. (rdev->family == CHIP_RV350) ||
  829. (rdev->family == CHIP_RV380) ||
  830. (rdev->family == CHIP_RS400) ||
  831. (rdev->family == CHIP_RS480)) {
  832. DRM_INFO("Loading R300 Microcode\n");
  833. fw_name = FIRMWARE_R300;
  834. } else if ((rdev->family == CHIP_R420) ||
  835. (rdev->family == CHIP_R423) ||
  836. (rdev->family == CHIP_RV410)) {
  837. DRM_INFO("Loading R400 Microcode\n");
  838. fw_name = FIRMWARE_R420;
  839. } else if ((rdev->family == CHIP_RS690) ||
  840. (rdev->family == CHIP_RS740)) {
  841. DRM_INFO("Loading RS690/RS740 Microcode\n");
  842. fw_name = FIRMWARE_RS690;
  843. } else if (rdev->family == CHIP_RS600) {
  844. DRM_INFO("Loading RS600 Microcode\n");
  845. fw_name = FIRMWARE_RS600;
  846. } else if ((rdev->family == CHIP_RV515) ||
  847. (rdev->family == CHIP_R520) ||
  848. (rdev->family == CHIP_RV530) ||
  849. (rdev->family == CHIP_R580) ||
  850. (rdev->family == CHIP_RV560) ||
  851. (rdev->family == CHIP_RV570)) {
  852. DRM_INFO("Loading R500 Microcode\n");
  853. fw_name = FIRMWARE_R520;
  854. }
  855. err = request_firmware(&rdev->me_fw, fw_name, &pdev->dev);
  856. platform_device_unregister(pdev);
  857. if (err) {
  858. printk(KERN_ERR "radeon_cp: Failed to load firmware \"%s\"\n",
  859. fw_name);
  860. } else if (rdev->me_fw->size % 8) {
  861. printk(KERN_ERR
  862. "radeon_cp: Bogus length %zu in firmware \"%s\"\n",
  863. rdev->me_fw->size, fw_name);
  864. err = -EINVAL;
  865. release_firmware(rdev->me_fw);
  866. rdev->me_fw = NULL;
  867. }
  868. return err;
  869. }
  870. static void r100_cp_load_microcode(struct radeon_device *rdev)
  871. {
  872. const __be32 *fw_data;
  873. int i, size;
  874. if (r100_gui_wait_for_idle(rdev)) {
  875. printk(KERN_WARNING "Failed to wait GUI idle while "
  876. "programming pipes. Bad things might happen.\n");
  877. }
  878. if (rdev->me_fw) {
  879. size = rdev->me_fw->size / 4;
  880. fw_data = (const __be32 *)&rdev->me_fw->data[0];
  881. WREG32(RADEON_CP_ME_RAM_ADDR, 0);
  882. for (i = 0; i < size; i += 2) {
  883. WREG32(RADEON_CP_ME_RAM_DATAH,
  884. be32_to_cpup(&fw_data[i]));
  885. WREG32(RADEON_CP_ME_RAM_DATAL,
  886. be32_to_cpup(&fw_data[i + 1]));
  887. }
  888. }
  889. }
  890. int r100_cp_init(struct radeon_device *rdev, unsigned ring_size)
  891. {
  892. unsigned rb_bufsz;
  893. unsigned rb_blksz;
  894. unsigned max_fetch;
  895. unsigned pre_write_timer;
  896. unsigned pre_write_limit;
  897. unsigned indirect2_start;
  898. unsigned indirect1_start;
  899. uint32_t tmp;
  900. int r;
  901. if (r100_debugfs_cp_init(rdev)) {
  902. DRM_ERROR("Failed to register debugfs file for CP !\n");
  903. }
  904. if (!rdev->me_fw) {
  905. r = r100_cp_init_microcode(rdev);
  906. if (r) {
  907. DRM_ERROR("Failed to load firmware!\n");
  908. return r;
  909. }
  910. }
  911. /* Align ring size */
  912. rb_bufsz = drm_order(ring_size / 8);
  913. ring_size = (1 << (rb_bufsz + 1)) * 4;
  914. r100_cp_load_microcode(rdev);
  915. r = radeon_ring_init(rdev, ring_size);
  916. if (r) {
  917. return r;
  918. }
  919. /* Each time the cp read 1024 bytes (16 dword/quadword) update
  920. * the rptr copy in system ram */
  921. rb_blksz = 9;
  922. /* cp will read 128bytes at a time (4 dwords) */
  923. max_fetch = 1;
  924. rdev->cp.align_mask = 16 - 1;
  925. /* Write to CP_RB_WPTR will be delayed for pre_write_timer clocks */
  926. pre_write_timer = 64;
  927. /* Force CP_RB_WPTR write if written more than one time before the
  928. * delay expire
  929. */
  930. pre_write_limit = 0;
  931. /* Setup the cp cache like this (cache size is 96 dwords) :
  932. * RING 0 to 15
  933. * INDIRECT1 16 to 79
  934. * INDIRECT2 80 to 95
  935. * So ring cache size is 16dwords (> (2 * max_fetch = 2 * 4dwords))
  936. * indirect1 cache size is 64dwords (> (2 * max_fetch = 2 * 4dwords))
  937. * indirect2 cache size is 16dwords (> (2 * max_fetch = 2 * 4dwords))
  938. * Idea being that most of the gpu cmd will be through indirect1 buffer
  939. * so it gets the bigger cache.
  940. */
  941. indirect2_start = 80;
  942. indirect1_start = 16;
  943. /* cp setup */
  944. WREG32(0x718, pre_write_timer | (pre_write_limit << 28));
  945. tmp = (REG_SET(RADEON_RB_BUFSZ, rb_bufsz) |
  946. REG_SET(RADEON_RB_BLKSZ, rb_blksz) |
  947. REG_SET(RADEON_MAX_FETCH, max_fetch) |
  948. RADEON_RB_NO_UPDATE);
  949. #ifdef __BIG_ENDIAN
  950. tmp |= RADEON_BUF_SWAP_32BIT;
  951. #endif
  952. WREG32(RADEON_CP_RB_CNTL, tmp);
  953. /* Set ring address */
  954. DRM_INFO("radeon: ring at 0x%016lX\n", (unsigned long)rdev->cp.gpu_addr);
  955. WREG32(RADEON_CP_RB_BASE, rdev->cp.gpu_addr);
  956. /* Force read & write ptr to 0 */
  957. WREG32(RADEON_CP_RB_CNTL, tmp | RADEON_RB_RPTR_WR_ENA);
  958. WREG32(RADEON_CP_RB_RPTR_WR, 0);
  959. WREG32(RADEON_CP_RB_WPTR, 0);
  960. WREG32(RADEON_CP_RB_CNTL, tmp);
  961. udelay(10);
  962. rdev->cp.rptr = RREG32(RADEON_CP_RB_RPTR);
  963. rdev->cp.wptr = RREG32(RADEON_CP_RB_WPTR);
  964. /* protect against crazy HW on resume */
  965. rdev->cp.wptr &= rdev->cp.ptr_mask;
  966. /* Set cp mode to bus mastering & enable cp*/
  967. WREG32(RADEON_CP_CSQ_MODE,
  968. REG_SET(RADEON_INDIRECT2_START, indirect2_start) |
  969. REG_SET(RADEON_INDIRECT1_START, indirect1_start));
  970. WREG32(0x718, 0);
  971. WREG32(0x744, 0x00004D4D);
  972. WREG32(RADEON_CP_CSQ_CNTL, RADEON_CSQ_PRIBM_INDBM);
  973. radeon_ring_start(rdev);
  974. r = radeon_ring_test(rdev);
  975. if (r) {
  976. DRM_ERROR("radeon: cp isn't working (%d).\n", r);
  977. return r;
  978. }
  979. rdev->cp.ready = true;
  980. return 0;
  981. }
  982. void r100_cp_fini(struct radeon_device *rdev)
  983. {
  984. if (r100_cp_wait_for_idle(rdev)) {
  985. DRM_ERROR("Wait for CP idle timeout, shutting down CP.\n");
  986. }
  987. /* Disable ring */
  988. r100_cp_disable(rdev);
  989. radeon_ring_fini(rdev);
  990. DRM_INFO("radeon: cp finalized\n");
  991. }
  992. void r100_cp_disable(struct radeon_device *rdev)
  993. {
  994. /* Disable ring */
  995. rdev->cp.ready = false;
  996. WREG32(RADEON_CP_CSQ_MODE, 0);
  997. WREG32(RADEON_CP_CSQ_CNTL, 0);
  998. if (r100_gui_wait_for_idle(rdev)) {
  999. printk(KERN_WARNING "Failed to wait GUI idle while "
  1000. "programming pipes. Bad things might happen.\n");
  1001. }
  1002. }
  1003. void r100_cp_commit(struct radeon_device *rdev)
  1004. {
  1005. WREG32(RADEON_CP_RB_WPTR, rdev->cp.wptr);
  1006. (void)RREG32(RADEON_CP_RB_WPTR);
  1007. }
  1008. /*
  1009. * CS functions
  1010. */
  1011. int r100_cs_parse_packet0(struct radeon_cs_parser *p,
  1012. struct radeon_cs_packet *pkt,
  1013. const unsigned *auth, unsigned n,
  1014. radeon_packet0_check_t check)
  1015. {
  1016. unsigned reg;
  1017. unsigned i, j, m;
  1018. unsigned idx;
  1019. int r;
  1020. idx = pkt->idx + 1;
  1021. reg = pkt->reg;
  1022. /* Check that register fall into register range
  1023. * determined by the number of entry (n) in the
  1024. * safe register bitmap.
  1025. */
  1026. if (pkt->one_reg_wr) {
  1027. if ((reg >> 7) > n) {
  1028. return -EINVAL;
  1029. }
  1030. } else {
  1031. if (((reg + (pkt->count << 2)) >> 7) > n) {
  1032. return -EINVAL;
  1033. }
  1034. }
  1035. for (i = 0; i <= pkt->count; i++, idx++) {
  1036. j = (reg >> 7);
  1037. m = 1 << ((reg >> 2) & 31);
  1038. if (auth[j] & m) {
  1039. r = check(p, pkt, idx, reg);
  1040. if (r) {
  1041. return r;
  1042. }
  1043. }
  1044. if (pkt->one_reg_wr) {
  1045. if (!(auth[j] & m)) {
  1046. break;
  1047. }
  1048. } else {
  1049. reg += 4;
  1050. }
  1051. }
  1052. return 0;
  1053. }
  1054. void r100_cs_dump_packet(struct radeon_cs_parser *p,
  1055. struct radeon_cs_packet *pkt)
  1056. {
  1057. volatile uint32_t *ib;
  1058. unsigned i;
  1059. unsigned idx;
  1060. ib = p->ib->ptr;
  1061. idx = pkt->idx;
  1062. for (i = 0; i <= (pkt->count + 1); i++, idx++) {
  1063. DRM_INFO("ib[%d]=0x%08X\n", idx, ib[idx]);
  1064. }
  1065. }
  1066. /**
  1067. * r100_cs_packet_parse() - parse cp packet and point ib index to next packet
  1068. * @parser: parser structure holding parsing context.
  1069. * @pkt: where to store packet informations
  1070. *
  1071. * Assume that chunk_ib_index is properly set. Will return -EINVAL
  1072. * if packet is bigger than remaining ib size. or if packets is unknown.
  1073. **/
  1074. int r100_cs_packet_parse(struct radeon_cs_parser *p,
  1075. struct radeon_cs_packet *pkt,
  1076. unsigned idx)
  1077. {
  1078. struct radeon_cs_chunk *ib_chunk = &p->chunks[p->chunk_ib_idx];
  1079. uint32_t header;
  1080. if (idx >= ib_chunk->length_dw) {
  1081. DRM_ERROR("Can not parse packet at %d after CS end %d !\n",
  1082. idx, ib_chunk->length_dw);
  1083. return -EINVAL;
  1084. }
  1085. header = radeon_get_ib_value(p, idx);
  1086. pkt->idx = idx;
  1087. pkt->type = CP_PACKET_GET_TYPE(header);
  1088. pkt->count = CP_PACKET_GET_COUNT(header);
  1089. switch (pkt->type) {
  1090. case PACKET_TYPE0:
  1091. pkt->reg = CP_PACKET0_GET_REG(header);
  1092. pkt->one_reg_wr = CP_PACKET0_GET_ONE_REG_WR(header);
  1093. break;
  1094. case PACKET_TYPE3:
  1095. pkt->opcode = CP_PACKET3_GET_OPCODE(header);
  1096. break;
  1097. case PACKET_TYPE2:
  1098. pkt->count = -1;
  1099. break;
  1100. default:
  1101. DRM_ERROR("Unknown packet type %d at %d !\n", pkt->type, idx);
  1102. return -EINVAL;
  1103. }
  1104. if ((pkt->count + 1 + pkt->idx) >= ib_chunk->length_dw) {
  1105. DRM_ERROR("Packet (%d:%d:%d) end after CS buffer (%d) !\n",
  1106. pkt->idx, pkt->type, pkt->count, ib_chunk->length_dw);
  1107. return -EINVAL;
  1108. }
  1109. return 0;
  1110. }
  1111. /**
  1112. * r100_cs_packet_next_vline() - parse userspace VLINE packet
  1113. * @parser: parser structure holding parsing context.
  1114. *
  1115. * Userspace sends a special sequence for VLINE waits.
  1116. * PACKET0 - VLINE_START_END + value
  1117. * PACKET0 - WAIT_UNTIL +_value
  1118. * RELOC (P3) - crtc_id in reloc.
  1119. *
  1120. * This function parses this and relocates the VLINE START END
  1121. * and WAIT UNTIL packets to the correct crtc.
  1122. * It also detects a switched off crtc and nulls out the
  1123. * wait in that case.
  1124. */
  1125. int r100_cs_packet_parse_vline(struct radeon_cs_parser *p)
  1126. {
  1127. struct drm_mode_object *obj;
  1128. struct drm_crtc *crtc;
  1129. struct radeon_crtc *radeon_crtc;
  1130. struct radeon_cs_packet p3reloc, waitreloc;
  1131. int crtc_id;
  1132. int r;
  1133. uint32_t header, h_idx, reg;
  1134. volatile uint32_t *ib;
  1135. ib = p->ib->ptr;
  1136. /* parse the wait until */
  1137. r = r100_cs_packet_parse(p, &waitreloc, p->idx);
  1138. if (r)
  1139. return r;
  1140. /* check its a wait until and only 1 count */
  1141. if (waitreloc.reg != RADEON_WAIT_UNTIL ||
  1142. waitreloc.count != 0) {
  1143. DRM_ERROR("vline wait had illegal wait until segment\n");
  1144. r = -EINVAL;
  1145. return r;
  1146. }
  1147. if (radeon_get_ib_value(p, waitreloc.idx + 1) != RADEON_WAIT_CRTC_VLINE) {
  1148. DRM_ERROR("vline wait had illegal wait until\n");
  1149. r = -EINVAL;
  1150. return r;
  1151. }
  1152. /* jump over the NOP */
  1153. r = r100_cs_packet_parse(p, &p3reloc, p->idx + waitreloc.count + 2);
  1154. if (r)
  1155. return r;
  1156. h_idx = p->idx - 2;
  1157. p->idx += waitreloc.count + 2;
  1158. p->idx += p3reloc.count + 2;
  1159. header = radeon_get_ib_value(p, h_idx);
  1160. crtc_id = radeon_get_ib_value(p, h_idx + 5);
  1161. reg = CP_PACKET0_GET_REG(header);
  1162. mutex_lock(&p->rdev->ddev->mode_config.mutex);
  1163. obj = drm_mode_object_find(p->rdev->ddev, crtc_id, DRM_MODE_OBJECT_CRTC);
  1164. if (!obj) {
  1165. DRM_ERROR("cannot find crtc %d\n", crtc_id);
  1166. r = -EINVAL;
  1167. goto out;
  1168. }
  1169. crtc = obj_to_crtc(obj);
  1170. radeon_crtc = to_radeon_crtc(crtc);
  1171. crtc_id = radeon_crtc->crtc_id;
  1172. if (!crtc->enabled) {
  1173. /* if the CRTC isn't enabled - we need to nop out the wait until */
  1174. ib[h_idx + 2] = PACKET2(0);
  1175. ib[h_idx + 3] = PACKET2(0);
  1176. } else if (crtc_id == 1) {
  1177. switch (reg) {
  1178. case AVIVO_D1MODE_VLINE_START_END:
  1179. header &= ~R300_CP_PACKET0_REG_MASK;
  1180. header |= AVIVO_D2MODE_VLINE_START_END >> 2;
  1181. break;
  1182. case RADEON_CRTC_GUI_TRIG_VLINE:
  1183. header &= ~R300_CP_PACKET0_REG_MASK;
  1184. header |= RADEON_CRTC2_GUI_TRIG_VLINE >> 2;
  1185. break;
  1186. default:
  1187. DRM_ERROR("unknown crtc reloc\n");
  1188. r = -EINVAL;
  1189. goto out;
  1190. }
  1191. ib[h_idx] = header;
  1192. ib[h_idx + 3] |= RADEON_ENG_DISPLAY_SELECT_CRTC1;
  1193. }
  1194. out:
  1195. mutex_unlock(&p->rdev->ddev->mode_config.mutex);
  1196. return r;
  1197. }
  1198. /**
  1199. * r100_cs_packet_next_reloc() - parse next packet which should be reloc packet3
  1200. * @parser: parser structure holding parsing context.
  1201. * @data: pointer to relocation data
  1202. * @offset_start: starting offset
  1203. * @offset_mask: offset mask (to align start offset on)
  1204. * @reloc: reloc informations
  1205. *
  1206. * Check next packet is relocation packet3, do bo validation and compute
  1207. * GPU offset using the provided start.
  1208. **/
  1209. int r100_cs_packet_next_reloc(struct radeon_cs_parser *p,
  1210. struct radeon_cs_reloc **cs_reloc)
  1211. {
  1212. struct radeon_cs_chunk *relocs_chunk;
  1213. struct radeon_cs_packet p3reloc;
  1214. unsigned idx;
  1215. int r;
  1216. if (p->chunk_relocs_idx == -1) {
  1217. DRM_ERROR("No relocation chunk !\n");
  1218. return -EINVAL;
  1219. }
  1220. *cs_reloc = NULL;
  1221. relocs_chunk = &p->chunks[p->chunk_relocs_idx];
  1222. r = r100_cs_packet_parse(p, &p3reloc, p->idx);
  1223. if (r) {
  1224. return r;
  1225. }
  1226. p->idx += p3reloc.count + 2;
  1227. if (p3reloc.type != PACKET_TYPE3 || p3reloc.opcode != PACKET3_NOP) {
  1228. DRM_ERROR("No packet3 for relocation for packet at %d.\n",
  1229. p3reloc.idx);
  1230. r100_cs_dump_packet(p, &p3reloc);
  1231. return -EINVAL;
  1232. }
  1233. idx = radeon_get_ib_value(p, p3reloc.idx + 1);
  1234. if (idx >= relocs_chunk->length_dw) {
  1235. DRM_ERROR("Relocs at %d after relocations chunk end %d !\n",
  1236. idx, relocs_chunk->length_dw);
  1237. r100_cs_dump_packet(p, &p3reloc);
  1238. return -EINVAL;
  1239. }
  1240. /* FIXME: we assume reloc size is 4 dwords */
  1241. *cs_reloc = p->relocs_ptr[(idx / 4)];
  1242. return 0;
  1243. }
  1244. static int r100_get_vtx_size(uint32_t vtx_fmt)
  1245. {
  1246. int vtx_size;
  1247. vtx_size = 2;
  1248. /* ordered according to bits in spec */
  1249. if (vtx_fmt & RADEON_SE_VTX_FMT_W0)
  1250. vtx_size++;
  1251. if (vtx_fmt & RADEON_SE_VTX_FMT_FPCOLOR)
  1252. vtx_size += 3;
  1253. if (vtx_fmt & RADEON_SE_VTX_FMT_FPALPHA)
  1254. vtx_size++;
  1255. if (vtx_fmt & RADEON_SE_VTX_FMT_PKCOLOR)
  1256. vtx_size++;
  1257. if (vtx_fmt & RADEON_SE_VTX_FMT_FPSPEC)
  1258. vtx_size += 3;
  1259. if (vtx_fmt & RADEON_SE_VTX_FMT_FPFOG)
  1260. vtx_size++;
  1261. if (vtx_fmt & RADEON_SE_VTX_FMT_PKSPEC)
  1262. vtx_size++;
  1263. if (vtx_fmt & RADEON_SE_VTX_FMT_ST0)
  1264. vtx_size += 2;
  1265. if (vtx_fmt & RADEON_SE_VTX_FMT_ST1)
  1266. vtx_size += 2;
  1267. if (vtx_fmt & RADEON_SE_VTX_FMT_Q1)
  1268. vtx_size++;
  1269. if (vtx_fmt & RADEON_SE_VTX_FMT_ST2)
  1270. vtx_size += 2;
  1271. if (vtx_fmt & RADEON_SE_VTX_FMT_Q2)
  1272. vtx_size++;
  1273. if (vtx_fmt & RADEON_SE_VTX_FMT_ST3)
  1274. vtx_size += 2;
  1275. if (vtx_fmt & RADEON_SE_VTX_FMT_Q3)
  1276. vtx_size++;
  1277. if (vtx_fmt & RADEON_SE_VTX_FMT_Q0)
  1278. vtx_size++;
  1279. /* blend weight */
  1280. if (vtx_fmt & (0x7 << 15))
  1281. vtx_size += (vtx_fmt >> 15) & 0x7;
  1282. if (vtx_fmt & RADEON_SE_VTX_FMT_N0)
  1283. vtx_size += 3;
  1284. if (vtx_fmt & RADEON_SE_VTX_FMT_XY1)
  1285. vtx_size += 2;
  1286. if (vtx_fmt & RADEON_SE_VTX_FMT_Z1)
  1287. vtx_size++;
  1288. if (vtx_fmt & RADEON_SE_VTX_FMT_W1)
  1289. vtx_size++;
  1290. if (vtx_fmt & RADEON_SE_VTX_FMT_N1)
  1291. vtx_size++;
  1292. if (vtx_fmt & RADEON_SE_VTX_FMT_Z)
  1293. vtx_size++;
  1294. return vtx_size;
  1295. }
  1296. static int r100_packet0_check(struct radeon_cs_parser *p,
  1297. struct radeon_cs_packet *pkt,
  1298. unsigned idx, unsigned reg)
  1299. {
  1300. struct radeon_cs_reloc *reloc;
  1301. struct r100_cs_track *track;
  1302. volatile uint32_t *ib;
  1303. uint32_t tmp;
  1304. int r;
  1305. int i, face;
  1306. u32 tile_flags = 0;
  1307. u32 idx_value;
  1308. ib = p->ib->ptr;
  1309. track = (struct r100_cs_track *)p->track;
  1310. idx_value = radeon_get_ib_value(p, idx);
  1311. switch (reg) {
  1312. case RADEON_CRTC_GUI_TRIG_VLINE:
  1313. r = r100_cs_packet_parse_vline(p);
  1314. if (r) {
  1315. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1316. idx, reg);
  1317. r100_cs_dump_packet(p, pkt);
  1318. return r;
  1319. }
  1320. break;
  1321. /* FIXME: only allow PACKET3 blit? easier to check for out of
  1322. * range access */
  1323. case RADEON_DST_PITCH_OFFSET:
  1324. case RADEON_SRC_PITCH_OFFSET:
  1325. r = r100_reloc_pitch_offset(p, pkt, idx, reg);
  1326. if (r)
  1327. return r;
  1328. break;
  1329. case RADEON_RB3D_DEPTHOFFSET:
  1330. r = r100_cs_packet_next_reloc(p, &reloc);
  1331. if (r) {
  1332. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1333. idx, reg);
  1334. r100_cs_dump_packet(p, pkt);
  1335. return r;
  1336. }
  1337. track->zb.robj = reloc->robj;
  1338. track->zb.offset = idx_value;
  1339. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  1340. break;
  1341. case RADEON_RB3D_COLOROFFSET:
  1342. r = r100_cs_packet_next_reloc(p, &reloc);
  1343. if (r) {
  1344. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1345. idx, reg);
  1346. r100_cs_dump_packet(p, pkt);
  1347. return r;
  1348. }
  1349. track->cb[0].robj = reloc->robj;
  1350. track->cb[0].offset = idx_value;
  1351. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  1352. break;
  1353. case RADEON_PP_TXOFFSET_0:
  1354. case RADEON_PP_TXOFFSET_1:
  1355. case RADEON_PP_TXOFFSET_2:
  1356. i = (reg - RADEON_PP_TXOFFSET_0) / 24;
  1357. r = r100_cs_packet_next_reloc(p, &reloc);
  1358. if (r) {
  1359. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1360. idx, reg);
  1361. r100_cs_dump_packet(p, pkt);
  1362. return r;
  1363. }
  1364. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  1365. track->textures[i].robj = reloc->robj;
  1366. break;
  1367. case RADEON_PP_CUBIC_OFFSET_T0_0:
  1368. case RADEON_PP_CUBIC_OFFSET_T0_1:
  1369. case RADEON_PP_CUBIC_OFFSET_T0_2:
  1370. case RADEON_PP_CUBIC_OFFSET_T0_3:
  1371. case RADEON_PP_CUBIC_OFFSET_T0_4:
  1372. i = (reg - RADEON_PP_CUBIC_OFFSET_T0_0) / 4;
  1373. r = r100_cs_packet_next_reloc(p, &reloc);
  1374. if (r) {
  1375. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1376. idx, reg);
  1377. r100_cs_dump_packet(p, pkt);
  1378. return r;
  1379. }
  1380. track->textures[0].cube_info[i].offset = idx_value;
  1381. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  1382. track->textures[0].cube_info[i].robj = reloc->robj;
  1383. break;
  1384. case RADEON_PP_CUBIC_OFFSET_T1_0:
  1385. case RADEON_PP_CUBIC_OFFSET_T1_1:
  1386. case RADEON_PP_CUBIC_OFFSET_T1_2:
  1387. case RADEON_PP_CUBIC_OFFSET_T1_3:
  1388. case RADEON_PP_CUBIC_OFFSET_T1_4:
  1389. i = (reg - RADEON_PP_CUBIC_OFFSET_T1_0) / 4;
  1390. r = r100_cs_packet_next_reloc(p, &reloc);
  1391. if (r) {
  1392. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1393. idx, reg);
  1394. r100_cs_dump_packet(p, pkt);
  1395. return r;
  1396. }
  1397. track->textures[1].cube_info[i].offset = idx_value;
  1398. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  1399. track->textures[1].cube_info[i].robj = reloc->robj;
  1400. break;
  1401. case RADEON_PP_CUBIC_OFFSET_T2_0:
  1402. case RADEON_PP_CUBIC_OFFSET_T2_1:
  1403. case RADEON_PP_CUBIC_OFFSET_T2_2:
  1404. case RADEON_PP_CUBIC_OFFSET_T2_3:
  1405. case RADEON_PP_CUBIC_OFFSET_T2_4:
  1406. i = (reg - RADEON_PP_CUBIC_OFFSET_T2_0) / 4;
  1407. r = r100_cs_packet_next_reloc(p, &reloc);
  1408. if (r) {
  1409. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1410. idx, reg);
  1411. r100_cs_dump_packet(p, pkt);
  1412. return r;
  1413. }
  1414. track->textures[2].cube_info[i].offset = idx_value;
  1415. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  1416. track->textures[2].cube_info[i].robj = reloc->robj;
  1417. break;
  1418. case RADEON_RE_WIDTH_HEIGHT:
  1419. track->maxy = ((idx_value >> 16) & 0x7FF);
  1420. break;
  1421. case RADEON_RB3D_COLORPITCH:
  1422. r = r100_cs_packet_next_reloc(p, &reloc);
  1423. if (r) {
  1424. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1425. idx, reg);
  1426. r100_cs_dump_packet(p, pkt);
  1427. return r;
  1428. }
  1429. if (reloc->lobj.tiling_flags & RADEON_TILING_MACRO)
  1430. tile_flags |= RADEON_COLOR_TILE_ENABLE;
  1431. if (reloc->lobj.tiling_flags & RADEON_TILING_MICRO)
  1432. tile_flags |= RADEON_COLOR_MICROTILE_ENABLE;
  1433. tmp = idx_value & ~(0x7 << 16);
  1434. tmp |= tile_flags;
  1435. ib[idx] = tmp;
  1436. track->cb[0].pitch = idx_value & RADEON_COLORPITCH_MASK;
  1437. break;
  1438. case RADEON_RB3D_DEPTHPITCH:
  1439. track->zb.pitch = idx_value & RADEON_DEPTHPITCH_MASK;
  1440. break;
  1441. case RADEON_RB3D_CNTL:
  1442. switch ((idx_value >> RADEON_RB3D_COLOR_FORMAT_SHIFT) & 0x1f) {
  1443. case 7:
  1444. case 8:
  1445. case 9:
  1446. case 11:
  1447. case 12:
  1448. track->cb[0].cpp = 1;
  1449. break;
  1450. case 3:
  1451. case 4:
  1452. case 15:
  1453. track->cb[0].cpp = 2;
  1454. break;
  1455. case 6:
  1456. track->cb[0].cpp = 4;
  1457. break;
  1458. default:
  1459. DRM_ERROR("Invalid color buffer format (%d) !\n",
  1460. ((idx_value >> RADEON_RB3D_COLOR_FORMAT_SHIFT) & 0x1f));
  1461. return -EINVAL;
  1462. }
  1463. track->z_enabled = !!(idx_value & RADEON_Z_ENABLE);
  1464. break;
  1465. case RADEON_RB3D_ZSTENCILCNTL:
  1466. switch (idx_value & 0xf) {
  1467. case 0:
  1468. track->zb.cpp = 2;
  1469. break;
  1470. case 2:
  1471. case 3:
  1472. case 4:
  1473. case 5:
  1474. case 9:
  1475. case 11:
  1476. track->zb.cpp = 4;
  1477. break;
  1478. default:
  1479. break;
  1480. }
  1481. break;
  1482. case RADEON_RB3D_ZPASS_ADDR:
  1483. r = r100_cs_packet_next_reloc(p, &reloc);
  1484. if (r) {
  1485. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1486. idx, reg);
  1487. r100_cs_dump_packet(p, pkt);
  1488. return r;
  1489. }
  1490. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  1491. break;
  1492. case RADEON_PP_CNTL:
  1493. {
  1494. uint32_t temp = idx_value >> 4;
  1495. for (i = 0; i < track->num_texture; i++)
  1496. track->textures[i].enabled = !!(temp & (1 << i));
  1497. }
  1498. break;
  1499. case RADEON_SE_VF_CNTL:
  1500. track->vap_vf_cntl = idx_value;
  1501. break;
  1502. case RADEON_SE_VTX_FMT:
  1503. track->vtx_size = r100_get_vtx_size(idx_value);
  1504. break;
  1505. case RADEON_PP_TEX_SIZE_0:
  1506. case RADEON_PP_TEX_SIZE_1:
  1507. case RADEON_PP_TEX_SIZE_2:
  1508. i = (reg - RADEON_PP_TEX_SIZE_0) / 8;
  1509. track->textures[i].width = (idx_value & RADEON_TEX_USIZE_MASK) + 1;
  1510. track->textures[i].height = ((idx_value & RADEON_TEX_VSIZE_MASK) >> RADEON_TEX_VSIZE_SHIFT) + 1;
  1511. break;
  1512. case RADEON_PP_TEX_PITCH_0:
  1513. case RADEON_PP_TEX_PITCH_1:
  1514. case RADEON_PP_TEX_PITCH_2:
  1515. i = (reg - RADEON_PP_TEX_PITCH_0) / 8;
  1516. track->textures[i].pitch = idx_value + 32;
  1517. break;
  1518. case RADEON_PP_TXFILTER_0:
  1519. case RADEON_PP_TXFILTER_1:
  1520. case RADEON_PP_TXFILTER_2:
  1521. i = (reg - RADEON_PP_TXFILTER_0) / 24;
  1522. track->textures[i].num_levels = ((idx_value & RADEON_MAX_MIP_LEVEL_MASK)
  1523. >> RADEON_MAX_MIP_LEVEL_SHIFT);
  1524. tmp = (idx_value >> 23) & 0x7;
  1525. if (tmp == 2 || tmp == 6)
  1526. track->textures[i].roundup_w = false;
  1527. tmp = (idx_value >> 27) & 0x7;
  1528. if (tmp == 2 || tmp == 6)
  1529. track->textures[i].roundup_h = false;
  1530. break;
  1531. case RADEON_PP_TXFORMAT_0:
  1532. case RADEON_PP_TXFORMAT_1:
  1533. case RADEON_PP_TXFORMAT_2:
  1534. i = (reg - RADEON_PP_TXFORMAT_0) / 24;
  1535. if (idx_value & RADEON_TXFORMAT_NON_POWER2) {
  1536. track->textures[i].use_pitch = 1;
  1537. } else {
  1538. track->textures[i].use_pitch = 0;
  1539. track->textures[i].width = 1 << ((idx_value >> RADEON_TXFORMAT_WIDTH_SHIFT) & RADEON_TXFORMAT_WIDTH_MASK);
  1540. track->textures[i].height = 1 << ((idx_value >> RADEON_TXFORMAT_HEIGHT_SHIFT) & RADEON_TXFORMAT_HEIGHT_MASK);
  1541. }
  1542. if (idx_value & RADEON_TXFORMAT_CUBIC_MAP_ENABLE)
  1543. track->textures[i].tex_coord_type = 2;
  1544. switch ((idx_value & RADEON_TXFORMAT_FORMAT_MASK)) {
  1545. case RADEON_TXFORMAT_I8:
  1546. case RADEON_TXFORMAT_RGB332:
  1547. case RADEON_TXFORMAT_Y8:
  1548. track->textures[i].cpp = 1;
  1549. break;
  1550. case RADEON_TXFORMAT_AI88:
  1551. case RADEON_TXFORMAT_ARGB1555:
  1552. case RADEON_TXFORMAT_RGB565:
  1553. case RADEON_TXFORMAT_ARGB4444:
  1554. case RADEON_TXFORMAT_VYUY422:
  1555. case RADEON_TXFORMAT_YVYU422:
  1556. case RADEON_TXFORMAT_SHADOW16:
  1557. case RADEON_TXFORMAT_LDUDV655:
  1558. case RADEON_TXFORMAT_DUDV88:
  1559. track->textures[i].cpp = 2;
  1560. break;
  1561. case RADEON_TXFORMAT_ARGB8888:
  1562. case RADEON_TXFORMAT_RGBA8888:
  1563. case RADEON_TXFORMAT_SHADOW32:
  1564. case RADEON_TXFORMAT_LDUDUV8888:
  1565. track->textures[i].cpp = 4;
  1566. break;
  1567. case RADEON_TXFORMAT_DXT1:
  1568. track->textures[i].cpp = 1;
  1569. track->textures[i].compress_format = R100_TRACK_COMP_DXT1;
  1570. break;
  1571. case RADEON_TXFORMAT_DXT23:
  1572. case RADEON_TXFORMAT_DXT45:
  1573. track->textures[i].cpp = 1;
  1574. track->textures[i].compress_format = R100_TRACK_COMP_DXT35;
  1575. break;
  1576. }
  1577. track->textures[i].cube_info[4].width = 1 << ((idx_value >> 16) & 0xf);
  1578. track->textures[i].cube_info[4].height = 1 << ((idx_value >> 20) & 0xf);
  1579. break;
  1580. case RADEON_PP_CUBIC_FACES_0:
  1581. case RADEON_PP_CUBIC_FACES_1:
  1582. case RADEON_PP_CUBIC_FACES_2:
  1583. tmp = idx_value;
  1584. i = (reg - RADEON_PP_CUBIC_FACES_0) / 4;
  1585. for (face = 0; face < 4; face++) {
  1586. track->textures[i].cube_info[face].width = 1 << ((tmp >> (face * 8)) & 0xf);
  1587. track->textures[i].cube_info[face].height = 1 << ((tmp >> ((face * 8) + 4)) & 0xf);
  1588. }
  1589. break;
  1590. default:
  1591. printk(KERN_ERR "Forbidden register 0x%04X in cs at %d\n",
  1592. reg, idx);
  1593. return -EINVAL;
  1594. }
  1595. return 0;
  1596. }
  1597. int r100_cs_track_check_pkt3_indx_buffer(struct radeon_cs_parser *p,
  1598. struct radeon_cs_packet *pkt,
  1599. struct radeon_bo *robj)
  1600. {
  1601. unsigned idx;
  1602. u32 value;
  1603. idx = pkt->idx + 1;
  1604. value = radeon_get_ib_value(p, idx + 2);
  1605. if ((value + 1) > radeon_bo_size(robj)) {
  1606. DRM_ERROR("[drm] Buffer too small for PACKET3 INDX_BUFFER "
  1607. "(need %u have %lu) !\n",
  1608. value + 1,
  1609. radeon_bo_size(robj));
  1610. return -EINVAL;
  1611. }
  1612. return 0;
  1613. }
  1614. static int r100_packet3_check(struct radeon_cs_parser *p,
  1615. struct radeon_cs_packet *pkt)
  1616. {
  1617. struct radeon_cs_reloc *reloc;
  1618. struct r100_cs_track *track;
  1619. unsigned idx;
  1620. volatile uint32_t *ib;
  1621. int r;
  1622. ib = p->ib->ptr;
  1623. idx = pkt->idx + 1;
  1624. track = (struct r100_cs_track *)p->track;
  1625. switch (pkt->opcode) {
  1626. case PACKET3_3D_LOAD_VBPNTR:
  1627. r = r100_packet3_load_vbpntr(p, pkt, idx);
  1628. if (r)
  1629. return r;
  1630. break;
  1631. case PACKET3_INDX_BUFFER:
  1632. r = r100_cs_packet_next_reloc(p, &reloc);
  1633. if (r) {
  1634. DRM_ERROR("No reloc for packet3 %d\n", pkt->opcode);
  1635. r100_cs_dump_packet(p, pkt);
  1636. return r;
  1637. }
  1638. ib[idx+1] = radeon_get_ib_value(p, idx+1) + ((u32)reloc->lobj.gpu_offset);
  1639. r = r100_cs_track_check_pkt3_indx_buffer(p, pkt, reloc->robj);
  1640. if (r) {
  1641. return r;
  1642. }
  1643. break;
  1644. case 0x23:
  1645. /* 3D_RNDR_GEN_INDX_PRIM on r100/r200 */
  1646. r = r100_cs_packet_next_reloc(p, &reloc);
  1647. if (r) {
  1648. DRM_ERROR("No reloc for packet3 %d\n", pkt->opcode);
  1649. r100_cs_dump_packet(p, pkt);
  1650. return r;
  1651. }
  1652. ib[idx] = radeon_get_ib_value(p, idx) + ((u32)reloc->lobj.gpu_offset);
  1653. track->num_arrays = 1;
  1654. track->vtx_size = r100_get_vtx_size(radeon_get_ib_value(p, idx + 2));
  1655. track->arrays[0].robj = reloc->robj;
  1656. track->arrays[0].esize = track->vtx_size;
  1657. track->max_indx = radeon_get_ib_value(p, idx+1);
  1658. track->vap_vf_cntl = radeon_get_ib_value(p, idx+3);
  1659. track->immd_dwords = pkt->count - 1;
  1660. r = r100_cs_track_check(p->rdev, track);
  1661. if (r)
  1662. return r;
  1663. break;
  1664. case PACKET3_3D_DRAW_IMMD:
  1665. if (((radeon_get_ib_value(p, idx + 1) >> 4) & 0x3) != 3) {
  1666. DRM_ERROR("PRIM_WALK must be 3 for IMMD draw\n");
  1667. return -EINVAL;
  1668. }
  1669. track->vtx_size = r100_get_vtx_size(radeon_get_ib_value(p, idx + 0));
  1670. track->vap_vf_cntl = radeon_get_ib_value(p, idx + 1);
  1671. track->immd_dwords = pkt->count - 1;
  1672. r = r100_cs_track_check(p->rdev, track);
  1673. if (r)
  1674. return r;
  1675. break;
  1676. /* triggers drawing using in-packet vertex data */
  1677. case PACKET3_3D_DRAW_IMMD_2:
  1678. if (((radeon_get_ib_value(p, idx) >> 4) & 0x3) != 3) {
  1679. DRM_ERROR("PRIM_WALK must be 3 for IMMD draw\n");
  1680. return -EINVAL;
  1681. }
  1682. track->vap_vf_cntl = radeon_get_ib_value(p, idx);
  1683. track->immd_dwords = pkt->count;
  1684. r = r100_cs_track_check(p->rdev, track);
  1685. if (r)
  1686. return r;
  1687. break;
  1688. /* triggers drawing using in-packet vertex data */
  1689. case PACKET3_3D_DRAW_VBUF_2:
  1690. track->vap_vf_cntl = radeon_get_ib_value(p, idx);
  1691. r = r100_cs_track_check(p->rdev, track);
  1692. if (r)
  1693. return r;
  1694. break;
  1695. /* triggers drawing of vertex buffers setup elsewhere */
  1696. case PACKET3_3D_DRAW_INDX_2:
  1697. track->vap_vf_cntl = radeon_get_ib_value(p, idx);
  1698. r = r100_cs_track_check(p->rdev, track);
  1699. if (r)
  1700. return r;
  1701. break;
  1702. /* triggers drawing using indices to vertex buffer */
  1703. case PACKET3_3D_DRAW_VBUF:
  1704. track->vap_vf_cntl = radeon_get_ib_value(p, idx + 1);
  1705. r = r100_cs_track_check(p->rdev, track);
  1706. if (r)
  1707. return r;
  1708. break;
  1709. /* triggers drawing of vertex buffers setup elsewhere */
  1710. case PACKET3_3D_DRAW_INDX:
  1711. track->vap_vf_cntl = radeon_get_ib_value(p, idx + 1);
  1712. r = r100_cs_track_check(p->rdev, track);
  1713. if (r)
  1714. return r;
  1715. break;
  1716. /* triggers drawing using indices to vertex buffer */
  1717. case PACKET3_NOP:
  1718. break;
  1719. default:
  1720. DRM_ERROR("Packet3 opcode %x not supported\n", pkt->opcode);
  1721. return -EINVAL;
  1722. }
  1723. return 0;
  1724. }
  1725. int r100_cs_parse(struct radeon_cs_parser *p)
  1726. {
  1727. struct radeon_cs_packet pkt;
  1728. struct r100_cs_track *track;
  1729. int r;
  1730. track = kzalloc(sizeof(*track), GFP_KERNEL);
  1731. r100_cs_track_clear(p->rdev, track);
  1732. p->track = track;
  1733. do {
  1734. r = r100_cs_packet_parse(p, &pkt, p->idx);
  1735. if (r) {
  1736. return r;
  1737. }
  1738. p->idx += pkt.count + 2;
  1739. switch (pkt.type) {
  1740. case PACKET_TYPE0:
  1741. if (p->rdev->family >= CHIP_R200)
  1742. r = r100_cs_parse_packet0(p, &pkt,
  1743. p->rdev->config.r100.reg_safe_bm,
  1744. p->rdev->config.r100.reg_safe_bm_size,
  1745. &r200_packet0_check);
  1746. else
  1747. r = r100_cs_parse_packet0(p, &pkt,
  1748. p->rdev->config.r100.reg_safe_bm,
  1749. p->rdev->config.r100.reg_safe_bm_size,
  1750. &r100_packet0_check);
  1751. break;
  1752. case PACKET_TYPE2:
  1753. break;
  1754. case PACKET_TYPE3:
  1755. r = r100_packet3_check(p, &pkt);
  1756. break;
  1757. default:
  1758. DRM_ERROR("Unknown packet type %d !\n",
  1759. pkt.type);
  1760. return -EINVAL;
  1761. }
  1762. if (r) {
  1763. return r;
  1764. }
  1765. } while (p->idx < p->chunks[p->chunk_ib_idx].length_dw);
  1766. return 0;
  1767. }
  1768. /*
  1769. * Global GPU functions
  1770. */
  1771. void r100_errata(struct radeon_device *rdev)
  1772. {
  1773. rdev->pll_errata = 0;
  1774. if (rdev->family == CHIP_RV200 || rdev->family == CHIP_RS200) {
  1775. rdev->pll_errata |= CHIP_ERRATA_PLL_DUMMYREADS;
  1776. }
  1777. if (rdev->family == CHIP_RV100 ||
  1778. rdev->family == CHIP_RS100 ||
  1779. rdev->family == CHIP_RS200) {
  1780. rdev->pll_errata |= CHIP_ERRATA_PLL_DELAY;
  1781. }
  1782. }
  1783. /* Wait for vertical sync on primary CRTC */
  1784. void r100_gpu_wait_for_vsync(struct radeon_device *rdev)
  1785. {
  1786. uint32_t crtc_gen_cntl, tmp;
  1787. int i;
  1788. crtc_gen_cntl = RREG32(RADEON_CRTC_GEN_CNTL);
  1789. if ((crtc_gen_cntl & RADEON_CRTC_DISP_REQ_EN_B) ||
  1790. !(crtc_gen_cntl & RADEON_CRTC_EN)) {
  1791. return;
  1792. }
  1793. /* Clear the CRTC_VBLANK_SAVE bit */
  1794. WREG32(RADEON_CRTC_STATUS, RADEON_CRTC_VBLANK_SAVE_CLEAR);
  1795. for (i = 0; i < rdev->usec_timeout; i++) {
  1796. tmp = RREG32(RADEON_CRTC_STATUS);
  1797. if (tmp & RADEON_CRTC_VBLANK_SAVE) {
  1798. return;
  1799. }
  1800. DRM_UDELAY(1);
  1801. }
  1802. }
  1803. /* Wait for vertical sync on secondary CRTC */
  1804. void r100_gpu_wait_for_vsync2(struct radeon_device *rdev)
  1805. {
  1806. uint32_t crtc2_gen_cntl, tmp;
  1807. int i;
  1808. crtc2_gen_cntl = RREG32(RADEON_CRTC2_GEN_CNTL);
  1809. if ((crtc2_gen_cntl & RADEON_CRTC2_DISP_REQ_EN_B) ||
  1810. !(crtc2_gen_cntl & RADEON_CRTC2_EN))
  1811. return;
  1812. /* Clear the CRTC_VBLANK_SAVE bit */
  1813. WREG32(RADEON_CRTC2_STATUS, RADEON_CRTC2_VBLANK_SAVE_CLEAR);
  1814. for (i = 0; i < rdev->usec_timeout; i++) {
  1815. tmp = RREG32(RADEON_CRTC2_STATUS);
  1816. if (tmp & RADEON_CRTC2_VBLANK_SAVE) {
  1817. return;
  1818. }
  1819. DRM_UDELAY(1);
  1820. }
  1821. }
  1822. int r100_rbbm_fifo_wait_for_entry(struct radeon_device *rdev, unsigned n)
  1823. {
  1824. unsigned i;
  1825. uint32_t tmp;
  1826. for (i = 0; i < rdev->usec_timeout; i++) {
  1827. tmp = RREG32(RADEON_RBBM_STATUS) & RADEON_RBBM_FIFOCNT_MASK;
  1828. if (tmp >= n) {
  1829. return 0;
  1830. }
  1831. DRM_UDELAY(1);
  1832. }
  1833. return -1;
  1834. }
  1835. int r100_gui_wait_for_idle(struct radeon_device *rdev)
  1836. {
  1837. unsigned i;
  1838. uint32_t tmp;
  1839. if (r100_rbbm_fifo_wait_for_entry(rdev, 64)) {
  1840. printk(KERN_WARNING "radeon: wait for empty RBBM fifo failed !"
  1841. " Bad things might happen.\n");
  1842. }
  1843. for (i = 0; i < rdev->usec_timeout; i++) {
  1844. tmp = RREG32(RADEON_RBBM_STATUS);
  1845. if (!(tmp & RADEON_RBBM_ACTIVE)) {
  1846. return 0;
  1847. }
  1848. DRM_UDELAY(1);
  1849. }
  1850. return -1;
  1851. }
  1852. int r100_mc_wait_for_idle(struct radeon_device *rdev)
  1853. {
  1854. unsigned i;
  1855. uint32_t tmp;
  1856. for (i = 0; i < rdev->usec_timeout; i++) {
  1857. /* read MC_STATUS */
  1858. tmp = RREG32(RADEON_MC_STATUS);
  1859. if (tmp & RADEON_MC_IDLE) {
  1860. return 0;
  1861. }
  1862. DRM_UDELAY(1);
  1863. }
  1864. return -1;
  1865. }
  1866. void r100_gpu_lockup_update(struct r100_gpu_lockup *lockup, struct radeon_cp *cp)
  1867. {
  1868. lockup->last_cp_rptr = cp->rptr;
  1869. lockup->last_jiffies = jiffies;
  1870. }
  1871. /**
  1872. * r100_gpu_cp_is_lockup() - check if CP is lockup by recording information
  1873. * @rdev: radeon device structure
  1874. * @lockup: r100_gpu_lockup structure holding CP lockup tracking informations
  1875. * @cp: radeon_cp structure holding CP information
  1876. *
  1877. * We don't need to initialize the lockup tracking information as we will either
  1878. * have CP rptr to a different value of jiffies wrap around which will force
  1879. * initialization of the lockup tracking informations.
  1880. *
  1881. * A possible false positivie is if we get call after while and last_cp_rptr ==
  1882. * the current CP rptr, even if it's unlikely it might happen. To avoid this
  1883. * if the elapsed time since last call is bigger than 2 second than we return
  1884. * false and update the tracking information. Due to this the caller must call
  1885. * r100_gpu_cp_is_lockup several time in less than 2sec for lockup to be reported
  1886. * the fencing code should be cautious about that.
  1887. *
  1888. * Caller should write to the ring to force CP to do something so we don't get
  1889. * false positive when CP is just gived nothing to do.
  1890. *
  1891. **/
  1892. bool r100_gpu_cp_is_lockup(struct radeon_device *rdev, struct r100_gpu_lockup *lockup, struct radeon_cp *cp)
  1893. {
  1894. unsigned long cjiffies, elapsed;
  1895. cjiffies = jiffies;
  1896. if (!time_after(cjiffies, lockup->last_jiffies)) {
  1897. /* likely a wrap around */
  1898. lockup->last_cp_rptr = cp->rptr;
  1899. lockup->last_jiffies = jiffies;
  1900. return false;
  1901. }
  1902. if (cp->rptr != lockup->last_cp_rptr) {
  1903. /* CP is still working no lockup */
  1904. lockup->last_cp_rptr = cp->rptr;
  1905. lockup->last_jiffies = jiffies;
  1906. return false;
  1907. }
  1908. elapsed = jiffies_to_msecs(cjiffies - lockup->last_jiffies);
  1909. if (elapsed >= 3000) {
  1910. /* very likely the improbable case where current
  1911. * rptr is equal to last recorded, a while ago, rptr
  1912. * this is more likely a false positive update tracking
  1913. * information which should force us to be recall at
  1914. * latter point
  1915. */
  1916. lockup->last_cp_rptr = cp->rptr;
  1917. lockup->last_jiffies = jiffies;
  1918. return false;
  1919. }
  1920. if (elapsed >= 1000) {
  1921. dev_err(rdev->dev, "GPU lockup CP stall for more than %lumsec\n", elapsed);
  1922. return true;
  1923. }
  1924. /* give a chance to the GPU ... */
  1925. return false;
  1926. }
  1927. bool r100_gpu_is_lockup(struct radeon_device *rdev)
  1928. {
  1929. u32 rbbm_status;
  1930. int r;
  1931. rbbm_status = RREG32(R_000E40_RBBM_STATUS);
  1932. if (!G_000E40_GUI_ACTIVE(rbbm_status)) {
  1933. r100_gpu_lockup_update(&rdev->config.r100.lockup, &rdev->cp);
  1934. return false;
  1935. }
  1936. /* force CP activities */
  1937. r = radeon_ring_lock(rdev, 2);
  1938. if (!r) {
  1939. /* PACKET2 NOP */
  1940. radeon_ring_write(rdev, 0x80000000);
  1941. radeon_ring_write(rdev, 0x80000000);
  1942. radeon_ring_unlock_commit(rdev);
  1943. }
  1944. rdev->cp.rptr = RREG32(RADEON_CP_RB_RPTR);
  1945. return r100_gpu_cp_is_lockup(rdev, &rdev->config.r100.lockup, &rdev->cp);
  1946. }
  1947. void r100_bm_disable(struct radeon_device *rdev)
  1948. {
  1949. u32 tmp;
  1950. /* disable bus mastering */
  1951. tmp = RREG32(R_000030_BUS_CNTL);
  1952. WREG32(R_000030_BUS_CNTL, (tmp & 0xFFFFFFFF) | 0x00000044);
  1953. mdelay(1);
  1954. WREG32(R_000030_BUS_CNTL, (tmp & 0xFFFFFFFF) | 0x00000042);
  1955. mdelay(1);
  1956. WREG32(R_000030_BUS_CNTL, (tmp & 0xFFFFFFFF) | 0x00000040);
  1957. tmp = RREG32(RADEON_BUS_CNTL);
  1958. mdelay(1);
  1959. pci_read_config_word(rdev->pdev, 0x4, (u16*)&tmp);
  1960. pci_write_config_word(rdev->pdev, 0x4, tmp & 0xFFFB);
  1961. mdelay(1);
  1962. }
  1963. int r100_asic_reset(struct radeon_device *rdev)
  1964. {
  1965. struct r100_mc_save save;
  1966. u32 status, tmp;
  1967. r100_mc_stop(rdev, &save);
  1968. status = RREG32(R_000E40_RBBM_STATUS);
  1969. if (!G_000E40_GUI_ACTIVE(status)) {
  1970. return 0;
  1971. }
  1972. status = RREG32(R_000E40_RBBM_STATUS);
  1973. dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status);
  1974. /* stop CP */
  1975. WREG32(RADEON_CP_CSQ_CNTL, 0);
  1976. tmp = RREG32(RADEON_CP_RB_CNTL);
  1977. WREG32(RADEON_CP_RB_CNTL, tmp | RADEON_RB_RPTR_WR_ENA);
  1978. WREG32(RADEON_CP_RB_RPTR_WR, 0);
  1979. WREG32(RADEON_CP_RB_WPTR, 0);
  1980. WREG32(RADEON_CP_RB_CNTL, tmp);
  1981. /* save PCI state */
  1982. pci_save_state(rdev->pdev);
  1983. /* disable bus mastering */
  1984. r100_bm_disable(rdev);
  1985. WREG32(R_0000F0_RBBM_SOFT_RESET, S_0000F0_SOFT_RESET_SE(1) |
  1986. S_0000F0_SOFT_RESET_RE(1) |
  1987. S_0000F0_SOFT_RESET_PP(1) |
  1988. S_0000F0_SOFT_RESET_RB(1));
  1989. RREG32(R_0000F0_RBBM_SOFT_RESET);
  1990. mdelay(500);
  1991. WREG32(R_0000F0_RBBM_SOFT_RESET, 0);
  1992. mdelay(1);
  1993. status = RREG32(R_000E40_RBBM_STATUS);
  1994. dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status);
  1995. /* reset CP */
  1996. WREG32(R_0000F0_RBBM_SOFT_RESET, S_0000F0_SOFT_RESET_CP(1));
  1997. RREG32(R_0000F0_RBBM_SOFT_RESET);
  1998. mdelay(500);
  1999. WREG32(R_0000F0_RBBM_SOFT_RESET, 0);
  2000. mdelay(1);
  2001. status = RREG32(R_000E40_RBBM_STATUS);
  2002. dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status);
  2003. /* restore PCI & busmastering */
  2004. pci_restore_state(rdev->pdev);
  2005. r100_enable_bm(rdev);
  2006. /* Check if GPU is idle */
  2007. if (G_000E40_SE_BUSY(status) || G_000E40_RE_BUSY(status) ||
  2008. G_000E40_TAM_BUSY(status) || G_000E40_PB_BUSY(status)) {
  2009. dev_err(rdev->dev, "failed to reset GPU\n");
  2010. rdev->gpu_lockup = true;
  2011. return -1;
  2012. }
  2013. r100_mc_resume(rdev, &save);
  2014. dev_info(rdev->dev, "GPU reset succeed\n");
  2015. return 0;
  2016. }
  2017. void r100_set_common_regs(struct radeon_device *rdev)
  2018. {
  2019. struct drm_device *dev = rdev->ddev;
  2020. bool force_dac2 = false;
  2021. u32 tmp;
  2022. /* set these so they don't interfere with anything */
  2023. WREG32(RADEON_OV0_SCALE_CNTL, 0);
  2024. WREG32(RADEON_SUBPIC_CNTL, 0);
  2025. WREG32(RADEON_VIPH_CONTROL, 0);
  2026. WREG32(RADEON_I2C_CNTL_1, 0);
  2027. WREG32(RADEON_DVI_I2C_CNTL_1, 0);
  2028. WREG32(RADEON_CAP0_TRIG_CNTL, 0);
  2029. WREG32(RADEON_CAP1_TRIG_CNTL, 0);
  2030. /* always set up dac2 on rn50 and some rv100 as lots
  2031. * of servers seem to wire it up to a VGA port but
  2032. * don't report it in the bios connector
  2033. * table.
  2034. */
  2035. switch (dev->pdev->device) {
  2036. /* RN50 */
  2037. case 0x515e:
  2038. case 0x5969:
  2039. force_dac2 = true;
  2040. break;
  2041. /* RV100*/
  2042. case 0x5159:
  2043. case 0x515a:
  2044. /* DELL triple head servers */
  2045. if ((dev->pdev->subsystem_vendor == 0x1028 /* DELL */) &&
  2046. ((dev->pdev->subsystem_device == 0x016c) ||
  2047. (dev->pdev->subsystem_device == 0x016d) ||
  2048. (dev->pdev->subsystem_device == 0x016e) ||
  2049. (dev->pdev->subsystem_device == 0x016f) ||
  2050. (dev->pdev->subsystem_device == 0x0170) ||
  2051. (dev->pdev->subsystem_device == 0x017d) ||
  2052. (dev->pdev->subsystem_device == 0x017e) ||
  2053. (dev->pdev->subsystem_device == 0x0183) ||
  2054. (dev->pdev->subsystem_device == 0x018a) ||
  2055. (dev->pdev->subsystem_device == 0x019a)))
  2056. force_dac2 = true;
  2057. break;
  2058. }
  2059. if (force_dac2) {
  2060. u32 disp_hw_debug = RREG32(RADEON_DISP_HW_DEBUG);
  2061. u32 tv_dac_cntl = RREG32(RADEON_TV_DAC_CNTL);
  2062. u32 dac2_cntl = RREG32(RADEON_DAC_CNTL2);
  2063. /* For CRT on DAC2, don't turn it on if BIOS didn't
  2064. enable it, even it's detected.
  2065. */
  2066. /* force it to crtc0 */
  2067. dac2_cntl &= ~RADEON_DAC2_DAC_CLK_SEL;
  2068. dac2_cntl |= RADEON_DAC2_DAC2_CLK_SEL;
  2069. disp_hw_debug |= RADEON_CRT2_DISP1_SEL;
  2070. /* set up the TV DAC */
  2071. tv_dac_cntl &= ~(RADEON_TV_DAC_PEDESTAL |
  2072. RADEON_TV_DAC_STD_MASK |
  2073. RADEON_TV_DAC_RDACPD |
  2074. RADEON_TV_DAC_GDACPD |
  2075. RADEON_TV_DAC_BDACPD |
  2076. RADEON_TV_DAC_BGADJ_MASK |
  2077. RADEON_TV_DAC_DACADJ_MASK);
  2078. tv_dac_cntl |= (RADEON_TV_DAC_NBLANK |
  2079. RADEON_TV_DAC_NHOLD |
  2080. RADEON_TV_DAC_STD_PS2 |
  2081. (0x58 << 16));
  2082. WREG32(RADEON_TV_DAC_CNTL, tv_dac_cntl);
  2083. WREG32(RADEON_DISP_HW_DEBUG, disp_hw_debug);
  2084. WREG32(RADEON_DAC_CNTL2, dac2_cntl);
  2085. }
  2086. /* switch PM block to ACPI mode */
  2087. tmp = RREG32_PLL(RADEON_PLL_PWRMGT_CNTL);
  2088. tmp &= ~RADEON_PM_MODE_SEL;
  2089. WREG32_PLL(RADEON_PLL_PWRMGT_CNTL, tmp);
  2090. }
  2091. /*
  2092. * VRAM info
  2093. */
  2094. static void r100_vram_get_type(struct radeon_device *rdev)
  2095. {
  2096. uint32_t tmp;
  2097. rdev->mc.vram_is_ddr = false;
  2098. if (rdev->flags & RADEON_IS_IGP)
  2099. rdev->mc.vram_is_ddr = true;
  2100. else if (RREG32(RADEON_MEM_SDRAM_MODE_REG) & RADEON_MEM_CFG_TYPE_DDR)
  2101. rdev->mc.vram_is_ddr = true;
  2102. if ((rdev->family == CHIP_RV100) ||
  2103. (rdev->family == CHIP_RS100) ||
  2104. (rdev->family == CHIP_RS200)) {
  2105. tmp = RREG32(RADEON_MEM_CNTL);
  2106. if (tmp & RV100_HALF_MODE) {
  2107. rdev->mc.vram_width = 32;
  2108. } else {
  2109. rdev->mc.vram_width = 64;
  2110. }
  2111. if (rdev->flags & RADEON_SINGLE_CRTC) {
  2112. rdev->mc.vram_width /= 4;
  2113. rdev->mc.vram_is_ddr = true;
  2114. }
  2115. } else if (rdev->family <= CHIP_RV280) {
  2116. tmp = RREG32(RADEON_MEM_CNTL);
  2117. if (tmp & RADEON_MEM_NUM_CHANNELS_MASK) {
  2118. rdev->mc.vram_width = 128;
  2119. } else {
  2120. rdev->mc.vram_width = 64;
  2121. }
  2122. } else {
  2123. /* newer IGPs */
  2124. rdev->mc.vram_width = 128;
  2125. }
  2126. }
  2127. static u32 r100_get_accessible_vram(struct radeon_device *rdev)
  2128. {
  2129. u32 aper_size;
  2130. u8 byte;
  2131. aper_size = RREG32(RADEON_CONFIG_APER_SIZE);
  2132. /* Set HDP_APER_CNTL only on cards that are known not to be broken,
  2133. * that is has the 2nd generation multifunction PCI interface
  2134. */
  2135. if (rdev->family == CHIP_RV280 ||
  2136. rdev->family >= CHIP_RV350) {
  2137. WREG32_P(RADEON_HOST_PATH_CNTL, RADEON_HDP_APER_CNTL,
  2138. ~RADEON_HDP_APER_CNTL);
  2139. DRM_INFO("Generation 2 PCI interface, using max accessible memory\n");
  2140. return aper_size * 2;
  2141. }
  2142. /* Older cards have all sorts of funny issues to deal with. First
  2143. * check if it's a multifunction card by reading the PCI config
  2144. * header type... Limit those to one aperture size
  2145. */
  2146. pci_read_config_byte(rdev->pdev, 0xe, &byte);
  2147. if (byte & 0x80) {
  2148. DRM_INFO("Generation 1 PCI interface in multifunction mode\n");
  2149. DRM_INFO("Limiting VRAM to one aperture\n");
  2150. return aper_size;
  2151. }
  2152. /* Single function older card. We read HDP_APER_CNTL to see how the BIOS
  2153. * have set it up. We don't write this as it's broken on some ASICs but
  2154. * we expect the BIOS to have done the right thing (might be too optimistic...)
  2155. */
  2156. if (RREG32(RADEON_HOST_PATH_CNTL) & RADEON_HDP_APER_CNTL)
  2157. return aper_size * 2;
  2158. return aper_size;
  2159. }
  2160. void r100_vram_init_sizes(struct radeon_device *rdev)
  2161. {
  2162. u64 config_aper_size;
  2163. /* work out accessible VRAM */
  2164. rdev->mc.aper_base = drm_get_resource_start(rdev->ddev, 0);
  2165. rdev->mc.aper_size = drm_get_resource_len(rdev->ddev, 0);
  2166. rdev->mc.visible_vram_size = r100_get_accessible_vram(rdev);
  2167. /* FIXME we don't use the second aperture yet when we could use it */
  2168. if (rdev->mc.visible_vram_size > rdev->mc.aper_size)
  2169. rdev->mc.visible_vram_size = rdev->mc.aper_size;
  2170. config_aper_size = RREG32(RADEON_CONFIG_APER_SIZE);
  2171. if (rdev->flags & RADEON_IS_IGP) {
  2172. uint32_t tom;
  2173. /* read NB_TOM to get the amount of ram stolen for the GPU */
  2174. tom = RREG32(RADEON_NB_TOM);
  2175. rdev->mc.real_vram_size = (((tom >> 16) - (tom & 0xffff) + 1) << 16);
  2176. WREG32(RADEON_CONFIG_MEMSIZE, rdev->mc.real_vram_size);
  2177. rdev->mc.mc_vram_size = rdev->mc.real_vram_size;
  2178. } else {
  2179. rdev->mc.real_vram_size = RREG32(RADEON_CONFIG_MEMSIZE);
  2180. /* Some production boards of m6 will report 0
  2181. * if it's 8 MB
  2182. */
  2183. if (rdev->mc.real_vram_size == 0) {
  2184. rdev->mc.real_vram_size = 8192 * 1024;
  2185. WREG32(RADEON_CONFIG_MEMSIZE, rdev->mc.real_vram_size);
  2186. }
  2187. /* Fix for RN50, M6, M7 with 8/16/32(??) MBs of VRAM -
  2188. * Novell bug 204882 + along with lots of ubuntu ones
  2189. */
  2190. if (config_aper_size > rdev->mc.real_vram_size)
  2191. rdev->mc.mc_vram_size = config_aper_size;
  2192. else
  2193. rdev->mc.mc_vram_size = rdev->mc.real_vram_size;
  2194. }
  2195. }
  2196. void r100_vga_set_state(struct radeon_device *rdev, bool state)
  2197. {
  2198. uint32_t temp;
  2199. temp = RREG32(RADEON_CONFIG_CNTL);
  2200. if (state == false) {
  2201. temp &= ~(1<<8);
  2202. temp |= (1<<9);
  2203. } else {
  2204. temp &= ~(1<<9);
  2205. }
  2206. WREG32(RADEON_CONFIG_CNTL, temp);
  2207. }
  2208. void r100_mc_init(struct radeon_device *rdev)
  2209. {
  2210. u64 base;
  2211. r100_vram_get_type(rdev);
  2212. r100_vram_init_sizes(rdev);
  2213. base = rdev->mc.aper_base;
  2214. if (rdev->flags & RADEON_IS_IGP)
  2215. base = (RREG32(RADEON_NB_TOM) & 0xffff) << 16;
  2216. radeon_vram_location(rdev, &rdev->mc, base);
  2217. if (!(rdev->flags & RADEON_IS_AGP))
  2218. radeon_gtt_location(rdev, &rdev->mc);
  2219. radeon_update_bandwidth_info(rdev);
  2220. }
  2221. /*
  2222. * Indirect registers accessor
  2223. */
  2224. void r100_pll_errata_after_index(struct radeon_device *rdev)
  2225. {
  2226. if (!(rdev->pll_errata & CHIP_ERRATA_PLL_DUMMYREADS)) {
  2227. return;
  2228. }
  2229. (void)RREG32(RADEON_CLOCK_CNTL_DATA);
  2230. (void)RREG32(RADEON_CRTC_GEN_CNTL);
  2231. }
  2232. static void r100_pll_errata_after_data(struct radeon_device *rdev)
  2233. {
  2234. /* This workarounds is necessary on RV100, RS100 and RS200 chips
  2235. * or the chip could hang on a subsequent access
  2236. */
  2237. if (rdev->pll_errata & CHIP_ERRATA_PLL_DELAY) {
  2238. udelay(5000);
  2239. }
  2240. /* This function is required to workaround a hardware bug in some (all?)
  2241. * revisions of the R300. This workaround should be called after every
  2242. * CLOCK_CNTL_INDEX register access. If not, register reads afterward
  2243. * may not be correct.
  2244. */
  2245. if (rdev->pll_errata & CHIP_ERRATA_R300_CG) {
  2246. uint32_t save, tmp;
  2247. save = RREG32(RADEON_CLOCK_CNTL_INDEX);
  2248. tmp = save & ~(0x3f | RADEON_PLL_WR_EN);
  2249. WREG32(RADEON_CLOCK_CNTL_INDEX, tmp);
  2250. tmp = RREG32(RADEON_CLOCK_CNTL_DATA);
  2251. WREG32(RADEON_CLOCK_CNTL_INDEX, save);
  2252. }
  2253. }
  2254. uint32_t r100_pll_rreg(struct radeon_device *rdev, uint32_t reg)
  2255. {
  2256. uint32_t data;
  2257. WREG8(RADEON_CLOCK_CNTL_INDEX, reg & 0x3f);
  2258. r100_pll_errata_after_index(rdev);
  2259. data = RREG32(RADEON_CLOCK_CNTL_DATA);
  2260. r100_pll_errata_after_data(rdev);
  2261. return data;
  2262. }
  2263. void r100_pll_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
  2264. {
  2265. WREG8(RADEON_CLOCK_CNTL_INDEX, ((reg & 0x3f) | RADEON_PLL_WR_EN));
  2266. r100_pll_errata_after_index(rdev);
  2267. WREG32(RADEON_CLOCK_CNTL_DATA, v);
  2268. r100_pll_errata_after_data(rdev);
  2269. }
  2270. void r100_set_safe_registers(struct radeon_device *rdev)
  2271. {
  2272. if (ASIC_IS_RN50(rdev)) {
  2273. rdev->config.r100.reg_safe_bm = rn50_reg_safe_bm;
  2274. rdev->config.r100.reg_safe_bm_size = ARRAY_SIZE(rn50_reg_safe_bm);
  2275. } else if (rdev->family < CHIP_R200) {
  2276. rdev->config.r100.reg_safe_bm = r100_reg_safe_bm;
  2277. rdev->config.r100.reg_safe_bm_size = ARRAY_SIZE(r100_reg_safe_bm);
  2278. } else {
  2279. r200_set_safe_registers(rdev);
  2280. }
  2281. }
  2282. /*
  2283. * Debugfs info
  2284. */
  2285. #if defined(CONFIG_DEBUG_FS)
  2286. static int r100_debugfs_rbbm_info(struct seq_file *m, void *data)
  2287. {
  2288. struct drm_info_node *node = (struct drm_info_node *) m->private;
  2289. struct drm_device *dev = node->minor->dev;
  2290. struct radeon_device *rdev = dev->dev_private;
  2291. uint32_t reg, value;
  2292. unsigned i;
  2293. seq_printf(m, "RBBM_STATUS 0x%08x\n", RREG32(RADEON_RBBM_STATUS));
  2294. seq_printf(m, "RBBM_CMDFIFO_STAT 0x%08x\n", RREG32(0xE7C));
  2295. seq_printf(m, "CP_STAT 0x%08x\n", RREG32(RADEON_CP_STAT));
  2296. for (i = 0; i < 64; i++) {
  2297. WREG32(RADEON_RBBM_CMDFIFO_ADDR, i | 0x100);
  2298. reg = (RREG32(RADEON_RBBM_CMDFIFO_DATA) - 1) >> 2;
  2299. WREG32(RADEON_RBBM_CMDFIFO_ADDR, i);
  2300. value = RREG32(RADEON_RBBM_CMDFIFO_DATA);
  2301. seq_printf(m, "[0x%03X] 0x%04X=0x%08X\n", i, reg, value);
  2302. }
  2303. return 0;
  2304. }
  2305. static int r100_debugfs_cp_ring_info(struct seq_file *m, void *data)
  2306. {
  2307. struct drm_info_node *node = (struct drm_info_node *) m->private;
  2308. struct drm_device *dev = node->minor->dev;
  2309. struct radeon_device *rdev = dev->dev_private;
  2310. uint32_t rdp, wdp;
  2311. unsigned count, i, j;
  2312. radeon_ring_free_size(rdev);
  2313. rdp = RREG32(RADEON_CP_RB_RPTR);
  2314. wdp = RREG32(RADEON_CP_RB_WPTR);
  2315. count = (rdp + rdev->cp.ring_size - wdp) & rdev->cp.ptr_mask;
  2316. seq_printf(m, "CP_STAT 0x%08x\n", RREG32(RADEON_CP_STAT));
  2317. seq_printf(m, "CP_RB_WPTR 0x%08x\n", wdp);
  2318. seq_printf(m, "CP_RB_RPTR 0x%08x\n", rdp);
  2319. seq_printf(m, "%u free dwords in ring\n", rdev->cp.ring_free_dw);
  2320. seq_printf(m, "%u dwords in ring\n", count);
  2321. for (j = 0; j <= count; j++) {
  2322. i = (rdp + j) & rdev->cp.ptr_mask;
  2323. seq_printf(m, "r[%04d]=0x%08x\n", i, rdev->cp.ring[i]);
  2324. }
  2325. return 0;
  2326. }
  2327. static int r100_debugfs_cp_csq_fifo(struct seq_file *m, void *data)
  2328. {
  2329. struct drm_info_node *node = (struct drm_info_node *) m->private;
  2330. struct drm_device *dev = node->minor->dev;
  2331. struct radeon_device *rdev = dev->dev_private;
  2332. uint32_t csq_stat, csq2_stat, tmp;
  2333. unsigned r_rptr, r_wptr, ib1_rptr, ib1_wptr, ib2_rptr, ib2_wptr;
  2334. unsigned i;
  2335. seq_printf(m, "CP_STAT 0x%08x\n", RREG32(RADEON_CP_STAT));
  2336. seq_printf(m, "CP_CSQ_MODE 0x%08x\n", RREG32(RADEON_CP_CSQ_MODE));
  2337. csq_stat = RREG32(RADEON_CP_CSQ_STAT);
  2338. csq2_stat = RREG32(RADEON_CP_CSQ2_STAT);
  2339. r_rptr = (csq_stat >> 0) & 0x3ff;
  2340. r_wptr = (csq_stat >> 10) & 0x3ff;
  2341. ib1_rptr = (csq_stat >> 20) & 0x3ff;
  2342. ib1_wptr = (csq2_stat >> 0) & 0x3ff;
  2343. ib2_rptr = (csq2_stat >> 10) & 0x3ff;
  2344. ib2_wptr = (csq2_stat >> 20) & 0x3ff;
  2345. seq_printf(m, "CP_CSQ_STAT 0x%08x\n", csq_stat);
  2346. seq_printf(m, "CP_CSQ2_STAT 0x%08x\n", csq2_stat);
  2347. seq_printf(m, "Ring rptr %u\n", r_rptr);
  2348. seq_printf(m, "Ring wptr %u\n", r_wptr);
  2349. seq_printf(m, "Indirect1 rptr %u\n", ib1_rptr);
  2350. seq_printf(m, "Indirect1 wptr %u\n", ib1_wptr);
  2351. seq_printf(m, "Indirect2 rptr %u\n", ib2_rptr);
  2352. seq_printf(m, "Indirect2 wptr %u\n", ib2_wptr);
  2353. /* FIXME: 0, 128, 640 depends on fifo setup see cp_init_kms
  2354. * 128 = indirect1_start * 8 & 640 = indirect2_start * 8 */
  2355. seq_printf(m, "Ring fifo:\n");
  2356. for (i = 0; i < 256; i++) {
  2357. WREG32(RADEON_CP_CSQ_ADDR, i << 2);
  2358. tmp = RREG32(RADEON_CP_CSQ_DATA);
  2359. seq_printf(m, "rfifo[%04d]=0x%08X\n", i, tmp);
  2360. }
  2361. seq_printf(m, "Indirect1 fifo:\n");
  2362. for (i = 256; i <= 512; i++) {
  2363. WREG32(RADEON_CP_CSQ_ADDR, i << 2);
  2364. tmp = RREG32(RADEON_CP_CSQ_DATA);
  2365. seq_printf(m, "ib1fifo[%04d]=0x%08X\n", i, tmp);
  2366. }
  2367. seq_printf(m, "Indirect2 fifo:\n");
  2368. for (i = 640; i < ib1_wptr; i++) {
  2369. WREG32(RADEON_CP_CSQ_ADDR, i << 2);
  2370. tmp = RREG32(RADEON_CP_CSQ_DATA);
  2371. seq_printf(m, "ib2fifo[%04d]=0x%08X\n", i, tmp);
  2372. }
  2373. return 0;
  2374. }
  2375. static int r100_debugfs_mc_info(struct seq_file *m, void *data)
  2376. {
  2377. struct drm_info_node *node = (struct drm_info_node *) m->private;
  2378. struct drm_device *dev = node->minor->dev;
  2379. struct radeon_device *rdev = dev->dev_private;
  2380. uint32_t tmp;
  2381. tmp = RREG32(RADEON_CONFIG_MEMSIZE);
  2382. seq_printf(m, "CONFIG_MEMSIZE 0x%08x\n", tmp);
  2383. tmp = RREG32(RADEON_MC_FB_LOCATION);
  2384. seq_printf(m, "MC_FB_LOCATION 0x%08x\n", tmp);
  2385. tmp = RREG32(RADEON_BUS_CNTL);
  2386. seq_printf(m, "BUS_CNTL 0x%08x\n", tmp);
  2387. tmp = RREG32(RADEON_MC_AGP_LOCATION);
  2388. seq_printf(m, "MC_AGP_LOCATION 0x%08x\n", tmp);
  2389. tmp = RREG32(RADEON_AGP_BASE);
  2390. seq_printf(m, "AGP_BASE 0x%08x\n", tmp);
  2391. tmp = RREG32(RADEON_HOST_PATH_CNTL);
  2392. seq_printf(m, "HOST_PATH_CNTL 0x%08x\n", tmp);
  2393. tmp = RREG32(0x01D0);
  2394. seq_printf(m, "AIC_CTRL 0x%08x\n", tmp);
  2395. tmp = RREG32(RADEON_AIC_LO_ADDR);
  2396. seq_printf(m, "AIC_LO_ADDR 0x%08x\n", tmp);
  2397. tmp = RREG32(RADEON_AIC_HI_ADDR);
  2398. seq_printf(m, "AIC_HI_ADDR 0x%08x\n", tmp);
  2399. tmp = RREG32(0x01E4);
  2400. seq_printf(m, "AIC_TLB_ADDR 0x%08x\n", tmp);
  2401. return 0;
  2402. }
  2403. static struct drm_info_list r100_debugfs_rbbm_list[] = {
  2404. {"r100_rbbm_info", r100_debugfs_rbbm_info, 0, NULL},
  2405. };
  2406. static struct drm_info_list r100_debugfs_cp_list[] = {
  2407. {"r100_cp_ring_info", r100_debugfs_cp_ring_info, 0, NULL},
  2408. {"r100_cp_csq_fifo", r100_debugfs_cp_csq_fifo, 0, NULL},
  2409. };
  2410. static struct drm_info_list r100_debugfs_mc_info_list[] = {
  2411. {"r100_mc_info", r100_debugfs_mc_info, 0, NULL},
  2412. };
  2413. #endif
  2414. int r100_debugfs_rbbm_init(struct radeon_device *rdev)
  2415. {
  2416. #if defined(CONFIG_DEBUG_FS)
  2417. return radeon_debugfs_add_files(rdev, r100_debugfs_rbbm_list, 1);
  2418. #else
  2419. return 0;
  2420. #endif
  2421. }
  2422. int r100_debugfs_cp_init(struct radeon_device *rdev)
  2423. {
  2424. #if defined(CONFIG_DEBUG_FS)
  2425. return radeon_debugfs_add_files(rdev, r100_debugfs_cp_list, 2);
  2426. #else
  2427. return 0;
  2428. #endif
  2429. }
  2430. int r100_debugfs_mc_info_init(struct radeon_device *rdev)
  2431. {
  2432. #if defined(CONFIG_DEBUG_FS)
  2433. return radeon_debugfs_add_files(rdev, r100_debugfs_mc_info_list, 1);
  2434. #else
  2435. return 0;
  2436. #endif
  2437. }
  2438. int r100_set_surface_reg(struct radeon_device *rdev, int reg,
  2439. uint32_t tiling_flags, uint32_t pitch,
  2440. uint32_t offset, uint32_t obj_size)
  2441. {
  2442. int surf_index = reg * 16;
  2443. int flags = 0;
  2444. /* r100/r200 divide by 16 */
  2445. if (rdev->family < CHIP_R300)
  2446. flags = pitch / 16;
  2447. else
  2448. flags = pitch / 8;
  2449. if (rdev->family <= CHIP_RS200) {
  2450. if ((tiling_flags & (RADEON_TILING_MACRO|RADEON_TILING_MICRO))
  2451. == (RADEON_TILING_MACRO|RADEON_TILING_MICRO))
  2452. flags |= RADEON_SURF_TILE_COLOR_BOTH;
  2453. if (tiling_flags & RADEON_TILING_MACRO)
  2454. flags |= RADEON_SURF_TILE_COLOR_MACRO;
  2455. } else if (rdev->family <= CHIP_RV280) {
  2456. if (tiling_flags & (RADEON_TILING_MACRO))
  2457. flags |= R200_SURF_TILE_COLOR_MACRO;
  2458. if (tiling_flags & RADEON_TILING_MICRO)
  2459. flags |= R200_SURF_TILE_COLOR_MICRO;
  2460. } else {
  2461. if (tiling_flags & RADEON_TILING_MACRO)
  2462. flags |= R300_SURF_TILE_MACRO;
  2463. if (tiling_flags & RADEON_TILING_MICRO)
  2464. flags |= R300_SURF_TILE_MICRO;
  2465. }
  2466. if (tiling_flags & RADEON_TILING_SWAP_16BIT)
  2467. flags |= RADEON_SURF_AP0_SWP_16BPP | RADEON_SURF_AP1_SWP_16BPP;
  2468. if (tiling_flags & RADEON_TILING_SWAP_32BIT)
  2469. flags |= RADEON_SURF_AP0_SWP_32BPP | RADEON_SURF_AP1_SWP_32BPP;
  2470. DRM_DEBUG("writing surface %d %d %x %x\n", reg, flags, offset, offset+obj_size-1);
  2471. WREG32(RADEON_SURFACE0_INFO + surf_index, flags);
  2472. WREG32(RADEON_SURFACE0_LOWER_BOUND + surf_index, offset);
  2473. WREG32(RADEON_SURFACE0_UPPER_BOUND + surf_index, offset + obj_size - 1);
  2474. return 0;
  2475. }
  2476. void r100_clear_surface_reg(struct radeon_device *rdev, int reg)
  2477. {
  2478. int surf_index = reg * 16;
  2479. WREG32(RADEON_SURFACE0_INFO + surf_index, 0);
  2480. }
  2481. void r100_bandwidth_update(struct radeon_device *rdev)
  2482. {
  2483. fixed20_12 trcd_ff, trp_ff, tras_ff, trbs_ff, tcas_ff;
  2484. fixed20_12 sclk_ff, mclk_ff, sclk_eff_ff, sclk_delay_ff;
  2485. fixed20_12 peak_disp_bw, mem_bw, pix_clk, pix_clk2, temp_ff, crit_point_ff;
  2486. uint32_t temp, data, mem_trcd, mem_trp, mem_tras;
  2487. fixed20_12 memtcas_ff[8] = {
  2488. fixed_init(1),
  2489. fixed_init(2),
  2490. fixed_init(3),
  2491. fixed_init(0),
  2492. fixed_init_half(1),
  2493. fixed_init_half(2),
  2494. fixed_init(0),
  2495. };
  2496. fixed20_12 memtcas_rs480_ff[8] = {
  2497. fixed_init(0),
  2498. fixed_init(1),
  2499. fixed_init(2),
  2500. fixed_init(3),
  2501. fixed_init(0),
  2502. fixed_init_half(1),
  2503. fixed_init_half(2),
  2504. fixed_init_half(3),
  2505. };
  2506. fixed20_12 memtcas2_ff[8] = {
  2507. fixed_init(0),
  2508. fixed_init(1),
  2509. fixed_init(2),
  2510. fixed_init(3),
  2511. fixed_init(4),
  2512. fixed_init(5),
  2513. fixed_init(6),
  2514. fixed_init(7),
  2515. };
  2516. fixed20_12 memtrbs[8] = {
  2517. fixed_init(1),
  2518. fixed_init_half(1),
  2519. fixed_init(2),
  2520. fixed_init_half(2),
  2521. fixed_init(3),
  2522. fixed_init_half(3),
  2523. fixed_init(4),
  2524. fixed_init_half(4)
  2525. };
  2526. fixed20_12 memtrbs_r4xx[8] = {
  2527. fixed_init(4),
  2528. fixed_init(5),
  2529. fixed_init(6),
  2530. fixed_init(7),
  2531. fixed_init(8),
  2532. fixed_init(9),
  2533. fixed_init(10),
  2534. fixed_init(11)
  2535. };
  2536. fixed20_12 min_mem_eff;
  2537. fixed20_12 mc_latency_sclk, mc_latency_mclk, k1;
  2538. fixed20_12 cur_latency_mclk, cur_latency_sclk;
  2539. fixed20_12 disp_latency, disp_latency_overhead, disp_drain_rate,
  2540. disp_drain_rate2, read_return_rate;
  2541. fixed20_12 time_disp1_drop_priority;
  2542. int c;
  2543. int cur_size = 16; /* in octawords */
  2544. int critical_point = 0, critical_point2;
  2545. /* uint32_t read_return_rate, time_disp1_drop_priority; */
  2546. int stop_req, max_stop_req;
  2547. struct drm_display_mode *mode1 = NULL;
  2548. struct drm_display_mode *mode2 = NULL;
  2549. uint32_t pixel_bytes1 = 0;
  2550. uint32_t pixel_bytes2 = 0;
  2551. radeon_update_display_priority(rdev);
  2552. if (rdev->mode_info.crtcs[0]->base.enabled) {
  2553. mode1 = &rdev->mode_info.crtcs[0]->base.mode;
  2554. pixel_bytes1 = rdev->mode_info.crtcs[0]->base.fb->bits_per_pixel / 8;
  2555. }
  2556. if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
  2557. if (rdev->mode_info.crtcs[1]->base.enabled) {
  2558. mode2 = &rdev->mode_info.crtcs[1]->base.mode;
  2559. pixel_bytes2 = rdev->mode_info.crtcs[1]->base.fb->bits_per_pixel / 8;
  2560. }
  2561. }
  2562. min_mem_eff.full = rfixed_const_8(0);
  2563. /* get modes */
  2564. if ((rdev->disp_priority == 2) && ASIC_IS_R300(rdev)) {
  2565. uint32_t mc_init_misc_lat_timer = RREG32(R300_MC_INIT_MISC_LAT_TIMER);
  2566. mc_init_misc_lat_timer &= ~(R300_MC_DISP1R_INIT_LAT_MASK << R300_MC_DISP1R_INIT_LAT_SHIFT);
  2567. mc_init_misc_lat_timer &= ~(R300_MC_DISP0R_INIT_LAT_MASK << R300_MC_DISP0R_INIT_LAT_SHIFT);
  2568. /* check crtc enables */
  2569. if (mode2)
  2570. mc_init_misc_lat_timer |= (1 << R300_MC_DISP1R_INIT_LAT_SHIFT);
  2571. if (mode1)
  2572. mc_init_misc_lat_timer |= (1 << R300_MC_DISP0R_INIT_LAT_SHIFT);
  2573. WREG32(R300_MC_INIT_MISC_LAT_TIMER, mc_init_misc_lat_timer);
  2574. }
  2575. /*
  2576. * determine is there is enough bw for current mode
  2577. */
  2578. sclk_ff = rdev->pm.sclk;
  2579. mclk_ff = rdev->pm.mclk;
  2580. temp = (rdev->mc.vram_width / 8) * (rdev->mc.vram_is_ddr ? 2 : 1);
  2581. temp_ff.full = rfixed_const(temp);
  2582. mem_bw.full = rfixed_mul(mclk_ff, temp_ff);
  2583. pix_clk.full = 0;
  2584. pix_clk2.full = 0;
  2585. peak_disp_bw.full = 0;
  2586. if (mode1) {
  2587. temp_ff.full = rfixed_const(1000);
  2588. pix_clk.full = rfixed_const(mode1->clock); /* convert to fixed point */
  2589. pix_clk.full = rfixed_div(pix_clk, temp_ff);
  2590. temp_ff.full = rfixed_const(pixel_bytes1);
  2591. peak_disp_bw.full += rfixed_mul(pix_clk, temp_ff);
  2592. }
  2593. if (mode2) {
  2594. temp_ff.full = rfixed_const(1000);
  2595. pix_clk2.full = rfixed_const(mode2->clock); /* convert to fixed point */
  2596. pix_clk2.full = rfixed_div(pix_clk2, temp_ff);
  2597. temp_ff.full = rfixed_const(pixel_bytes2);
  2598. peak_disp_bw.full += rfixed_mul(pix_clk2, temp_ff);
  2599. }
  2600. mem_bw.full = rfixed_mul(mem_bw, min_mem_eff);
  2601. if (peak_disp_bw.full >= mem_bw.full) {
  2602. DRM_ERROR("You may not have enough display bandwidth for current mode\n"
  2603. "If you have flickering problem, try to lower resolution, refresh rate, or color depth\n");
  2604. }
  2605. /* Get values from the EXT_MEM_CNTL register...converting its contents. */
  2606. temp = RREG32(RADEON_MEM_TIMING_CNTL);
  2607. if ((rdev->family == CHIP_RV100) || (rdev->flags & RADEON_IS_IGP)) { /* RV100, M6, IGPs */
  2608. mem_trcd = ((temp >> 2) & 0x3) + 1;
  2609. mem_trp = ((temp & 0x3)) + 1;
  2610. mem_tras = ((temp & 0x70) >> 4) + 1;
  2611. } else if (rdev->family == CHIP_R300 ||
  2612. rdev->family == CHIP_R350) { /* r300, r350 */
  2613. mem_trcd = (temp & 0x7) + 1;
  2614. mem_trp = ((temp >> 8) & 0x7) + 1;
  2615. mem_tras = ((temp >> 11) & 0xf) + 4;
  2616. } else if (rdev->family == CHIP_RV350 ||
  2617. rdev->family <= CHIP_RV380) {
  2618. /* rv3x0 */
  2619. mem_trcd = (temp & 0x7) + 3;
  2620. mem_trp = ((temp >> 8) & 0x7) + 3;
  2621. mem_tras = ((temp >> 11) & 0xf) + 6;
  2622. } else if (rdev->family == CHIP_R420 ||
  2623. rdev->family == CHIP_R423 ||
  2624. rdev->family == CHIP_RV410) {
  2625. /* r4xx */
  2626. mem_trcd = (temp & 0xf) + 3;
  2627. if (mem_trcd > 15)
  2628. mem_trcd = 15;
  2629. mem_trp = ((temp >> 8) & 0xf) + 3;
  2630. if (mem_trp > 15)
  2631. mem_trp = 15;
  2632. mem_tras = ((temp >> 12) & 0x1f) + 6;
  2633. if (mem_tras > 31)
  2634. mem_tras = 31;
  2635. } else { /* RV200, R200 */
  2636. mem_trcd = (temp & 0x7) + 1;
  2637. mem_trp = ((temp >> 8) & 0x7) + 1;
  2638. mem_tras = ((temp >> 12) & 0xf) + 4;
  2639. }
  2640. /* convert to FF */
  2641. trcd_ff.full = rfixed_const(mem_trcd);
  2642. trp_ff.full = rfixed_const(mem_trp);
  2643. tras_ff.full = rfixed_const(mem_tras);
  2644. /* Get values from the MEM_SDRAM_MODE_REG register...converting its */
  2645. temp = RREG32(RADEON_MEM_SDRAM_MODE_REG);
  2646. data = (temp & (7 << 20)) >> 20;
  2647. if ((rdev->family == CHIP_RV100) || rdev->flags & RADEON_IS_IGP) {
  2648. if (rdev->family == CHIP_RS480) /* don't think rs400 */
  2649. tcas_ff = memtcas_rs480_ff[data];
  2650. else
  2651. tcas_ff = memtcas_ff[data];
  2652. } else
  2653. tcas_ff = memtcas2_ff[data];
  2654. if (rdev->family == CHIP_RS400 ||
  2655. rdev->family == CHIP_RS480) {
  2656. /* extra cas latency stored in bits 23-25 0-4 clocks */
  2657. data = (temp >> 23) & 0x7;
  2658. if (data < 5)
  2659. tcas_ff.full += rfixed_const(data);
  2660. }
  2661. if (ASIC_IS_R300(rdev) && !(rdev->flags & RADEON_IS_IGP)) {
  2662. /* on the R300, Tcas is included in Trbs.
  2663. */
  2664. temp = RREG32(RADEON_MEM_CNTL);
  2665. data = (R300_MEM_NUM_CHANNELS_MASK & temp);
  2666. if (data == 1) {
  2667. if (R300_MEM_USE_CD_CH_ONLY & temp) {
  2668. temp = RREG32(R300_MC_IND_INDEX);
  2669. temp &= ~R300_MC_IND_ADDR_MASK;
  2670. temp |= R300_MC_READ_CNTL_CD_mcind;
  2671. WREG32(R300_MC_IND_INDEX, temp);
  2672. temp = RREG32(R300_MC_IND_DATA);
  2673. data = (R300_MEM_RBS_POSITION_C_MASK & temp);
  2674. } else {
  2675. temp = RREG32(R300_MC_READ_CNTL_AB);
  2676. data = (R300_MEM_RBS_POSITION_A_MASK & temp);
  2677. }
  2678. } else {
  2679. temp = RREG32(R300_MC_READ_CNTL_AB);
  2680. data = (R300_MEM_RBS_POSITION_A_MASK & temp);
  2681. }
  2682. if (rdev->family == CHIP_RV410 ||
  2683. rdev->family == CHIP_R420 ||
  2684. rdev->family == CHIP_R423)
  2685. trbs_ff = memtrbs_r4xx[data];
  2686. else
  2687. trbs_ff = memtrbs[data];
  2688. tcas_ff.full += trbs_ff.full;
  2689. }
  2690. sclk_eff_ff.full = sclk_ff.full;
  2691. if (rdev->flags & RADEON_IS_AGP) {
  2692. fixed20_12 agpmode_ff;
  2693. agpmode_ff.full = rfixed_const(radeon_agpmode);
  2694. temp_ff.full = rfixed_const_666(16);
  2695. sclk_eff_ff.full -= rfixed_mul(agpmode_ff, temp_ff);
  2696. }
  2697. /* TODO PCIE lanes may affect this - agpmode == 16?? */
  2698. if (ASIC_IS_R300(rdev)) {
  2699. sclk_delay_ff.full = rfixed_const(250);
  2700. } else {
  2701. if ((rdev->family == CHIP_RV100) ||
  2702. rdev->flags & RADEON_IS_IGP) {
  2703. if (rdev->mc.vram_is_ddr)
  2704. sclk_delay_ff.full = rfixed_const(41);
  2705. else
  2706. sclk_delay_ff.full = rfixed_const(33);
  2707. } else {
  2708. if (rdev->mc.vram_width == 128)
  2709. sclk_delay_ff.full = rfixed_const(57);
  2710. else
  2711. sclk_delay_ff.full = rfixed_const(41);
  2712. }
  2713. }
  2714. mc_latency_sclk.full = rfixed_div(sclk_delay_ff, sclk_eff_ff);
  2715. if (rdev->mc.vram_is_ddr) {
  2716. if (rdev->mc.vram_width == 32) {
  2717. k1.full = rfixed_const(40);
  2718. c = 3;
  2719. } else {
  2720. k1.full = rfixed_const(20);
  2721. c = 1;
  2722. }
  2723. } else {
  2724. k1.full = rfixed_const(40);
  2725. c = 3;
  2726. }
  2727. temp_ff.full = rfixed_const(2);
  2728. mc_latency_mclk.full = rfixed_mul(trcd_ff, temp_ff);
  2729. temp_ff.full = rfixed_const(c);
  2730. mc_latency_mclk.full += rfixed_mul(tcas_ff, temp_ff);
  2731. temp_ff.full = rfixed_const(4);
  2732. mc_latency_mclk.full += rfixed_mul(tras_ff, temp_ff);
  2733. mc_latency_mclk.full += rfixed_mul(trp_ff, temp_ff);
  2734. mc_latency_mclk.full += k1.full;
  2735. mc_latency_mclk.full = rfixed_div(mc_latency_mclk, mclk_ff);
  2736. mc_latency_mclk.full += rfixed_div(temp_ff, sclk_eff_ff);
  2737. /*
  2738. HW cursor time assuming worst case of full size colour cursor.
  2739. */
  2740. temp_ff.full = rfixed_const((2 * (cur_size - (rdev->mc.vram_is_ddr + 1))));
  2741. temp_ff.full += trcd_ff.full;
  2742. if (temp_ff.full < tras_ff.full)
  2743. temp_ff.full = tras_ff.full;
  2744. cur_latency_mclk.full = rfixed_div(temp_ff, mclk_ff);
  2745. temp_ff.full = rfixed_const(cur_size);
  2746. cur_latency_sclk.full = rfixed_div(temp_ff, sclk_eff_ff);
  2747. /*
  2748. Find the total latency for the display data.
  2749. */
  2750. disp_latency_overhead.full = rfixed_const(8);
  2751. disp_latency_overhead.full = rfixed_div(disp_latency_overhead, sclk_ff);
  2752. mc_latency_mclk.full += disp_latency_overhead.full + cur_latency_mclk.full;
  2753. mc_latency_sclk.full += disp_latency_overhead.full + cur_latency_sclk.full;
  2754. if (mc_latency_mclk.full > mc_latency_sclk.full)
  2755. disp_latency.full = mc_latency_mclk.full;
  2756. else
  2757. disp_latency.full = mc_latency_sclk.full;
  2758. /* setup Max GRPH_STOP_REQ default value */
  2759. if (ASIC_IS_RV100(rdev))
  2760. max_stop_req = 0x5c;
  2761. else
  2762. max_stop_req = 0x7c;
  2763. if (mode1) {
  2764. /* CRTC1
  2765. Set GRPH_BUFFER_CNTL register using h/w defined optimal values.
  2766. GRPH_STOP_REQ <= MIN[ 0x7C, (CRTC_H_DISP + 1) * (bit depth) / 0x10 ]
  2767. */
  2768. stop_req = mode1->hdisplay * pixel_bytes1 / 16;
  2769. if (stop_req > max_stop_req)
  2770. stop_req = max_stop_req;
  2771. /*
  2772. Find the drain rate of the display buffer.
  2773. */
  2774. temp_ff.full = rfixed_const((16/pixel_bytes1));
  2775. disp_drain_rate.full = rfixed_div(pix_clk, temp_ff);
  2776. /*
  2777. Find the critical point of the display buffer.
  2778. */
  2779. crit_point_ff.full = rfixed_mul(disp_drain_rate, disp_latency);
  2780. crit_point_ff.full += rfixed_const_half(0);
  2781. critical_point = rfixed_trunc(crit_point_ff);
  2782. if (rdev->disp_priority == 2) {
  2783. critical_point = 0;
  2784. }
  2785. /*
  2786. The critical point should never be above max_stop_req-4. Setting
  2787. GRPH_CRITICAL_CNTL = 0 will thus force high priority all the time.
  2788. */
  2789. if (max_stop_req - critical_point < 4)
  2790. critical_point = 0;
  2791. if (critical_point == 0 && mode2 && rdev->family == CHIP_R300) {
  2792. /* some R300 cards have problem with this set to 0, when CRTC2 is enabled.*/
  2793. critical_point = 0x10;
  2794. }
  2795. temp = RREG32(RADEON_GRPH_BUFFER_CNTL);
  2796. temp &= ~(RADEON_GRPH_STOP_REQ_MASK);
  2797. temp |= (stop_req << RADEON_GRPH_STOP_REQ_SHIFT);
  2798. temp &= ~(RADEON_GRPH_START_REQ_MASK);
  2799. if ((rdev->family == CHIP_R350) &&
  2800. (stop_req > 0x15)) {
  2801. stop_req -= 0x10;
  2802. }
  2803. temp |= (stop_req << RADEON_GRPH_START_REQ_SHIFT);
  2804. temp |= RADEON_GRPH_BUFFER_SIZE;
  2805. temp &= ~(RADEON_GRPH_CRITICAL_CNTL |
  2806. RADEON_GRPH_CRITICAL_AT_SOF |
  2807. RADEON_GRPH_STOP_CNTL);
  2808. /*
  2809. Write the result into the register.
  2810. */
  2811. WREG32(RADEON_GRPH_BUFFER_CNTL, ((temp & ~RADEON_GRPH_CRITICAL_POINT_MASK) |
  2812. (critical_point << RADEON_GRPH_CRITICAL_POINT_SHIFT)));
  2813. #if 0
  2814. if ((rdev->family == CHIP_RS400) ||
  2815. (rdev->family == CHIP_RS480)) {
  2816. /* attempt to program RS400 disp regs correctly ??? */
  2817. temp = RREG32(RS400_DISP1_REG_CNTL);
  2818. temp &= ~(RS400_DISP1_START_REQ_LEVEL_MASK |
  2819. RS400_DISP1_STOP_REQ_LEVEL_MASK);
  2820. WREG32(RS400_DISP1_REQ_CNTL1, (temp |
  2821. (critical_point << RS400_DISP1_START_REQ_LEVEL_SHIFT) |
  2822. (critical_point << RS400_DISP1_STOP_REQ_LEVEL_SHIFT)));
  2823. temp = RREG32(RS400_DMIF_MEM_CNTL1);
  2824. temp &= ~(RS400_DISP1_CRITICAL_POINT_START_MASK |
  2825. RS400_DISP1_CRITICAL_POINT_STOP_MASK);
  2826. WREG32(RS400_DMIF_MEM_CNTL1, (temp |
  2827. (critical_point << RS400_DISP1_CRITICAL_POINT_START_SHIFT) |
  2828. (critical_point << RS400_DISP1_CRITICAL_POINT_STOP_SHIFT)));
  2829. }
  2830. #endif
  2831. DRM_DEBUG("GRPH_BUFFER_CNTL from to %x\n",
  2832. /* (unsigned int)info->SavedReg->grph_buffer_cntl, */
  2833. (unsigned int)RREG32(RADEON_GRPH_BUFFER_CNTL));
  2834. }
  2835. if (mode2) {
  2836. u32 grph2_cntl;
  2837. stop_req = mode2->hdisplay * pixel_bytes2 / 16;
  2838. if (stop_req > max_stop_req)
  2839. stop_req = max_stop_req;
  2840. /*
  2841. Find the drain rate of the display buffer.
  2842. */
  2843. temp_ff.full = rfixed_const((16/pixel_bytes2));
  2844. disp_drain_rate2.full = rfixed_div(pix_clk2, temp_ff);
  2845. grph2_cntl = RREG32(RADEON_GRPH2_BUFFER_CNTL);
  2846. grph2_cntl &= ~(RADEON_GRPH_STOP_REQ_MASK);
  2847. grph2_cntl |= (stop_req << RADEON_GRPH_STOP_REQ_SHIFT);
  2848. grph2_cntl &= ~(RADEON_GRPH_START_REQ_MASK);
  2849. if ((rdev->family == CHIP_R350) &&
  2850. (stop_req > 0x15)) {
  2851. stop_req -= 0x10;
  2852. }
  2853. grph2_cntl |= (stop_req << RADEON_GRPH_START_REQ_SHIFT);
  2854. grph2_cntl |= RADEON_GRPH_BUFFER_SIZE;
  2855. grph2_cntl &= ~(RADEON_GRPH_CRITICAL_CNTL |
  2856. RADEON_GRPH_CRITICAL_AT_SOF |
  2857. RADEON_GRPH_STOP_CNTL);
  2858. if ((rdev->family == CHIP_RS100) ||
  2859. (rdev->family == CHIP_RS200))
  2860. critical_point2 = 0;
  2861. else {
  2862. temp = (rdev->mc.vram_width * rdev->mc.vram_is_ddr + 1)/128;
  2863. temp_ff.full = rfixed_const(temp);
  2864. temp_ff.full = rfixed_mul(mclk_ff, temp_ff);
  2865. if (sclk_ff.full < temp_ff.full)
  2866. temp_ff.full = sclk_ff.full;
  2867. read_return_rate.full = temp_ff.full;
  2868. if (mode1) {
  2869. temp_ff.full = read_return_rate.full - disp_drain_rate.full;
  2870. time_disp1_drop_priority.full = rfixed_div(crit_point_ff, temp_ff);
  2871. } else {
  2872. time_disp1_drop_priority.full = 0;
  2873. }
  2874. crit_point_ff.full = disp_latency.full + time_disp1_drop_priority.full + disp_latency.full;
  2875. crit_point_ff.full = rfixed_mul(crit_point_ff, disp_drain_rate2);
  2876. crit_point_ff.full += rfixed_const_half(0);
  2877. critical_point2 = rfixed_trunc(crit_point_ff);
  2878. if (rdev->disp_priority == 2) {
  2879. critical_point2 = 0;
  2880. }
  2881. if (max_stop_req - critical_point2 < 4)
  2882. critical_point2 = 0;
  2883. }
  2884. if (critical_point2 == 0 && rdev->family == CHIP_R300) {
  2885. /* some R300 cards have problem with this set to 0 */
  2886. critical_point2 = 0x10;
  2887. }
  2888. WREG32(RADEON_GRPH2_BUFFER_CNTL, ((grph2_cntl & ~RADEON_GRPH_CRITICAL_POINT_MASK) |
  2889. (critical_point2 << RADEON_GRPH_CRITICAL_POINT_SHIFT)));
  2890. if ((rdev->family == CHIP_RS400) ||
  2891. (rdev->family == CHIP_RS480)) {
  2892. #if 0
  2893. /* attempt to program RS400 disp2 regs correctly ??? */
  2894. temp = RREG32(RS400_DISP2_REQ_CNTL1);
  2895. temp &= ~(RS400_DISP2_START_REQ_LEVEL_MASK |
  2896. RS400_DISP2_STOP_REQ_LEVEL_MASK);
  2897. WREG32(RS400_DISP2_REQ_CNTL1, (temp |
  2898. (critical_point2 << RS400_DISP1_START_REQ_LEVEL_SHIFT) |
  2899. (critical_point2 << RS400_DISP1_STOP_REQ_LEVEL_SHIFT)));
  2900. temp = RREG32(RS400_DISP2_REQ_CNTL2);
  2901. temp &= ~(RS400_DISP2_CRITICAL_POINT_START_MASK |
  2902. RS400_DISP2_CRITICAL_POINT_STOP_MASK);
  2903. WREG32(RS400_DISP2_REQ_CNTL2, (temp |
  2904. (critical_point2 << RS400_DISP2_CRITICAL_POINT_START_SHIFT) |
  2905. (critical_point2 << RS400_DISP2_CRITICAL_POINT_STOP_SHIFT)));
  2906. #endif
  2907. WREG32(RS400_DISP2_REQ_CNTL1, 0x105DC1CC);
  2908. WREG32(RS400_DISP2_REQ_CNTL2, 0x2749D000);
  2909. WREG32(RS400_DMIF_MEM_CNTL1, 0x29CA71DC);
  2910. WREG32(RS400_DISP1_REQ_CNTL1, 0x28FBC3AC);
  2911. }
  2912. DRM_DEBUG("GRPH2_BUFFER_CNTL from to %x\n",
  2913. (unsigned int)RREG32(RADEON_GRPH2_BUFFER_CNTL));
  2914. }
  2915. }
  2916. static inline void r100_cs_track_texture_print(struct r100_cs_track_texture *t)
  2917. {
  2918. DRM_ERROR("pitch %d\n", t->pitch);
  2919. DRM_ERROR("use_pitch %d\n", t->use_pitch);
  2920. DRM_ERROR("width %d\n", t->width);
  2921. DRM_ERROR("width_11 %d\n", t->width_11);
  2922. DRM_ERROR("height %d\n", t->height);
  2923. DRM_ERROR("height_11 %d\n", t->height_11);
  2924. DRM_ERROR("num levels %d\n", t->num_levels);
  2925. DRM_ERROR("depth %d\n", t->txdepth);
  2926. DRM_ERROR("bpp %d\n", t->cpp);
  2927. DRM_ERROR("coordinate type %d\n", t->tex_coord_type);
  2928. DRM_ERROR("width round to power of 2 %d\n", t->roundup_w);
  2929. DRM_ERROR("height round to power of 2 %d\n", t->roundup_h);
  2930. DRM_ERROR("compress format %d\n", t->compress_format);
  2931. }
  2932. static int r100_cs_track_cube(struct radeon_device *rdev,
  2933. struct r100_cs_track *track, unsigned idx)
  2934. {
  2935. unsigned face, w, h;
  2936. struct radeon_bo *cube_robj;
  2937. unsigned long size;
  2938. for (face = 0; face < 5; face++) {
  2939. cube_robj = track->textures[idx].cube_info[face].robj;
  2940. w = track->textures[idx].cube_info[face].width;
  2941. h = track->textures[idx].cube_info[face].height;
  2942. size = w * h;
  2943. size *= track->textures[idx].cpp;
  2944. size += track->textures[idx].cube_info[face].offset;
  2945. if (size > radeon_bo_size(cube_robj)) {
  2946. DRM_ERROR("Cube texture offset greater than object size %lu %lu\n",
  2947. size, radeon_bo_size(cube_robj));
  2948. r100_cs_track_texture_print(&track->textures[idx]);
  2949. return -1;
  2950. }
  2951. }
  2952. return 0;
  2953. }
  2954. static int r100_track_compress_size(int compress_format, int w, int h)
  2955. {
  2956. int block_width, block_height, block_bytes;
  2957. int wblocks, hblocks;
  2958. int min_wblocks;
  2959. int sz;
  2960. block_width = 4;
  2961. block_height = 4;
  2962. switch (compress_format) {
  2963. case R100_TRACK_COMP_DXT1:
  2964. block_bytes = 8;
  2965. min_wblocks = 4;
  2966. break;
  2967. default:
  2968. case R100_TRACK_COMP_DXT35:
  2969. block_bytes = 16;
  2970. min_wblocks = 2;
  2971. break;
  2972. }
  2973. hblocks = (h + block_height - 1) / block_height;
  2974. wblocks = (w + block_width - 1) / block_width;
  2975. if (wblocks < min_wblocks)
  2976. wblocks = min_wblocks;
  2977. sz = wblocks * hblocks * block_bytes;
  2978. return sz;
  2979. }
  2980. static int r100_cs_track_texture_check(struct radeon_device *rdev,
  2981. struct r100_cs_track *track)
  2982. {
  2983. struct radeon_bo *robj;
  2984. unsigned long size;
  2985. unsigned u, i, w, h, d;
  2986. int ret;
  2987. for (u = 0; u < track->num_texture; u++) {
  2988. if (!track->textures[u].enabled)
  2989. continue;
  2990. robj = track->textures[u].robj;
  2991. if (robj == NULL) {
  2992. DRM_ERROR("No texture bound to unit %u\n", u);
  2993. return -EINVAL;
  2994. }
  2995. size = 0;
  2996. for (i = 0; i <= track->textures[u].num_levels; i++) {
  2997. if (track->textures[u].use_pitch) {
  2998. if (rdev->family < CHIP_R300)
  2999. w = (track->textures[u].pitch / track->textures[u].cpp) / (1 << i);
  3000. else
  3001. w = track->textures[u].pitch / (1 << i);
  3002. } else {
  3003. w = track->textures[u].width;
  3004. if (rdev->family >= CHIP_RV515)
  3005. w |= track->textures[u].width_11;
  3006. w = w / (1 << i);
  3007. if (track->textures[u].roundup_w)
  3008. w = roundup_pow_of_two(w);
  3009. }
  3010. h = track->textures[u].height;
  3011. if (rdev->family >= CHIP_RV515)
  3012. h |= track->textures[u].height_11;
  3013. h = h / (1 << i);
  3014. if (track->textures[u].roundup_h)
  3015. h = roundup_pow_of_two(h);
  3016. if (track->textures[u].tex_coord_type == 1) {
  3017. d = (1 << track->textures[u].txdepth) / (1 << i);
  3018. if (!d)
  3019. d = 1;
  3020. } else {
  3021. d = 1;
  3022. }
  3023. if (track->textures[u].compress_format) {
  3024. size += r100_track_compress_size(track->textures[u].compress_format, w, h) * d;
  3025. /* compressed textures are block based */
  3026. } else
  3027. size += w * h * d;
  3028. }
  3029. size *= track->textures[u].cpp;
  3030. switch (track->textures[u].tex_coord_type) {
  3031. case 0:
  3032. case 1:
  3033. break;
  3034. case 2:
  3035. if (track->separate_cube) {
  3036. ret = r100_cs_track_cube(rdev, track, u);
  3037. if (ret)
  3038. return ret;
  3039. } else
  3040. size *= 6;
  3041. break;
  3042. default:
  3043. DRM_ERROR("Invalid texture coordinate type %u for unit "
  3044. "%u\n", track->textures[u].tex_coord_type, u);
  3045. return -EINVAL;
  3046. }
  3047. if (size > radeon_bo_size(robj)) {
  3048. DRM_ERROR("Texture of unit %u needs %lu bytes but is "
  3049. "%lu\n", u, size, radeon_bo_size(robj));
  3050. r100_cs_track_texture_print(&track->textures[u]);
  3051. return -EINVAL;
  3052. }
  3053. }
  3054. return 0;
  3055. }
  3056. int r100_cs_track_check(struct radeon_device *rdev, struct r100_cs_track *track)
  3057. {
  3058. unsigned i;
  3059. unsigned long size;
  3060. unsigned prim_walk;
  3061. unsigned nverts;
  3062. for (i = 0; i < track->num_cb; i++) {
  3063. if (track->cb[i].robj == NULL) {
  3064. if (!(track->fastfill || track->color_channel_mask ||
  3065. track->blend_read_enable)) {
  3066. continue;
  3067. }
  3068. DRM_ERROR("[drm] No buffer for color buffer %d !\n", i);
  3069. return -EINVAL;
  3070. }
  3071. size = track->cb[i].pitch * track->cb[i].cpp * track->maxy;
  3072. size += track->cb[i].offset;
  3073. if (size > radeon_bo_size(track->cb[i].robj)) {
  3074. DRM_ERROR("[drm] Buffer too small for color buffer %d "
  3075. "(need %lu have %lu) !\n", i, size,
  3076. radeon_bo_size(track->cb[i].robj));
  3077. DRM_ERROR("[drm] color buffer %d (%u %u %u %u)\n",
  3078. i, track->cb[i].pitch, track->cb[i].cpp,
  3079. track->cb[i].offset, track->maxy);
  3080. return -EINVAL;
  3081. }
  3082. }
  3083. if (track->z_enabled) {
  3084. if (track->zb.robj == NULL) {
  3085. DRM_ERROR("[drm] No buffer for z buffer !\n");
  3086. return -EINVAL;
  3087. }
  3088. size = track->zb.pitch * track->zb.cpp * track->maxy;
  3089. size += track->zb.offset;
  3090. if (size > radeon_bo_size(track->zb.robj)) {
  3091. DRM_ERROR("[drm] Buffer too small for z buffer "
  3092. "(need %lu have %lu) !\n", size,
  3093. radeon_bo_size(track->zb.robj));
  3094. DRM_ERROR("[drm] zbuffer (%u %u %u %u)\n",
  3095. track->zb.pitch, track->zb.cpp,
  3096. track->zb.offset, track->maxy);
  3097. return -EINVAL;
  3098. }
  3099. }
  3100. prim_walk = (track->vap_vf_cntl >> 4) & 0x3;
  3101. if (track->vap_vf_cntl & (1 << 14)) {
  3102. nverts = track->vap_alt_nverts;
  3103. } else {
  3104. nverts = (track->vap_vf_cntl >> 16) & 0xFFFF;
  3105. }
  3106. switch (prim_walk) {
  3107. case 1:
  3108. for (i = 0; i < track->num_arrays; i++) {
  3109. size = track->arrays[i].esize * track->max_indx * 4;
  3110. if (track->arrays[i].robj == NULL) {
  3111. DRM_ERROR("(PW %u) Vertex array %u no buffer "
  3112. "bound\n", prim_walk, i);
  3113. return -EINVAL;
  3114. }
  3115. if (size > radeon_bo_size(track->arrays[i].robj)) {
  3116. dev_err(rdev->dev, "(PW %u) Vertex array %u "
  3117. "need %lu dwords have %lu dwords\n",
  3118. prim_walk, i, size >> 2,
  3119. radeon_bo_size(track->arrays[i].robj)
  3120. >> 2);
  3121. DRM_ERROR("Max indices %u\n", track->max_indx);
  3122. return -EINVAL;
  3123. }
  3124. }
  3125. break;
  3126. case 2:
  3127. for (i = 0; i < track->num_arrays; i++) {
  3128. size = track->arrays[i].esize * (nverts - 1) * 4;
  3129. if (track->arrays[i].robj == NULL) {
  3130. DRM_ERROR("(PW %u) Vertex array %u no buffer "
  3131. "bound\n", prim_walk, i);
  3132. return -EINVAL;
  3133. }
  3134. if (size > radeon_bo_size(track->arrays[i].robj)) {
  3135. dev_err(rdev->dev, "(PW %u) Vertex array %u "
  3136. "need %lu dwords have %lu dwords\n",
  3137. prim_walk, i, size >> 2,
  3138. radeon_bo_size(track->arrays[i].robj)
  3139. >> 2);
  3140. return -EINVAL;
  3141. }
  3142. }
  3143. break;
  3144. case 3:
  3145. size = track->vtx_size * nverts;
  3146. if (size != track->immd_dwords) {
  3147. DRM_ERROR("IMMD draw %u dwors but needs %lu dwords\n",
  3148. track->immd_dwords, size);
  3149. DRM_ERROR("VAP_VF_CNTL.NUM_VERTICES %u, VTX_SIZE %u\n",
  3150. nverts, track->vtx_size);
  3151. return -EINVAL;
  3152. }
  3153. break;
  3154. default:
  3155. DRM_ERROR("[drm] Invalid primitive walk %d for VAP_VF_CNTL\n",
  3156. prim_walk);
  3157. return -EINVAL;
  3158. }
  3159. return r100_cs_track_texture_check(rdev, track);
  3160. }
  3161. void r100_cs_track_clear(struct radeon_device *rdev, struct r100_cs_track *track)
  3162. {
  3163. unsigned i, face;
  3164. if (rdev->family < CHIP_R300) {
  3165. track->num_cb = 1;
  3166. if (rdev->family <= CHIP_RS200)
  3167. track->num_texture = 3;
  3168. else
  3169. track->num_texture = 6;
  3170. track->maxy = 2048;
  3171. track->separate_cube = 1;
  3172. } else {
  3173. track->num_cb = 4;
  3174. track->num_texture = 16;
  3175. track->maxy = 4096;
  3176. track->separate_cube = 0;
  3177. }
  3178. for (i = 0; i < track->num_cb; i++) {
  3179. track->cb[i].robj = NULL;
  3180. track->cb[i].pitch = 8192;
  3181. track->cb[i].cpp = 16;
  3182. track->cb[i].offset = 0;
  3183. }
  3184. track->z_enabled = true;
  3185. track->zb.robj = NULL;
  3186. track->zb.pitch = 8192;
  3187. track->zb.cpp = 4;
  3188. track->zb.offset = 0;
  3189. track->vtx_size = 0x7F;
  3190. track->immd_dwords = 0xFFFFFFFFUL;
  3191. track->num_arrays = 11;
  3192. track->max_indx = 0x00FFFFFFUL;
  3193. for (i = 0; i < track->num_arrays; i++) {
  3194. track->arrays[i].robj = NULL;
  3195. track->arrays[i].esize = 0x7F;
  3196. }
  3197. for (i = 0; i < track->num_texture; i++) {
  3198. track->textures[i].compress_format = R100_TRACK_COMP_NONE;
  3199. track->textures[i].pitch = 16536;
  3200. track->textures[i].width = 16536;
  3201. track->textures[i].height = 16536;
  3202. track->textures[i].width_11 = 1 << 11;
  3203. track->textures[i].height_11 = 1 << 11;
  3204. track->textures[i].num_levels = 12;
  3205. if (rdev->family <= CHIP_RS200) {
  3206. track->textures[i].tex_coord_type = 0;
  3207. track->textures[i].txdepth = 0;
  3208. } else {
  3209. track->textures[i].txdepth = 16;
  3210. track->textures[i].tex_coord_type = 1;
  3211. }
  3212. track->textures[i].cpp = 64;
  3213. track->textures[i].robj = NULL;
  3214. /* CS IB emission code makes sure texture unit are disabled */
  3215. track->textures[i].enabled = false;
  3216. track->textures[i].roundup_w = true;
  3217. track->textures[i].roundup_h = true;
  3218. if (track->separate_cube)
  3219. for (face = 0; face < 5; face++) {
  3220. track->textures[i].cube_info[face].robj = NULL;
  3221. track->textures[i].cube_info[face].width = 16536;
  3222. track->textures[i].cube_info[face].height = 16536;
  3223. track->textures[i].cube_info[face].offset = 0;
  3224. }
  3225. }
  3226. }
  3227. int r100_ring_test(struct radeon_device *rdev)
  3228. {
  3229. uint32_t scratch;
  3230. uint32_t tmp = 0;
  3231. unsigned i;
  3232. int r;
  3233. r = radeon_scratch_get(rdev, &scratch);
  3234. if (r) {
  3235. DRM_ERROR("radeon: cp failed to get scratch reg (%d).\n", r);
  3236. return r;
  3237. }
  3238. WREG32(scratch, 0xCAFEDEAD);
  3239. r = radeon_ring_lock(rdev, 2);
  3240. if (r) {
  3241. DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
  3242. radeon_scratch_free(rdev, scratch);
  3243. return r;
  3244. }
  3245. radeon_ring_write(rdev, PACKET0(scratch, 0));
  3246. radeon_ring_write(rdev, 0xDEADBEEF);
  3247. radeon_ring_unlock_commit(rdev);
  3248. for (i = 0; i < rdev->usec_timeout; i++) {
  3249. tmp = RREG32(scratch);
  3250. if (tmp == 0xDEADBEEF) {
  3251. break;
  3252. }
  3253. DRM_UDELAY(1);
  3254. }
  3255. if (i < rdev->usec_timeout) {
  3256. DRM_INFO("ring test succeeded in %d usecs\n", i);
  3257. } else {
  3258. DRM_ERROR("radeon: ring test failed (sracth(0x%04X)=0x%08X)\n",
  3259. scratch, tmp);
  3260. r = -EINVAL;
  3261. }
  3262. radeon_scratch_free(rdev, scratch);
  3263. return r;
  3264. }
  3265. void r100_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib)
  3266. {
  3267. radeon_ring_write(rdev, PACKET0(RADEON_CP_IB_BASE, 1));
  3268. radeon_ring_write(rdev, ib->gpu_addr);
  3269. radeon_ring_write(rdev, ib->length_dw);
  3270. }
  3271. int r100_ib_test(struct radeon_device *rdev)
  3272. {
  3273. struct radeon_ib *ib;
  3274. uint32_t scratch;
  3275. uint32_t tmp = 0;
  3276. unsigned i;
  3277. int r;
  3278. r = radeon_scratch_get(rdev, &scratch);
  3279. if (r) {
  3280. DRM_ERROR("radeon: failed to get scratch reg (%d).\n", r);
  3281. return r;
  3282. }
  3283. WREG32(scratch, 0xCAFEDEAD);
  3284. r = radeon_ib_get(rdev, &ib);
  3285. if (r) {
  3286. return r;
  3287. }
  3288. ib->ptr[0] = PACKET0(scratch, 0);
  3289. ib->ptr[1] = 0xDEADBEEF;
  3290. ib->ptr[2] = PACKET2(0);
  3291. ib->ptr[3] = PACKET2(0);
  3292. ib->ptr[4] = PACKET2(0);
  3293. ib->ptr[5] = PACKET2(0);
  3294. ib->ptr[6] = PACKET2(0);
  3295. ib->ptr[7] = PACKET2(0);
  3296. ib->length_dw = 8;
  3297. r = radeon_ib_schedule(rdev, ib);
  3298. if (r) {
  3299. radeon_scratch_free(rdev, scratch);
  3300. radeon_ib_free(rdev, &ib);
  3301. return r;
  3302. }
  3303. r = radeon_fence_wait(ib->fence, false);
  3304. if (r) {
  3305. return r;
  3306. }
  3307. for (i = 0; i < rdev->usec_timeout; i++) {
  3308. tmp = RREG32(scratch);
  3309. if (tmp == 0xDEADBEEF) {
  3310. break;
  3311. }
  3312. DRM_UDELAY(1);
  3313. }
  3314. if (i < rdev->usec_timeout) {
  3315. DRM_INFO("ib test succeeded in %u usecs\n", i);
  3316. } else {
  3317. DRM_ERROR("radeon: ib test failed (sracth(0x%04X)=0x%08X)\n",
  3318. scratch, tmp);
  3319. r = -EINVAL;
  3320. }
  3321. radeon_scratch_free(rdev, scratch);
  3322. radeon_ib_free(rdev, &ib);
  3323. return r;
  3324. }
  3325. void r100_ib_fini(struct radeon_device *rdev)
  3326. {
  3327. radeon_ib_pool_fini(rdev);
  3328. }
  3329. int r100_ib_init(struct radeon_device *rdev)
  3330. {
  3331. int r;
  3332. r = radeon_ib_pool_init(rdev);
  3333. if (r) {
  3334. dev_err(rdev->dev, "failled initializing IB pool (%d).\n", r);
  3335. r100_ib_fini(rdev);
  3336. return r;
  3337. }
  3338. r = r100_ib_test(rdev);
  3339. if (r) {
  3340. dev_err(rdev->dev, "failled testing IB (%d).\n", r);
  3341. r100_ib_fini(rdev);
  3342. return r;
  3343. }
  3344. return 0;
  3345. }
  3346. void r100_mc_stop(struct radeon_device *rdev, struct r100_mc_save *save)
  3347. {
  3348. /* Shutdown CP we shouldn't need to do that but better be safe than
  3349. * sorry
  3350. */
  3351. rdev->cp.ready = false;
  3352. WREG32(R_000740_CP_CSQ_CNTL, 0);
  3353. /* Save few CRTC registers */
  3354. save->GENMO_WT = RREG8(R_0003C2_GENMO_WT);
  3355. save->CRTC_EXT_CNTL = RREG32(R_000054_CRTC_EXT_CNTL);
  3356. save->CRTC_GEN_CNTL = RREG32(R_000050_CRTC_GEN_CNTL);
  3357. save->CUR_OFFSET = RREG32(R_000260_CUR_OFFSET);
  3358. if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
  3359. save->CRTC2_GEN_CNTL = RREG32(R_0003F8_CRTC2_GEN_CNTL);
  3360. save->CUR2_OFFSET = RREG32(R_000360_CUR2_OFFSET);
  3361. }
  3362. /* Disable VGA aperture access */
  3363. WREG8(R_0003C2_GENMO_WT, C_0003C2_VGA_RAM_EN & save->GENMO_WT);
  3364. /* Disable cursor, overlay, crtc */
  3365. WREG32(R_000260_CUR_OFFSET, save->CUR_OFFSET | S_000260_CUR_LOCK(1));
  3366. WREG32(R_000054_CRTC_EXT_CNTL, save->CRTC_EXT_CNTL |
  3367. S_000054_CRTC_DISPLAY_DIS(1));
  3368. WREG32(R_000050_CRTC_GEN_CNTL,
  3369. (C_000050_CRTC_CUR_EN & save->CRTC_GEN_CNTL) |
  3370. S_000050_CRTC_DISP_REQ_EN_B(1));
  3371. WREG32(R_000420_OV0_SCALE_CNTL,
  3372. C_000420_OV0_OVERLAY_EN & RREG32(R_000420_OV0_SCALE_CNTL));
  3373. WREG32(R_000260_CUR_OFFSET, C_000260_CUR_LOCK & save->CUR_OFFSET);
  3374. if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
  3375. WREG32(R_000360_CUR2_OFFSET, save->CUR2_OFFSET |
  3376. S_000360_CUR2_LOCK(1));
  3377. WREG32(R_0003F8_CRTC2_GEN_CNTL,
  3378. (C_0003F8_CRTC2_CUR_EN & save->CRTC2_GEN_CNTL) |
  3379. S_0003F8_CRTC2_DISPLAY_DIS(1) |
  3380. S_0003F8_CRTC2_DISP_REQ_EN_B(1));
  3381. WREG32(R_000360_CUR2_OFFSET,
  3382. C_000360_CUR2_LOCK & save->CUR2_OFFSET);
  3383. }
  3384. }
  3385. void r100_mc_resume(struct radeon_device *rdev, struct r100_mc_save *save)
  3386. {
  3387. /* Update base address for crtc */
  3388. WREG32(R_00023C_DISPLAY_BASE_ADDR, rdev->mc.vram_start);
  3389. if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
  3390. WREG32(R_00033C_CRTC2_DISPLAY_BASE_ADDR, rdev->mc.vram_start);
  3391. }
  3392. /* Restore CRTC registers */
  3393. WREG8(R_0003C2_GENMO_WT, save->GENMO_WT);
  3394. WREG32(R_000054_CRTC_EXT_CNTL, save->CRTC_EXT_CNTL);
  3395. WREG32(R_000050_CRTC_GEN_CNTL, save->CRTC_GEN_CNTL);
  3396. if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
  3397. WREG32(R_0003F8_CRTC2_GEN_CNTL, save->CRTC2_GEN_CNTL);
  3398. }
  3399. }
  3400. void r100_vga_render_disable(struct radeon_device *rdev)
  3401. {
  3402. u32 tmp;
  3403. tmp = RREG8(R_0003C2_GENMO_WT);
  3404. WREG8(R_0003C2_GENMO_WT, C_0003C2_VGA_RAM_EN & tmp);
  3405. }
  3406. static void r100_debugfs(struct radeon_device *rdev)
  3407. {
  3408. int r;
  3409. r = r100_debugfs_mc_info_init(rdev);
  3410. if (r)
  3411. dev_warn(rdev->dev, "Failed to create r100_mc debugfs file.\n");
  3412. }
  3413. static void r100_mc_program(struct radeon_device *rdev)
  3414. {
  3415. struct r100_mc_save save;
  3416. /* Stops all mc clients */
  3417. r100_mc_stop(rdev, &save);
  3418. if (rdev->flags & RADEON_IS_AGP) {
  3419. WREG32(R_00014C_MC_AGP_LOCATION,
  3420. S_00014C_MC_AGP_START(rdev->mc.gtt_start >> 16) |
  3421. S_00014C_MC_AGP_TOP(rdev->mc.gtt_end >> 16));
  3422. WREG32(R_000170_AGP_BASE, lower_32_bits(rdev->mc.agp_base));
  3423. if (rdev->family > CHIP_RV200)
  3424. WREG32(R_00015C_AGP_BASE_2,
  3425. upper_32_bits(rdev->mc.agp_base) & 0xff);
  3426. } else {
  3427. WREG32(R_00014C_MC_AGP_LOCATION, 0x0FFFFFFF);
  3428. WREG32(R_000170_AGP_BASE, 0);
  3429. if (rdev->family > CHIP_RV200)
  3430. WREG32(R_00015C_AGP_BASE_2, 0);
  3431. }
  3432. /* Wait for mc idle */
  3433. if (r100_mc_wait_for_idle(rdev))
  3434. dev_warn(rdev->dev, "Wait for MC idle timeout.\n");
  3435. /* Program MC, should be a 32bits limited address space */
  3436. WREG32(R_000148_MC_FB_LOCATION,
  3437. S_000148_MC_FB_START(rdev->mc.vram_start >> 16) |
  3438. S_000148_MC_FB_TOP(rdev->mc.vram_end >> 16));
  3439. r100_mc_resume(rdev, &save);
  3440. }
  3441. void r100_clock_startup(struct radeon_device *rdev)
  3442. {
  3443. u32 tmp;
  3444. if (radeon_dynclks != -1 && radeon_dynclks)
  3445. radeon_legacy_set_clock_gating(rdev, 1);
  3446. /* We need to force on some of the block */
  3447. tmp = RREG32_PLL(R_00000D_SCLK_CNTL);
  3448. tmp |= S_00000D_FORCE_CP(1) | S_00000D_FORCE_VIP(1);
  3449. if ((rdev->family == CHIP_RV250) || (rdev->family == CHIP_RV280))
  3450. tmp |= S_00000D_FORCE_DISP1(1) | S_00000D_FORCE_DISP2(1);
  3451. WREG32_PLL(R_00000D_SCLK_CNTL, tmp);
  3452. }
  3453. static int r100_startup(struct radeon_device *rdev)
  3454. {
  3455. int r;
  3456. /* set common regs */
  3457. r100_set_common_regs(rdev);
  3458. /* program mc */
  3459. r100_mc_program(rdev);
  3460. /* Resume clock */
  3461. r100_clock_startup(rdev);
  3462. /* Initialize GPU configuration (# pipes, ...) */
  3463. // r100_gpu_init(rdev);
  3464. /* Initialize GART (initialize after TTM so we can allocate
  3465. * memory through TTM but finalize after TTM) */
  3466. r100_enable_bm(rdev);
  3467. if (rdev->flags & RADEON_IS_PCI) {
  3468. r = r100_pci_gart_enable(rdev);
  3469. if (r)
  3470. return r;
  3471. }
  3472. /* Enable IRQ */
  3473. r100_irq_set(rdev);
  3474. rdev->config.r100.hdp_cntl = RREG32(RADEON_HOST_PATH_CNTL);
  3475. /* 1M ring buffer */
  3476. r = r100_cp_init(rdev, 1024 * 1024);
  3477. if (r) {
  3478. dev_err(rdev->dev, "failled initializing CP (%d).\n", r);
  3479. return r;
  3480. }
  3481. r = r100_wb_init(rdev);
  3482. if (r)
  3483. dev_err(rdev->dev, "failled initializing WB (%d).\n", r);
  3484. r = r100_ib_init(rdev);
  3485. if (r) {
  3486. dev_err(rdev->dev, "failled initializing IB (%d).\n", r);
  3487. return r;
  3488. }
  3489. return 0;
  3490. }
  3491. int r100_resume(struct radeon_device *rdev)
  3492. {
  3493. /* Make sur GART are not working */
  3494. if (rdev->flags & RADEON_IS_PCI)
  3495. r100_pci_gart_disable(rdev);
  3496. /* Resume clock before doing reset */
  3497. r100_clock_startup(rdev);
  3498. /* Reset gpu before posting otherwise ATOM will enter infinite loop */
  3499. if (radeon_asic_reset(rdev)) {
  3500. dev_warn(rdev->dev, "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n",
  3501. RREG32(R_000E40_RBBM_STATUS),
  3502. RREG32(R_0007C0_CP_STAT));
  3503. }
  3504. /* post */
  3505. radeon_combios_asic_init(rdev->ddev);
  3506. /* Resume clock after posting */
  3507. r100_clock_startup(rdev);
  3508. /* Initialize surface registers */
  3509. radeon_surface_init(rdev);
  3510. return r100_startup(rdev);
  3511. }
  3512. int r100_suspend(struct radeon_device *rdev)
  3513. {
  3514. r100_cp_disable(rdev);
  3515. r100_wb_disable(rdev);
  3516. r100_irq_disable(rdev);
  3517. if (rdev->flags & RADEON_IS_PCI)
  3518. r100_pci_gart_disable(rdev);
  3519. return 0;
  3520. }
  3521. void r100_fini(struct radeon_device *rdev)
  3522. {
  3523. radeon_pm_fini(rdev);
  3524. r100_cp_fini(rdev);
  3525. r100_wb_fini(rdev);
  3526. r100_ib_fini(rdev);
  3527. radeon_gem_fini(rdev);
  3528. if (rdev->flags & RADEON_IS_PCI)
  3529. r100_pci_gart_fini(rdev);
  3530. radeon_agp_fini(rdev);
  3531. radeon_irq_kms_fini(rdev);
  3532. radeon_fence_driver_fini(rdev);
  3533. radeon_bo_fini(rdev);
  3534. radeon_atombios_fini(rdev);
  3535. kfree(rdev->bios);
  3536. rdev->bios = NULL;
  3537. }
  3538. int r100_init(struct radeon_device *rdev)
  3539. {
  3540. int r;
  3541. /* Register debugfs file specific to this group of asics */
  3542. r100_debugfs(rdev);
  3543. /* Disable VGA */
  3544. r100_vga_render_disable(rdev);
  3545. /* Initialize scratch registers */
  3546. radeon_scratch_init(rdev);
  3547. /* Initialize surface registers */
  3548. radeon_surface_init(rdev);
  3549. /* TODO: disable VGA need to use VGA request */
  3550. /* BIOS*/
  3551. if (!radeon_get_bios(rdev)) {
  3552. if (ASIC_IS_AVIVO(rdev))
  3553. return -EINVAL;
  3554. }
  3555. if (rdev->is_atom_bios) {
  3556. dev_err(rdev->dev, "Expecting combios for RS400/RS480 GPU\n");
  3557. return -EINVAL;
  3558. } else {
  3559. r = radeon_combios_init(rdev);
  3560. if (r)
  3561. return r;
  3562. }
  3563. /* Reset gpu before posting otherwise ATOM will enter infinite loop */
  3564. if (radeon_asic_reset(rdev)) {
  3565. dev_warn(rdev->dev,
  3566. "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n",
  3567. RREG32(R_000E40_RBBM_STATUS),
  3568. RREG32(R_0007C0_CP_STAT));
  3569. }
  3570. /* check if cards are posted or not */
  3571. if (radeon_boot_test_post_card(rdev) == false)
  3572. return -EINVAL;
  3573. /* Set asic errata */
  3574. r100_errata(rdev);
  3575. /* Initialize clocks */
  3576. radeon_get_clock_info(rdev->ddev);
  3577. /* Initialize power management */
  3578. radeon_pm_init(rdev);
  3579. /* initialize AGP */
  3580. if (rdev->flags & RADEON_IS_AGP) {
  3581. r = radeon_agp_init(rdev);
  3582. if (r) {
  3583. radeon_agp_disable(rdev);
  3584. }
  3585. }
  3586. /* initialize VRAM */
  3587. r100_mc_init(rdev);
  3588. /* Fence driver */
  3589. r = radeon_fence_driver_init(rdev);
  3590. if (r)
  3591. return r;
  3592. r = radeon_irq_kms_init(rdev);
  3593. if (r)
  3594. return r;
  3595. /* Memory manager */
  3596. r = radeon_bo_init(rdev);
  3597. if (r)
  3598. return r;
  3599. if (rdev->flags & RADEON_IS_PCI) {
  3600. r = r100_pci_gart_init(rdev);
  3601. if (r)
  3602. return r;
  3603. }
  3604. r100_set_safe_registers(rdev);
  3605. rdev->accel_working = true;
  3606. r = r100_startup(rdev);
  3607. if (r) {
  3608. /* Somethings want wront with the accel init stop accel */
  3609. dev_err(rdev->dev, "Disabling GPU acceleration\n");
  3610. r100_cp_fini(rdev);
  3611. r100_wb_fini(rdev);
  3612. r100_ib_fini(rdev);
  3613. radeon_irq_kms_fini(rdev);
  3614. if (rdev->flags & RADEON_IS_PCI)
  3615. r100_pci_gart_fini(rdev);
  3616. rdev->accel_working = false;
  3617. }
  3618. return 0;
  3619. }