emulate.c 72 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715
  1. /******************************************************************************
  2. * emulate.c
  3. *
  4. * Generic x86 (32-bit and 64-bit) instruction decoder and emulator.
  5. *
  6. * Copyright (c) 2005 Keir Fraser
  7. *
  8. * Linux coding style, mod r/m decoder, segment base fixes, real-mode
  9. * privileged instructions:
  10. *
  11. * Copyright (C) 2006 Qumranet
  12. *
  13. * Avi Kivity <avi@qumranet.com>
  14. * Yaniv Kamay <yaniv@qumranet.com>
  15. *
  16. * This work is licensed under the terms of the GNU GPL, version 2. See
  17. * the COPYING file in the top-level directory.
  18. *
  19. * From: xen-unstable 10676:af9809f51f81a3c43f276f00c81a52ef558afda4
  20. */
  21. #ifndef __KERNEL__
  22. #include <stdio.h>
  23. #include <stdint.h>
  24. #include <public/xen.h>
  25. #define DPRINTF(_f, _a ...) printf(_f , ## _a)
  26. #else
  27. #include <linux/kvm_host.h>
  28. #include "kvm_cache_regs.h"
  29. #define DPRINTF(x...) do {} while (0)
  30. #endif
  31. #include <linux/module.h>
  32. #include <asm/kvm_emulate.h>
  33. #include "x86.h"
  34. /*
  35. * Opcode effective-address decode tables.
  36. * Note that we only emulate instructions that have at least one memory
  37. * operand (excluding implicit stack references). We assume that stack
  38. * references and instruction fetches will never occur in special memory
  39. * areas that require emulation. So, for example, 'mov <imm>,<reg>' need
  40. * not be handled.
  41. */
  42. /* Operand sizes: 8-bit operands or specified/overridden size. */
  43. #define ByteOp (1<<0) /* 8-bit operands. */
  44. /* Destination operand type. */
  45. #define ImplicitOps (1<<1) /* Implicit in opcode. No generic decode. */
  46. #define DstReg (2<<1) /* Register operand. */
  47. #define DstMem (3<<1) /* Memory operand. */
  48. #define DstAcc (4<<1) /* Destination Accumulator */
  49. #define DstMask (7<<1)
  50. /* Source operand type. */
  51. #define SrcNone (0<<4) /* No source operand. */
  52. #define SrcImplicit (0<<4) /* Source operand is implicit in the opcode. */
  53. #define SrcReg (1<<4) /* Register operand. */
  54. #define SrcMem (2<<4) /* Memory operand. */
  55. #define SrcMem16 (3<<4) /* Memory operand (16-bit). */
  56. #define SrcMem32 (4<<4) /* Memory operand (32-bit). */
  57. #define SrcImm (5<<4) /* Immediate operand. */
  58. #define SrcImmByte (6<<4) /* 8-bit sign-extended immediate operand. */
  59. #define SrcOne (7<<4) /* Implied '1' */
  60. #define SrcImmUByte (8<<4) /* 8-bit unsigned immediate operand. */
  61. #define SrcImmU (9<<4) /* Immediate operand, unsigned */
  62. #define SrcMask (0xf<<4)
  63. /* Generic ModRM decode. */
  64. #define ModRM (1<<8)
  65. /* Destination is only written; never read. */
  66. #define Mov (1<<9)
  67. #define BitOp (1<<10)
  68. #define MemAbs (1<<11) /* Memory operand is absolute displacement */
  69. #define String (1<<12) /* String instruction (rep capable) */
  70. #define Stack (1<<13) /* Stack instruction (push/pop) */
  71. #define Group (1<<14) /* Bits 3:5 of modrm byte extend opcode */
  72. #define GroupDual (1<<15) /* Alternate decoding of mod == 3 */
  73. #define GroupMask 0xff /* Group number stored in bits 0:7 */
  74. /* Misc flags */
  75. #define Lock (1<<26) /* lock prefix is allowed for the instruction */
  76. #define Priv (1<<27) /* instruction generates #GP if current CPL != 0 */
  77. #define No64 (1<<28)
  78. /* Source 2 operand type */
  79. #define Src2None (0<<29)
  80. #define Src2CL (1<<29)
  81. #define Src2ImmByte (2<<29)
  82. #define Src2One (3<<29)
  83. #define Src2Imm16 (4<<29)
  84. #define Src2Mem16 (5<<29) /* Used for Ep encoding. First argument has to be
  85. in memory and second argument is located
  86. immediately after the first one in memory. */
  87. #define Src2Mask (7<<29)
  88. enum {
  89. Group1_80, Group1_81, Group1_82, Group1_83,
  90. Group1A, Group3_Byte, Group3, Group4, Group5, Group7,
  91. Group8, Group9,
  92. };
  93. static u32 opcode_table[256] = {
  94. /* 0x00 - 0x07 */
  95. ByteOp | DstMem | SrcReg | ModRM | Lock, DstMem | SrcReg | ModRM | Lock,
  96. ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
  97. ByteOp | DstAcc | SrcImm, DstAcc | SrcImm,
  98. ImplicitOps | Stack | No64, ImplicitOps | Stack | No64,
  99. /* 0x08 - 0x0F */
  100. ByteOp | DstMem | SrcReg | ModRM | Lock, DstMem | SrcReg | ModRM | Lock,
  101. ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
  102. ByteOp | DstAcc | SrcImm, DstAcc | SrcImm,
  103. ImplicitOps | Stack | No64, 0,
  104. /* 0x10 - 0x17 */
  105. ByteOp | DstMem | SrcReg | ModRM | Lock, DstMem | SrcReg | ModRM | Lock,
  106. ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
  107. ByteOp | DstAcc | SrcImm, DstAcc | SrcImm,
  108. ImplicitOps | Stack | No64, ImplicitOps | Stack | No64,
  109. /* 0x18 - 0x1F */
  110. ByteOp | DstMem | SrcReg | ModRM | Lock, DstMem | SrcReg | ModRM | Lock,
  111. ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
  112. ByteOp | DstAcc | SrcImm, DstAcc | SrcImm,
  113. ImplicitOps | Stack | No64, ImplicitOps | Stack | No64,
  114. /* 0x20 - 0x27 */
  115. ByteOp | DstMem | SrcReg | ModRM | Lock, DstMem | SrcReg | ModRM | Lock,
  116. ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
  117. DstAcc | SrcImmByte, DstAcc | SrcImm, 0, 0,
  118. /* 0x28 - 0x2F */
  119. ByteOp | DstMem | SrcReg | ModRM | Lock, DstMem | SrcReg | ModRM | Lock,
  120. ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
  121. 0, 0, 0, 0,
  122. /* 0x30 - 0x37 */
  123. ByteOp | DstMem | SrcReg | ModRM | Lock, DstMem | SrcReg | ModRM | Lock,
  124. ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
  125. 0, 0, 0, 0,
  126. /* 0x38 - 0x3F */
  127. ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM,
  128. ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
  129. ByteOp | DstAcc | SrcImm, DstAcc | SrcImm,
  130. 0, 0,
  131. /* 0x40 - 0x47 */
  132. DstReg, DstReg, DstReg, DstReg, DstReg, DstReg, DstReg, DstReg,
  133. /* 0x48 - 0x4F */
  134. DstReg, DstReg, DstReg, DstReg, DstReg, DstReg, DstReg, DstReg,
  135. /* 0x50 - 0x57 */
  136. SrcReg | Stack, SrcReg | Stack, SrcReg | Stack, SrcReg | Stack,
  137. SrcReg | Stack, SrcReg | Stack, SrcReg | Stack, SrcReg | Stack,
  138. /* 0x58 - 0x5F */
  139. DstReg | Stack, DstReg | Stack, DstReg | Stack, DstReg | Stack,
  140. DstReg | Stack, DstReg | Stack, DstReg | Stack, DstReg | Stack,
  141. /* 0x60 - 0x67 */
  142. ImplicitOps | Stack | No64, ImplicitOps | Stack | No64,
  143. 0, DstReg | SrcMem32 | ModRM | Mov /* movsxd (x86/64) */ ,
  144. 0, 0, 0, 0,
  145. /* 0x68 - 0x6F */
  146. SrcImm | Mov | Stack, 0, SrcImmByte | Mov | Stack, 0,
  147. SrcNone | ByteOp | ImplicitOps, SrcNone | ImplicitOps, /* insb, insw/insd */
  148. SrcNone | ByteOp | ImplicitOps, SrcNone | ImplicitOps, /* outsb, outsw/outsd */
  149. /* 0x70 - 0x77 */
  150. SrcImmByte, SrcImmByte, SrcImmByte, SrcImmByte,
  151. SrcImmByte, SrcImmByte, SrcImmByte, SrcImmByte,
  152. /* 0x78 - 0x7F */
  153. SrcImmByte, SrcImmByte, SrcImmByte, SrcImmByte,
  154. SrcImmByte, SrcImmByte, SrcImmByte, SrcImmByte,
  155. /* 0x80 - 0x87 */
  156. Group | Group1_80, Group | Group1_81,
  157. Group | Group1_82, Group | Group1_83,
  158. ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM,
  159. ByteOp | DstMem | SrcReg | ModRM | Lock, DstMem | SrcReg | ModRM | Lock,
  160. /* 0x88 - 0x8F */
  161. ByteOp | DstMem | SrcReg | ModRM | Mov, DstMem | SrcReg | ModRM | Mov,
  162. ByteOp | DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
  163. DstMem | SrcReg | ModRM | Mov, ModRM | DstReg,
  164. DstReg | SrcMem | ModRM | Mov, Group | Group1A,
  165. /* 0x90 - 0x97 */
  166. DstReg, DstReg, DstReg, DstReg, DstReg, DstReg, DstReg, DstReg,
  167. /* 0x98 - 0x9F */
  168. 0, 0, SrcImm | Src2Imm16 | No64, 0,
  169. ImplicitOps | Stack, ImplicitOps | Stack, 0, 0,
  170. /* 0xA0 - 0xA7 */
  171. ByteOp | DstReg | SrcMem | Mov | MemAbs, DstReg | SrcMem | Mov | MemAbs,
  172. ByteOp | DstMem | SrcReg | Mov | MemAbs, DstMem | SrcReg | Mov | MemAbs,
  173. ByteOp | ImplicitOps | Mov | String, ImplicitOps | Mov | String,
  174. ByteOp | ImplicitOps | String, ImplicitOps | String,
  175. /* 0xA8 - 0xAF */
  176. 0, 0, ByteOp | ImplicitOps | Mov | String, ImplicitOps | Mov | String,
  177. ByteOp | ImplicitOps | Mov | String, ImplicitOps | Mov | String,
  178. ByteOp | ImplicitOps | String, ImplicitOps | String,
  179. /* 0xB0 - 0xB7 */
  180. ByteOp | DstReg | SrcImm | Mov, ByteOp | DstReg | SrcImm | Mov,
  181. ByteOp | DstReg | SrcImm | Mov, ByteOp | DstReg | SrcImm | Mov,
  182. ByteOp | DstReg | SrcImm | Mov, ByteOp | DstReg | SrcImm | Mov,
  183. ByteOp | DstReg | SrcImm | Mov, ByteOp | DstReg | SrcImm | Mov,
  184. /* 0xB8 - 0xBF */
  185. DstReg | SrcImm | Mov, DstReg | SrcImm | Mov,
  186. DstReg | SrcImm | Mov, DstReg | SrcImm | Mov,
  187. DstReg | SrcImm | Mov, DstReg | SrcImm | Mov,
  188. DstReg | SrcImm | Mov, DstReg | SrcImm | Mov,
  189. /* 0xC0 - 0xC7 */
  190. ByteOp | DstMem | SrcImm | ModRM, DstMem | SrcImmByte | ModRM,
  191. 0, ImplicitOps | Stack, 0, 0,
  192. ByteOp | DstMem | SrcImm | ModRM | Mov, DstMem | SrcImm | ModRM | Mov,
  193. /* 0xC8 - 0xCF */
  194. 0, 0, 0, ImplicitOps | Stack,
  195. ImplicitOps, SrcImmByte, ImplicitOps | No64, ImplicitOps,
  196. /* 0xD0 - 0xD7 */
  197. ByteOp | DstMem | SrcImplicit | ModRM, DstMem | SrcImplicit | ModRM,
  198. ByteOp | DstMem | SrcImplicit | ModRM, DstMem | SrcImplicit | ModRM,
  199. 0, 0, 0, 0,
  200. /* 0xD8 - 0xDF */
  201. 0, 0, 0, 0, 0, 0, 0, 0,
  202. /* 0xE0 - 0xE7 */
  203. 0, 0, 0, 0,
  204. ByteOp | SrcImmUByte, SrcImmUByte,
  205. ByteOp | SrcImmUByte, SrcImmUByte,
  206. /* 0xE8 - 0xEF */
  207. SrcImm | Stack, SrcImm | ImplicitOps,
  208. SrcImmU | Src2Imm16 | No64, SrcImmByte | ImplicitOps,
  209. SrcNone | ByteOp | ImplicitOps, SrcNone | ImplicitOps,
  210. SrcNone | ByteOp | ImplicitOps, SrcNone | ImplicitOps,
  211. /* 0xF0 - 0xF7 */
  212. 0, 0, 0, 0,
  213. ImplicitOps | Priv, ImplicitOps, Group | Group3_Byte, Group | Group3,
  214. /* 0xF8 - 0xFF */
  215. ImplicitOps, 0, ImplicitOps, ImplicitOps,
  216. ImplicitOps, ImplicitOps, Group | Group4, Group | Group5,
  217. };
  218. static u32 twobyte_table[256] = {
  219. /* 0x00 - 0x0F */
  220. 0, Group | GroupDual | Group7, 0, 0,
  221. 0, ImplicitOps, ImplicitOps | Priv, 0,
  222. ImplicitOps | Priv, ImplicitOps | Priv, 0, 0,
  223. 0, ImplicitOps | ModRM, 0, 0,
  224. /* 0x10 - 0x1F */
  225. 0, 0, 0, 0, 0, 0, 0, 0, ImplicitOps | ModRM, 0, 0, 0, 0, 0, 0, 0,
  226. /* 0x20 - 0x2F */
  227. ModRM | ImplicitOps | Priv, ModRM | Priv,
  228. ModRM | ImplicitOps | Priv, ModRM | Priv,
  229. 0, 0, 0, 0,
  230. 0, 0, 0, 0, 0, 0, 0, 0,
  231. /* 0x30 - 0x3F */
  232. ImplicitOps | Priv, 0, ImplicitOps | Priv, 0,
  233. ImplicitOps, ImplicitOps | Priv, 0, 0,
  234. 0, 0, 0, 0, 0, 0, 0, 0,
  235. /* 0x40 - 0x47 */
  236. DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
  237. DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
  238. DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
  239. DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
  240. /* 0x48 - 0x4F */
  241. DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
  242. DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
  243. DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
  244. DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
  245. /* 0x50 - 0x5F */
  246. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  247. /* 0x60 - 0x6F */
  248. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  249. /* 0x70 - 0x7F */
  250. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  251. /* 0x80 - 0x8F */
  252. SrcImm, SrcImm, SrcImm, SrcImm, SrcImm, SrcImm, SrcImm, SrcImm,
  253. SrcImm, SrcImm, SrcImm, SrcImm, SrcImm, SrcImm, SrcImm, SrcImm,
  254. /* 0x90 - 0x9F */
  255. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  256. /* 0xA0 - 0xA7 */
  257. ImplicitOps | Stack, ImplicitOps | Stack,
  258. 0, DstMem | SrcReg | ModRM | BitOp,
  259. DstMem | SrcReg | Src2ImmByte | ModRM,
  260. DstMem | SrcReg | Src2CL | ModRM, 0, 0,
  261. /* 0xA8 - 0xAF */
  262. ImplicitOps | Stack, ImplicitOps | Stack,
  263. 0, DstMem | SrcReg | ModRM | BitOp | Lock,
  264. DstMem | SrcReg | Src2ImmByte | ModRM,
  265. DstMem | SrcReg | Src2CL | ModRM,
  266. ModRM, 0,
  267. /* 0xB0 - 0xB7 */
  268. ByteOp | DstMem | SrcReg | ModRM | Lock, DstMem | SrcReg | ModRM | Lock,
  269. 0, DstMem | SrcReg | ModRM | BitOp | Lock,
  270. 0, 0, ByteOp | DstReg | SrcMem | ModRM | Mov,
  271. DstReg | SrcMem16 | ModRM | Mov,
  272. /* 0xB8 - 0xBF */
  273. 0, 0,
  274. Group | Group8, DstMem | SrcReg | ModRM | BitOp | Lock,
  275. 0, 0, ByteOp | DstReg | SrcMem | ModRM | Mov,
  276. DstReg | SrcMem16 | ModRM | Mov,
  277. /* 0xC0 - 0xCF */
  278. 0, 0, 0, DstMem | SrcReg | ModRM | Mov,
  279. 0, 0, 0, Group | GroupDual | Group9,
  280. 0, 0, 0, 0, 0, 0, 0, 0,
  281. /* 0xD0 - 0xDF */
  282. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  283. /* 0xE0 - 0xEF */
  284. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  285. /* 0xF0 - 0xFF */
  286. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0
  287. };
  288. static u32 group_table[] = {
  289. [Group1_80*8] =
  290. ByteOp | DstMem | SrcImm | ModRM | Lock,
  291. ByteOp | DstMem | SrcImm | ModRM | Lock,
  292. ByteOp | DstMem | SrcImm | ModRM | Lock,
  293. ByteOp | DstMem | SrcImm | ModRM | Lock,
  294. ByteOp | DstMem | SrcImm | ModRM | Lock,
  295. ByteOp | DstMem | SrcImm | ModRM | Lock,
  296. ByteOp | DstMem | SrcImm | ModRM | Lock,
  297. ByteOp | DstMem | SrcImm | ModRM,
  298. [Group1_81*8] =
  299. DstMem | SrcImm | ModRM | Lock,
  300. DstMem | SrcImm | ModRM | Lock,
  301. DstMem | SrcImm | ModRM | Lock,
  302. DstMem | SrcImm | ModRM | Lock,
  303. DstMem | SrcImm | ModRM | Lock,
  304. DstMem | SrcImm | ModRM | Lock,
  305. DstMem | SrcImm | ModRM | Lock,
  306. DstMem | SrcImm | ModRM,
  307. [Group1_82*8] =
  308. ByteOp | DstMem | SrcImm | ModRM | No64 | Lock,
  309. ByteOp | DstMem | SrcImm | ModRM | No64 | Lock,
  310. ByteOp | DstMem | SrcImm | ModRM | No64 | Lock,
  311. ByteOp | DstMem | SrcImm | ModRM | No64 | Lock,
  312. ByteOp | DstMem | SrcImm | ModRM | No64 | Lock,
  313. ByteOp | DstMem | SrcImm | ModRM | No64 | Lock,
  314. ByteOp | DstMem | SrcImm | ModRM | No64 | Lock,
  315. ByteOp | DstMem | SrcImm | ModRM | No64,
  316. [Group1_83*8] =
  317. DstMem | SrcImmByte | ModRM | Lock,
  318. DstMem | SrcImmByte | ModRM | Lock,
  319. DstMem | SrcImmByte | ModRM | Lock,
  320. DstMem | SrcImmByte | ModRM | Lock,
  321. DstMem | SrcImmByte | ModRM | Lock,
  322. DstMem | SrcImmByte | ModRM | Lock,
  323. DstMem | SrcImmByte | ModRM | Lock,
  324. DstMem | SrcImmByte | ModRM,
  325. [Group1A*8] =
  326. DstMem | SrcNone | ModRM | Mov | Stack, 0, 0, 0, 0, 0, 0, 0,
  327. [Group3_Byte*8] =
  328. ByteOp | SrcImm | DstMem | ModRM, 0,
  329. ByteOp | DstMem | SrcNone | ModRM, ByteOp | DstMem | SrcNone | ModRM,
  330. 0, 0, 0, 0,
  331. [Group3*8] =
  332. DstMem | SrcImm | ModRM, 0,
  333. DstMem | SrcNone | ModRM, DstMem | SrcNone | ModRM,
  334. 0, 0, 0, 0,
  335. [Group4*8] =
  336. ByteOp | DstMem | SrcNone | ModRM, ByteOp | DstMem | SrcNone | ModRM,
  337. 0, 0, 0, 0, 0, 0,
  338. [Group5*8] =
  339. DstMem | SrcNone | ModRM, DstMem | SrcNone | ModRM,
  340. SrcMem | ModRM | Stack, 0,
  341. SrcMem | ModRM | Stack, SrcMem | ModRM | Src2Mem16 | ImplicitOps,
  342. SrcMem | ModRM | Stack, 0,
  343. [Group7*8] =
  344. 0, 0, ModRM | SrcMem | Priv, ModRM | SrcMem | Priv,
  345. SrcNone | ModRM | DstMem | Mov, 0,
  346. SrcMem16 | ModRM | Mov | Priv, SrcMem | ModRM | ByteOp | Priv,
  347. [Group8*8] =
  348. 0, 0, 0, 0,
  349. DstMem | SrcImmByte | ModRM, DstMem | SrcImmByte | ModRM | Lock,
  350. DstMem | SrcImmByte | ModRM | Lock, DstMem | SrcImmByte | ModRM | Lock,
  351. [Group9*8] =
  352. 0, ImplicitOps | ModRM | Lock, 0, 0, 0, 0, 0, 0,
  353. };
  354. static u32 group2_table[] = {
  355. [Group7*8] =
  356. SrcNone | ModRM | Priv, 0, 0, SrcNone | ModRM | Priv,
  357. SrcNone | ModRM | DstMem | Mov, 0,
  358. SrcMem16 | ModRM | Mov | Priv, 0,
  359. [Group9*8] =
  360. 0, 0, 0, 0, 0, 0, 0, 0,
  361. };
  362. /* EFLAGS bit definitions. */
  363. #define EFLG_ID (1<<21)
  364. #define EFLG_VIP (1<<20)
  365. #define EFLG_VIF (1<<19)
  366. #define EFLG_AC (1<<18)
  367. #define EFLG_VM (1<<17)
  368. #define EFLG_RF (1<<16)
  369. #define EFLG_IOPL (3<<12)
  370. #define EFLG_NT (1<<14)
  371. #define EFLG_OF (1<<11)
  372. #define EFLG_DF (1<<10)
  373. #define EFLG_IF (1<<9)
  374. #define EFLG_TF (1<<8)
  375. #define EFLG_SF (1<<7)
  376. #define EFLG_ZF (1<<6)
  377. #define EFLG_AF (1<<4)
  378. #define EFLG_PF (1<<2)
  379. #define EFLG_CF (1<<0)
  380. /*
  381. * Instruction emulation:
  382. * Most instructions are emulated directly via a fragment of inline assembly
  383. * code. This allows us to save/restore EFLAGS and thus very easily pick up
  384. * any modified flags.
  385. */
  386. #if defined(CONFIG_X86_64)
  387. #define _LO32 "k" /* force 32-bit operand */
  388. #define _STK "%%rsp" /* stack pointer */
  389. #elif defined(__i386__)
  390. #define _LO32 "" /* force 32-bit operand */
  391. #define _STK "%%esp" /* stack pointer */
  392. #endif
  393. /*
  394. * These EFLAGS bits are restored from saved value during emulation, and
  395. * any changes are written back to the saved value after emulation.
  396. */
  397. #define EFLAGS_MASK (EFLG_OF|EFLG_SF|EFLG_ZF|EFLG_AF|EFLG_PF|EFLG_CF)
  398. /* Before executing instruction: restore necessary bits in EFLAGS. */
  399. #define _PRE_EFLAGS(_sav, _msk, _tmp) \
  400. /* EFLAGS = (_sav & _msk) | (EFLAGS & ~_msk); _sav &= ~_msk; */ \
  401. "movl %"_sav",%"_LO32 _tmp"; " \
  402. "push %"_tmp"; " \
  403. "push %"_tmp"; " \
  404. "movl %"_msk",%"_LO32 _tmp"; " \
  405. "andl %"_LO32 _tmp",("_STK"); " \
  406. "pushf; " \
  407. "notl %"_LO32 _tmp"; " \
  408. "andl %"_LO32 _tmp",("_STK"); " \
  409. "andl %"_LO32 _tmp","__stringify(BITS_PER_LONG/4)"("_STK"); " \
  410. "pop %"_tmp"; " \
  411. "orl %"_LO32 _tmp",("_STK"); " \
  412. "popf; " \
  413. "pop %"_sav"; "
  414. /* After executing instruction: write-back necessary bits in EFLAGS. */
  415. #define _POST_EFLAGS(_sav, _msk, _tmp) \
  416. /* _sav |= EFLAGS & _msk; */ \
  417. "pushf; " \
  418. "pop %"_tmp"; " \
  419. "andl %"_msk",%"_LO32 _tmp"; " \
  420. "orl %"_LO32 _tmp",%"_sav"; "
  421. #ifdef CONFIG_X86_64
  422. #define ON64(x) x
  423. #else
  424. #define ON64(x)
  425. #endif
  426. #define ____emulate_2op(_op, _src, _dst, _eflags, _x, _y, _suffix) \
  427. do { \
  428. __asm__ __volatile__ ( \
  429. _PRE_EFLAGS("0", "4", "2") \
  430. _op _suffix " %"_x"3,%1; " \
  431. _POST_EFLAGS("0", "4", "2") \
  432. : "=m" (_eflags), "=m" ((_dst).val), \
  433. "=&r" (_tmp) \
  434. : _y ((_src).val), "i" (EFLAGS_MASK)); \
  435. } while (0)
  436. /* Raw emulation: instruction has two explicit operands. */
  437. #define __emulate_2op_nobyte(_op,_src,_dst,_eflags,_wx,_wy,_lx,_ly,_qx,_qy) \
  438. do { \
  439. unsigned long _tmp; \
  440. \
  441. switch ((_dst).bytes) { \
  442. case 2: \
  443. ____emulate_2op(_op,_src,_dst,_eflags,_wx,_wy,"w"); \
  444. break; \
  445. case 4: \
  446. ____emulate_2op(_op,_src,_dst,_eflags,_lx,_ly,"l"); \
  447. break; \
  448. case 8: \
  449. ON64(____emulate_2op(_op,_src,_dst,_eflags,_qx,_qy,"q")); \
  450. break; \
  451. } \
  452. } while (0)
  453. #define __emulate_2op(_op,_src,_dst,_eflags,_bx,_by,_wx,_wy,_lx,_ly,_qx,_qy) \
  454. do { \
  455. unsigned long _tmp; \
  456. switch ((_dst).bytes) { \
  457. case 1: \
  458. ____emulate_2op(_op,_src,_dst,_eflags,_bx,_by,"b"); \
  459. break; \
  460. default: \
  461. __emulate_2op_nobyte(_op, _src, _dst, _eflags, \
  462. _wx, _wy, _lx, _ly, _qx, _qy); \
  463. break; \
  464. } \
  465. } while (0)
  466. /* Source operand is byte-sized and may be restricted to just %cl. */
  467. #define emulate_2op_SrcB(_op, _src, _dst, _eflags) \
  468. __emulate_2op(_op, _src, _dst, _eflags, \
  469. "b", "c", "b", "c", "b", "c", "b", "c")
  470. /* Source operand is byte, word, long or quad sized. */
  471. #define emulate_2op_SrcV(_op, _src, _dst, _eflags) \
  472. __emulate_2op(_op, _src, _dst, _eflags, \
  473. "b", "q", "w", "r", _LO32, "r", "", "r")
  474. /* Source operand is word, long or quad sized. */
  475. #define emulate_2op_SrcV_nobyte(_op, _src, _dst, _eflags) \
  476. __emulate_2op_nobyte(_op, _src, _dst, _eflags, \
  477. "w", "r", _LO32, "r", "", "r")
  478. /* Instruction has three operands and one operand is stored in ECX register */
  479. #define __emulate_2op_cl(_op, _cl, _src, _dst, _eflags, _suffix, _type) \
  480. do { \
  481. unsigned long _tmp; \
  482. _type _clv = (_cl).val; \
  483. _type _srcv = (_src).val; \
  484. _type _dstv = (_dst).val; \
  485. \
  486. __asm__ __volatile__ ( \
  487. _PRE_EFLAGS("0", "5", "2") \
  488. _op _suffix " %4,%1 \n" \
  489. _POST_EFLAGS("0", "5", "2") \
  490. : "=m" (_eflags), "+r" (_dstv), "=&r" (_tmp) \
  491. : "c" (_clv) , "r" (_srcv), "i" (EFLAGS_MASK) \
  492. ); \
  493. \
  494. (_cl).val = (unsigned long) _clv; \
  495. (_src).val = (unsigned long) _srcv; \
  496. (_dst).val = (unsigned long) _dstv; \
  497. } while (0)
  498. #define emulate_2op_cl(_op, _cl, _src, _dst, _eflags) \
  499. do { \
  500. switch ((_dst).bytes) { \
  501. case 2: \
  502. __emulate_2op_cl(_op, _cl, _src, _dst, _eflags, \
  503. "w", unsigned short); \
  504. break; \
  505. case 4: \
  506. __emulate_2op_cl(_op, _cl, _src, _dst, _eflags, \
  507. "l", unsigned int); \
  508. break; \
  509. case 8: \
  510. ON64(__emulate_2op_cl(_op, _cl, _src, _dst, _eflags, \
  511. "q", unsigned long)); \
  512. break; \
  513. } \
  514. } while (0)
  515. #define __emulate_1op(_op, _dst, _eflags, _suffix) \
  516. do { \
  517. unsigned long _tmp; \
  518. \
  519. __asm__ __volatile__ ( \
  520. _PRE_EFLAGS("0", "3", "2") \
  521. _op _suffix " %1; " \
  522. _POST_EFLAGS("0", "3", "2") \
  523. : "=m" (_eflags), "+m" ((_dst).val), \
  524. "=&r" (_tmp) \
  525. : "i" (EFLAGS_MASK)); \
  526. } while (0)
  527. /* Instruction has only one explicit operand (no source operand). */
  528. #define emulate_1op(_op, _dst, _eflags) \
  529. do { \
  530. switch ((_dst).bytes) { \
  531. case 1: __emulate_1op(_op, _dst, _eflags, "b"); break; \
  532. case 2: __emulate_1op(_op, _dst, _eflags, "w"); break; \
  533. case 4: __emulate_1op(_op, _dst, _eflags, "l"); break; \
  534. case 8: ON64(__emulate_1op(_op, _dst, _eflags, "q")); break; \
  535. } \
  536. } while (0)
  537. /* Fetch next part of the instruction being emulated. */
  538. #define insn_fetch(_type, _size, _eip) \
  539. ({ unsigned long _x; \
  540. rc = do_insn_fetch(ctxt, ops, (_eip), &_x, (_size)); \
  541. if (rc != X86EMUL_CONTINUE) \
  542. goto done; \
  543. (_eip) += (_size); \
  544. (_type)_x; \
  545. })
  546. static inline unsigned long ad_mask(struct decode_cache *c)
  547. {
  548. return (1UL << (c->ad_bytes << 3)) - 1;
  549. }
  550. /* Access/update address held in a register, based on addressing mode. */
  551. static inline unsigned long
  552. address_mask(struct decode_cache *c, unsigned long reg)
  553. {
  554. if (c->ad_bytes == sizeof(unsigned long))
  555. return reg;
  556. else
  557. return reg & ad_mask(c);
  558. }
  559. static inline unsigned long
  560. register_address(struct decode_cache *c, unsigned long base, unsigned long reg)
  561. {
  562. return base + address_mask(c, reg);
  563. }
  564. static inline void
  565. register_address_increment(struct decode_cache *c, unsigned long *reg, int inc)
  566. {
  567. if (c->ad_bytes == sizeof(unsigned long))
  568. *reg += inc;
  569. else
  570. *reg = (*reg & ~ad_mask(c)) | ((*reg + inc) & ad_mask(c));
  571. }
  572. static inline void jmp_rel(struct decode_cache *c, int rel)
  573. {
  574. register_address_increment(c, &c->eip, rel);
  575. }
  576. static void set_seg_override(struct decode_cache *c, int seg)
  577. {
  578. c->has_seg_override = true;
  579. c->seg_override = seg;
  580. }
  581. static unsigned long seg_base(struct x86_emulate_ctxt *ctxt, int seg)
  582. {
  583. if (ctxt->mode == X86EMUL_MODE_PROT64 && seg < VCPU_SREG_FS)
  584. return 0;
  585. return kvm_x86_ops->get_segment_base(ctxt->vcpu, seg);
  586. }
  587. static unsigned long seg_override_base(struct x86_emulate_ctxt *ctxt,
  588. struct decode_cache *c)
  589. {
  590. if (!c->has_seg_override)
  591. return 0;
  592. return seg_base(ctxt, c->seg_override);
  593. }
  594. static unsigned long es_base(struct x86_emulate_ctxt *ctxt)
  595. {
  596. return seg_base(ctxt, VCPU_SREG_ES);
  597. }
  598. static unsigned long ss_base(struct x86_emulate_ctxt *ctxt)
  599. {
  600. return seg_base(ctxt, VCPU_SREG_SS);
  601. }
  602. static int do_fetch_insn_byte(struct x86_emulate_ctxt *ctxt,
  603. struct x86_emulate_ops *ops,
  604. unsigned long linear, u8 *dest)
  605. {
  606. struct fetch_cache *fc = &ctxt->decode.fetch;
  607. int rc;
  608. int size;
  609. if (linear < fc->start || linear >= fc->end) {
  610. size = min(15UL, PAGE_SIZE - offset_in_page(linear));
  611. rc = ops->fetch(linear, fc->data, size, ctxt->vcpu, NULL);
  612. if (rc != X86EMUL_CONTINUE)
  613. return rc;
  614. fc->start = linear;
  615. fc->end = linear + size;
  616. }
  617. *dest = fc->data[linear - fc->start];
  618. return X86EMUL_CONTINUE;
  619. }
  620. static int do_insn_fetch(struct x86_emulate_ctxt *ctxt,
  621. struct x86_emulate_ops *ops,
  622. unsigned long eip, void *dest, unsigned size)
  623. {
  624. int rc;
  625. /* x86 instructions are limited to 15 bytes. */
  626. if (eip + size - ctxt->eip > 15)
  627. return X86EMUL_UNHANDLEABLE;
  628. eip += ctxt->cs_base;
  629. while (size--) {
  630. rc = do_fetch_insn_byte(ctxt, ops, eip++, dest++);
  631. if (rc != X86EMUL_CONTINUE)
  632. return rc;
  633. }
  634. return X86EMUL_CONTINUE;
  635. }
  636. /*
  637. * Given the 'reg' portion of a ModRM byte, and a register block, return a
  638. * pointer into the block that addresses the relevant register.
  639. * @highbyte_regs specifies whether to decode AH,CH,DH,BH.
  640. */
  641. static void *decode_register(u8 modrm_reg, unsigned long *regs,
  642. int highbyte_regs)
  643. {
  644. void *p;
  645. p = &regs[modrm_reg];
  646. if (highbyte_regs && modrm_reg >= 4 && modrm_reg < 8)
  647. p = (unsigned char *)&regs[modrm_reg & 3] + 1;
  648. return p;
  649. }
  650. static int read_descriptor(struct x86_emulate_ctxt *ctxt,
  651. struct x86_emulate_ops *ops,
  652. void *ptr,
  653. u16 *size, unsigned long *address, int op_bytes)
  654. {
  655. int rc;
  656. if (op_bytes == 2)
  657. op_bytes = 3;
  658. *address = 0;
  659. rc = ops->read_std((unsigned long)ptr, (unsigned long *)size, 2,
  660. ctxt->vcpu, NULL);
  661. if (rc != X86EMUL_CONTINUE)
  662. return rc;
  663. rc = ops->read_std((unsigned long)ptr + 2, address, op_bytes,
  664. ctxt->vcpu, NULL);
  665. return rc;
  666. }
  667. static int test_cc(unsigned int condition, unsigned int flags)
  668. {
  669. int rc = 0;
  670. switch ((condition & 15) >> 1) {
  671. case 0: /* o */
  672. rc |= (flags & EFLG_OF);
  673. break;
  674. case 1: /* b/c/nae */
  675. rc |= (flags & EFLG_CF);
  676. break;
  677. case 2: /* z/e */
  678. rc |= (flags & EFLG_ZF);
  679. break;
  680. case 3: /* be/na */
  681. rc |= (flags & (EFLG_CF|EFLG_ZF));
  682. break;
  683. case 4: /* s */
  684. rc |= (flags & EFLG_SF);
  685. break;
  686. case 5: /* p/pe */
  687. rc |= (flags & EFLG_PF);
  688. break;
  689. case 7: /* le/ng */
  690. rc |= (flags & EFLG_ZF);
  691. /* fall through */
  692. case 6: /* l/nge */
  693. rc |= (!(flags & EFLG_SF) != !(flags & EFLG_OF));
  694. break;
  695. }
  696. /* Odd condition identifiers (lsb == 1) have inverted sense. */
  697. return (!!rc ^ (condition & 1));
  698. }
  699. static void decode_register_operand(struct operand *op,
  700. struct decode_cache *c,
  701. int inhibit_bytereg)
  702. {
  703. unsigned reg = c->modrm_reg;
  704. int highbyte_regs = c->rex_prefix == 0;
  705. if (!(c->d & ModRM))
  706. reg = (c->b & 7) | ((c->rex_prefix & 1) << 3);
  707. op->type = OP_REG;
  708. if ((c->d & ByteOp) && !inhibit_bytereg) {
  709. op->ptr = decode_register(reg, c->regs, highbyte_regs);
  710. op->val = *(u8 *)op->ptr;
  711. op->bytes = 1;
  712. } else {
  713. op->ptr = decode_register(reg, c->regs, 0);
  714. op->bytes = c->op_bytes;
  715. switch (op->bytes) {
  716. case 2:
  717. op->val = *(u16 *)op->ptr;
  718. break;
  719. case 4:
  720. op->val = *(u32 *)op->ptr;
  721. break;
  722. case 8:
  723. op->val = *(u64 *) op->ptr;
  724. break;
  725. }
  726. }
  727. op->orig_val = op->val;
  728. }
  729. static int decode_modrm(struct x86_emulate_ctxt *ctxt,
  730. struct x86_emulate_ops *ops)
  731. {
  732. struct decode_cache *c = &ctxt->decode;
  733. u8 sib;
  734. int index_reg = 0, base_reg = 0, scale;
  735. int rc = X86EMUL_CONTINUE;
  736. if (c->rex_prefix) {
  737. c->modrm_reg = (c->rex_prefix & 4) << 1; /* REX.R */
  738. index_reg = (c->rex_prefix & 2) << 2; /* REX.X */
  739. c->modrm_rm = base_reg = (c->rex_prefix & 1) << 3; /* REG.B */
  740. }
  741. c->modrm = insn_fetch(u8, 1, c->eip);
  742. c->modrm_mod |= (c->modrm & 0xc0) >> 6;
  743. c->modrm_reg |= (c->modrm & 0x38) >> 3;
  744. c->modrm_rm |= (c->modrm & 0x07);
  745. c->modrm_ea = 0;
  746. c->use_modrm_ea = 1;
  747. if (c->modrm_mod == 3) {
  748. c->modrm_ptr = decode_register(c->modrm_rm,
  749. c->regs, c->d & ByteOp);
  750. c->modrm_val = *(unsigned long *)c->modrm_ptr;
  751. return rc;
  752. }
  753. if (c->ad_bytes == 2) {
  754. unsigned bx = c->regs[VCPU_REGS_RBX];
  755. unsigned bp = c->regs[VCPU_REGS_RBP];
  756. unsigned si = c->regs[VCPU_REGS_RSI];
  757. unsigned di = c->regs[VCPU_REGS_RDI];
  758. /* 16-bit ModR/M decode. */
  759. switch (c->modrm_mod) {
  760. case 0:
  761. if (c->modrm_rm == 6)
  762. c->modrm_ea += insn_fetch(u16, 2, c->eip);
  763. break;
  764. case 1:
  765. c->modrm_ea += insn_fetch(s8, 1, c->eip);
  766. break;
  767. case 2:
  768. c->modrm_ea += insn_fetch(u16, 2, c->eip);
  769. break;
  770. }
  771. switch (c->modrm_rm) {
  772. case 0:
  773. c->modrm_ea += bx + si;
  774. break;
  775. case 1:
  776. c->modrm_ea += bx + di;
  777. break;
  778. case 2:
  779. c->modrm_ea += bp + si;
  780. break;
  781. case 3:
  782. c->modrm_ea += bp + di;
  783. break;
  784. case 4:
  785. c->modrm_ea += si;
  786. break;
  787. case 5:
  788. c->modrm_ea += di;
  789. break;
  790. case 6:
  791. if (c->modrm_mod != 0)
  792. c->modrm_ea += bp;
  793. break;
  794. case 7:
  795. c->modrm_ea += bx;
  796. break;
  797. }
  798. if (c->modrm_rm == 2 || c->modrm_rm == 3 ||
  799. (c->modrm_rm == 6 && c->modrm_mod != 0))
  800. if (!c->has_seg_override)
  801. set_seg_override(c, VCPU_SREG_SS);
  802. c->modrm_ea = (u16)c->modrm_ea;
  803. } else {
  804. /* 32/64-bit ModR/M decode. */
  805. if ((c->modrm_rm & 7) == 4) {
  806. sib = insn_fetch(u8, 1, c->eip);
  807. index_reg |= (sib >> 3) & 7;
  808. base_reg |= sib & 7;
  809. scale = sib >> 6;
  810. if ((base_reg & 7) == 5 && c->modrm_mod == 0)
  811. c->modrm_ea += insn_fetch(s32, 4, c->eip);
  812. else
  813. c->modrm_ea += c->regs[base_reg];
  814. if (index_reg != 4)
  815. c->modrm_ea += c->regs[index_reg] << scale;
  816. } else if ((c->modrm_rm & 7) == 5 && c->modrm_mod == 0) {
  817. if (ctxt->mode == X86EMUL_MODE_PROT64)
  818. c->rip_relative = 1;
  819. } else
  820. c->modrm_ea += c->regs[c->modrm_rm];
  821. switch (c->modrm_mod) {
  822. case 0:
  823. if (c->modrm_rm == 5)
  824. c->modrm_ea += insn_fetch(s32, 4, c->eip);
  825. break;
  826. case 1:
  827. c->modrm_ea += insn_fetch(s8, 1, c->eip);
  828. break;
  829. case 2:
  830. c->modrm_ea += insn_fetch(s32, 4, c->eip);
  831. break;
  832. }
  833. }
  834. done:
  835. return rc;
  836. }
  837. static int decode_abs(struct x86_emulate_ctxt *ctxt,
  838. struct x86_emulate_ops *ops)
  839. {
  840. struct decode_cache *c = &ctxt->decode;
  841. int rc = X86EMUL_CONTINUE;
  842. switch (c->ad_bytes) {
  843. case 2:
  844. c->modrm_ea = insn_fetch(u16, 2, c->eip);
  845. break;
  846. case 4:
  847. c->modrm_ea = insn_fetch(u32, 4, c->eip);
  848. break;
  849. case 8:
  850. c->modrm_ea = insn_fetch(u64, 8, c->eip);
  851. break;
  852. }
  853. done:
  854. return rc;
  855. }
  856. int
  857. x86_decode_insn(struct x86_emulate_ctxt *ctxt, struct x86_emulate_ops *ops)
  858. {
  859. struct decode_cache *c = &ctxt->decode;
  860. int rc = X86EMUL_CONTINUE;
  861. int mode = ctxt->mode;
  862. int def_op_bytes, def_ad_bytes, group;
  863. /* Shadow copy of register state. Committed on successful emulation. */
  864. memset(c, 0, sizeof(struct decode_cache));
  865. c->eip = ctxt->eip;
  866. ctxt->cs_base = seg_base(ctxt, VCPU_SREG_CS);
  867. memcpy(c->regs, ctxt->vcpu->arch.regs, sizeof c->regs);
  868. switch (mode) {
  869. case X86EMUL_MODE_REAL:
  870. case X86EMUL_MODE_VM86:
  871. case X86EMUL_MODE_PROT16:
  872. def_op_bytes = def_ad_bytes = 2;
  873. break;
  874. case X86EMUL_MODE_PROT32:
  875. def_op_bytes = def_ad_bytes = 4;
  876. break;
  877. #ifdef CONFIG_X86_64
  878. case X86EMUL_MODE_PROT64:
  879. def_op_bytes = 4;
  880. def_ad_bytes = 8;
  881. break;
  882. #endif
  883. default:
  884. return -1;
  885. }
  886. c->op_bytes = def_op_bytes;
  887. c->ad_bytes = def_ad_bytes;
  888. /* Legacy prefixes. */
  889. for (;;) {
  890. switch (c->b = insn_fetch(u8, 1, c->eip)) {
  891. case 0x66: /* operand-size override */
  892. /* switch between 2/4 bytes */
  893. c->op_bytes = def_op_bytes ^ 6;
  894. break;
  895. case 0x67: /* address-size override */
  896. if (mode == X86EMUL_MODE_PROT64)
  897. /* switch between 4/8 bytes */
  898. c->ad_bytes = def_ad_bytes ^ 12;
  899. else
  900. /* switch between 2/4 bytes */
  901. c->ad_bytes = def_ad_bytes ^ 6;
  902. break;
  903. case 0x26: /* ES override */
  904. case 0x2e: /* CS override */
  905. case 0x36: /* SS override */
  906. case 0x3e: /* DS override */
  907. set_seg_override(c, (c->b >> 3) & 3);
  908. break;
  909. case 0x64: /* FS override */
  910. case 0x65: /* GS override */
  911. set_seg_override(c, c->b & 7);
  912. break;
  913. case 0x40 ... 0x4f: /* REX */
  914. if (mode != X86EMUL_MODE_PROT64)
  915. goto done_prefixes;
  916. c->rex_prefix = c->b;
  917. continue;
  918. case 0xf0: /* LOCK */
  919. c->lock_prefix = 1;
  920. break;
  921. case 0xf2: /* REPNE/REPNZ */
  922. c->rep_prefix = REPNE_PREFIX;
  923. break;
  924. case 0xf3: /* REP/REPE/REPZ */
  925. c->rep_prefix = REPE_PREFIX;
  926. break;
  927. default:
  928. goto done_prefixes;
  929. }
  930. /* Any legacy prefix after a REX prefix nullifies its effect. */
  931. c->rex_prefix = 0;
  932. }
  933. done_prefixes:
  934. /* REX prefix. */
  935. if (c->rex_prefix)
  936. if (c->rex_prefix & 8)
  937. c->op_bytes = 8; /* REX.W */
  938. /* Opcode byte(s). */
  939. c->d = opcode_table[c->b];
  940. if (c->d == 0) {
  941. /* Two-byte opcode? */
  942. if (c->b == 0x0f) {
  943. c->twobyte = 1;
  944. c->b = insn_fetch(u8, 1, c->eip);
  945. c->d = twobyte_table[c->b];
  946. }
  947. }
  948. if (c->d & Group) {
  949. group = c->d & GroupMask;
  950. c->modrm = insn_fetch(u8, 1, c->eip);
  951. --c->eip;
  952. group = (group << 3) + ((c->modrm >> 3) & 7);
  953. if ((c->d & GroupDual) && (c->modrm >> 6) == 3)
  954. c->d = group2_table[group];
  955. else
  956. c->d = group_table[group];
  957. }
  958. /* Unrecognised? */
  959. if (c->d == 0) {
  960. DPRINTF("Cannot emulate %02x\n", c->b);
  961. return -1;
  962. }
  963. if (mode == X86EMUL_MODE_PROT64 && (c->d & Stack))
  964. c->op_bytes = 8;
  965. /* ModRM and SIB bytes. */
  966. if (c->d & ModRM)
  967. rc = decode_modrm(ctxt, ops);
  968. else if (c->d & MemAbs)
  969. rc = decode_abs(ctxt, ops);
  970. if (rc != X86EMUL_CONTINUE)
  971. goto done;
  972. if (!c->has_seg_override)
  973. set_seg_override(c, VCPU_SREG_DS);
  974. if (!(!c->twobyte && c->b == 0x8d))
  975. c->modrm_ea += seg_override_base(ctxt, c);
  976. if (c->ad_bytes != 8)
  977. c->modrm_ea = (u32)c->modrm_ea;
  978. /*
  979. * Decode and fetch the source operand: register, memory
  980. * or immediate.
  981. */
  982. switch (c->d & SrcMask) {
  983. case SrcNone:
  984. break;
  985. case SrcReg:
  986. decode_register_operand(&c->src, c, 0);
  987. break;
  988. case SrcMem16:
  989. c->src.bytes = 2;
  990. goto srcmem_common;
  991. case SrcMem32:
  992. c->src.bytes = 4;
  993. goto srcmem_common;
  994. case SrcMem:
  995. c->src.bytes = (c->d & ByteOp) ? 1 :
  996. c->op_bytes;
  997. /* Don't fetch the address for invlpg: it could be unmapped. */
  998. if (c->twobyte && c->b == 0x01 && c->modrm_reg == 7)
  999. break;
  1000. srcmem_common:
  1001. /*
  1002. * For instructions with a ModR/M byte, switch to register
  1003. * access if Mod = 3.
  1004. */
  1005. if ((c->d & ModRM) && c->modrm_mod == 3) {
  1006. c->src.type = OP_REG;
  1007. c->src.val = c->modrm_val;
  1008. c->src.ptr = c->modrm_ptr;
  1009. break;
  1010. }
  1011. c->src.type = OP_MEM;
  1012. break;
  1013. case SrcImm:
  1014. case SrcImmU:
  1015. c->src.type = OP_IMM;
  1016. c->src.ptr = (unsigned long *)c->eip;
  1017. c->src.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  1018. if (c->src.bytes == 8)
  1019. c->src.bytes = 4;
  1020. /* NB. Immediates are sign-extended as necessary. */
  1021. switch (c->src.bytes) {
  1022. case 1:
  1023. c->src.val = insn_fetch(s8, 1, c->eip);
  1024. break;
  1025. case 2:
  1026. c->src.val = insn_fetch(s16, 2, c->eip);
  1027. break;
  1028. case 4:
  1029. c->src.val = insn_fetch(s32, 4, c->eip);
  1030. break;
  1031. }
  1032. if ((c->d & SrcMask) == SrcImmU) {
  1033. switch (c->src.bytes) {
  1034. case 1:
  1035. c->src.val &= 0xff;
  1036. break;
  1037. case 2:
  1038. c->src.val &= 0xffff;
  1039. break;
  1040. case 4:
  1041. c->src.val &= 0xffffffff;
  1042. break;
  1043. }
  1044. }
  1045. break;
  1046. case SrcImmByte:
  1047. case SrcImmUByte:
  1048. c->src.type = OP_IMM;
  1049. c->src.ptr = (unsigned long *)c->eip;
  1050. c->src.bytes = 1;
  1051. if ((c->d & SrcMask) == SrcImmByte)
  1052. c->src.val = insn_fetch(s8, 1, c->eip);
  1053. else
  1054. c->src.val = insn_fetch(u8, 1, c->eip);
  1055. break;
  1056. case SrcOne:
  1057. c->src.bytes = 1;
  1058. c->src.val = 1;
  1059. break;
  1060. }
  1061. /*
  1062. * Decode and fetch the second source operand: register, memory
  1063. * or immediate.
  1064. */
  1065. switch (c->d & Src2Mask) {
  1066. case Src2None:
  1067. break;
  1068. case Src2CL:
  1069. c->src2.bytes = 1;
  1070. c->src2.val = c->regs[VCPU_REGS_RCX] & 0x8;
  1071. break;
  1072. case Src2ImmByte:
  1073. c->src2.type = OP_IMM;
  1074. c->src2.ptr = (unsigned long *)c->eip;
  1075. c->src2.bytes = 1;
  1076. c->src2.val = insn_fetch(u8, 1, c->eip);
  1077. break;
  1078. case Src2Imm16:
  1079. c->src2.type = OP_IMM;
  1080. c->src2.ptr = (unsigned long *)c->eip;
  1081. c->src2.bytes = 2;
  1082. c->src2.val = insn_fetch(u16, 2, c->eip);
  1083. break;
  1084. case Src2One:
  1085. c->src2.bytes = 1;
  1086. c->src2.val = 1;
  1087. break;
  1088. case Src2Mem16:
  1089. c->src2.bytes = 2;
  1090. c->src2.type = OP_MEM;
  1091. break;
  1092. }
  1093. /* Decode and fetch the destination operand: register or memory. */
  1094. switch (c->d & DstMask) {
  1095. case ImplicitOps:
  1096. /* Special instructions do their own operand decoding. */
  1097. return 0;
  1098. case DstReg:
  1099. decode_register_operand(&c->dst, c,
  1100. c->twobyte && (c->b == 0xb6 || c->b == 0xb7));
  1101. break;
  1102. case DstMem:
  1103. if ((c->d & ModRM) && c->modrm_mod == 3) {
  1104. c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  1105. c->dst.type = OP_REG;
  1106. c->dst.val = c->dst.orig_val = c->modrm_val;
  1107. c->dst.ptr = c->modrm_ptr;
  1108. break;
  1109. }
  1110. c->dst.type = OP_MEM;
  1111. break;
  1112. case DstAcc:
  1113. c->dst.type = OP_REG;
  1114. c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  1115. c->dst.ptr = &c->regs[VCPU_REGS_RAX];
  1116. switch (c->dst.bytes) {
  1117. case 1:
  1118. c->dst.val = *(u8 *)c->dst.ptr;
  1119. break;
  1120. case 2:
  1121. c->dst.val = *(u16 *)c->dst.ptr;
  1122. break;
  1123. case 4:
  1124. c->dst.val = *(u32 *)c->dst.ptr;
  1125. break;
  1126. case 8:
  1127. c->dst.val = *(u64 *)c->dst.ptr;
  1128. break;
  1129. }
  1130. c->dst.orig_val = c->dst.val;
  1131. break;
  1132. }
  1133. if (c->rip_relative)
  1134. c->modrm_ea += c->eip;
  1135. done:
  1136. return (rc == X86EMUL_UNHANDLEABLE) ? -1 : 0;
  1137. }
  1138. static inline void emulate_push(struct x86_emulate_ctxt *ctxt)
  1139. {
  1140. struct decode_cache *c = &ctxt->decode;
  1141. c->dst.type = OP_MEM;
  1142. c->dst.bytes = c->op_bytes;
  1143. c->dst.val = c->src.val;
  1144. register_address_increment(c, &c->regs[VCPU_REGS_RSP], -c->op_bytes);
  1145. c->dst.ptr = (void *) register_address(c, ss_base(ctxt),
  1146. c->regs[VCPU_REGS_RSP]);
  1147. }
  1148. static int emulate_pop(struct x86_emulate_ctxt *ctxt,
  1149. struct x86_emulate_ops *ops,
  1150. void *dest, int len)
  1151. {
  1152. struct decode_cache *c = &ctxt->decode;
  1153. int rc;
  1154. rc = ops->read_emulated(register_address(c, ss_base(ctxt),
  1155. c->regs[VCPU_REGS_RSP]),
  1156. dest, len, ctxt->vcpu);
  1157. if (rc != X86EMUL_CONTINUE)
  1158. return rc;
  1159. register_address_increment(c, &c->regs[VCPU_REGS_RSP], len);
  1160. return rc;
  1161. }
  1162. static int emulate_popf(struct x86_emulate_ctxt *ctxt,
  1163. struct x86_emulate_ops *ops,
  1164. void *dest, int len)
  1165. {
  1166. int rc;
  1167. unsigned long val, change_mask;
  1168. int iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> IOPL_SHIFT;
  1169. int cpl = ops->cpl(ctxt->vcpu);
  1170. rc = emulate_pop(ctxt, ops, &val, len);
  1171. if (rc != X86EMUL_CONTINUE)
  1172. return rc;
  1173. change_mask = EFLG_CF | EFLG_PF | EFLG_AF | EFLG_ZF | EFLG_SF | EFLG_OF
  1174. | EFLG_TF | EFLG_DF | EFLG_NT | EFLG_RF | EFLG_AC | EFLG_ID;
  1175. switch(ctxt->mode) {
  1176. case X86EMUL_MODE_PROT64:
  1177. case X86EMUL_MODE_PROT32:
  1178. case X86EMUL_MODE_PROT16:
  1179. if (cpl == 0)
  1180. change_mask |= EFLG_IOPL;
  1181. if (cpl <= iopl)
  1182. change_mask |= EFLG_IF;
  1183. break;
  1184. case X86EMUL_MODE_VM86:
  1185. if (iopl < 3) {
  1186. kvm_inject_gp(ctxt->vcpu, 0);
  1187. return X86EMUL_PROPAGATE_FAULT;
  1188. }
  1189. change_mask |= EFLG_IF;
  1190. break;
  1191. default: /* real mode */
  1192. change_mask |= (EFLG_IOPL | EFLG_IF);
  1193. break;
  1194. }
  1195. *(unsigned long *)dest =
  1196. (ctxt->eflags & ~change_mask) | (val & change_mask);
  1197. return rc;
  1198. }
  1199. static void emulate_push_sreg(struct x86_emulate_ctxt *ctxt, int seg)
  1200. {
  1201. struct decode_cache *c = &ctxt->decode;
  1202. struct kvm_segment segment;
  1203. kvm_x86_ops->get_segment(ctxt->vcpu, &segment, seg);
  1204. c->src.val = segment.selector;
  1205. emulate_push(ctxt);
  1206. }
  1207. static int emulate_pop_sreg(struct x86_emulate_ctxt *ctxt,
  1208. struct x86_emulate_ops *ops, int seg)
  1209. {
  1210. struct decode_cache *c = &ctxt->decode;
  1211. unsigned long selector;
  1212. int rc;
  1213. rc = emulate_pop(ctxt, ops, &selector, c->op_bytes);
  1214. if (rc != X86EMUL_CONTINUE)
  1215. return rc;
  1216. rc = kvm_load_segment_descriptor(ctxt->vcpu, (u16)selector, seg);
  1217. return rc;
  1218. }
  1219. static void emulate_pusha(struct x86_emulate_ctxt *ctxt)
  1220. {
  1221. struct decode_cache *c = &ctxt->decode;
  1222. unsigned long old_esp = c->regs[VCPU_REGS_RSP];
  1223. int reg = VCPU_REGS_RAX;
  1224. while (reg <= VCPU_REGS_RDI) {
  1225. (reg == VCPU_REGS_RSP) ?
  1226. (c->src.val = old_esp) : (c->src.val = c->regs[reg]);
  1227. emulate_push(ctxt);
  1228. ++reg;
  1229. }
  1230. }
  1231. static int emulate_popa(struct x86_emulate_ctxt *ctxt,
  1232. struct x86_emulate_ops *ops)
  1233. {
  1234. struct decode_cache *c = &ctxt->decode;
  1235. int rc = X86EMUL_CONTINUE;
  1236. int reg = VCPU_REGS_RDI;
  1237. while (reg >= VCPU_REGS_RAX) {
  1238. if (reg == VCPU_REGS_RSP) {
  1239. register_address_increment(c, &c->regs[VCPU_REGS_RSP],
  1240. c->op_bytes);
  1241. --reg;
  1242. }
  1243. rc = emulate_pop(ctxt, ops, &c->regs[reg], c->op_bytes);
  1244. if (rc != X86EMUL_CONTINUE)
  1245. break;
  1246. --reg;
  1247. }
  1248. return rc;
  1249. }
  1250. static inline int emulate_grp1a(struct x86_emulate_ctxt *ctxt,
  1251. struct x86_emulate_ops *ops)
  1252. {
  1253. struct decode_cache *c = &ctxt->decode;
  1254. return emulate_pop(ctxt, ops, &c->dst.val, c->dst.bytes);
  1255. }
  1256. static inline void emulate_grp2(struct x86_emulate_ctxt *ctxt)
  1257. {
  1258. struct decode_cache *c = &ctxt->decode;
  1259. switch (c->modrm_reg) {
  1260. case 0: /* rol */
  1261. emulate_2op_SrcB("rol", c->src, c->dst, ctxt->eflags);
  1262. break;
  1263. case 1: /* ror */
  1264. emulate_2op_SrcB("ror", c->src, c->dst, ctxt->eflags);
  1265. break;
  1266. case 2: /* rcl */
  1267. emulate_2op_SrcB("rcl", c->src, c->dst, ctxt->eflags);
  1268. break;
  1269. case 3: /* rcr */
  1270. emulate_2op_SrcB("rcr", c->src, c->dst, ctxt->eflags);
  1271. break;
  1272. case 4: /* sal/shl */
  1273. case 6: /* sal/shl */
  1274. emulate_2op_SrcB("sal", c->src, c->dst, ctxt->eflags);
  1275. break;
  1276. case 5: /* shr */
  1277. emulate_2op_SrcB("shr", c->src, c->dst, ctxt->eflags);
  1278. break;
  1279. case 7: /* sar */
  1280. emulate_2op_SrcB("sar", c->src, c->dst, ctxt->eflags);
  1281. break;
  1282. }
  1283. }
  1284. static inline int emulate_grp3(struct x86_emulate_ctxt *ctxt,
  1285. struct x86_emulate_ops *ops)
  1286. {
  1287. struct decode_cache *c = &ctxt->decode;
  1288. int rc = X86EMUL_CONTINUE;
  1289. switch (c->modrm_reg) {
  1290. case 0 ... 1: /* test */
  1291. emulate_2op_SrcV("test", c->src, c->dst, ctxt->eflags);
  1292. break;
  1293. case 2: /* not */
  1294. c->dst.val = ~c->dst.val;
  1295. break;
  1296. case 3: /* neg */
  1297. emulate_1op("neg", c->dst, ctxt->eflags);
  1298. break;
  1299. default:
  1300. DPRINTF("Cannot emulate %02x\n", c->b);
  1301. rc = X86EMUL_UNHANDLEABLE;
  1302. break;
  1303. }
  1304. return rc;
  1305. }
  1306. static inline int emulate_grp45(struct x86_emulate_ctxt *ctxt,
  1307. struct x86_emulate_ops *ops)
  1308. {
  1309. struct decode_cache *c = &ctxt->decode;
  1310. switch (c->modrm_reg) {
  1311. case 0: /* inc */
  1312. emulate_1op("inc", c->dst, ctxt->eflags);
  1313. break;
  1314. case 1: /* dec */
  1315. emulate_1op("dec", c->dst, ctxt->eflags);
  1316. break;
  1317. case 2: /* call near abs */ {
  1318. long int old_eip;
  1319. old_eip = c->eip;
  1320. c->eip = c->src.val;
  1321. c->src.val = old_eip;
  1322. emulate_push(ctxt);
  1323. break;
  1324. }
  1325. case 4: /* jmp abs */
  1326. c->eip = c->src.val;
  1327. break;
  1328. case 6: /* push */
  1329. emulate_push(ctxt);
  1330. break;
  1331. }
  1332. return X86EMUL_CONTINUE;
  1333. }
  1334. static inline int emulate_grp9(struct x86_emulate_ctxt *ctxt,
  1335. struct x86_emulate_ops *ops,
  1336. unsigned long memop)
  1337. {
  1338. struct decode_cache *c = &ctxt->decode;
  1339. u64 old, new;
  1340. int rc;
  1341. rc = ops->read_emulated(memop, &old, 8, ctxt->vcpu);
  1342. if (rc != X86EMUL_CONTINUE)
  1343. return rc;
  1344. if (((u32) (old >> 0) != (u32) c->regs[VCPU_REGS_RAX]) ||
  1345. ((u32) (old >> 32) != (u32) c->regs[VCPU_REGS_RDX])) {
  1346. c->regs[VCPU_REGS_RAX] = (u32) (old >> 0);
  1347. c->regs[VCPU_REGS_RDX] = (u32) (old >> 32);
  1348. ctxt->eflags &= ~EFLG_ZF;
  1349. } else {
  1350. new = ((u64)c->regs[VCPU_REGS_RCX] << 32) |
  1351. (u32) c->regs[VCPU_REGS_RBX];
  1352. rc = ops->cmpxchg_emulated(memop, &old, &new, 8, ctxt->vcpu);
  1353. if (rc != X86EMUL_CONTINUE)
  1354. return rc;
  1355. ctxt->eflags |= EFLG_ZF;
  1356. }
  1357. return X86EMUL_CONTINUE;
  1358. }
  1359. static int emulate_ret_far(struct x86_emulate_ctxt *ctxt,
  1360. struct x86_emulate_ops *ops)
  1361. {
  1362. struct decode_cache *c = &ctxt->decode;
  1363. int rc;
  1364. unsigned long cs;
  1365. rc = emulate_pop(ctxt, ops, &c->eip, c->op_bytes);
  1366. if (rc != X86EMUL_CONTINUE)
  1367. return rc;
  1368. if (c->op_bytes == 4)
  1369. c->eip = (u32)c->eip;
  1370. rc = emulate_pop(ctxt, ops, &cs, c->op_bytes);
  1371. if (rc != X86EMUL_CONTINUE)
  1372. return rc;
  1373. rc = kvm_load_segment_descriptor(ctxt->vcpu, (u16)cs, VCPU_SREG_CS);
  1374. return rc;
  1375. }
  1376. static inline int writeback(struct x86_emulate_ctxt *ctxt,
  1377. struct x86_emulate_ops *ops)
  1378. {
  1379. int rc;
  1380. struct decode_cache *c = &ctxt->decode;
  1381. switch (c->dst.type) {
  1382. case OP_REG:
  1383. /* The 4-byte case *is* correct:
  1384. * in 64-bit mode we zero-extend.
  1385. */
  1386. switch (c->dst.bytes) {
  1387. case 1:
  1388. *(u8 *)c->dst.ptr = (u8)c->dst.val;
  1389. break;
  1390. case 2:
  1391. *(u16 *)c->dst.ptr = (u16)c->dst.val;
  1392. break;
  1393. case 4:
  1394. *c->dst.ptr = (u32)c->dst.val;
  1395. break; /* 64b: zero-ext */
  1396. case 8:
  1397. *c->dst.ptr = c->dst.val;
  1398. break;
  1399. }
  1400. break;
  1401. case OP_MEM:
  1402. if (c->lock_prefix)
  1403. rc = ops->cmpxchg_emulated(
  1404. (unsigned long)c->dst.ptr,
  1405. &c->dst.orig_val,
  1406. &c->dst.val,
  1407. c->dst.bytes,
  1408. ctxt->vcpu);
  1409. else
  1410. rc = ops->write_emulated(
  1411. (unsigned long)c->dst.ptr,
  1412. &c->dst.val,
  1413. c->dst.bytes,
  1414. ctxt->vcpu);
  1415. if (rc != X86EMUL_CONTINUE)
  1416. return rc;
  1417. break;
  1418. case OP_NONE:
  1419. /* no writeback */
  1420. break;
  1421. default:
  1422. break;
  1423. }
  1424. return X86EMUL_CONTINUE;
  1425. }
  1426. static void toggle_interruptibility(struct x86_emulate_ctxt *ctxt, u32 mask)
  1427. {
  1428. u32 int_shadow = kvm_x86_ops->get_interrupt_shadow(ctxt->vcpu, mask);
  1429. /*
  1430. * an sti; sti; sequence only disable interrupts for the first
  1431. * instruction. So, if the last instruction, be it emulated or
  1432. * not, left the system with the INT_STI flag enabled, it
  1433. * means that the last instruction is an sti. We should not
  1434. * leave the flag on in this case. The same goes for mov ss
  1435. */
  1436. if (!(int_shadow & mask))
  1437. ctxt->interruptibility = mask;
  1438. }
  1439. static inline void
  1440. setup_syscalls_segments(struct x86_emulate_ctxt *ctxt,
  1441. struct kvm_segment *cs, struct kvm_segment *ss)
  1442. {
  1443. memset(cs, 0, sizeof(struct kvm_segment));
  1444. kvm_x86_ops->get_segment(ctxt->vcpu, cs, VCPU_SREG_CS);
  1445. memset(ss, 0, sizeof(struct kvm_segment));
  1446. cs->l = 0; /* will be adjusted later */
  1447. cs->base = 0; /* flat segment */
  1448. cs->g = 1; /* 4kb granularity */
  1449. cs->limit = 0xffffffff; /* 4GB limit */
  1450. cs->type = 0x0b; /* Read, Execute, Accessed */
  1451. cs->s = 1;
  1452. cs->dpl = 0; /* will be adjusted later */
  1453. cs->present = 1;
  1454. cs->db = 1;
  1455. ss->unusable = 0;
  1456. ss->base = 0; /* flat segment */
  1457. ss->limit = 0xffffffff; /* 4GB limit */
  1458. ss->g = 1; /* 4kb granularity */
  1459. ss->s = 1;
  1460. ss->type = 0x03; /* Read/Write, Accessed */
  1461. ss->db = 1; /* 32bit stack segment */
  1462. ss->dpl = 0;
  1463. ss->present = 1;
  1464. }
  1465. static int
  1466. emulate_syscall(struct x86_emulate_ctxt *ctxt)
  1467. {
  1468. struct decode_cache *c = &ctxt->decode;
  1469. struct kvm_segment cs, ss;
  1470. u64 msr_data;
  1471. /* syscall is not available in real mode */
  1472. if (ctxt->mode == X86EMUL_MODE_REAL ||
  1473. ctxt->mode == X86EMUL_MODE_VM86) {
  1474. kvm_queue_exception(ctxt->vcpu, UD_VECTOR);
  1475. return X86EMUL_PROPAGATE_FAULT;
  1476. }
  1477. setup_syscalls_segments(ctxt, &cs, &ss);
  1478. kvm_x86_ops->get_msr(ctxt->vcpu, MSR_STAR, &msr_data);
  1479. msr_data >>= 32;
  1480. cs.selector = (u16)(msr_data & 0xfffc);
  1481. ss.selector = (u16)(msr_data + 8);
  1482. if (is_long_mode(ctxt->vcpu)) {
  1483. cs.db = 0;
  1484. cs.l = 1;
  1485. }
  1486. kvm_x86_ops->set_segment(ctxt->vcpu, &cs, VCPU_SREG_CS);
  1487. kvm_x86_ops->set_segment(ctxt->vcpu, &ss, VCPU_SREG_SS);
  1488. c->regs[VCPU_REGS_RCX] = c->eip;
  1489. if (is_long_mode(ctxt->vcpu)) {
  1490. #ifdef CONFIG_X86_64
  1491. c->regs[VCPU_REGS_R11] = ctxt->eflags & ~EFLG_RF;
  1492. kvm_x86_ops->get_msr(ctxt->vcpu,
  1493. ctxt->mode == X86EMUL_MODE_PROT64 ?
  1494. MSR_LSTAR : MSR_CSTAR, &msr_data);
  1495. c->eip = msr_data;
  1496. kvm_x86_ops->get_msr(ctxt->vcpu, MSR_SYSCALL_MASK, &msr_data);
  1497. ctxt->eflags &= ~(msr_data | EFLG_RF);
  1498. #endif
  1499. } else {
  1500. /* legacy mode */
  1501. kvm_x86_ops->get_msr(ctxt->vcpu, MSR_STAR, &msr_data);
  1502. c->eip = (u32)msr_data;
  1503. ctxt->eflags &= ~(EFLG_VM | EFLG_IF | EFLG_RF);
  1504. }
  1505. return X86EMUL_CONTINUE;
  1506. }
  1507. static int
  1508. emulate_sysenter(struct x86_emulate_ctxt *ctxt)
  1509. {
  1510. struct decode_cache *c = &ctxt->decode;
  1511. struct kvm_segment cs, ss;
  1512. u64 msr_data;
  1513. /* inject #GP if in real mode */
  1514. if (ctxt->mode == X86EMUL_MODE_REAL) {
  1515. kvm_inject_gp(ctxt->vcpu, 0);
  1516. return X86EMUL_PROPAGATE_FAULT;
  1517. }
  1518. /* XXX sysenter/sysexit have not been tested in 64bit mode.
  1519. * Therefore, we inject an #UD.
  1520. */
  1521. if (ctxt->mode == X86EMUL_MODE_PROT64) {
  1522. kvm_queue_exception(ctxt->vcpu, UD_VECTOR);
  1523. return X86EMUL_PROPAGATE_FAULT;
  1524. }
  1525. setup_syscalls_segments(ctxt, &cs, &ss);
  1526. kvm_x86_ops->get_msr(ctxt->vcpu, MSR_IA32_SYSENTER_CS, &msr_data);
  1527. switch (ctxt->mode) {
  1528. case X86EMUL_MODE_PROT32:
  1529. if ((msr_data & 0xfffc) == 0x0) {
  1530. kvm_inject_gp(ctxt->vcpu, 0);
  1531. return X86EMUL_PROPAGATE_FAULT;
  1532. }
  1533. break;
  1534. case X86EMUL_MODE_PROT64:
  1535. if (msr_data == 0x0) {
  1536. kvm_inject_gp(ctxt->vcpu, 0);
  1537. return X86EMUL_PROPAGATE_FAULT;
  1538. }
  1539. break;
  1540. }
  1541. ctxt->eflags &= ~(EFLG_VM | EFLG_IF | EFLG_RF);
  1542. cs.selector = (u16)msr_data;
  1543. cs.selector &= ~SELECTOR_RPL_MASK;
  1544. ss.selector = cs.selector + 8;
  1545. ss.selector &= ~SELECTOR_RPL_MASK;
  1546. if (ctxt->mode == X86EMUL_MODE_PROT64
  1547. || is_long_mode(ctxt->vcpu)) {
  1548. cs.db = 0;
  1549. cs.l = 1;
  1550. }
  1551. kvm_x86_ops->set_segment(ctxt->vcpu, &cs, VCPU_SREG_CS);
  1552. kvm_x86_ops->set_segment(ctxt->vcpu, &ss, VCPU_SREG_SS);
  1553. kvm_x86_ops->get_msr(ctxt->vcpu, MSR_IA32_SYSENTER_EIP, &msr_data);
  1554. c->eip = msr_data;
  1555. kvm_x86_ops->get_msr(ctxt->vcpu, MSR_IA32_SYSENTER_ESP, &msr_data);
  1556. c->regs[VCPU_REGS_RSP] = msr_data;
  1557. return X86EMUL_CONTINUE;
  1558. }
  1559. static int
  1560. emulate_sysexit(struct x86_emulate_ctxt *ctxt)
  1561. {
  1562. struct decode_cache *c = &ctxt->decode;
  1563. struct kvm_segment cs, ss;
  1564. u64 msr_data;
  1565. int usermode;
  1566. /* inject #GP if in real mode or Virtual 8086 mode */
  1567. if (ctxt->mode == X86EMUL_MODE_REAL ||
  1568. ctxt->mode == X86EMUL_MODE_VM86) {
  1569. kvm_inject_gp(ctxt->vcpu, 0);
  1570. return X86EMUL_PROPAGATE_FAULT;
  1571. }
  1572. setup_syscalls_segments(ctxt, &cs, &ss);
  1573. if ((c->rex_prefix & 0x8) != 0x0)
  1574. usermode = X86EMUL_MODE_PROT64;
  1575. else
  1576. usermode = X86EMUL_MODE_PROT32;
  1577. cs.dpl = 3;
  1578. ss.dpl = 3;
  1579. kvm_x86_ops->get_msr(ctxt->vcpu, MSR_IA32_SYSENTER_CS, &msr_data);
  1580. switch (usermode) {
  1581. case X86EMUL_MODE_PROT32:
  1582. cs.selector = (u16)(msr_data + 16);
  1583. if ((msr_data & 0xfffc) == 0x0) {
  1584. kvm_inject_gp(ctxt->vcpu, 0);
  1585. return X86EMUL_PROPAGATE_FAULT;
  1586. }
  1587. ss.selector = (u16)(msr_data + 24);
  1588. break;
  1589. case X86EMUL_MODE_PROT64:
  1590. cs.selector = (u16)(msr_data + 32);
  1591. if (msr_data == 0x0) {
  1592. kvm_inject_gp(ctxt->vcpu, 0);
  1593. return X86EMUL_PROPAGATE_FAULT;
  1594. }
  1595. ss.selector = cs.selector + 8;
  1596. cs.db = 0;
  1597. cs.l = 1;
  1598. break;
  1599. }
  1600. cs.selector |= SELECTOR_RPL_MASK;
  1601. ss.selector |= SELECTOR_RPL_MASK;
  1602. kvm_x86_ops->set_segment(ctxt->vcpu, &cs, VCPU_SREG_CS);
  1603. kvm_x86_ops->set_segment(ctxt->vcpu, &ss, VCPU_SREG_SS);
  1604. c->eip = ctxt->vcpu->arch.regs[VCPU_REGS_RDX];
  1605. c->regs[VCPU_REGS_RSP] = ctxt->vcpu->arch.regs[VCPU_REGS_RCX];
  1606. return X86EMUL_CONTINUE;
  1607. }
  1608. static bool emulator_bad_iopl(struct x86_emulate_ctxt *ctxt,
  1609. struct x86_emulate_ops *ops)
  1610. {
  1611. int iopl;
  1612. if (ctxt->mode == X86EMUL_MODE_REAL)
  1613. return false;
  1614. if (ctxt->mode == X86EMUL_MODE_VM86)
  1615. return true;
  1616. iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> IOPL_SHIFT;
  1617. return ops->cpl(ctxt->vcpu) > iopl;
  1618. }
  1619. static bool emulator_io_port_access_allowed(struct x86_emulate_ctxt *ctxt,
  1620. struct x86_emulate_ops *ops,
  1621. u16 port, u16 len)
  1622. {
  1623. struct kvm_segment tr_seg;
  1624. int r;
  1625. u16 io_bitmap_ptr;
  1626. u8 perm, bit_idx = port & 0x7;
  1627. unsigned mask = (1 << len) - 1;
  1628. kvm_get_segment(ctxt->vcpu, &tr_seg, VCPU_SREG_TR);
  1629. if (tr_seg.unusable)
  1630. return false;
  1631. if (tr_seg.limit < 103)
  1632. return false;
  1633. r = ops->read_std(tr_seg.base + 102, &io_bitmap_ptr, 2, ctxt->vcpu,
  1634. NULL);
  1635. if (r != X86EMUL_CONTINUE)
  1636. return false;
  1637. if (io_bitmap_ptr + port/8 > tr_seg.limit)
  1638. return false;
  1639. r = ops->read_std(tr_seg.base + io_bitmap_ptr + port/8, &perm, 1,
  1640. ctxt->vcpu, NULL);
  1641. if (r != X86EMUL_CONTINUE)
  1642. return false;
  1643. if ((perm >> bit_idx) & mask)
  1644. return false;
  1645. return true;
  1646. }
  1647. static bool emulator_io_permited(struct x86_emulate_ctxt *ctxt,
  1648. struct x86_emulate_ops *ops,
  1649. u16 port, u16 len)
  1650. {
  1651. if (emulator_bad_iopl(ctxt, ops))
  1652. if (!emulator_io_port_access_allowed(ctxt, ops, port, len))
  1653. return false;
  1654. return true;
  1655. }
  1656. int
  1657. x86_emulate_insn(struct x86_emulate_ctxt *ctxt, struct x86_emulate_ops *ops)
  1658. {
  1659. unsigned long memop = 0;
  1660. u64 msr_data;
  1661. unsigned long saved_eip = 0;
  1662. struct decode_cache *c = &ctxt->decode;
  1663. unsigned int port;
  1664. int io_dir_in;
  1665. int rc = X86EMUL_CONTINUE;
  1666. ctxt->interruptibility = 0;
  1667. /* Shadow copy of register state. Committed on successful emulation.
  1668. * NOTE: we can copy them from vcpu as x86_decode_insn() doesn't
  1669. * modify them.
  1670. */
  1671. memcpy(c->regs, ctxt->vcpu->arch.regs, sizeof c->regs);
  1672. saved_eip = c->eip;
  1673. if (ctxt->mode == X86EMUL_MODE_PROT64 && (c->d & No64)) {
  1674. kvm_queue_exception(ctxt->vcpu, UD_VECTOR);
  1675. goto done;
  1676. }
  1677. /* LOCK prefix is allowed only with some instructions */
  1678. if (c->lock_prefix && (!(c->d & Lock) || c->dst.type != OP_MEM)) {
  1679. kvm_queue_exception(ctxt->vcpu, UD_VECTOR);
  1680. goto done;
  1681. }
  1682. /* Privileged instruction can be executed only in CPL=0 */
  1683. if ((c->d & Priv) && ops->cpl(ctxt->vcpu)) {
  1684. kvm_inject_gp(ctxt->vcpu, 0);
  1685. goto done;
  1686. }
  1687. if (((c->d & ModRM) && (c->modrm_mod != 3)) || (c->d & MemAbs))
  1688. memop = c->modrm_ea;
  1689. if (c->rep_prefix && (c->d & String)) {
  1690. /* All REP prefixes have the same first termination condition */
  1691. if (address_mask(c, c->regs[VCPU_REGS_RCX]) == 0) {
  1692. kvm_rip_write(ctxt->vcpu, c->eip);
  1693. goto done;
  1694. }
  1695. /* The second termination condition only applies for REPE
  1696. * and REPNE. Test if the repeat string operation prefix is
  1697. * REPE/REPZ or REPNE/REPNZ and if it's the case it tests the
  1698. * corresponding termination condition according to:
  1699. * - if REPE/REPZ and ZF = 0 then done
  1700. * - if REPNE/REPNZ and ZF = 1 then done
  1701. */
  1702. if ((c->b == 0xa6) || (c->b == 0xa7) ||
  1703. (c->b == 0xae) || (c->b == 0xaf)) {
  1704. if ((c->rep_prefix == REPE_PREFIX) &&
  1705. ((ctxt->eflags & EFLG_ZF) == 0)) {
  1706. kvm_rip_write(ctxt->vcpu, c->eip);
  1707. goto done;
  1708. }
  1709. if ((c->rep_prefix == REPNE_PREFIX) &&
  1710. ((ctxt->eflags & EFLG_ZF) == EFLG_ZF)) {
  1711. kvm_rip_write(ctxt->vcpu, c->eip);
  1712. goto done;
  1713. }
  1714. }
  1715. register_address_increment(c, &c->regs[VCPU_REGS_RCX], -1);
  1716. c->eip = ctxt->eip;
  1717. }
  1718. if (c->src.type == OP_MEM) {
  1719. c->src.ptr = (unsigned long *)memop;
  1720. c->src.val = 0;
  1721. rc = ops->read_emulated((unsigned long)c->src.ptr,
  1722. &c->src.val,
  1723. c->src.bytes,
  1724. ctxt->vcpu);
  1725. if (rc != X86EMUL_CONTINUE)
  1726. goto done;
  1727. c->src.orig_val = c->src.val;
  1728. }
  1729. if (c->src2.type == OP_MEM) {
  1730. c->src2.ptr = (unsigned long *)(memop + c->src.bytes);
  1731. c->src2.val = 0;
  1732. rc = ops->read_emulated((unsigned long)c->src2.ptr,
  1733. &c->src2.val,
  1734. c->src2.bytes,
  1735. ctxt->vcpu);
  1736. if (rc != X86EMUL_CONTINUE)
  1737. goto done;
  1738. }
  1739. if ((c->d & DstMask) == ImplicitOps)
  1740. goto special_insn;
  1741. if (c->dst.type == OP_MEM) {
  1742. c->dst.ptr = (unsigned long *)memop;
  1743. c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  1744. c->dst.val = 0;
  1745. if (c->d & BitOp) {
  1746. unsigned long mask = ~(c->dst.bytes * 8 - 1);
  1747. c->dst.ptr = (void *)c->dst.ptr +
  1748. (c->src.val & mask) / 8;
  1749. }
  1750. if (!(c->d & Mov)) {
  1751. /* optimisation - avoid slow emulated read */
  1752. rc = ops->read_emulated((unsigned long)c->dst.ptr,
  1753. &c->dst.val,
  1754. c->dst.bytes,
  1755. ctxt->vcpu);
  1756. if (rc != X86EMUL_CONTINUE)
  1757. goto done;
  1758. }
  1759. }
  1760. c->dst.orig_val = c->dst.val;
  1761. special_insn:
  1762. if (c->twobyte)
  1763. goto twobyte_insn;
  1764. switch (c->b) {
  1765. case 0x00 ... 0x05:
  1766. add: /* add */
  1767. emulate_2op_SrcV("add", c->src, c->dst, ctxt->eflags);
  1768. break;
  1769. case 0x06: /* push es */
  1770. emulate_push_sreg(ctxt, VCPU_SREG_ES);
  1771. break;
  1772. case 0x07: /* pop es */
  1773. rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_ES);
  1774. if (rc != X86EMUL_CONTINUE)
  1775. goto done;
  1776. break;
  1777. case 0x08 ... 0x0d:
  1778. or: /* or */
  1779. emulate_2op_SrcV("or", c->src, c->dst, ctxt->eflags);
  1780. break;
  1781. case 0x0e: /* push cs */
  1782. emulate_push_sreg(ctxt, VCPU_SREG_CS);
  1783. break;
  1784. case 0x10 ... 0x15:
  1785. adc: /* adc */
  1786. emulate_2op_SrcV("adc", c->src, c->dst, ctxt->eflags);
  1787. break;
  1788. case 0x16: /* push ss */
  1789. emulate_push_sreg(ctxt, VCPU_SREG_SS);
  1790. break;
  1791. case 0x17: /* pop ss */
  1792. rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_SS);
  1793. if (rc != X86EMUL_CONTINUE)
  1794. goto done;
  1795. break;
  1796. case 0x18 ... 0x1d:
  1797. sbb: /* sbb */
  1798. emulate_2op_SrcV("sbb", c->src, c->dst, ctxt->eflags);
  1799. break;
  1800. case 0x1e: /* push ds */
  1801. emulate_push_sreg(ctxt, VCPU_SREG_DS);
  1802. break;
  1803. case 0x1f: /* pop ds */
  1804. rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_DS);
  1805. if (rc != X86EMUL_CONTINUE)
  1806. goto done;
  1807. break;
  1808. case 0x20 ... 0x25:
  1809. and: /* and */
  1810. emulate_2op_SrcV("and", c->src, c->dst, ctxt->eflags);
  1811. break;
  1812. case 0x28 ... 0x2d:
  1813. sub: /* sub */
  1814. emulate_2op_SrcV("sub", c->src, c->dst, ctxt->eflags);
  1815. break;
  1816. case 0x30 ... 0x35:
  1817. xor: /* xor */
  1818. emulate_2op_SrcV("xor", c->src, c->dst, ctxt->eflags);
  1819. break;
  1820. case 0x38 ... 0x3d:
  1821. cmp: /* cmp */
  1822. emulate_2op_SrcV("cmp", c->src, c->dst, ctxt->eflags);
  1823. break;
  1824. case 0x40 ... 0x47: /* inc r16/r32 */
  1825. emulate_1op("inc", c->dst, ctxt->eflags);
  1826. break;
  1827. case 0x48 ... 0x4f: /* dec r16/r32 */
  1828. emulate_1op("dec", c->dst, ctxt->eflags);
  1829. break;
  1830. case 0x50 ... 0x57: /* push reg */
  1831. emulate_push(ctxt);
  1832. break;
  1833. case 0x58 ... 0x5f: /* pop reg */
  1834. pop_instruction:
  1835. rc = emulate_pop(ctxt, ops, &c->dst.val, c->op_bytes);
  1836. if (rc != X86EMUL_CONTINUE)
  1837. goto done;
  1838. break;
  1839. case 0x60: /* pusha */
  1840. emulate_pusha(ctxt);
  1841. break;
  1842. case 0x61: /* popa */
  1843. rc = emulate_popa(ctxt, ops);
  1844. if (rc != X86EMUL_CONTINUE)
  1845. goto done;
  1846. break;
  1847. case 0x63: /* movsxd */
  1848. if (ctxt->mode != X86EMUL_MODE_PROT64)
  1849. goto cannot_emulate;
  1850. c->dst.val = (s32) c->src.val;
  1851. break;
  1852. case 0x68: /* push imm */
  1853. case 0x6a: /* push imm8 */
  1854. emulate_push(ctxt);
  1855. break;
  1856. case 0x6c: /* insb */
  1857. case 0x6d: /* insw/insd */
  1858. if (!emulator_io_permited(ctxt, ops, c->regs[VCPU_REGS_RDX],
  1859. (c->d & ByteOp) ? 1 : c->op_bytes)) {
  1860. kvm_inject_gp(ctxt->vcpu, 0);
  1861. goto done;
  1862. }
  1863. if (kvm_emulate_pio_string(ctxt->vcpu,
  1864. 1,
  1865. (c->d & ByteOp) ? 1 : c->op_bytes,
  1866. c->rep_prefix ?
  1867. address_mask(c, c->regs[VCPU_REGS_RCX]) : 1,
  1868. (ctxt->eflags & EFLG_DF),
  1869. register_address(c, es_base(ctxt),
  1870. c->regs[VCPU_REGS_RDI]),
  1871. c->rep_prefix,
  1872. c->regs[VCPU_REGS_RDX]) == 0) {
  1873. c->eip = saved_eip;
  1874. return -1;
  1875. }
  1876. return 0;
  1877. case 0x6e: /* outsb */
  1878. case 0x6f: /* outsw/outsd */
  1879. if (!emulator_io_permited(ctxt, ops, c->regs[VCPU_REGS_RDX],
  1880. (c->d & ByteOp) ? 1 : c->op_bytes)) {
  1881. kvm_inject_gp(ctxt->vcpu, 0);
  1882. goto done;
  1883. }
  1884. if (kvm_emulate_pio_string(ctxt->vcpu,
  1885. 0,
  1886. (c->d & ByteOp) ? 1 : c->op_bytes,
  1887. c->rep_prefix ?
  1888. address_mask(c, c->regs[VCPU_REGS_RCX]) : 1,
  1889. (ctxt->eflags & EFLG_DF),
  1890. register_address(c,
  1891. seg_override_base(ctxt, c),
  1892. c->regs[VCPU_REGS_RSI]),
  1893. c->rep_prefix,
  1894. c->regs[VCPU_REGS_RDX]) == 0) {
  1895. c->eip = saved_eip;
  1896. return -1;
  1897. }
  1898. return 0;
  1899. case 0x70 ... 0x7f: /* jcc (short) */
  1900. if (test_cc(c->b, ctxt->eflags))
  1901. jmp_rel(c, c->src.val);
  1902. break;
  1903. case 0x80 ... 0x83: /* Grp1 */
  1904. switch (c->modrm_reg) {
  1905. case 0:
  1906. goto add;
  1907. case 1:
  1908. goto or;
  1909. case 2:
  1910. goto adc;
  1911. case 3:
  1912. goto sbb;
  1913. case 4:
  1914. goto and;
  1915. case 5:
  1916. goto sub;
  1917. case 6:
  1918. goto xor;
  1919. case 7:
  1920. goto cmp;
  1921. }
  1922. break;
  1923. case 0x84 ... 0x85:
  1924. emulate_2op_SrcV("test", c->src, c->dst, ctxt->eflags);
  1925. break;
  1926. case 0x86 ... 0x87: /* xchg */
  1927. xchg:
  1928. /* Write back the register source. */
  1929. switch (c->dst.bytes) {
  1930. case 1:
  1931. *(u8 *) c->src.ptr = (u8) c->dst.val;
  1932. break;
  1933. case 2:
  1934. *(u16 *) c->src.ptr = (u16) c->dst.val;
  1935. break;
  1936. case 4:
  1937. *c->src.ptr = (u32) c->dst.val;
  1938. break; /* 64b reg: zero-extend */
  1939. case 8:
  1940. *c->src.ptr = c->dst.val;
  1941. break;
  1942. }
  1943. /*
  1944. * Write back the memory destination with implicit LOCK
  1945. * prefix.
  1946. */
  1947. c->dst.val = c->src.val;
  1948. c->lock_prefix = 1;
  1949. break;
  1950. case 0x88 ... 0x8b: /* mov */
  1951. goto mov;
  1952. case 0x8c: { /* mov r/m, sreg */
  1953. struct kvm_segment segreg;
  1954. if (c->modrm_reg <= VCPU_SREG_GS)
  1955. kvm_get_segment(ctxt->vcpu, &segreg, c->modrm_reg);
  1956. else {
  1957. kvm_queue_exception(ctxt->vcpu, UD_VECTOR);
  1958. goto done;
  1959. }
  1960. c->dst.val = segreg.selector;
  1961. break;
  1962. }
  1963. case 0x8d: /* lea r16/r32, m */
  1964. c->dst.val = c->modrm_ea;
  1965. break;
  1966. case 0x8e: { /* mov seg, r/m16 */
  1967. uint16_t sel;
  1968. sel = c->src.val;
  1969. if (c->modrm_reg == VCPU_SREG_CS ||
  1970. c->modrm_reg > VCPU_SREG_GS) {
  1971. kvm_queue_exception(ctxt->vcpu, UD_VECTOR);
  1972. goto done;
  1973. }
  1974. if (c->modrm_reg == VCPU_SREG_SS)
  1975. toggle_interruptibility(ctxt, KVM_X86_SHADOW_INT_MOV_SS);
  1976. rc = kvm_load_segment_descriptor(ctxt->vcpu, sel, c->modrm_reg);
  1977. c->dst.type = OP_NONE; /* Disable writeback. */
  1978. break;
  1979. }
  1980. case 0x8f: /* pop (sole member of Grp1a) */
  1981. rc = emulate_grp1a(ctxt, ops);
  1982. if (rc != X86EMUL_CONTINUE)
  1983. goto done;
  1984. break;
  1985. case 0x90: /* nop / xchg r8,rax */
  1986. if (!(c->rex_prefix & 1)) { /* nop */
  1987. c->dst.type = OP_NONE;
  1988. break;
  1989. }
  1990. case 0x91 ... 0x97: /* xchg reg,rax */
  1991. c->src.type = c->dst.type = OP_REG;
  1992. c->src.bytes = c->dst.bytes = c->op_bytes;
  1993. c->src.ptr = (unsigned long *) &c->regs[VCPU_REGS_RAX];
  1994. c->src.val = *(c->src.ptr);
  1995. goto xchg;
  1996. case 0x9c: /* pushf */
  1997. c->src.val = (unsigned long) ctxt->eflags;
  1998. emulate_push(ctxt);
  1999. break;
  2000. case 0x9d: /* popf */
  2001. c->dst.type = OP_REG;
  2002. c->dst.ptr = (unsigned long *) &ctxt->eflags;
  2003. c->dst.bytes = c->op_bytes;
  2004. rc = emulate_popf(ctxt, ops, &c->dst.val, c->op_bytes);
  2005. if (rc != X86EMUL_CONTINUE)
  2006. goto done;
  2007. break;
  2008. case 0xa0 ... 0xa1: /* mov */
  2009. c->dst.ptr = (unsigned long *)&c->regs[VCPU_REGS_RAX];
  2010. c->dst.val = c->src.val;
  2011. break;
  2012. case 0xa2 ... 0xa3: /* mov */
  2013. c->dst.val = (unsigned long)c->regs[VCPU_REGS_RAX];
  2014. break;
  2015. case 0xa4 ... 0xa5: /* movs */
  2016. c->dst.type = OP_MEM;
  2017. c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  2018. c->dst.ptr = (unsigned long *)register_address(c,
  2019. es_base(ctxt),
  2020. c->regs[VCPU_REGS_RDI]);
  2021. rc = ops->read_emulated(register_address(c,
  2022. seg_override_base(ctxt, c),
  2023. c->regs[VCPU_REGS_RSI]),
  2024. &c->dst.val,
  2025. c->dst.bytes, ctxt->vcpu);
  2026. if (rc != X86EMUL_CONTINUE)
  2027. goto done;
  2028. register_address_increment(c, &c->regs[VCPU_REGS_RSI],
  2029. (ctxt->eflags & EFLG_DF) ? -c->dst.bytes
  2030. : c->dst.bytes);
  2031. register_address_increment(c, &c->regs[VCPU_REGS_RDI],
  2032. (ctxt->eflags & EFLG_DF) ? -c->dst.bytes
  2033. : c->dst.bytes);
  2034. break;
  2035. case 0xa6 ... 0xa7: /* cmps */
  2036. c->src.type = OP_NONE; /* Disable writeback. */
  2037. c->src.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  2038. c->src.ptr = (unsigned long *)register_address(c,
  2039. seg_override_base(ctxt, c),
  2040. c->regs[VCPU_REGS_RSI]);
  2041. rc = ops->read_emulated((unsigned long)c->src.ptr,
  2042. &c->src.val,
  2043. c->src.bytes,
  2044. ctxt->vcpu);
  2045. if (rc != X86EMUL_CONTINUE)
  2046. goto done;
  2047. c->dst.type = OP_NONE; /* Disable writeback. */
  2048. c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  2049. c->dst.ptr = (unsigned long *)register_address(c,
  2050. es_base(ctxt),
  2051. c->regs[VCPU_REGS_RDI]);
  2052. rc = ops->read_emulated((unsigned long)c->dst.ptr,
  2053. &c->dst.val,
  2054. c->dst.bytes,
  2055. ctxt->vcpu);
  2056. if (rc != X86EMUL_CONTINUE)
  2057. goto done;
  2058. DPRINTF("cmps: mem1=0x%p mem2=0x%p\n", c->src.ptr, c->dst.ptr);
  2059. emulate_2op_SrcV("cmp", c->src, c->dst, ctxt->eflags);
  2060. register_address_increment(c, &c->regs[VCPU_REGS_RSI],
  2061. (ctxt->eflags & EFLG_DF) ? -c->src.bytes
  2062. : c->src.bytes);
  2063. register_address_increment(c, &c->regs[VCPU_REGS_RDI],
  2064. (ctxt->eflags & EFLG_DF) ? -c->dst.bytes
  2065. : c->dst.bytes);
  2066. break;
  2067. case 0xaa ... 0xab: /* stos */
  2068. c->dst.type = OP_MEM;
  2069. c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  2070. c->dst.ptr = (unsigned long *)register_address(c,
  2071. es_base(ctxt),
  2072. c->regs[VCPU_REGS_RDI]);
  2073. c->dst.val = c->regs[VCPU_REGS_RAX];
  2074. register_address_increment(c, &c->regs[VCPU_REGS_RDI],
  2075. (ctxt->eflags & EFLG_DF) ? -c->dst.bytes
  2076. : c->dst.bytes);
  2077. break;
  2078. case 0xac ... 0xad: /* lods */
  2079. c->dst.type = OP_REG;
  2080. c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  2081. c->dst.ptr = (unsigned long *)&c->regs[VCPU_REGS_RAX];
  2082. rc = ops->read_emulated(register_address(c,
  2083. seg_override_base(ctxt, c),
  2084. c->regs[VCPU_REGS_RSI]),
  2085. &c->dst.val,
  2086. c->dst.bytes,
  2087. ctxt->vcpu);
  2088. if (rc != X86EMUL_CONTINUE)
  2089. goto done;
  2090. register_address_increment(c, &c->regs[VCPU_REGS_RSI],
  2091. (ctxt->eflags & EFLG_DF) ? -c->dst.bytes
  2092. : c->dst.bytes);
  2093. break;
  2094. case 0xae ... 0xaf: /* scas */
  2095. DPRINTF("Urk! I don't handle SCAS.\n");
  2096. goto cannot_emulate;
  2097. case 0xb0 ... 0xbf: /* mov r, imm */
  2098. goto mov;
  2099. case 0xc0 ... 0xc1:
  2100. emulate_grp2(ctxt);
  2101. break;
  2102. case 0xc3: /* ret */
  2103. c->dst.type = OP_REG;
  2104. c->dst.ptr = &c->eip;
  2105. c->dst.bytes = c->op_bytes;
  2106. goto pop_instruction;
  2107. case 0xc6 ... 0xc7: /* mov (sole member of Grp11) */
  2108. mov:
  2109. c->dst.val = c->src.val;
  2110. break;
  2111. case 0xcb: /* ret far */
  2112. rc = emulate_ret_far(ctxt, ops);
  2113. if (rc != X86EMUL_CONTINUE)
  2114. goto done;
  2115. break;
  2116. case 0xd0 ... 0xd1: /* Grp2 */
  2117. c->src.val = 1;
  2118. emulate_grp2(ctxt);
  2119. break;
  2120. case 0xd2 ... 0xd3: /* Grp2 */
  2121. c->src.val = c->regs[VCPU_REGS_RCX];
  2122. emulate_grp2(ctxt);
  2123. break;
  2124. case 0xe4: /* inb */
  2125. case 0xe5: /* in */
  2126. port = c->src.val;
  2127. io_dir_in = 1;
  2128. goto do_io;
  2129. case 0xe6: /* outb */
  2130. case 0xe7: /* out */
  2131. port = c->src.val;
  2132. io_dir_in = 0;
  2133. goto do_io;
  2134. case 0xe8: /* call (near) */ {
  2135. long int rel = c->src.val;
  2136. c->src.val = (unsigned long) c->eip;
  2137. jmp_rel(c, rel);
  2138. emulate_push(ctxt);
  2139. break;
  2140. }
  2141. case 0xe9: /* jmp rel */
  2142. goto jmp;
  2143. case 0xea: /* jmp far */
  2144. jump_far:
  2145. if (kvm_load_segment_descriptor(ctxt->vcpu, c->src2.val,
  2146. VCPU_SREG_CS))
  2147. goto done;
  2148. c->eip = c->src.val;
  2149. break;
  2150. case 0xeb:
  2151. jmp: /* jmp rel short */
  2152. jmp_rel(c, c->src.val);
  2153. c->dst.type = OP_NONE; /* Disable writeback. */
  2154. break;
  2155. case 0xec: /* in al,dx */
  2156. case 0xed: /* in (e/r)ax,dx */
  2157. port = c->regs[VCPU_REGS_RDX];
  2158. io_dir_in = 1;
  2159. goto do_io;
  2160. case 0xee: /* out al,dx */
  2161. case 0xef: /* out (e/r)ax,dx */
  2162. port = c->regs[VCPU_REGS_RDX];
  2163. io_dir_in = 0;
  2164. do_io:
  2165. if (!emulator_io_permited(ctxt, ops, port,
  2166. (c->d & ByteOp) ? 1 : c->op_bytes)) {
  2167. kvm_inject_gp(ctxt->vcpu, 0);
  2168. goto done;
  2169. }
  2170. if (kvm_emulate_pio(ctxt->vcpu, io_dir_in,
  2171. (c->d & ByteOp) ? 1 : c->op_bytes,
  2172. port) != 0) {
  2173. c->eip = saved_eip;
  2174. goto cannot_emulate;
  2175. }
  2176. break;
  2177. case 0xf4: /* hlt */
  2178. ctxt->vcpu->arch.halt_request = 1;
  2179. break;
  2180. case 0xf5: /* cmc */
  2181. /* complement carry flag from eflags reg */
  2182. ctxt->eflags ^= EFLG_CF;
  2183. c->dst.type = OP_NONE; /* Disable writeback. */
  2184. break;
  2185. case 0xf6 ... 0xf7: /* Grp3 */
  2186. rc = emulate_grp3(ctxt, ops);
  2187. if (rc != X86EMUL_CONTINUE)
  2188. goto done;
  2189. break;
  2190. case 0xf8: /* clc */
  2191. ctxt->eflags &= ~EFLG_CF;
  2192. c->dst.type = OP_NONE; /* Disable writeback. */
  2193. break;
  2194. case 0xfa: /* cli */
  2195. if (emulator_bad_iopl(ctxt, ops))
  2196. kvm_inject_gp(ctxt->vcpu, 0);
  2197. else {
  2198. ctxt->eflags &= ~X86_EFLAGS_IF;
  2199. c->dst.type = OP_NONE; /* Disable writeback. */
  2200. }
  2201. break;
  2202. case 0xfb: /* sti */
  2203. if (emulator_bad_iopl(ctxt, ops))
  2204. kvm_inject_gp(ctxt->vcpu, 0);
  2205. else {
  2206. toggle_interruptibility(ctxt, KVM_X86_SHADOW_INT_STI);
  2207. ctxt->eflags |= X86_EFLAGS_IF;
  2208. c->dst.type = OP_NONE; /* Disable writeback. */
  2209. }
  2210. break;
  2211. case 0xfc: /* cld */
  2212. ctxt->eflags &= ~EFLG_DF;
  2213. c->dst.type = OP_NONE; /* Disable writeback. */
  2214. break;
  2215. case 0xfd: /* std */
  2216. ctxt->eflags |= EFLG_DF;
  2217. c->dst.type = OP_NONE; /* Disable writeback. */
  2218. break;
  2219. case 0xfe: /* Grp4 */
  2220. grp45:
  2221. rc = emulate_grp45(ctxt, ops);
  2222. if (rc != X86EMUL_CONTINUE)
  2223. goto done;
  2224. break;
  2225. case 0xff: /* Grp5 */
  2226. if (c->modrm_reg == 5)
  2227. goto jump_far;
  2228. goto grp45;
  2229. }
  2230. writeback:
  2231. rc = writeback(ctxt, ops);
  2232. if (rc != X86EMUL_CONTINUE)
  2233. goto done;
  2234. /* Commit shadow register state. */
  2235. memcpy(ctxt->vcpu->arch.regs, c->regs, sizeof c->regs);
  2236. kvm_rip_write(ctxt->vcpu, c->eip);
  2237. done:
  2238. if (rc == X86EMUL_UNHANDLEABLE) {
  2239. c->eip = saved_eip;
  2240. return -1;
  2241. }
  2242. return 0;
  2243. twobyte_insn:
  2244. switch (c->b) {
  2245. case 0x01: /* lgdt, lidt, lmsw */
  2246. switch (c->modrm_reg) {
  2247. u16 size;
  2248. unsigned long address;
  2249. case 0: /* vmcall */
  2250. if (c->modrm_mod != 3 || c->modrm_rm != 1)
  2251. goto cannot_emulate;
  2252. rc = kvm_fix_hypercall(ctxt->vcpu);
  2253. if (rc != X86EMUL_CONTINUE)
  2254. goto done;
  2255. /* Let the processor re-execute the fixed hypercall */
  2256. c->eip = ctxt->eip;
  2257. /* Disable writeback. */
  2258. c->dst.type = OP_NONE;
  2259. break;
  2260. case 2: /* lgdt */
  2261. rc = read_descriptor(ctxt, ops, c->src.ptr,
  2262. &size, &address, c->op_bytes);
  2263. if (rc != X86EMUL_CONTINUE)
  2264. goto done;
  2265. realmode_lgdt(ctxt->vcpu, size, address);
  2266. /* Disable writeback. */
  2267. c->dst.type = OP_NONE;
  2268. break;
  2269. case 3: /* lidt/vmmcall */
  2270. if (c->modrm_mod == 3) {
  2271. switch (c->modrm_rm) {
  2272. case 1:
  2273. rc = kvm_fix_hypercall(ctxt->vcpu);
  2274. if (rc != X86EMUL_CONTINUE)
  2275. goto done;
  2276. break;
  2277. default:
  2278. goto cannot_emulate;
  2279. }
  2280. } else {
  2281. rc = read_descriptor(ctxt, ops, c->src.ptr,
  2282. &size, &address,
  2283. c->op_bytes);
  2284. if (rc != X86EMUL_CONTINUE)
  2285. goto done;
  2286. realmode_lidt(ctxt->vcpu, size, address);
  2287. }
  2288. /* Disable writeback. */
  2289. c->dst.type = OP_NONE;
  2290. break;
  2291. case 4: /* smsw */
  2292. c->dst.bytes = 2;
  2293. c->dst.val = ops->get_cr(0, ctxt->vcpu);
  2294. break;
  2295. case 6: /* lmsw */
  2296. ops->set_cr(0, (ops->get_cr(0, ctxt->vcpu) & ~0x0ful) |
  2297. (c->src.val & 0x0f), ctxt->vcpu);
  2298. c->dst.type = OP_NONE;
  2299. break;
  2300. case 5: /* not defined */
  2301. kvm_queue_exception(ctxt->vcpu, UD_VECTOR);
  2302. goto done;
  2303. case 7: /* invlpg*/
  2304. emulate_invlpg(ctxt->vcpu, memop);
  2305. /* Disable writeback. */
  2306. c->dst.type = OP_NONE;
  2307. break;
  2308. default:
  2309. goto cannot_emulate;
  2310. }
  2311. break;
  2312. case 0x05: /* syscall */
  2313. rc = emulate_syscall(ctxt);
  2314. if (rc != X86EMUL_CONTINUE)
  2315. goto done;
  2316. else
  2317. goto writeback;
  2318. break;
  2319. case 0x06:
  2320. emulate_clts(ctxt->vcpu);
  2321. c->dst.type = OP_NONE;
  2322. break;
  2323. case 0x08: /* invd */
  2324. case 0x09: /* wbinvd */
  2325. case 0x0d: /* GrpP (prefetch) */
  2326. case 0x18: /* Grp16 (prefetch/nop) */
  2327. c->dst.type = OP_NONE;
  2328. break;
  2329. case 0x20: /* mov cr, reg */
  2330. switch (c->modrm_reg) {
  2331. case 1:
  2332. case 5 ... 7:
  2333. case 9 ... 15:
  2334. kvm_queue_exception(ctxt->vcpu, UD_VECTOR);
  2335. goto done;
  2336. }
  2337. c->regs[c->modrm_rm] = ops->get_cr(c->modrm_reg, ctxt->vcpu);
  2338. c->dst.type = OP_NONE; /* no writeback */
  2339. break;
  2340. case 0x21: /* mov from dr to reg */
  2341. if ((ops->get_cr(4, ctxt->vcpu) & X86_CR4_DE) &&
  2342. (c->modrm_reg == 4 || c->modrm_reg == 5)) {
  2343. kvm_queue_exception(ctxt->vcpu, UD_VECTOR);
  2344. goto done;
  2345. }
  2346. emulator_get_dr(ctxt, c->modrm_reg, &c->regs[c->modrm_rm]);
  2347. c->dst.type = OP_NONE; /* no writeback */
  2348. break;
  2349. case 0x22: /* mov reg, cr */
  2350. ops->set_cr(c->modrm_reg, c->modrm_val, ctxt->vcpu);
  2351. c->dst.type = OP_NONE;
  2352. break;
  2353. case 0x23: /* mov from reg to dr */
  2354. if ((ops->get_cr(4, ctxt->vcpu) & X86_CR4_DE) &&
  2355. (c->modrm_reg == 4 || c->modrm_reg == 5)) {
  2356. kvm_queue_exception(ctxt->vcpu, UD_VECTOR);
  2357. goto done;
  2358. }
  2359. emulator_set_dr(ctxt, c->modrm_reg, c->regs[c->modrm_rm]);
  2360. c->dst.type = OP_NONE; /* no writeback */
  2361. break;
  2362. case 0x30:
  2363. /* wrmsr */
  2364. msr_data = (u32)c->regs[VCPU_REGS_RAX]
  2365. | ((u64)c->regs[VCPU_REGS_RDX] << 32);
  2366. if (kvm_set_msr(ctxt->vcpu, c->regs[VCPU_REGS_RCX], msr_data)) {
  2367. kvm_inject_gp(ctxt->vcpu, 0);
  2368. goto done;
  2369. }
  2370. rc = X86EMUL_CONTINUE;
  2371. c->dst.type = OP_NONE;
  2372. break;
  2373. case 0x32:
  2374. /* rdmsr */
  2375. if (kvm_get_msr(ctxt->vcpu, c->regs[VCPU_REGS_RCX], &msr_data)) {
  2376. kvm_inject_gp(ctxt->vcpu, 0);
  2377. goto done;
  2378. } else {
  2379. c->regs[VCPU_REGS_RAX] = (u32)msr_data;
  2380. c->regs[VCPU_REGS_RDX] = msr_data >> 32;
  2381. }
  2382. rc = X86EMUL_CONTINUE;
  2383. c->dst.type = OP_NONE;
  2384. break;
  2385. case 0x34: /* sysenter */
  2386. rc = emulate_sysenter(ctxt);
  2387. if (rc != X86EMUL_CONTINUE)
  2388. goto done;
  2389. else
  2390. goto writeback;
  2391. break;
  2392. case 0x35: /* sysexit */
  2393. rc = emulate_sysexit(ctxt);
  2394. if (rc != X86EMUL_CONTINUE)
  2395. goto done;
  2396. else
  2397. goto writeback;
  2398. break;
  2399. case 0x40 ... 0x4f: /* cmov */
  2400. c->dst.val = c->dst.orig_val = c->src.val;
  2401. if (!test_cc(c->b, ctxt->eflags))
  2402. c->dst.type = OP_NONE; /* no writeback */
  2403. break;
  2404. case 0x80 ... 0x8f: /* jnz rel, etc*/
  2405. if (test_cc(c->b, ctxt->eflags))
  2406. jmp_rel(c, c->src.val);
  2407. c->dst.type = OP_NONE;
  2408. break;
  2409. case 0xa0: /* push fs */
  2410. emulate_push_sreg(ctxt, VCPU_SREG_FS);
  2411. break;
  2412. case 0xa1: /* pop fs */
  2413. rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_FS);
  2414. if (rc != X86EMUL_CONTINUE)
  2415. goto done;
  2416. break;
  2417. case 0xa3:
  2418. bt: /* bt */
  2419. c->dst.type = OP_NONE;
  2420. /* only subword offset */
  2421. c->src.val &= (c->dst.bytes << 3) - 1;
  2422. emulate_2op_SrcV_nobyte("bt", c->src, c->dst, ctxt->eflags);
  2423. break;
  2424. case 0xa4: /* shld imm8, r, r/m */
  2425. case 0xa5: /* shld cl, r, r/m */
  2426. emulate_2op_cl("shld", c->src2, c->src, c->dst, ctxt->eflags);
  2427. break;
  2428. case 0xa8: /* push gs */
  2429. emulate_push_sreg(ctxt, VCPU_SREG_GS);
  2430. break;
  2431. case 0xa9: /* pop gs */
  2432. rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_GS);
  2433. if (rc != X86EMUL_CONTINUE)
  2434. goto done;
  2435. break;
  2436. case 0xab:
  2437. bts: /* bts */
  2438. /* only subword offset */
  2439. c->src.val &= (c->dst.bytes << 3) - 1;
  2440. emulate_2op_SrcV_nobyte("bts", c->src, c->dst, ctxt->eflags);
  2441. break;
  2442. case 0xac: /* shrd imm8, r, r/m */
  2443. case 0xad: /* shrd cl, r, r/m */
  2444. emulate_2op_cl("shrd", c->src2, c->src, c->dst, ctxt->eflags);
  2445. break;
  2446. case 0xae: /* clflush */
  2447. break;
  2448. case 0xb0 ... 0xb1: /* cmpxchg */
  2449. /*
  2450. * Save real source value, then compare EAX against
  2451. * destination.
  2452. */
  2453. c->src.orig_val = c->src.val;
  2454. c->src.val = c->regs[VCPU_REGS_RAX];
  2455. emulate_2op_SrcV("cmp", c->src, c->dst, ctxt->eflags);
  2456. if (ctxt->eflags & EFLG_ZF) {
  2457. /* Success: write back to memory. */
  2458. c->dst.val = c->src.orig_val;
  2459. } else {
  2460. /* Failure: write the value we saw to EAX. */
  2461. c->dst.type = OP_REG;
  2462. c->dst.ptr = (unsigned long *)&c->regs[VCPU_REGS_RAX];
  2463. }
  2464. break;
  2465. case 0xb3:
  2466. btr: /* btr */
  2467. /* only subword offset */
  2468. c->src.val &= (c->dst.bytes << 3) - 1;
  2469. emulate_2op_SrcV_nobyte("btr", c->src, c->dst, ctxt->eflags);
  2470. break;
  2471. case 0xb6 ... 0xb7: /* movzx */
  2472. c->dst.bytes = c->op_bytes;
  2473. c->dst.val = (c->d & ByteOp) ? (u8) c->src.val
  2474. : (u16) c->src.val;
  2475. break;
  2476. case 0xba: /* Grp8 */
  2477. switch (c->modrm_reg & 3) {
  2478. case 0:
  2479. goto bt;
  2480. case 1:
  2481. goto bts;
  2482. case 2:
  2483. goto btr;
  2484. case 3:
  2485. goto btc;
  2486. }
  2487. break;
  2488. case 0xbb:
  2489. btc: /* btc */
  2490. /* only subword offset */
  2491. c->src.val &= (c->dst.bytes << 3) - 1;
  2492. emulate_2op_SrcV_nobyte("btc", c->src, c->dst, ctxt->eflags);
  2493. break;
  2494. case 0xbe ... 0xbf: /* movsx */
  2495. c->dst.bytes = c->op_bytes;
  2496. c->dst.val = (c->d & ByteOp) ? (s8) c->src.val :
  2497. (s16) c->src.val;
  2498. break;
  2499. case 0xc3: /* movnti */
  2500. c->dst.bytes = c->op_bytes;
  2501. c->dst.val = (c->op_bytes == 4) ? (u32) c->src.val :
  2502. (u64) c->src.val;
  2503. break;
  2504. case 0xc7: /* Grp9 (cmpxchg8b) */
  2505. rc = emulate_grp9(ctxt, ops, memop);
  2506. if (rc != X86EMUL_CONTINUE)
  2507. goto done;
  2508. c->dst.type = OP_NONE;
  2509. break;
  2510. }
  2511. goto writeback;
  2512. cannot_emulate:
  2513. DPRINTF("Cannot emulate %02x\n", c->b);
  2514. c->eip = saved_eip;
  2515. return -1;
  2516. }