sata_via.c 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574
  1. /*
  2. * sata_via.c - VIA Serial ATA controllers
  3. *
  4. * Maintained by: Jeff Garzik <jgarzik@pobox.com>
  5. * Please ALWAYS copy linux-ide@vger.kernel.org
  6. on emails.
  7. *
  8. * Copyright 2003-2004 Red Hat, Inc. All rights reserved.
  9. * Copyright 2003-2004 Jeff Garzik
  10. *
  11. *
  12. * This program is free software; you can redistribute it and/or modify
  13. * it under the terms of the GNU General Public License as published by
  14. * the Free Software Foundation; either version 2, or (at your option)
  15. * any later version.
  16. *
  17. * This program is distributed in the hope that it will be useful,
  18. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  19. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  20. * GNU General Public License for more details.
  21. *
  22. * You should have received a copy of the GNU General Public License
  23. * along with this program; see the file COPYING. If not, write to
  24. * the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA.
  25. *
  26. *
  27. * libata documentation is available via 'make {ps|pdf}docs',
  28. * as Documentation/DocBook/libata.*
  29. *
  30. * Hardware documentation available under NDA.
  31. *
  32. *
  33. * To-do list:
  34. * - VT6421 PATA support
  35. *
  36. */
  37. #include <linux/kernel.h>
  38. #include <linux/module.h>
  39. #include <linux/pci.h>
  40. #include <linux/init.h>
  41. #include <linux/blkdev.h>
  42. #include <linux/delay.h>
  43. #include <linux/device.h>
  44. #include <scsi/scsi_host.h>
  45. #include <linux/libata.h>
  46. #define DRV_NAME "sata_via"
  47. #define DRV_VERSION "2.2"
  48. enum board_ids_enum {
  49. vt6420,
  50. vt6421,
  51. };
  52. enum {
  53. SATA_CHAN_ENAB = 0x40, /* SATA channel enable */
  54. SATA_INT_GATE = 0x41, /* SATA interrupt gating */
  55. SATA_NATIVE_MODE = 0x42, /* Native mode enable */
  56. SATA_PATA_SHARING = 0x49, /* PATA/SATA sharing func ctrl */
  57. PATA_UDMA_TIMING = 0xB3, /* PATA timing for DMA/ cable detect */
  58. PATA_PIO_TIMING = 0xAB, /* PATA timing register */
  59. PORT0 = (1 << 1),
  60. PORT1 = (1 << 0),
  61. ALL_PORTS = PORT0 | PORT1,
  62. NATIVE_MODE_ALL = (1 << 7) | (1 << 6) | (1 << 5) | (1 << 4),
  63. SATA_EXT_PHY = (1 << 6), /* 0==use PATA, 1==ext phy */
  64. SATA_2DEV = (1 << 5), /* SATA is master/slave */
  65. };
  66. static int svia_init_one (struct pci_dev *pdev, const struct pci_device_id *ent);
  67. static u32 svia_scr_read (struct ata_port *ap, unsigned int sc_reg);
  68. static void svia_scr_write (struct ata_port *ap, unsigned int sc_reg, u32 val);
  69. static void svia_noop_freeze(struct ata_port *ap);
  70. static void vt6420_error_handler(struct ata_port *ap);
  71. static int vt6421_pata_cable_detect(struct ata_port *ap);
  72. static void vt6421_set_pio_mode(struct ata_port *ap, struct ata_device *adev);
  73. static void vt6421_set_dma_mode(struct ata_port *ap, struct ata_device *adev);
  74. static const struct pci_device_id svia_pci_tbl[] = {
  75. { PCI_VDEVICE(VIA, 0x5337), vt6420 },
  76. { PCI_VDEVICE(VIA, 0x0591), vt6420 },
  77. { PCI_VDEVICE(VIA, 0x3149), vt6420 },
  78. { PCI_VDEVICE(VIA, 0x3249), vt6421 },
  79. { PCI_VDEVICE(VIA, 0x5287), vt6420 },
  80. { PCI_VDEVICE(VIA, 0x5372), vt6420 },
  81. { PCI_VDEVICE(VIA, 0x7372), vt6420 },
  82. { } /* terminate list */
  83. };
  84. static struct pci_driver svia_pci_driver = {
  85. .name = DRV_NAME,
  86. .id_table = svia_pci_tbl,
  87. .probe = svia_init_one,
  88. #ifdef CONFIG_PM
  89. .suspend = ata_pci_device_suspend,
  90. .resume = ata_pci_device_resume,
  91. #endif
  92. .remove = ata_pci_remove_one,
  93. };
  94. static struct scsi_host_template svia_sht = {
  95. .module = THIS_MODULE,
  96. .name = DRV_NAME,
  97. .ioctl = ata_scsi_ioctl,
  98. .queuecommand = ata_scsi_queuecmd,
  99. .can_queue = ATA_DEF_QUEUE,
  100. .this_id = ATA_SHT_THIS_ID,
  101. .sg_tablesize = LIBATA_MAX_PRD,
  102. .cmd_per_lun = ATA_SHT_CMD_PER_LUN,
  103. .emulated = ATA_SHT_EMULATED,
  104. .use_clustering = ATA_SHT_USE_CLUSTERING,
  105. .proc_name = DRV_NAME,
  106. .dma_boundary = ATA_DMA_BOUNDARY,
  107. .slave_configure = ata_scsi_slave_config,
  108. .slave_destroy = ata_scsi_slave_destroy,
  109. .bios_param = ata_std_bios_param,
  110. };
  111. static const struct ata_port_operations vt6420_sata_ops = {
  112. .port_disable = ata_port_disable,
  113. .tf_load = ata_tf_load,
  114. .tf_read = ata_tf_read,
  115. .check_status = ata_check_status,
  116. .exec_command = ata_exec_command,
  117. .dev_select = ata_std_dev_select,
  118. .bmdma_setup = ata_bmdma_setup,
  119. .bmdma_start = ata_bmdma_start,
  120. .bmdma_stop = ata_bmdma_stop,
  121. .bmdma_status = ata_bmdma_status,
  122. .qc_prep = ata_qc_prep,
  123. .qc_issue = ata_qc_issue_prot,
  124. .data_xfer = ata_data_xfer,
  125. .freeze = svia_noop_freeze,
  126. .thaw = ata_bmdma_thaw,
  127. .error_handler = vt6420_error_handler,
  128. .post_internal_cmd = ata_bmdma_post_internal_cmd,
  129. .irq_clear = ata_bmdma_irq_clear,
  130. .irq_on = ata_irq_on,
  131. .irq_ack = ata_irq_ack,
  132. .port_start = ata_port_start,
  133. };
  134. static const struct ata_port_operations vt6421_pata_ops = {
  135. .port_disable = ata_port_disable,
  136. .set_piomode = vt6421_set_pio_mode,
  137. .set_dmamode = vt6421_set_dma_mode,
  138. .tf_load = ata_tf_load,
  139. .tf_read = ata_tf_read,
  140. .check_status = ata_check_status,
  141. .exec_command = ata_exec_command,
  142. .dev_select = ata_std_dev_select,
  143. .bmdma_setup = ata_bmdma_setup,
  144. .bmdma_start = ata_bmdma_start,
  145. .bmdma_stop = ata_bmdma_stop,
  146. .bmdma_status = ata_bmdma_status,
  147. .qc_prep = ata_qc_prep,
  148. .qc_issue = ata_qc_issue_prot,
  149. .data_xfer = ata_data_xfer,
  150. .freeze = ata_bmdma_freeze,
  151. .thaw = ata_bmdma_thaw,
  152. .error_handler = ata_bmdma_error_handler,
  153. .post_internal_cmd = ata_bmdma_post_internal_cmd,
  154. .cable_detect = vt6421_pata_cable_detect,
  155. .irq_clear = ata_bmdma_irq_clear,
  156. .irq_on = ata_irq_on,
  157. .irq_ack = ata_irq_ack,
  158. .port_start = ata_port_start,
  159. };
  160. static const struct ata_port_operations vt6421_sata_ops = {
  161. .port_disable = ata_port_disable,
  162. .tf_load = ata_tf_load,
  163. .tf_read = ata_tf_read,
  164. .check_status = ata_check_status,
  165. .exec_command = ata_exec_command,
  166. .dev_select = ata_std_dev_select,
  167. .bmdma_setup = ata_bmdma_setup,
  168. .bmdma_start = ata_bmdma_start,
  169. .bmdma_stop = ata_bmdma_stop,
  170. .bmdma_status = ata_bmdma_status,
  171. .qc_prep = ata_qc_prep,
  172. .qc_issue = ata_qc_issue_prot,
  173. .data_xfer = ata_data_xfer,
  174. .freeze = ata_bmdma_freeze,
  175. .thaw = ata_bmdma_thaw,
  176. .error_handler = ata_bmdma_error_handler,
  177. .post_internal_cmd = ata_bmdma_post_internal_cmd,
  178. .cable_detect = ata_cable_sata,
  179. .irq_clear = ata_bmdma_irq_clear,
  180. .irq_on = ata_irq_on,
  181. .irq_ack = ata_irq_ack,
  182. .scr_read = svia_scr_read,
  183. .scr_write = svia_scr_write,
  184. .port_start = ata_port_start,
  185. };
  186. static const struct ata_port_info vt6420_port_info = {
  187. .flags = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY,
  188. .pio_mask = 0x1f,
  189. .mwdma_mask = 0x07,
  190. .udma_mask = 0x7f,
  191. .port_ops = &vt6420_sata_ops,
  192. };
  193. static struct ata_port_info vt6421_sport_info = {
  194. .flags = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY,
  195. .pio_mask = 0x1f,
  196. .mwdma_mask = 0x07,
  197. .udma_mask = 0x7f,
  198. .port_ops = &vt6421_sata_ops,
  199. };
  200. static struct ata_port_info vt6421_pport_info = {
  201. .flags = ATA_FLAG_SLAVE_POSS | ATA_FLAG_NO_LEGACY,
  202. .pio_mask = 0x1f,
  203. .mwdma_mask = 0,
  204. .udma_mask = 0x7f,
  205. .port_ops = &vt6421_pata_ops,
  206. };
  207. MODULE_AUTHOR("Jeff Garzik");
  208. MODULE_DESCRIPTION("SCSI low-level driver for VIA SATA controllers");
  209. MODULE_LICENSE("GPL");
  210. MODULE_DEVICE_TABLE(pci, svia_pci_tbl);
  211. MODULE_VERSION(DRV_VERSION);
  212. static u32 svia_scr_read (struct ata_port *ap, unsigned int sc_reg)
  213. {
  214. if (sc_reg > SCR_CONTROL)
  215. return 0xffffffffU;
  216. return ioread32(ap->ioaddr.scr_addr + (4 * sc_reg));
  217. }
  218. static void svia_scr_write (struct ata_port *ap, unsigned int sc_reg, u32 val)
  219. {
  220. if (sc_reg > SCR_CONTROL)
  221. return;
  222. iowrite32(val, ap->ioaddr.scr_addr + (4 * sc_reg));
  223. }
  224. static void svia_noop_freeze(struct ata_port *ap)
  225. {
  226. /* Some VIA controllers choke if ATA_NIEN is manipulated in
  227. * certain way. Leave it alone and just clear pending IRQ.
  228. */
  229. ata_chk_status(ap);
  230. ata_bmdma_irq_clear(ap);
  231. }
  232. /**
  233. * vt6420_prereset - prereset for vt6420
  234. * @ap: target ATA port
  235. * @deadline: deadline jiffies for the operation
  236. *
  237. * SCR registers on vt6420 are pieces of shit and may hang the
  238. * whole machine completely if accessed with the wrong timing.
  239. * To avoid such catastrophe, vt6420 doesn't provide generic SCR
  240. * access operations, but uses SStatus and SControl only during
  241. * boot probing in controlled way.
  242. *
  243. * As the old (pre EH update) probing code is proven to work, we
  244. * strictly follow the access pattern.
  245. *
  246. * LOCKING:
  247. * Kernel thread context (may sleep)
  248. *
  249. * RETURNS:
  250. * 0 on success, -errno otherwise.
  251. */
  252. static int vt6420_prereset(struct ata_port *ap, unsigned long deadline)
  253. {
  254. struct ata_eh_context *ehc = &ap->eh_context;
  255. unsigned long timeout = jiffies + (HZ * 5);
  256. u32 sstatus, scontrol;
  257. int online;
  258. /* don't do any SCR stuff if we're not loading */
  259. if (!(ap->pflags & ATA_PFLAG_LOADING))
  260. goto skip_scr;
  261. /* Resume phy. This is the old resume sequence from
  262. * __sata_phy_reset().
  263. */
  264. svia_scr_write(ap, SCR_CONTROL, 0x300);
  265. svia_scr_read(ap, SCR_CONTROL); /* flush */
  266. /* wait for phy to become ready, if necessary */
  267. do {
  268. msleep(200);
  269. if ((svia_scr_read(ap, SCR_STATUS) & 0xf) != 1)
  270. break;
  271. } while (time_before(jiffies, timeout));
  272. /* open code sata_print_link_status() */
  273. sstatus = svia_scr_read(ap, SCR_STATUS);
  274. scontrol = svia_scr_read(ap, SCR_CONTROL);
  275. online = (sstatus & 0xf) == 0x3;
  276. ata_port_printk(ap, KERN_INFO,
  277. "SATA link %s 1.5 Gbps (SStatus %X SControl %X)\n",
  278. online ? "up" : "down", sstatus, scontrol);
  279. /* SStatus is read one more time */
  280. svia_scr_read(ap, SCR_STATUS);
  281. if (!online) {
  282. /* tell EH to bail */
  283. ehc->i.action &= ~ATA_EH_RESET_MASK;
  284. return 0;
  285. }
  286. skip_scr:
  287. /* wait for !BSY */
  288. ata_wait_ready(ap, deadline);
  289. return 0;
  290. }
  291. static void vt6420_error_handler(struct ata_port *ap)
  292. {
  293. return ata_bmdma_drive_eh(ap, vt6420_prereset, ata_std_softreset,
  294. NULL, ata_std_postreset);
  295. }
  296. static int vt6421_pata_cable_detect(struct ata_port *ap)
  297. {
  298. struct pci_dev *pdev = to_pci_dev(ap->host->dev);
  299. u8 tmp;
  300. pci_read_config_byte(pdev, PATA_UDMA_TIMING, &tmp);
  301. if (tmp & 0x10)
  302. return ATA_CBL_PATA40;
  303. return ATA_CBL_PATA80;
  304. }
  305. static void vt6421_set_pio_mode(struct ata_port *ap, struct ata_device *adev)
  306. {
  307. struct pci_dev *pdev = to_pci_dev(ap->host->dev);
  308. static const u8 pio_bits[] = { 0xA8, 0x65, 0x65, 0x31, 0x20 };
  309. pci_write_config_byte(pdev, PATA_PIO_TIMING, pio_bits[adev->pio_mode - XFER_PIO_0]);
  310. }
  311. static void vt6421_set_dma_mode(struct ata_port *ap, struct ata_device *adev)
  312. {
  313. struct pci_dev *pdev = to_pci_dev(ap->host->dev);
  314. static const u8 udma_bits[] = { 0xEE, 0xE8, 0xE6, 0xE4, 0xE2, 0xE1, 0xE0, 0xE0 };
  315. pci_write_config_byte(pdev, PATA_UDMA_TIMING, udma_bits[adev->pio_mode - XFER_UDMA_0]);
  316. }
  317. static const unsigned int svia_bar_sizes[] = {
  318. 8, 4, 8, 4, 16, 256
  319. };
  320. static const unsigned int vt6421_bar_sizes[] = {
  321. 16, 16, 16, 16, 32, 128
  322. };
  323. static void __iomem * svia_scr_addr(void __iomem *addr, unsigned int port)
  324. {
  325. return addr + (port * 128);
  326. }
  327. static void __iomem * vt6421_scr_addr(void __iomem *addr, unsigned int port)
  328. {
  329. return addr + (port * 64);
  330. }
  331. static void vt6421_init_addrs(struct ata_port *ap)
  332. {
  333. void __iomem * const * iomap = ap->host->iomap;
  334. void __iomem *reg_addr = iomap[ap->port_no];
  335. void __iomem *bmdma_addr = iomap[4] + (ap->port_no * 8);
  336. struct ata_ioports *ioaddr = &ap->ioaddr;
  337. ioaddr->cmd_addr = reg_addr;
  338. ioaddr->altstatus_addr =
  339. ioaddr->ctl_addr = (void __iomem *)
  340. ((unsigned long)(reg_addr + 8) | ATA_PCI_CTL_OFS);
  341. ioaddr->bmdma_addr = bmdma_addr;
  342. ioaddr->scr_addr = vt6421_scr_addr(iomap[5], ap->port_no);
  343. ata_std_ports(ioaddr);
  344. }
  345. static int vt6420_prepare_host(struct pci_dev *pdev, struct ata_host **r_host)
  346. {
  347. const struct ata_port_info *ppi[] = { &vt6420_port_info, NULL };
  348. struct ata_host *host;
  349. int rc;
  350. rc = ata_pci_prepare_native_host(pdev, ppi, &host);
  351. if (rc)
  352. return rc;
  353. *r_host = host;
  354. rc = pcim_iomap_regions(pdev, 1 << 5, DRV_NAME);
  355. if (rc) {
  356. dev_printk(KERN_ERR, &pdev->dev, "failed to iomap PCI BAR 5\n");
  357. return rc;
  358. }
  359. host->ports[0]->ioaddr.scr_addr = svia_scr_addr(host->iomap[5], 0);
  360. host->ports[1]->ioaddr.scr_addr = svia_scr_addr(host->iomap[5], 1);
  361. return 0;
  362. }
  363. static int vt6421_prepare_host(struct pci_dev *pdev, struct ata_host **r_host)
  364. {
  365. const struct ata_port_info *ppi[] =
  366. { &vt6421_sport_info, &vt6421_sport_info, &vt6421_pport_info };
  367. struct ata_host *host;
  368. int i, rc;
  369. *r_host = host = ata_host_alloc_pinfo(&pdev->dev, ppi, ARRAY_SIZE(ppi));
  370. if (!host) {
  371. dev_printk(KERN_ERR, &pdev->dev, "failed to allocate host\n");
  372. return -ENOMEM;
  373. }
  374. rc = pcim_iomap_regions(pdev, 0x3f, DRV_NAME);
  375. if (rc) {
  376. dev_printk(KERN_ERR, &pdev->dev, "failed to request/iomap "
  377. "PCI BARs (errno=%d)\n", rc);
  378. return rc;
  379. }
  380. host->iomap = pcim_iomap_table(pdev);
  381. for (i = 0; i < host->n_ports; i++)
  382. vt6421_init_addrs(host->ports[i]);
  383. rc = pci_set_dma_mask(pdev, ATA_DMA_MASK);
  384. if (rc)
  385. return rc;
  386. rc = pci_set_consistent_dma_mask(pdev, ATA_DMA_MASK);
  387. if (rc)
  388. return rc;
  389. return 0;
  390. }
  391. static void svia_configure(struct pci_dev *pdev)
  392. {
  393. u8 tmp8;
  394. pci_read_config_byte(pdev, PCI_INTERRUPT_LINE, &tmp8);
  395. dev_printk(KERN_INFO, &pdev->dev, "routed to hard irq line %d\n",
  396. (int) (tmp8 & 0xf0) == 0xf0 ? 0 : tmp8 & 0x0f);
  397. /* make sure SATA channels are enabled */
  398. pci_read_config_byte(pdev, SATA_CHAN_ENAB, &tmp8);
  399. if ((tmp8 & ALL_PORTS) != ALL_PORTS) {
  400. dev_printk(KERN_DEBUG, &pdev->dev,
  401. "enabling SATA channels (0x%x)\n",
  402. (int) tmp8);
  403. tmp8 |= ALL_PORTS;
  404. pci_write_config_byte(pdev, SATA_CHAN_ENAB, tmp8);
  405. }
  406. /* make sure interrupts for each channel sent to us */
  407. pci_read_config_byte(pdev, SATA_INT_GATE, &tmp8);
  408. if ((tmp8 & ALL_PORTS) != ALL_PORTS) {
  409. dev_printk(KERN_DEBUG, &pdev->dev,
  410. "enabling SATA channel interrupts (0x%x)\n",
  411. (int) tmp8);
  412. tmp8 |= ALL_PORTS;
  413. pci_write_config_byte(pdev, SATA_INT_GATE, tmp8);
  414. }
  415. /* make sure native mode is enabled */
  416. pci_read_config_byte(pdev, SATA_NATIVE_MODE, &tmp8);
  417. if ((tmp8 & NATIVE_MODE_ALL) != NATIVE_MODE_ALL) {
  418. dev_printk(KERN_DEBUG, &pdev->dev,
  419. "enabling SATA channel native mode (0x%x)\n",
  420. (int) tmp8);
  421. tmp8 |= NATIVE_MODE_ALL;
  422. pci_write_config_byte(pdev, SATA_NATIVE_MODE, tmp8);
  423. }
  424. }
  425. static int svia_init_one (struct pci_dev *pdev, const struct pci_device_id *ent)
  426. {
  427. static int printed_version;
  428. unsigned int i;
  429. int rc;
  430. struct ata_host *host;
  431. int board_id = (int) ent->driver_data;
  432. const int *bar_sizes;
  433. u8 tmp8;
  434. if (!printed_version++)
  435. dev_printk(KERN_DEBUG, &pdev->dev, "version " DRV_VERSION "\n");
  436. rc = pcim_enable_device(pdev);
  437. if (rc)
  438. return rc;
  439. if (board_id == vt6420) {
  440. pci_read_config_byte(pdev, SATA_PATA_SHARING, &tmp8);
  441. if (tmp8 & SATA_2DEV) {
  442. dev_printk(KERN_ERR, &pdev->dev,
  443. "SATA master/slave not supported (0x%x)\n",
  444. (int) tmp8);
  445. return -EIO;
  446. }
  447. bar_sizes = &svia_bar_sizes[0];
  448. } else {
  449. bar_sizes = &vt6421_bar_sizes[0];
  450. }
  451. for (i = 0; i < ARRAY_SIZE(svia_bar_sizes); i++)
  452. if ((pci_resource_start(pdev, i) == 0) ||
  453. (pci_resource_len(pdev, i) < bar_sizes[i])) {
  454. dev_printk(KERN_ERR, &pdev->dev,
  455. "invalid PCI BAR %u (sz 0x%llx, val 0x%llx)\n",
  456. i,
  457. (unsigned long long)pci_resource_start(pdev, i),
  458. (unsigned long long)pci_resource_len(pdev, i));
  459. return -ENODEV;
  460. }
  461. if (board_id == vt6420)
  462. rc = vt6420_prepare_host(pdev, &host);
  463. else
  464. rc = vt6421_prepare_host(pdev, &host);
  465. if (rc)
  466. return rc;
  467. svia_configure(pdev);
  468. pci_set_master(pdev);
  469. return ata_host_activate(host, pdev->irq, ata_interrupt, IRQF_SHARED,
  470. &svia_sht);
  471. }
  472. static int __init svia_init(void)
  473. {
  474. return pci_register_driver(&svia_pci_driver);
  475. }
  476. static void __exit svia_exit(void)
  477. {
  478. pci_unregister_driver(&svia_pci_driver);
  479. }
  480. module_init(svia_init);
  481. module_exit(svia_exit);