irq_comm.c 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489
  1. /*
  2. * irq_comm.c: Common API for in kernel interrupt controller
  3. * Copyright (c) 2007, Intel Corporation.
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms and conditions of the GNU General Public License,
  7. * version 2, as published by the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope it will be useful, but WITHOUT
  10. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  11. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  12. * more details.
  13. *
  14. * You should have received a copy of the GNU General Public License along with
  15. * this program; if not, write to the Free Software Foundation, Inc., 59 Temple
  16. * Place - Suite 330, Boston, MA 02111-1307 USA.
  17. * Authors:
  18. * Yaozu (Eddie) Dong <Eddie.dong@intel.com>
  19. *
  20. * Copyright 2010 Red Hat, Inc. and/or its affiliates.
  21. */
  22. #include <linux/kvm_host.h>
  23. #include <linux/slab.h>
  24. #include <trace/events/kvm.h>
  25. #include <asm/msidef.h>
  26. #ifdef CONFIG_IA64
  27. #include <asm/iosapic.h>
  28. #endif
  29. #include "irq.h"
  30. #include "ioapic.h"
  31. static inline int kvm_irq_line_state(unsigned long *irq_state,
  32. int irq_source_id, int level)
  33. {
  34. /* Logical OR for level trig interrupt */
  35. if (level)
  36. set_bit(irq_source_id, irq_state);
  37. else
  38. clear_bit(irq_source_id, irq_state);
  39. return !!(*irq_state);
  40. }
  41. static int kvm_set_pic_irq(struct kvm_kernel_irq_routing_entry *e,
  42. struct kvm *kvm, int irq_source_id, int level)
  43. {
  44. #ifdef CONFIG_X86
  45. struct kvm_pic *pic = pic_irqchip(kvm);
  46. level = kvm_irq_line_state(&pic->irq_states[e->irqchip.pin],
  47. irq_source_id, level);
  48. return kvm_pic_set_irq(pic, e->irqchip.pin, level);
  49. #else
  50. return -1;
  51. #endif
  52. }
  53. static int kvm_set_ioapic_irq(struct kvm_kernel_irq_routing_entry *e,
  54. struct kvm *kvm, int irq_source_id, int level)
  55. {
  56. struct kvm_ioapic *ioapic = kvm->arch.vioapic;
  57. level = kvm_irq_line_state(&ioapic->irq_states[e->irqchip.pin],
  58. irq_source_id, level);
  59. return kvm_ioapic_set_irq(ioapic, e->irqchip.pin, level);
  60. }
  61. inline static bool kvm_is_dm_lowest_prio(struct kvm_lapic_irq *irq)
  62. {
  63. #ifdef CONFIG_IA64
  64. return irq->delivery_mode ==
  65. (IOSAPIC_LOWEST_PRIORITY << IOSAPIC_DELIVERY_SHIFT);
  66. #else
  67. return irq->delivery_mode == APIC_DM_LOWEST;
  68. #endif
  69. }
  70. int kvm_irq_delivery_to_apic(struct kvm *kvm, struct kvm_lapic *src,
  71. struct kvm_lapic_irq *irq)
  72. {
  73. int i, r = -1;
  74. struct kvm_vcpu *vcpu, *lowest = NULL;
  75. if (irq->dest_mode == 0 && irq->dest_id == 0xff &&
  76. kvm_is_dm_lowest_prio(irq))
  77. printk(KERN_INFO "kvm: apic: phys broadcast and lowest prio\n");
  78. kvm_for_each_vcpu(i, vcpu, kvm) {
  79. if (!kvm_apic_present(vcpu))
  80. continue;
  81. if (!kvm_apic_match_dest(vcpu, src, irq->shorthand,
  82. irq->dest_id, irq->dest_mode))
  83. continue;
  84. if (!kvm_is_dm_lowest_prio(irq)) {
  85. if (r < 0)
  86. r = 0;
  87. r += kvm_apic_set_irq(vcpu, irq);
  88. } else if (kvm_lapic_enabled(vcpu)) {
  89. if (!lowest)
  90. lowest = vcpu;
  91. else if (kvm_apic_compare_prio(vcpu, lowest) < 0)
  92. lowest = vcpu;
  93. }
  94. }
  95. if (lowest)
  96. r = kvm_apic_set_irq(lowest, irq);
  97. return r;
  98. }
  99. int kvm_set_msi(struct kvm_kernel_irq_routing_entry *e,
  100. struct kvm *kvm, int irq_source_id, int level)
  101. {
  102. struct kvm_lapic_irq irq;
  103. if (!level)
  104. return -1;
  105. trace_kvm_msi_set_irq(e->msi.address_lo, e->msi.data);
  106. irq.dest_id = (e->msi.address_lo &
  107. MSI_ADDR_DEST_ID_MASK) >> MSI_ADDR_DEST_ID_SHIFT;
  108. irq.vector = (e->msi.data &
  109. MSI_DATA_VECTOR_MASK) >> MSI_DATA_VECTOR_SHIFT;
  110. irq.dest_mode = (1 << MSI_ADDR_DEST_MODE_SHIFT) & e->msi.address_lo;
  111. irq.trig_mode = (1 << MSI_DATA_TRIGGER_SHIFT) & e->msi.data;
  112. irq.delivery_mode = e->msi.data & 0x700;
  113. irq.level = 1;
  114. irq.shorthand = 0;
  115. /* TODO Deal with RH bit of MSI message address */
  116. return kvm_irq_delivery_to_apic(kvm, NULL, &irq);
  117. }
  118. int kvm_send_userspace_msi(struct kvm *kvm, struct kvm_msi *msi)
  119. {
  120. struct kvm_kernel_irq_routing_entry route;
  121. if (!irqchip_in_kernel(kvm) || msi->flags != 0)
  122. return -EINVAL;
  123. route.msi.address_lo = msi->address_lo;
  124. route.msi.address_hi = msi->address_hi;
  125. route.msi.data = msi->data;
  126. return kvm_set_msi(&route, kvm, KVM_USERSPACE_IRQ_SOURCE_ID, 1);
  127. }
  128. /*
  129. * Return value:
  130. * < 0 Interrupt was ignored (masked or not delivered for other reasons)
  131. * = 0 Interrupt was coalesced (previous irq is still pending)
  132. * > 0 Number of CPUs interrupt was delivered to
  133. */
  134. int kvm_set_irq(struct kvm *kvm, int irq_source_id, u32 irq, int level)
  135. {
  136. struct kvm_kernel_irq_routing_entry *e, irq_set[KVM_NR_IRQCHIPS];
  137. int ret = -1, i = 0;
  138. struct kvm_irq_routing_table *irq_rt;
  139. struct hlist_node *n;
  140. trace_kvm_set_irq(irq, level, irq_source_id);
  141. /* Not possible to detect if the guest uses the PIC or the
  142. * IOAPIC. So set the bit in both. The guest will ignore
  143. * writes to the unused one.
  144. */
  145. rcu_read_lock();
  146. irq_rt = rcu_dereference(kvm->irq_routing);
  147. if (irq < irq_rt->nr_rt_entries)
  148. hlist_for_each_entry(e, n, &irq_rt->map[irq], link)
  149. irq_set[i++] = *e;
  150. rcu_read_unlock();
  151. while(i--) {
  152. int r;
  153. r = irq_set[i].set(&irq_set[i], kvm, irq_source_id, level);
  154. if (r < 0)
  155. continue;
  156. ret = r + ((ret < 0) ? 0 : ret);
  157. }
  158. return ret;
  159. }
  160. void kvm_notify_acked_irq(struct kvm *kvm, unsigned irqchip, unsigned pin)
  161. {
  162. struct kvm_irq_ack_notifier *kian;
  163. struct hlist_node *n;
  164. int gsi;
  165. trace_kvm_ack_irq(irqchip, pin);
  166. rcu_read_lock();
  167. gsi = rcu_dereference(kvm->irq_routing)->chip[irqchip][pin];
  168. if (gsi != -1)
  169. hlist_for_each_entry_rcu(kian, n, &kvm->irq_ack_notifier_list,
  170. link)
  171. if (kian->gsi == gsi)
  172. kian->irq_acked(kian);
  173. rcu_read_unlock();
  174. }
  175. void kvm_register_irq_ack_notifier(struct kvm *kvm,
  176. struct kvm_irq_ack_notifier *kian)
  177. {
  178. mutex_lock(&kvm->irq_lock);
  179. hlist_add_head_rcu(&kian->link, &kvm->irq_ack_notifier_list);
  180. mutex_unlock(&kvm->irq_lock);
  181. }
  182. void kvm_unregister_irq_ack_notifier(struct kvm *kvm,
  183. struct kvm_irq_ack_notifier *kian)
  184. {
  185. mutex_lock(&kvm->irq_lock);
  186. hlist_del_init_rcu(&kian->link);
  187. mutex_unlock(&kvm->irq_lock);
  188. synchronize_rcu();
  189. }
  190. int kvm_request_irq_source_id(struct kvm *kvm)
  191. {
  192. unsigned long *bitmap = &kvm->arch.irq_sources_bitmap;
  193. int irq_source_id;
  194. mutex_lock(&kvm->irq_lock);
  195. irq_source_id = find_first_zero_bit(bitmap, BITS_PER_LONG);
  196. if (irq_source_id >= BITS_PER_LONG) {
  197. printk(KERN_WARNING "kvm: exhaust allocatable IRQ sources!\n");
  198. irq_source_id = -EFAULT;
  199. goto unlock;
  200. }
  201. ASSERT(irq_source_id != KVM_USERSPACE_IRQ_SOURCE_ID);
  202. set_bit(irq_source_id, bitmap);
  203. unlock:
  204. mutex_unlock(&kvm->irq_lock);
  205. return irq_source_id;
  206. }
  207. void kvm_free_irq_source_id(struct kvm *kvm, int irq_source_id)
  208. {
  209. int i;
  210. ASSERT(irq_source_id != KVM_USERSPACE_IRQ_SOURCE_ID);
  211. mutex_lock(&kvm->irq_lock);
  212. if (irq_source_id < 0 ||
  213. irq_source_id >= BITS_PER_LONG) {
  214. printk(KERN_ERR "kvm: IRQ source ID out of range!\n");
  215. goto unlock;
  216. }
  217. clear_bit(irq_source_id, &kvm->arch.irq_sources_bitmap);
  218. if (!irqchip_in_kernel(kvm))
  219. goto unlock;
  220. for (i = 0; i < KVM_IOAPIC_NUM_PINS; i++) {
  221. clear_bit(irq_source_id, &kvm->arch.vioapic->irq_states[i]);
  222. if (i >= 16)
  223. continue;
  224. #ifdef CONFIG_X86
  225. clear_bit(irq_source_id, &pic_irqchip(kvm)->irq_states[i]);
  226. #endif
  227. }
  228. unlock:
  229. mutex_unlock(&kvm->irq_lock);
  230. }
  231. void kvm_register_irq_mask_notifier(struct kvm *kvm, int irq,
  232. struct kvm_irq_mask_notifier *kimn)
  233. {
  234. mutex_lock(&kvm->irq_lock);
  235. kimn->irq = irq;
  236. hlist_add_head_rcu(&kimn->link, &kvm->mask_notifier_list);
  237. mutex_unlock(&kvm->irq_lock);
  238. }
  239. void kvm_unregister_irq_mask_notifier(struct kvm *kvm, int irq,
  240. struct kvm_irq_mask_notifier *kimn)
  241. {
  242. mutex_lock(&kvm->irq_lock);
  243. hlist_del_rcu(&kimn->link);
  244. mutex_unlock(&kvm->irq_lock);
  245. synchronize_rcu();
  246. }
  247. void kvm_fire_mask_notifiers(struct kvm *kvm, unsigned irqchip, unsigned pin,
  248. bool mask)
  249. {
  250. struct kvm_irq_mask_notifier *kimn;
  251. struct hlist_node *n;
  252. int gsi;
  253. rcu_read_lock();
  254. gsi = rcu_dereference(kvm->irq_routing)->chip[irqchip][pin];
  255. if (gsi != -1)
  256. hlist_for_each_entry_rcu(kimn, n, &kvm->mask_notifier_list, link)
  257. if (kimn->irq == gsi)
  258. kimn->func(kimn, mask);
  259. rcu_read_unlock();
  260. }
  261. void kvm_free_irq_routing(struct kvm *kvm)
  262. {
  263. /* Called only during vm destruction. Nobody can use the pointer
  264. at this stage */
  265. kfree(kvm->irq_routing);
  266. }
  267. static int setup_routing_entry(struct kvm_irq_routing_table *rt,
  268. struct kvm_kernel_irq_routing_entry *e,
  269. const struct kvm_irq_routing_entry *ue)
  270. {
  271. int r = -EINVAL;
  272. int delta;
  273. unsigned max_pin;
  274. struct kvm_kernel_irq_routing_entry *ei;
  275. struct hlist_node *n;
  276. /*
  277. * Do not allow GSI to be mapped to the same irqchip more than once.
  278. * Allow only one to one mapping between GSI and MSI.
  279. */
  280. hlist_for_each_entry(ei, n, &rt->map[ue->gsi], link)
  281. if (ei->type == KVM_IRQ_ROUTING_MSI ||
  282. ue->type == KVM_IRQ_ROUTING_MSI ||
  283. ue->u.irqchip.irqchip == ei->irqchip.irqchip)
  284. return r;
  285. e->gsi = ue->gsi;
  286. e->type = ue->type;
  287. switch (ue->type) {
  288. case KVM_IRQ_ROUTING_IRQCHIP:
  289. delta = 0;
  290. switch (ue->u.irqchip.irqchip) {
  291. case KVM_IRQCHIP_PIC_MASTER:
  292. e->set = kvm_set_pic_irq;
  293. max_pin = 16;
  294. break;
  295. case KVM_IRQCHIP_PIC_SLAVE:
  296. e->set = kvm_set_pic_irq;
  297. max_pin = 16;
  298. delta = 8;
  299. break;
  300. case KVM_IRQCHIP_IOAPIC:
  301. max_pin = KVM_IOAPIC_NUM_PINS;
  302. e->set = kvm_set_ioapic_irq;
  303. break;
  304. default:
  305. goto out;
  306. }
  307. e->irqchip.irqchip = ue->u.irqchip.irqchip;
  308. e->irqchip.pin = ue->u.irqchip.pin + delta;
  309. if (e->irqchip.pin >= max_pin)
  310. goto out;
  311. rt->chip[ue->u.irqchip.irqchip][e->irqchip.pin] = ue->gsi;
  312. break;
  313. case KVM_IRQ_ROUTING_MSI:
  314. e->set = kvm_set_msi;
  315. e->msi.address_lo = ue->u.msi.address_lo;
  316. e->msi.address_hi = ue->u.msi.address_hi;
  317. e->msi.data = ue->u.msi.data;
  318. break;
  319. default:
  320. goto out;
  321. }
  322. hlist_add_head(&e->link, &rt->map[e->gsi]);
  323. r = 0;
  324. out:
  325. return r;
  326. }
  327. int kvm_set_irq_routing(struct kvm *kvm,
  328. const struct kvm_irq_routing_entry *ue,
  329. unsigned nr,
  330. unsigned flags)
  331. {
  332. struct kvm_irq_routing_table *new, *old;
  333. u32 i, j, nr_rt_entries = 0;
  334. int r;
  335. for (i = 0; i < nr; ++i) {
  336. if (ue[i].gsi >= KVM_MAX_IRQ_ROUTES)
  337. return -EINVAL;
  338. nr_rt_entries = max(nr_rt_entries, ue[i].gsi);
  339. }
  340. nr_rt_entries += 1;
  341. new = kzalloc(sizeof(*new) + (nr_rt_entries * sizeof(struct hlist_head))
  342. + (nr * sizeof(struct kvm_kernel_irq_routing_entry)),
  343. GFP_KERNEL);
  344. if (!new)
  345. return -ENOMEM;
  346. new->rt_entries = (void *)&new->map[nr_rt_entries];
  347. new->nr_rt_entries = nr_rt_entries;
  348. for (i = 0; i < 3; i++)
  349. for (j = 0; j < KVM_IOAPIC_NUM_PINS; j++)
  350. new->chip[i][j] = -1;
  351. for (i = 0; i < nr; ++i) {
  352. r = -EINVAL;
  353. if (ue->flags)
  354. goto out;
  355. r = setup_routing_entry(new, &new->rt_entries[i], ue);
  356. if (r)
  357. goto out;
  358. ++ue;
  359. }
  360. mutex_lock(&kvm->irq_lock);
  361. old = kvm->irq_routing;
  362. kvm_irq_routing_update(kvm, new);
  363. mutex_unlock(&kvm->irq_lock);
  364. synchronize_rcu();
  365. new = old;
  366. r = 0;
  367. out:
  368. kfree(new);
  369. return r;
  370. }
  371. #define IOAPIC_ROUTING_ENTRY(irq) \
  372. { .gsi = irq, .type = KVM_IRQ_ROUTING_IRQCHIP, \
  373. .u.irqchip.irqchip = KVM_IRQCHIP_IOAPIC, .u.irqchip.pin = (irq) }
  374. #define ROUTING_ENTRY1(irq) IOAPIC_ROUTING_ENTRY(irq)
  375. #ifdef CONFIG_X86
  376. # define PIC_ROUTING_ENTRY(irq) \
  377. { .gsi = irq, .type = KVM_IRQ_ROUTING_IRQCHIP, \
  378. .u.irqchip.irqchip = SELECT_PIC(irq), .u.irqchip.pin = (irq) % 8 }
  379. # define ROUTING_ENTRY2(irq) \
  380. IOAPIC_ROUTING_ENTRY(irq), PIC_ROUTING_ENTRY(irq)
  381. #else
  382. # define ROUTING_ENTRY2(irq) \
  383. IOAPIC_ROUTING_ENTRY(irq)
  384. #endif
  385. static const struct kvm_irq_routing_entry default_routing[] = {
  386. ROUTING_ENTRY2(0), ROUTING_ENTRY2(1),
  387. ROUTING_ENTRY2(2), ROUTING_ENTRY2(3),
  388. ROUTING_ENTRY2(4), ROUTING_ENTRY2(5),
  389. ROUTING_ENTRY2(6), ROUTING_ENTRY2(7),
  390. ROUTING_ENTRY2(8), ROUTING_ENTRY2(9),
  391. ROUTING_ENTRY2(10), ROUTING_ENTRY2(11),
  392. ROUTING_ENTRY2(12), ROUTING_ENTRY2(13),
  393. ROUTING_ENTRY2(14), ROUTING_ENTRY2(15),
  394. ROUTING_ENTRY1(16), ROUTING_ENTRY1(17),
  395. ROUTING_ENTRY1(18), ROUTING_ENTRY1(19),
  396. ROUTING_ENTRY1(20), ROUTING_ENTRY1(21),
  397. ROUTING_ENTRY1(22), ROUTING_ENTRY1(23),
  398. #ifdef CONFIG_IA64
  399. ROUTING_ENTRY1(24), ROUTING_ENTRY1(25),
  400. ROUTING_ENTRY1(26), ROUTING_ENTRY1(27),
  401. ROUTING_ENTRY1(28), ROUTING_ENTRY1(29),
  402. ROUTING_ENTRY1(30), ROUTING_ENTRY1(31),
  403. ROUTING_ENTRY1(32), ROUTING_ENTRY1(33),
  404. ROUTING_ENTRY1(34), ROUTING_ENTRY1(35),
  405. ROUTING_ENTRY1(36), ROUTING_ENTRY1(37),
  406. ROUTING_ENTRY1(38), ROUTING_ENTRY1(39),
  407. ROUTING_ENTRY1(40), ROUTING_ENTRY1(41),
  408. ROUTING_ENTRY1(42), ROUTING_ENTRY1(43),
  409. ROUTING_ENTRY1(44), ROUTING_ENTRY1(45),
  410. ROUTING_ENTRY1(46), ROUTING_ENTRY1(47),
  411. #endif
  412. };
  413. int kvm_setup_default_irq_routing(struct kvm *kvm)
  414. {
  415. return kvm_set_irq_routing(kvm, default_routing,
  416. ARRAY_SIZE(default_routing), 0);
  417. }