tegra20_spdif.c 9.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404
  1. /*
  2. * tegra20_spdif.c - Tegra20 SPDIF driver
  3. *
  4. * Author: Stephen Warren <swarren@nvidia.com>
  5. * Copyright (C) 2011-2012 - NVIDIA, Inc.
  6. *
  7. * This program is free software; you can redistribute it and/or
  8. * modify it under the terms of the GNU General Public License
  9. * version 2 as published by the Free Software Foundation.
  10. *
  11. * This program is distributed in the hope that it will be useful, but
  12. * WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  14. * General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU General Public License
  17. * along with this program; if not, write to the Free Software
  18. * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA
  19. * 02110-1301 USA
  20. *
  21. */
  22. #include <linux/clk.h>
  23. #include <linux/device.h>
  24. #include <linux/io.h>
  25. #include <linux/module.h>
  26. #include <linux/platform_device.h>
  27. #include <linux/pm_runtime.h>
  28. #include <linux/regmap.h>
  29. #include <linux/slab.h>
  30. #include <sound/core.h>
  31. #include <sound/pcm.h>
  32. #include <sound/pcm_params.h>
  33. #include <sound/soc.h>
  34. #include "tegra20_spdif.h"
  35. #define DRV_NAME "tegra20-spdif"
  36. static inline void tegra20_spdif_write(struct tegra20_spdif *spdif, u32 reg,
  37. u32 val)
  38. {
  39. regmap_write(spdif->regmap, reg, val);
  40. }
  41. static inline u32 tegra20_spdif_read(struct tegra20_spdif *spdif, u32 reg)
  42. {
  43. u32 val;
  44. regmap_read(spdif->regmap, reg, &val);
  45. return val;
  46. }
  47. static int tegra20_spdif_runtime_suspend(struct device *dev)
  48. {
  49. struct tegra20_spdif *spdif = dev_get_drvdata(dev);
  50. clk_disable(spdif->clk_spdif_out);
  51. return 0;
  52. }
  53. static int tegra20_spdif_runtime_resume(struct device *dev)
  54. {
  55. struct tegra20_spdif *spdif = dev_get_drvdata(dev);
  56. int ret;
  57. ret = clk_enable(spdif->clk_spdif_out);
  58. if (ret) {
  59. dev_err(dev, "clk_enable failed: %d\n", ret);
  60. return ret;
  61. }
  62. return 0;
  63. }
  64. static int tegra20_spdif_hw_params(struct snd_pcm_substream *substream,
  65. struct snd_pcm_hw_params *params,
  66. struct snd_soc_dai *dai)
  67. {
  68. struct device *dev = substream->pcm->card->dev;
  69. struct tegra20_spdif *spdif = snd_soc_dai_get_drvdata(dai);
  70. int ret, spdifclock;
  71. spdif->reg_ctrl &= ~TEGRA20_SPDIF_CTRL_PACK;
  72. spdif->reg_ctrl &= ~TEGRA20_SPDIF_CTRL_BIT_MODE_MASK;
  73. switch (params_format(params)) {
  74. case SNDRV_PCM_FORMAT_S16_LE:
  75. spdif->reg_ctrl |= TEGRA20_SPDIF_CTRL_PACK;
  76. spdif->reg_ctrl |= TEGRA20_SPDIF_CTRL_BIT_MODE_16BIT;
  77. break;
  78. default:
  79. return -EINVAL;
  80. }
  81. switch (params_rate(params)) {
  82. case 32000:
  83. spdifclock = 4096000;
  84. break;
  85. case 44100:
  86. spdifclock = 5644800;
  87. break;
  88. case 48000:
  89. spdifclock = 6144000;
  90. break;
  91. case 88200:
  92. spdifclock = 11289600;
  93. break;
  94. case 96000:
  95. spdifclock = 12288000;
  96. break;
  97. case 176400:
  98. spdifclock = 22579200;
  99. break;
  100. case 192000:
  101. spdifclock = 24576000;
  102. break;
  103. default:
  104. return -EINVAL;
  105. }
  106. ret = clk_set_rate(spdif->clk_spdif_out, spdifclock);
  107. if (ret) {
  108. dev_err(dev, "Can't set SPDIF clock rate: %d\n", ret);
  109. return ret;
  110. }
  111. return 0;
  112. }
  113. static void tegra20_spdif_start_playback(struct tegra20_spdif *spdif)
  114. {
  115. spdif->reg_ctrl |= TEGRA20_SPDIF_CTRL_TX_EN;
  116. tegra20_spdif_write(spdif, TEGRA20_SPDIF_CTRL, spdif->reg_ctrl);
  117. }
  118. static void tegra20_spdif_stop_playback(struct tegra20_spdif *spdif)
  119. {
  120. spdif->reg_ctrl &= ~TEGRA20_SPDIF_CTRL_TX_EN;
  121. tegra20_spdif_write(spdif, TEGRA20_SPDIF_CTRL, spdif->reg_ctrl);
  122. }
  123. static int tegra20_spdif_trigger(struct snd_pcm_substream *substream, int cmd,
  124. struct snd_soc_dai *dai)
  125. {
  126. struct tegra20_spdif *spdif = snd_soc_dai_get_drvdata(dai);
  127. switch (cmd) {
  128. case SNDRV_PCM_TRIGGER_START:
  129. case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
  130. case SNDRV_PCM_TRIGGER_RESUME:
  131. tegra20_spdif_start_playback(spdif);
  132. break;
  133. case SNDRV_PCM_TRIGGER_STOP:
  134. case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
  135. case SNDRV_PCM_TRIGGER_SUSPEND:
  136. tegra20_spdif_stop_playback(spdif);
  137. break;
  138. default:
  139. return -EINVAL;
  140. }
  141. return 0;
  142. }
  143. static int tegra20_spdif_probe(struct snd_soc_dai *dai)
  144. {
  145. struct tegra20_spdif *spdif = snd_soc_dai_get_drvdata(dai);
  146. dai->capture_dma_data = NULL;
  147. dai->playback_dma_data = &spdif->playback_dma_data;
  148. return 0;
  149. }
  150. static const struct snd_soc_dai_ops tegra20_spdif_dai_ops = {
  151. .hw_params = tegra20_spdif_hw_params,
  152. .trigger = tegra20_spdif_trigger,
  153. };
  154. static struct snd_soc_dai_driver tegra20_spdif_dai = {
  155. .name = DRV_NAME,
  156. .probe = tegra20_spdif_probe,
  157. .playback = {
  158. .channels_min = 2,
  159. .channels_max = 2,
  160. .rates = SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_44100 |
  161. SNDRV_PCM_RATE_48000,
  162. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  163. },
  164. .ops = &tegra20_spdif_dai_ops,
  165. };
  166. static bool tegra20_spdif_wr_rd_reg(struct device *dev, unsigned int reg)
  167. {
  168. switch (reg) {
  169. case TEGRA20_SPDIF_CTRL:
  170. case TEGRA20_SPDIF_STATUS:
  171. case TEGRA20_SPDIF_STROBE_CTRL:
  172. case TEGRA20_SPDIF_DATA_FIFO_CSR:
  173. case TEGRA20_SPDIF_DATA_OUT:
  174. case TEGRA20_SPDIF_DATA_IN:
  175. case TEGRA20_SPDIF_CH_STA_RX_A:
  176. case TEGRA20_SPDIF_CH_STA_RX_B:
  177. case TEGRA20_SPDIF_CH_STA_RX_C:
  178. case TEGRA20_SPDIF_CH_STA_RX_D:
  179. case TEGRA20_SPDIF_CH_STA_RX_E:
  180. case TEGRA20_SPDIF_CH_STA_RX_F:
  181. case TEGRA20_SPDIF_CH_STA_TX_A:
  182. case TEGRA20_SPDIF_CH_STA_TX_B:
  183. case TEGRA20_SPDIF_CH_STA_TX_C:
  184. case TEGRA20_SPDIF_CH_STA_TX_D:
  185. case TEGRA20_SPDIF_CH_STA_TX_E:
  186. case TEGRA20_SPDIF_CH_STA_TX_F:
  187. case TEGRA20_SPDIF_USR_STA_RX_A:
  188. case TEGRA20_SPDIF_USR_DAT_TX_A:
  189. return true;
  190. default:
  191. return false;
  192. };
  193. }
  194. static bool tegra20_spdif_volatile_reg(struct device *dev, unsigned int reg)
  195. {
  196. switch (reg) {
  197. case TEGRA20_SPDIF_STATUS:
  198. case TEGRA20_SPDIF_DATA_FIFO_CSR:
  199. case TEGRA20_SPDIF_DATA_OUT:
  200. case TEGRA20_SPDIF_DATA_IN:
  201. case TEGRA20_SPDIF_CH_STA_RX_A:
  202. case TEGRA20_SPDIF_CH_STA_RX_B:
  203. case TEGRA20_SPDIF_CH_STA_RX_C:
  204. case TEGRA20_SPDIF_CH_STA_RX_D:
  205. case TEGRA20_SPDIF_CH_STA_RX_E:
  206. case TEGRA20_SPDIF_CH_STA_RX_F:
  207. case TEGRA20_SPDIF_USR_STA_RX_A:
  208. case TEGRA20_SPDIF_USR_DAT_TX_A:
  209. return true;
  210. default:
  211. return false;
  212. };
  213. }
  214. static bool tegra20_spdif_precious_reg(struct device *dev, unsigned int reg)
  215. {
  216. switch (reg) {
  217. case TEGRA20_SPDIF_DATA_OUT:
  218. case TEGRA20_SPDIF_DATA_IN:
  219. case TEGRA20_SPDIF_USR_STA_RX_A:
  220. case TEGRA20_SPDIF_USR_DAT_TX_A:
  221. return true;
  222. default:
  223. return false;
  224. };
  225. }
  226. static const struct regmap_config tegra20_spdif_regmap_config = {
  227. .reg_bits = 32,
  228. .reg_stride = 4,
  229. .val_bits = 32,
  230. .max_register = TEGRA20_SPDIF_USR_DAT_TX_A,
  231. .writeable_reg = tegra20_spdif_wr_rd_reg,
  232. .readable_reg = tegra20_spdif_wr_rd_reg,
  233. .volatile_reg = tegra20_spdif_volatile_reg,
  234. .precious_reg = tegra20_spdif_precious_reg,
  235. .cache_type = REGCACHE_RBTREE,
  236. };
  237. static __devinit int tegra20_spdif_platform_probe(struct platform_device *pdev)
  238. {
  239. struct tegra20_spdif *spdif;
  240. struct resource *mem, *memregion, *dmareq;
  241. void __iomem *regs;
  242. int ret;
  243. spdif = devm_kzalloc(&pdev->dev, sizeof(struct tegra20_spdif),
  244. GFP_KERNEL);
  245. if (!spdif) {
  246. dev_err(&pdev->dev, "Can't allocate tegra20_spdif\n");
  247. ret = -ENOMEM;
  248. goto err;
  249. }
  250. dev_set_drvdata(&pdev->dev, spdif);
  251. spdif->clk_spdif_out = clk_get(&pdev->dev, "spdif_out");
  252. if (IS_ERR(spdif->clk_spdif_out)) {
  253. pr_err("Can't retrieve spdif clock\n");
  254. ret = PTR_ERR(spdif->clk_spdif_out);
  255. goto err;
  256. }
  257. mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  258. if (!mem) {
  259. dev_err(&pdev->dev, "No memory resource\n");
  260. ret = -ENODEV;
  261. goto err_clk_put;
  262. }
  263. dmareq = platform_get_resource(pdev, IORESOURCE_DMA, 0);
  264. if (!dmareq) {
  265. dev_err(&pdev->dev, "No DMA resource\n");
  266. ret = -ENODEV;
  267. goto err_clk_put;
  268. }
  269. memregion = devm_request_mem_region(&pdev->dev, mem->start,
  270. resource_size(mem), DRV_NAME);
  271. if (!memregion) {
  272. dev_err(&pdev->dev, "Memory region already claimed\n");
  273. ret = -EBUSY;
  274. goto err_clk_put;
  275. }
  276. regs = devm_ioremap(&pdev->dev, mem->start, resource_size(mem));
  277. if (!regs) {
  278. dev_err(&pdev->dev, "ioremap failed\n");
  279. ret = -ENOMEM;
  280. goto err_clk_put;
  281. }
  282. spdif->regmap = devm_regmap_init_mmio(&pdev->dev, regs,
  283. &tegra20_spdif_regmap_config);
  284. if (IS_ERR(spdif->regmap)) {
  285. dev_err(&pdev->dev, "regmap init failed\n");
  286. ret = PTR_ERR(spdif->regmap);
  287. goto err_clk_put;
  288. }
  289. spdif->playback_dma_data.addr = mem->start + TEGRA20_SPDIF_DATA_OUT;
  290. spdif->playback_dma_data.wrap = 4;
  291. spdif->playback_dma_data.width = 32;
  292. spdif->playback_dma_data.req_sel = dmareq->start;
  293. pm_runtime_enable(&pdev->dev);
  294. if (!pm_runtime_enabled(&pdev->dev)) {
  295. ret = tegra20_spdif_runtime_resume(&pdev->dev);
  296. if (ret)
  297. goto err_pm_disable;
  298. }
  299. ret = snd_soc_register_dai(&pdev->dev, &tegra20_spdif_dai);
  300. if (ret) {
  301. dev_err(&pdev->dev, "Could not register DAI: %d\n", ret);
  302. ret = -ENOMEM;
  303. goto err_suspend;
  304. }
  305. ret = tegra_pcm_platform_register(&pdev->dev);
  306. if (ret) {
  307. dev_err(&pdev->dev, "Could not register PCM: %d\n", ret);
  308. goto err_unregister_dai;
  309. }
  310. return 0;
  311. err_unregister_dai:
  312. snd_soc_unregister_dai(&pdev->dev);
  313. err_suspend:
  314. if (!pm_runtime_status_suspended(&pdev->dev))
  315. tegra20_spdif_runtime_suspend(&pdev->dev);
  316. err_pm_disable:
  317. pm_runtime_disable(&pdev->dev);
  318. err_clk_put:
  319. clk_put(spdif->clk_spdif_out);
  320. err:
  321. return ret;
  322. }
  323. static int __devexit tegra20_spdif_platform_remove(struct platform_device *pdev)
  324. {
  325. struct tegra20_spdif *spdif = dev_get_drvdata(&pdev->dev);
  326. pm_runtime_disable(&pdev->dev);
  327. if (!pm_runtime_status_suspended(&pdev->dev))
  328. tegra20_spdif_runtime_suspend(&pdev->dev);
  329. tegra_pcm_platform_unregister(&pdev->dev);
  330. snd_soc_unregister_dai(&pdev->dev);
  331. clk_put(spdif->clk_spdif_out);
  332. return 0;
  333. }
  334. static const struct dev_pm_ops tegra20_spdif_pm_ops __devinitconst = {
  335. SET_RUNTIME_PM_OPS(tegra20_spdif_runtime_suspend,
  336. tegra20_spdif_runtime_resume, NULL)
  337. };
  338. static struct platform_driver tegra20_spdif_driver = {
  339. .driver = {
  340. .name = DRV_NAME,
  341. .owner = THIS_MODULE,
  342. .pm = &tegra20_spdif_pm_ops,
  343. },
  344. .probe = tegra20_spdif_platform_probe,
  345. .remove = __devexit_p(tegra20_spdif_platform_remove),
  346. };
  347. module_platform_driver(tegra20_spdif_driver);
  348. MODULE_AUTHOR("Stephen Warren <swarren@nvidia.com>");
  349. MODULE_DESCRIPTION("Tegra20 SPDIF ASoC driver");
  350. MODULE_LICENSE("GPL");
  351. MODULE_ALIAS("platform:" DRV_NAME);