mcbsp.c 27 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105
  1. /*
  2. * sound/soc/omap/mcbsp.c
  3. *
  4. * Copyright (C) 2004 Nokia Corporation
  5. * Author: Samuel Ortiz <samuel.ortiz@nokia.com>
  6. *
  7. * Contact: Jarkko Nikula <jarkko.nikula@bitmer.com>
  8. * Peter Ujfalusi <peter.ujfalusi@ti.com>
  9. *
  10. * This program is free software; you can redistribute it and/or modify
  11. * it under the terms of the GNU General Public License version 2 as
  12. * published by the Free Software Foundation.
  13. *
  14. * Multichannel mode not supported.
  15. */
  16. #include <linux/module.h>
  17. #include <linux/init.h>
  18. #include <linux/device.h>
  19. #include <linux/platform_device.h>
  20. #include <linux/interrupt.h>
  21. #include <linux/err.h>
  22. #include <linux/clk.h>
  23. #include <linux/delay.h>
  24. #include <linux/io.h>
  25. #include <linux/slab.h>
  26. #include <plat/mcbsp.h>
  27. #include "mcbsp.h"
  28. static void omap_mcbsp_write(struct omap_mcbsp *mcbsp, u16 reg, u32 val)
  29. {
  30. void __iomem *addr = mcbsp->io_base + reg * mcbsp->pdata->reg_step;
  31. if (mcbsp->pdata->reg_size == 2) {
  32. ((u16 *)mcbsp->reg_cache)[reg] = (u16)val;
  33. __raw_writew((u16)val, addr);
  34. } else {
  35. ((u32 *)mcbsp->reg_cache)[reg] = val;
  36. __raw_writel(val, addr);
  37. }
  38. }
  39. static int omap_mcbsp_read(struct omap_mcbsp *mcbsp, u16 reg, bool from_cache)
  40. {
  41. void __iomem *addr = mcbsp->io_base + reg * mcbsp->pdata->reg_step;
  42. if (mcbsp->pdata->reg_size == 2) {
  43. return !from_cache ? __raw_readw(addr) :
  44. ((u16 *)mcbsp->reg_cache)[reg];
  45. } else {
  46. return !from_cache ? __raw_readl(addr) :
  47. ((u32 *)mcbsp->reg_cache)[reg];
  48. }
  49. }
  50. static void omap_mcbsp_st_write(struct omap_mcbsp *mcbsp, u16 reg, u32 val)
  51. {
  52. __raw_writel(val, mcbsp->st_data->io_base_st + reg);
  53. }
  54. static int omap_mcbsp_st_read(struct omap_mcbsp *mcbsp, u16 reg)
  55. {
  56. return __raw_readl(mcbsp->st_data->io_base_st + reg);
  57. }
  58. #define MCBSP_READ(mcbsp, reg) \
  59. omap_mcbsp_read(mcbsp, OMAP_MCBSP_REG_##reg, 0)
  60. #define MCBSP_WRITE(mcbsp, reg, val) \
  61. omap_mcbsp_write(mcbsp, OMAP_MCBSP_REG_##reg, val)
  62. #define MCBSP_READ_CACHE(mcbsp, reg) \
  63. omap_mcbsp_read(mcbsp, OMAP_MCBSP_REG_##reg, 1)
  64. #define MCBSP_ST_READ(mcbsp, reg) \
  65. omap_mcbsp_st_read(mcbsp, OMAP_ST_REG_##reg)
  66. #define MCBSP_ST_WRITE(mcbsp, reg, val) \
  67. omap_mcbsp_st_write(mcbsp, OMAP_ST_REG_##reg, val)
  68. static void omap_mcbsp_dump_reg(struct omap_mcbsp *mcbsp)
  69. {
  70. dev_dbg(mcbsp->dev, "**** McBSP%d regs ****\n", mcbsp->id);
  71. dev_dbg(mcbsp->dev, "DRR2: 0x%04x\n",
  72. MCBSP_READ(mcbsp, DRR2));
  73. dev_dbg(mcbsp->dev, "DRR1: 0x%04x\n",
  74. MCBSP_READ(mcbsp, DRR1));
  75. dev_dbg(mcbsp->dev, "DXR2: 0x%04x\n",
  76. MCBSP_READ(mcbsp, DXR2));
  77. dev_dbg(mcbsp->dev, "DXR1: 0x%04x\n",
  78. MCBSP_READ(mcbsp, DXR1));
  79. dev_dbg(mcbsp->dev, "SPCR2: 0x%04x\n",
  80. MCBSP_READ(mcbsp, SPCR2));
  81. dev_dbg(mcbsp->dev, "SPCR1: 0x%04x\n",
  82. MCBSP_READ(mcbsp, SPCR1));
  83. dev_dbg(mcbsp->dev, "RCR2: 0x%04x\n",
  84. MCBSP_READ(mcbsp, RCR2));
  85. dev_dbg(mcbsp->dev, "RCR1: 0x%04x\n",
  86. MCBSP_READ(mcbsp, RCR1));
  87. dev_dbg(mcbsp->dev, "XCR2: 0x%04x\n",
  88. MCBSP_READ(mcbsp, XCR2));
  89. dev_dbg(mcbsp->dev, "XCR1: 0x%04x\n",
  90. MCBSP_READ(mcbsp, XCR1));
  91. dev_dbg(mcbsp->dev, "SRGR2: 0x%04x\n",
  92. MCBSP_READ(mcbsp, SRGR2));
  93. dev_dbg(mcbsp->dev, "SRGR1: 0x%04x\n",
  94. MCBSP_READ(mcbsp, SRGR1));
  95. dev_dbg(mcbsp->dev, "PCR0: 0x%04x\n",
  96. MCBSP_READ(mcbsp, PCR0));
  97. dev_dbg(mcbsp->dev, "***********************\n");
  98. }
  99. static irqreturn_t omap_mcbsp_irq_handler(int irq, void *dev_id)
  100. {
  101. struct omap_mcbsp *mcbsp = dev_id;
  102. u16 irqst;
  103. irqst = MCBSP_READ(mcbsp, IRQST);
  104. dev_dbg(mcbsp->dev, "IRQ callback : 0x%x\n", irqst);
  105. if (irqst & RSYNCERREN)
  106. dev_err(mcbsp->dev, "RX Frame Sync Error!\n");
  107. if (irqst & RFSREN)
  108. dev_dbg(mcbsp->dev, "RX Frame Sync\n");
  109. if (irqst & REOFEN)
  110. dev_dbg(mcbsp->dev, "RX End Of Frame\n");
  111. if (irqst & RRDYEN)
  112. dev_dbg(mcbsp->dev, "RX Buffer Threshold Reached\n");
  113. if (irqst & RUNDFLEN)
  114. dev_err(mcbsp->dev, "RX Buffer Underflow!\n");
  115. if (irqst & ROVFLEN)
  116. dev_err(mcbsp->dev, "RX Buffer Overflow!\n");
  117. if (irqst & XSYNCERREN)
  118. dev_err(mcbsp->dev, "TX Frame Sync Error!\n");
  119. if (irqst & XFSXEN)
  120. dev_dbg(mcbsp->dev, "TX Frame Sync\n");
  121. if (irqst & XEOFEN)
  122. dev_dbg(mcbsp->dev, "TX End Of Frame\n");
  123. if (irqst & XRDYEN)
  124. dev_dbg(mcbsp->dev, "TX Buffer threshold Reached\n");
  125. if (irqst & XUNDFLEN)
  126. dev_err(mcbsp->dev, "TX Buffer Underflow!\n");
  127. if (irqst & XOVFLEN)
  128. dev_err(mcbsp->dev, "TX Buffer Overflow!\n");
  129. if (irqst & XEMPTYEOFEN)
  130. dev_dbg(mcbsp->dev, "TX Buffer empty at end of frame\n");
  131. MCBSP_WRITE(mcbsp, IRQST, irqst);
  132. return IRQ_HANDLED;
  133. }
  134. static irqreturn_t omap_mcbsp_tx_irq_handler(int irq, void *dev_id)
  135. {
  136. struct omap_mcbsp *mcbsp_tx = dev_id;
  137. u16 irqst_spcr2;
  138. irqst_spcr2 = MCBSP_READ(mcbsp_tx, SPCR2);
  139. dev_dbg(mcbsp_tx->dev, "TX IRQ callback : 0x%x\n", irqst_spcr2);
  140. if (irqst_spcr2 & XSYNC_ERR) {
  141. dev_err(mcbsp_tx->dev, "TX Frame Sync Error! : 0x%x\n",
  142. irqst_spcr2);
  143. /* Writing zero to XSYNC_ERR clears the IRQ */
  144. MCBSP_WRITE(mcbsp_tx, SPCR2, MCBSP_READ_CACHE(mcbsp_tx, SPCR2));
  145. }
  146. return IRQ_HANDLED;
  147. }
  148. static irqreturn_t omap_mcbsp_rx_irq_handler(int irq, void *dev_id)
  149. {
  150. struct omap_mcbsp *mcbsp_rx = dev_id;
  151. u16 irqst_spcr1;
  152. irqst_spcr1 = MCBSP_READ(mcbsp_rx, SPCR1);
  153. dev_dbg(mcbsp_rx->dev, "RX IRQ callback : 0x%x\n", irqst_spcr1);
  154. if (irqst_spcr1 & RSYNC_ERR) {
  155. dev_err(mcbsp_rx->dev, "RX Frame Sync Error! : 0x%x\n",
  156. irqst_spcr1);
  157. /* Writing zero to RSYNC_ERR clears the IRQ */
  158. MCBSP_WRITE(mcbsp_rx, SPCR1, MCBSP_READ_CACHE(mcbsp_rx, SPCR1));
  159. }
  160. return IRQ_HANDLED;
  161. }
  162. /*
  163. * omap_mcbsp_config simply write a config to the
  164. * appropriate McBSP.
  165. * You either call this function or set the McBSP registers
  166. * by yourself before calling omap_mcbsp_start().
  167. */
  168. void omap_mcbsp_config(struct omap_mcbsp *mcbsp,
  169. const struct omap_mcbsp_reg_cfg *config)
  170. {
  171. dev_dbg(mcbsp->dev, "Configuring McBSP%d phys_base: 0x%08lx\n",
  172. mcbsp->id, mcbsp->phys_base);
  173. /* We write the given config */
  174. MCBSP_WRITE(mcbsp, SPCR2, config->spcr2);
  175. MCBSP_WRITE(mcbsp, SPCR1, config->spcr1);
  176. MCBSP_WRITE(mcbsp, RCR2, config->rcr2);
  177. MCBSP_WRITE(mcbsp, RCR1, config->rcr1);
  178. MCBSP_WRITE(mcbsp, XCR2, config->xcr2);
  179. MCBSP_WRITE(mcbsp, XCR1, config->xcr1);
  180. MCBSP_WRITE(mcbsp, SRGR2, config->srgr2);
  181. MCBSP_WRITE(mcbsp, SRGR1, config->srgr1);
  182. MCBSP_WRITE(mcbsp, MCR2, config->mcr2);
  183. MCBSP_WRITE(mcbsp, MCR1, config->mcr1);
  184. MCBSP_WRITE(mcbsp, PCR0, config->pcr0);
  185. if (mcbsp->pdata->has_ccr) {
  186. MCBSP_WRITE(mcbsp, XCCR, config->xccr);
  187. MCBSP_WRITE(mcbsp, RCCR, config->rccr);
  188. }
  189. /* Enable wakeup behavior */
  190. if (mcbsp->pdata->has_wakeup)
  191. MCBSP_WRITE(mcbsp, WAKEUPEN, XRDYEN | RRDYEN);
  192. /* Enable TX/RX sync error interrupts by default */
  193. if (mcbsp->irq)
  194. MCBSP_WRITE(mcbsp, IRQEN, RSYNCERREN | XSYNCERREN);
  195. }
  196. /**
  197. * omap_mcbsp_dma_reg_params - returns the address of mcbsp data register
  198. * @id - mcbsp id
  199. * @stream - indicates the direction of data flow (rx or tx)
  200. *
  201. * Returns the address of mcbsp data transmit register or data receive register
  202. * to be used by DMA for transferring/receiving data based on the value of
  203. * @stream for the requested mcbsp given by @id
  204. */
  205. static int omap_mcbsp_dma_reg_params(struct omap_mcbsp *mcbsp,
  206. unsigned int stream)
  207. {
  208. int data_reg;
  209. if (mcbsp->pdata->reg_size == 2) {
  210. if (stream)
  211. data_reg = OMAP_MCBSP_REG_DRR1;
  212. else
  213. data_reg = OMAP_MCBSP_REG_DXR1;
  214. } else {
  215. if (stream)
  216. data_reg = OMAP_MCBSP_REG_DRR;
  217. else
  218. data_reg = OMAP_MCBSP_REG_DXR;
  219. }
  220. return mcbsp->phys_dma_base + data_reg * mcbsp->pdata->reg_step;
  221. }
  222. static void omap_st_on(struct omap_mcbsp *mcbsp)
  223. {
  224. unsigned int w;
  225. if (mcbsp->pdata->enable_st_clock)
  226. mcbsp->pdata->enable_st_clock(mcbsp->id, 1);
  227. /* Enable McBSP Sidetone */
  228. w = MCBSP_READ(mcbsp, SSELCR);
  229. MCBSP_WRITE(mcbsp, SSELCR, w | SIDETONEEN);
  230. /* Enable Sidetone from Sidetone Core */
  231. w = MCBSP_ST_READ(mcbsp, SSELCR);
  232. MCBSP_ST_WRITE(mcbsp, SSELCR, w | ST_SIDETONEEN);
  233. }
  234. static void omap_st_off(struct omap_mcbsp *mcbsp)
  235. {
  236. unsigned int w;
  237. w = MCBSP_ST_READ(mcbsp, SSELCR);
  238. MCBSP_ST_WRITE(mcbsp, SSELCR, w & ~(ST_SIDETONEEN));
  239. w = MCBSP_READ(mcbsp, SSELCR);
  240. MCBSP_WRITE(mcbsp, SSELCR, w & ~(SIDETONEEN));
  241. if (mcbsp->pdata->enable_st_clock)
  242. mcbsp->pdata->enable_st_clock(mcbsp->id, 0);
  243. }
  244. static void omap_st_fir_write(struct omap_mcbsp *mcbsp, s16 *fir)
  245. {
  246. u16 val, i;
  247. val = MCBSP_ST_READ(mcbsp, SSELCR);
  248. if (val & ST_COEFFWREN)
  249. MCBSP_ST_WRITE(mcbsp, SSELCR, val & ~(ST_COEFFWREN));
  250. MCBSP_ST_WRITE(mcbsp, SSELCR, val | ST_COEFFWREN);
  251. for (i = 0; i < 128; i++)
  252. MCBSP_ST_WRITE(mcbsp, SFIRCR, fir[i]);
  253. i = 0;
  254. val = MCBSP_ST_READ(mcbsp, SSELCR);
  255. while (!(val & ST_COEFFWRDONE) && (++i < 1000))
  256. val = MCBSP_ST_READ(mcbsp, SSELCR);
  257. MCBSP_ST_WRITE(mcbsp, SSELCR, val & ~(ST_COEFFWREN));
  258. if (i == 1000)
  259. dev_err(mcbsp->dev, "McBSP FIR load error!\n");
  260. }
  261. static void omap_st_chgain(struct omap_mcbsp *mcbsp)
  262. {
  263. u16 w;
  264. struct omap_mcbsp_st_data *st_data = mcbsp->st_data;
  265. w = MCBSP_ST_READ(mcbsp, SSELCR);
  266. MCBSP_ST_WRITE(mcbsp, SGAINCR, ST_CH0GAIN(st_data->ch0gain) | \
  267. ST_CH1GAIN(st_data->ch1gain));
  268. }
  269. int omap_st_set_chgain(struct omap_mcbsp *mcbsp, int channel, s16 chgain)
  270. {
  271. struct omap_mcbsp_st_data *st_data = mcbsp->st_data;
  272. int ret = 0;
  273. if (!st_data)
  274. return -ENOENT;
  275. spin_lock_irq(&mcbsp->lock);
  276. if (channel == 0)
  277. st_data->ch0gain = chgain;
  278. else if (channel == 1)
  279. st_data->ch1gain = chgain;
  280. else
  281. ret = -EINVAL;
  282. if (st_data->enabled)
  283. omap_st_chgain(mcbsp);
  284. spin_unlock_irq(&mcbsp->lock);
  285. return ret;
  286. }
  287. int omap_st_get_chgain(struct omap_mcbsp *mcbsp, int channel, s16 *chgain)
  288. {
  289. struct omap_mcbsp_st_data *st_data = mcbsp->st_data;
  290. int ret = 0;
  291. if (!st_data)
  292. return -ENOENT;
  293. spin_lock_irq(&mcbsp->lock);
  294. if (channel == 0)
  295. *chgain = st_data->ch0gain;
  296. else if (channel == 1)
  297. *chgain = st_data->ch1gain;
  298. else
  299. ret = -EINVAL;
  300. spin_unlock_irq(&mcbsp->lock);
  301. return ret;
  302. }
  303. static int omap_st_start(struct omap_mcbsp *mcbsp)
  304. {
  305. struct omap_mcbsp_st_data *st_data = mcbsp->st_data;
  306. if (st_data->enabled && !st_data->running) {
  307. omap_st_fir_write(mcbsp, st_data->taps);
  308. omap_st_chgain(mcbsp);
  309. if (!mcbsp->free) {
  310. omap_st_on(mcbsp);
  311. st_data->running = 1;
  312. }
  313. }
  314. return 0;
  315. }
  316. int omap_st_enable(struct omap_mcbsp *mcbsp)
  317. {
  318. struct omap_mcbsp_st_data *st_data = mcbsp->st_data;
  319. if (!st_data)
  320. return -ENODEV;
  321. spin_lock_irq(&mcbsp->lock);
  322. st_data->enabled = 1;
  323. omap_st_start(mcbsp);
  324. spin_unlock_irq(&mcbsp->lock);
  325. return 0;
  326. }
  327. static int omap_st_stop(struct omap_mcbsp *mcbsp)
  328. {
  329. struct omap_mcbsp_st_data *st_data = mcbsp->st_data;
  330. if (st_data->running) {
  331. if (!mcbsp->free) {
  332. omap_st_off(mcbsp);
  333. st_data->running = 0;
  334. }
  335. }
  336. return 0;
  337. }
  338. int omap_st_disable(struct omap_mcbsp *mcbsp)
  339. {
  340. struct omap_mcbsp_st_data *st_data = mcbsp->st_data;
  341. int ret = 0;
  342. if (!st_data)
  343. return -ENODEV;
  344. spin_lock_irq(&mcbsp->lock);
  345. omap_st_stop(mcbsp);
  346. st_data->enabled = 0;
  347. spin_unlock_irq(&mcbsp->lock);
  348. return ret;
  349. }
  350. int omap_st_is_enabled(struct omap_mcbsp *mcbsp)
  351. {
  352. struct omap_mcbsp_st_data *st_data = mcbsp->st_data;
  353. if (!st_data)
  354. return -ENODEV;
  355. return st_data->enabled;
  356. }
  357. /*
  358. * omap_mcbsp_set_rx_threshold configures the transmit threshold in words.
  359. * The threshold parameter is 1 based, and it is converted (threshold - 1)
  360. * for the THRSH2 register.
  361. */
  362. void omap_mcbsp_set_tx_threshold(struct omap_mcbsp *mcbsp, u16 threshold)
  363. {
  364. if (mcbsp->pdata->buffer_size == 0)
  365. return;
  366. if (threshold && threshold <= mcbsp->max_tx_thres)
  367. MCBSP_WRITE(mcbsp, THRSH2, threshold - 1);
  368. }
  369. /*
  370. * omap_mcbsp_set_rx_threshold configures the receive threshold in words.
  371. * The threshold parameter is 1 based, and it is converted (threshold - 1)
  372. * for the THRSH1 register.
  373. */
  374. void omap_mcbsp_set_rx_threshold(struct omap_mcbsp *mcbsp, u16 threshold)
  375. {
  376. if (mcbsp->pdata->buffer_size == 0)
  377. return;
  378. if (threshold && threshold <= mcbsp->max_rx_thres)
  379. MCBSP_WRITE(mcbsp, THRSH1, threshold - 1);
  380. }
  381. /*
  382. * omap_mcbsp_get_tx_delay returns the number of used slots in the McBSP FIFO
  383. */
  384. u16 omap_mcbsp_get_tx_delay(struct omap_mcbsp *mcbsp)
  385. {
  386. u16 buffstat;
  387. if (mcbsp->pdata->buffer_size == 0)
  388. return 0;
  389. /* Returns the number of free locations in the buffer */
  390. buffstat = MCBSP_READ(mcbsp, XBUFFSTAT);
  391. /* Number of slots are different in McBSP ports */
  392. return mcbsp->pdata->buffer_size - buffstat;
  393. }
  394. /*
  395. * omap_mcbsp_get_rx_delay returns the number of free slots in the McBSP FIFO
  396. * to reach the threshold value (when the DMA will be triggered to read it)
  397. */
  398. u16 omap_mcbsp_get_rx_delay(struct omap_mcbsp *mcbsp)
  399. {
  400. u16 buffstat, threshold;
  401. if (mcbsp->pdata->buffer_size == 0)
  402. return 0;
  403. /* Returns the number of used locations in the buffer */
  404. buffstat = MCBSP_READ(mcbsp, RBUFFSTAT);
  405. /* RX threshold */
  406. threshold = MCBSP_READ(mcbsp, THRSH1);
  407. /* Return the number of location till we reach the threshold limit */
  408. if (threshold <= buffstat)
  409. return 0;
  410. else
  411. return threshold - buffstat;
  412. }
  413. int omap_mcbsp_request(struct omap_mcbsp *mcbsp)
  414. {
  415. void *reg_cache;
  416. int err;
  417. reg_cache = kzalloc(mcbsp->reg_cache_size, GFP_KERNEL);
  418. if (!reg_cache) {
  419. return -ENOMEM;
  420. }
  421. spin_lock(&mcbsp->lock);
  422. if (!mcbsp->free) {
  423. dev_err(mcbsp->dev, "McBSP%d is currently in use\n",
  424. mcbsp->id);
  425. err = -EBUSY;
  426. goto err_kfree;
  427. }
  428. mcbsp->free = false;
  429. mcbsp->reg_cache = reg_cache;
  430. spin_unlock(&mcbsp->lock);
  431. if (mcbsp->pdata && mcbsp->pdata->ops && mcbsp->pdata->ops->request)
  432. mcbsp->pdata->ops->request(mcbsp->id - 1);
  433. /*
  434. * Make sure that transmitter, receiver and sample-rate generator are
  435. * not running before activating IRQs.
  436. */
  437. MCBSP_WRITE(mcbsp, SPCR1, 0);
  438. MCBSP_WRITE(mcbsp, SPCR2, 0);
  439. if (mcbsp->irq) {
  440. err = request_irq(mcbsp->irq, omap_mcbsp_irq_handler, 0,
  441. "McBSP", (void *)mcbsp);
  442. if (err != 0) {
  443. dev_err(mcbsp->dev, "Unable to request IRQ\n");
  444. goto err_clk_disable;
  445. }
  446. } else {
  447. err = request_irq(mcbsp->tx_irq, omap_mcbsp_tx_irq_handler, 0,
  448. "McBSP TX", (void *)mcbsp);
  449. if (err != 0) {
  450. dev_err(mcbsp->dev, "Unable to request TX IRQ\n");
  451. goto err_clk_disable;
  452. }
  453. err = request_irq(mcbsp->rx_irq, omap_mcbsp_rx_irq_handler, 0,
  454. "McBSP RX", (void *)mcbsp);
  455. if (err != 0) {
  456. dev_err(mcbsp->dev, "Unable to request RX IRQ\n");
  457. goto err_free_irq;
  458. }
  459. }
  460. return 0;
  461. err_free_irq:
  462. free_irq(mcbsp->tx_irq, (void *)mcbsp);
  463. err_clk_disable:
  464. if (mcbsp->pdata && mcbsp->pdata->ops && mcbsp->pdata->ops->free)
  465. mcbsp->pdata->ops->free(mcbsp->id - 1);
  466. /* Disable wakeup behavior */
  467. if (mcbsp->pdata->has_wakeup)
  468. MCBSP_WRITE(mcbsp, WAKEUPEN, 0);
  469. spin_lock(&mcbsp->lock);
  470. mcbsp->free = true;
  471. mcbsp->reg_cache = NULL;
  472. err_kfree:
  473. spin_unlock(&mcbsp->lock);
  474. kfree(reg_cache);
  475. return err;
  476. }
  477. void omap_mcbsp_free(struct omap_mcbsp *mcbsp)
  478. {
  479. void *reg_cache;
  480. if (mcbsp->pdata && mcbsp->pdata->ops && mcbsp->pdata->ops->free)
  481. mcbsp->pdata->ops->free(mcbsp->id - 1);
  482. /* Disable wakeup behavior */
  483. if (mcbsp->pdata->has_wakeup)
  484. MCBSP_WRITE(mcbsp, WAKEUPEN, 0);
  485. /* Disable interrupt requests */
  486. if (mcbsp->irq)
  487. MCBSP_WRITE(mcbsp, IRQEN, 0);
  488. if (mcbsp->irq) {
  489. free_irq(mcbsp->irq, (void *)mcbsp);
  490. } else {
  491. free_irq(mcbsp->rx_irq, (void *)mcbsp);
  492. free_irq(mcbsp->tx_irq, (void *)mcbsp);
  493. }
  494. reg_cache = mcbsp->reg_cache;
  495. /*
  496. * Select CLKS source from internal source unconditionally before
  497. * marking the McBSP port as free.
  498. * If the external clock source via MCBSP_CLKS pin has been selected the
  499. * system will refuse to enter idle if the CLKS pin source is not reset
  500. * back to internal source.
  501. */
  502. if (!cpu_class_is_omap1())
  503. omap2_mcbsp_set_clks_src(mcbsp, MCBSP_CLKS_PRCM_SRC);
  504. spin_lock(&mcbsp->lock);
  505. if (mcbsp->free)
  506. dev_err(mcbsp->dev, "McBSP%d was not reserved\n", mcbsp->id);
  507. else
  508. mcbsp->free = true;
  509. mcbsp->reg_cache = NULL;
  510. spin_unlock(&mcbsp->lock);
  511. if (reg_cache)
  512. kfree(reg_cache);
  513. }
  514. /*
  515. * Here we start the McBSP, by enabling transmitter, receiver or both.
  516. * If no transmitter or receiver is active prior calling, then sample-rate
  517. * generator and frame sync are started.
  518. */
  519. void omap_mcbsp_start(struct omap_mcbsp *mcbsp, int tx, int rx)
  520. {
  521. int enable_srg = 0;
  522. u16 w;
  523. if (mcbsp->st_data)
  524. omap_st_start(mcbsp);
  525. /* Only enable SRG, if McBSP is master */
  526. w = MCBSP_READ_CACHE(mcbsp, PCR0);
  527. if (w & (FSXM | FSRM | CLKXM | CLKRM))
  528. enable_srg = !((MCBSP_READ_CACHE(mcbsp, SPCR2) |
  529. MCBSP_READ_CACHE(mcbsp, SPCR1)) & 1);
  530. if (enable_srg) {
  531. /* Start the sample generator */
  532. w = MCBSP_READ_CACHE(mcbsp, SPCR2);
  533. MCBSP_WRITE(mcbsp, SPCR2, w | (1 << 6));
  534. }
  535. /* Enable transmitter and receiver */
  536. tx &= 1;
  537. w = MCBSP_READ_CACHE(mcbsp, SPCR2);
  538. MCBSP_WRITE(mcbsp, SPCR2, w | tx);
  539. rx &= 1;
  540. w = MCBSP_READ_CACHE(mcbsp, SPCR1);
  541. MCBSP_WRITE(mcbsp, SPCR1, w | rx);
  542. /*
  543. * Worst case: CLKSRG*2 = 8000khz: (1/8000) * 2 * 2 usec
  544. * REVISIT: 100us may give enough time for two CLKSRG, however
  545. * due to some unknown PM related, clock gating etc. reason it
  546. * is now at 500us.
  547. */
  548. udelay(500);
  549. if (enable_srg) {
  550. /* Start frame sync */
  551. w = MCBSP_READ_CACHE(mcbsp, SPCR2);
  552. MCBSP_WRITE(mcbsp, SPCR2, w | (1 << 7));
  553. }
  554. if (mcbsp->pdata->has_ccr) {
  555. /* Release the transmitter and receiver */
  556. w = MCBSP_READ_CACHE(mcbsp, XCCR);
  557. w &= ~(tx ? XDISABLE : 0);
  558. MCBSP_WRITE(mcbsp, XCCR, w);
  559. w = MCBSP_READ_CACHE(mcbsp, RCCR);
  560. w &= ~(rx ? RDISABLE : 0);
  561. MCBSP_WRITE(mcbsp, RCCR, w);
  562. }
  563. /* Dump McBSP Regs */
  564. omap_mcbsp_dump_reg(mcbsp);
  565. }
  566. void omap_mcbsp_stop(struct omap_mcbsp *mcbsp, int tx, int rx)
  567. {
  568. int idle;
  569. u16 w;
  570. /* Reset transmitter */
  571. tx &= 1;
  572. if (mcbsp->pdata->has_ccr) {
  573. w = MCBSP_READ_CACHE(mcbsp, XCCR);
  574. w |= (tx ? XDISABLE : 0);
  575. MCBSP_WRITE(mcbsp, XCCR, w);
  576. }
  577. w = MCBSP_READ_CACHE(mcbsp, SPCR2);
  578. MCBSP_WRITE(mcbsp, SPCR2, w & ~tx);
  579. /* Reset receiver */
  580. rx &= 1;
  581. if (mcbsp->pdata->has_ccr) {
  582. w = MCBSP_READ_CACHE(mcbsp, RCCR);
  583. w |= (rx ? RDISABLE : 0);
  584. MCBSP_WRITE(mcbsp, RCCR, w);
  585. }
  586. w = MCBSP_READ_CACHE(mcbsp, SPCR1);
  587. MCBSP_WRITE(mcbsp, SPCR1, w & ~rx);
  588. idle = !((MCBSP_READ_CACHE(mcbsp, SPCR2) |
  589. MCBSP_READ_CACHE(mcbsp, SPCR1)) & 1);
  590. if (idle) {
  591. /* Reset the sample rate generator */
  592. w = MCBSP_READ_CACHE(mcbsp, SPCR2);
  593. MCBSP_WRITE(mcbsp, SPCR2, w & ~(1 << 6));
  594. }
  595. if (mcbsp->st_data)
  596. omap_st_stop(mcbsp);
  597. }
  598. int omap2_mcbsp_set_clks_src(struct omap_mcbsp *mcbsp, u8 fck_src_id)
  599. {
  600. const char *src;
  601. if (fck_src_id == MCBSP_CLKS_PAD_SRC)
  602. src = "clks_ext";
  603. else if (fck_src_id == MCBSP_CLKS_PRCM_SRC)
  604. src = "clks_fclk";
  605. else
  606. return -EINVAL;
  607. if (mcbsp->pdata->set_clk_src)
  608. return mcbsp->pdata->set_clk_src(mcbsp->dev, mcbsp->fclk, src);
  609. else
  610. return -EINVAL;
  611. }
  612. int omap_mcbsp_6pin_src_mux(struct omap_mcbsp *mcbsp, u8 mux)
  613. {
  614. const char *signal, *src;
  615. if (mcbsp->pdata->mux_signal)
  616. return -EINVAL;
  617. switch (mux) {
  618. case CLKR_SRC_CLKR:
  619. signal = "clkr";
  620. src = "clkr";
  621. break;
  622. case CLKR_SRC_CLKX:
  623. signal = "clkr";
  624. src = "clkx";
  625. break;
  626. case FSR_SRC_FSR:
  627. signal = "fsr";
  628. src = "fsr";
  629. break;
  630. case FSR_SRC_FSX:
  631. signal = "fsr";
  632. src = "fsx";
  633. break;
  634. default:
  635. return -EINVAL;
  636. }
  637. return mcbsp->pdata->mux_signal(mcbsp->dev, signal, src);
  638. }
  639. #define max_thres(m) (mcbsp->pdata->buffer_size)
  640. #define valid_threshold(m, val) ((val) <= max_thres(m))
  641. #define THRESHOLD_PROP_BUILDER(prop) \
  642. static ssize_t prop##_show(struct device *dev, \
  643. struct device_attribute *attr, char *buf) \
  644. { \
  645. struct omap_mcbsp *mcbsp = dev_get_drvdata(dev); \
  646. \
  647. return sprintf(buf, "%u\n", mcbsp->prop); \
  648. } \
  649. \
  650. static ssize_t prop##_store(struct device *dev, \
  651. struct device_attribute *attr, \
  652. const char *buf, size_t size) \
  653. { \
  654. struct omap_mcbsp *mcbsp = dev_get_drvdata(dev); \
  655. unsigned long val; \
  656. int status; \
  657. \
  658. status = strict_strtoul(buf, 0, &val); \
  659. if (status) \
  660. return status; \
  661. \
  662. if (!valid_threshold(mcbsp, val)) \
  663. return -EDOM; \
  664. \
  665. mcbsp->prop = val; \
  666. return size; \
  667. } \
  668. \
  669. static DEVICE_ATTR(prop, 0644, prop##_show, prop##_store);
  670. THRESHOLD_PROP_BUILDER(max_tx_thres);
  671. THRESHOLD_PROP_BUILDER(max_rx_thres);
  672. static const char *dma_op_modes[] = {
  673. "element", "threshold",
  674. };
  675. static ssize_t dma_op_mode_show(struct device *dev,
  676. struct device_attribute *attr, char *buf)
  677. {
  678. struct omap_mcbsp *mcbsp = dev_get_drvdata(dev);
  679. int dma_op_mode, i = 0;
  680. ssize_t len = 0;
  681. const char * const *s;
  682. dma_op_mode = mcbsp->dma_op_mode;
  683. for (s = &dma_op_modes[i]; i < ARRAY_SIZE(dma_op_modes); s++, i++) {
  684. if (dma_op_mode == i)
  685. len += sprintf(buf + len, "[%s] ", *s);
  686. else
  687. len += sprintf(buf + len, "%s ", *s);
  688. }
  689. len += sprintf(buf + len, "\n");
  690. return len;
  691. }
  692. static ssize_t dma_op_mode_store(struct device *dev,
  693. struct device_attribute *attr,
  694. const char *buf, size_t size)
  695. {
  696. struct omap_mcbsp *mcbsp = dev_get_drvdata(dev);
  697. const char * const *s;
  698. int i = 0;
  699. for (s = &dma_op_modes[i]; i < ARRAY_SIZE(dma_op_modes); s++, i++)
  700. if (sysfs_streq(buf, *s))
  701. break;
  702. if (i == ARRAY_SIZE(dma_op_modes))
  703. return -EINVAL;
  704. spin_lock_irq(&mcbsp->lock);
  705. if (!mcbsp->free) {
  706. size = -EBUSY;
  707. goto unlock;
  708. }
  709. mcbsp->dma_op_mode = i;
  710. unlock:
  711. spin_unlock_irq(&mcbsp->lock);
  712. return size;
  713. }
  714. static DEVICE_ATTR(dma_op_mode, 0644, dma_op_mode_show, dma_op_mode_store);
  715. static const struct attribute *additional_attrs[] = {
  716. &dev_attr_max_tx_thres.attr,
  717. &dev_attr_max_rx_thres.attr,
  718. &dev_attr_dma_op_mode.attr,
  719. NULL,
  720. };
  721. static const struct attribute_group additional_attr_group = {
  722. .attrs = (struct attribute **)additional_attrs,
  723. };
  724. static ssize_t st_taps_show(struct device *dev,
  725. struct device_attribute *attr, char *buf)
  726. {
  727. struct omap_mcbsp *mcbsp = dev_get_drvdata(dev);
  728. struct omap_mcbsp_st_data *st_data = mcbsp->st_data;
  729. ssize_t status = 0;
  730. int i;
  731. spin_lock_irq(&mcbsp->lock);
  732. for (i = 0; i < st_data->nr_taps; i++)
  733. status += sprintf(&buf[status], (i ? ", %d" : "%d"),
  734. st_data->taps[i]);
  735. if (i)
  736. status += sprintf(&buf[status], "\n");
  737. spin_unlock_irq(&mcbsp->lock);
  738. return status;
  739. }
  740. static ssize_t st_taps_store(struct device *dev,
  741. struct device_attribute *attr,
  742. const char *buf, size_t size)
  743. {
  744. struct omap_mcbsp *mcbsp = dev_get_drvdata(dev);
  745. struct omap_mcbsp_st_data *st_data = mcbsp->st_data;
  746. int val, tmp, status, i = 0;
  747. spin_lock_irq(&mcbsp->lock);
  748. memset(st_data->taps, 0, sizeof(st_data->taps));
  749. st_data->nr_taps = 0;
  750. do {
  751. status = sscanf(buf, "%d%n", &val, &tmp);
  752. if (status < 0 || status == 0) {
  753. size = -EINVAL;
  754. goto out;
  755. }
  756. if (val < -32768 || val > 32767) {
  757. size = -EINVAL;
  758. goto out;
  759. }
  760. st_data->taps[i++] = val;
  761. buf += tmp;
  762. if (*buf != ',')
  763. break;
  764. buf++;
  765. } while (1);
  766. st_data->nr_taps = i;
  767. out:
  768. spin_unlock_irq(&mcbsp->lock);
  769. return size;
  770. }
  771. static DEVICE_ATTR(st_taps, 0644, st_taps_show, st_taps_store);
  772. static const struct attribute *sidetone_attrs[] = {
  773. &dev_attr_st_taps.attr,
  774. NULL,
  775. };
  776. static const struct attribute_group sidetone_attr_group = {
  777. .attrs = (struct attribute **)sidetone_attrs,
  778. };
  779. static int __devinit omap_st_add(struct omap_mcbsp *mcbsp,
  780. struct resource *res)
  781. {
  782. struct omap_mcbsp_st_data *st_data;
  783. int err;
  784. st_data = devm_kzalloc(mcbsp->dev, sizeof(*mcbsp->st_data), GFP_KERNEL);
  785. if (!st_data)
  786. return -ENOMEM;
  787. st_data->io_base_st = devm_ioremap(mcbsp->dev, res->start,
  788. resource_size(res));
  789. if (!st_data->io_base_st)
  790. return -ENOMEM;
  791. err = sysfs_create_group(&mcbsp->dev->kobj, &sidetone_attr_group);
  792. if (err)
  793. return err;
  794. mcbsp->st_data = st_data;
  795. return 0;
  796. }
  797. /*
  798. * McBSP1 and McBSP3 are directly mapped on 1610 and 1510.
  799. * 730 has only 2 McBSP, and both of them are MPU peripherals.
  800. */
  801. int __devinit omap_mcbsp_init(struct platform_device *pdev)
  802. {
  803. struct omap_mcbsp *mcbsp = platform_get_drvdata(pdev);
  804. struct resource *res;
  805. int ret = 0;
  806. spin_lock_init(&mcbsp->lock);
  807. mcbsp->free = true;
  808. res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "mpu");
  809. if (!res) {
  810. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  811. if (!res) {
  812. dev_err(mcbsp->dev, "invalid memory resource\n");
  813. return -ENOMEM;
  814. }
  815. }
  816. if (!devm_request_mem_region(&pdev->dev, res->start, resource_size(res),
  817. dev_name(&pdev->dev))) {
  818. dev_err(mcbsp->dev, "memory region already claimed\n");
  819. return -ENODEV;
  820. }
  821. mcbsp->phys_base = res->start;
  822. mcbsp->reg_cache_size = resource_size(res);
  823. mcbsp->io_base = devm_ioremap(&pdev->dev, res->start,
  824. resource_size(res));
  825. if (!mcbsp->io_base)
  826. return -ENOMEM;
  827. res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "dma");
  828. if (!res)
  829. mcbsp->phys_dma_base = mcbsp->phys_base;
  830. else
  831. mcbsp->phys_dma_base = res->start;
  832. /*
  833. * OMAP1, 2 uses two interrupt lines: TX, RX
  834. * OMAP2430, OMAP3 SoC have combined IRQ line as well.
  835. * OMAP4 and newer SoC only have the combined IRQ line.
  836. * Use the combined IRQ if available since it gives better debugging
  837. * possibilities.
  838. */
  839. mcbsp->irq = platform_get_irq_byname(pdev, "common");
  840. if (mcbsp->irq == -ENXIO) {
  841. mcbsp->tx_irq = platform_get_irq_byname(pdev, "tx");
  842. if (mcbsp->tx_irq == -ENXIO) {
  843. mcbsp->irq = platform_get_irq(pdev, 0);
  844. mcbsp->tx_irq = 0;
  845. } else {
  846. mcbsp->rx_irq = platform_get_irq_byname(pdev, "rx");
  847. mcbsp->irq = 0;
  848. }
  849. }
  850. res = platform_get_resource_byname(pdev, IORESOURCE_DMA, "rx");
  851. if (!res) {
  852. dev_err(&pdev->dev, "invalid rx DMA channel\n");
  853. return -ENODEV;
  854. }
  855. /* RX DMA request number, and port address configuration */
  856. mcbsp->dma_data[1].name = "Audio Capture";
  857. mcbsp->dma_data[1].dma_req = res->start;
  858. mcbsp->dma_data[1].port_addr = omap_mcbsp_dma_reg_params(mcbsp, 1);
  859. res = platform_get_resource_byname(pdev, IORESOURCE_DMA, "tx");
  860. if (!res) {
  861. dev_err(&pdev->dev, "invalid tx DMA channel\n");
  862. return -ENODEV;
  863. }
  864. /* TX DMA request number, and port address configuration */
  865. mcbsp->dma_data[0].name = "Audio Playback";
  866. mcbsp->dma_data[0].dma_req = res->start;
  867. mcbsp->dma_data[0].port_addr = omap_mcbsp_dma_reg_params(mcbsp, 0);
  868. mcbsp->fclk = clk_get(&pdev->dev, "fck");
  869. if (IS_ERR(mcbsp->fclk)) {
  870. ret = PTR_ERR(mcbsp->fclk);
  871. dev_err(mcbsp->dev, "unable to get fck: %d\n", ret);
  872. return ret;
  873. }
  874. mcbsp->dma_op_mode = MCBSP_DMA_MODE_ELEMENT;
  875. if (mcbsp->pdata->buffer_size) {
  876. /*
  877. * Initially configure the maximum thresholds to a safe value.
  878. * The McBSP FIFO usage with these values should not go under
  879. * 16 locations.
  880. * If the whole FIFO without safety buffer is used, than there
  881. * is a possibility that the DMA will be not able to push the
  882. * new data on time, causing channel shifts in runtime.
  883. */
  884. mcbsp->max_tx_thres = max_thres(mcbsp) - 0x10;
  885. mcbsp->max_rx_thres = max_thres(mcbsp) - 0x10;
  886. ret = sysfs_create_group(&mcbsp->dev->kobj,
  887. &additional_attr_group);
  888. if (ret) {
  889. dev_err(mcbsp->dev,
  890. "Unable to create additional controls\n");
  891. goto err_thres;
  892. }
  893. } else {
  894. mcbsp->max_tx_thres = -EINVAL;
  895. mcbsp->max_rx_thres = -EINVAL;
  896. }
  897. res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "sidetone");
  898. if (res) {
  899. ret = omap_st_add(mcbsp, res);
  900. if (ret) {
  901. dev_err(mcbsp->dev,
  902. "Unable to create sidetone controls\n");
  903. goto err_st;
  904. }
  905. }
  906. return 0;
  907. err_st:
  908. if (mcbsp->pdata->buffer_size)
  909. sysfs_remove_group(&mcbsp->dev->kobj, &additional_attr_group);
  910. err_thres:
  911. clk_put(mcbsp->fclk);
  912. return ret;
  913. }
  914. void __devexit omap_mcbsp_sysfs_remove(struct omap_mcbsp *mcbsp)
  915. {
  916. if (mcbsp->pdata->buffer_size)
  917. sysfs_remove_group(&mcbsp->dev->kobj, &additional_attr_group);
  918. if (mcbsp->st_data)
  919. sysfs_remove_group(&mcbsp->dev->kobj, &sidetone_attr_group);
  920. }