wm8994.c 116 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208
  1. /*
  2. * wm8994.c -- WM8994 ALSA SoC Audio driver
  3. *
  4. * Copyright 2009 Wolfson Microelectronics plc
  5. *
  6. * Author: Mark Brown <broonie@opensource.wolfsonmicro.com>
  7. *
  8. *
  9. * This program is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License version 2 as
  11. * published by the Free Software Foundation.
  12. */
  13. #include <linux/module.h>
  14. #include <linux/moduleparam.h>
  15. #include <linux/init.h>
  16. #include <linux/delay.h>
  17. #include <linux/pm.h>
  18. #include <linux/i2c.h>
  19. #include <linux/platform_device.h>
  20. #include <linux/pm_runtime.h>
  21. #include <linux/regulator/consumer.h>
  22. #include <linux/slab.h>
  23. #include <sound/core.h>
  24. #include <sound/jack.h>
  25. #include <sound/pcm.h>
  26. #include <sound/pcm_params.h>
  27. #include <sound/soc.h>
  28. #include <sound/initval.h>
  29. #include <sound/tlv.h>
  30. #include <trace/events/asoc.h>
  31. #include <linux/mfd/wm8994/core.h>
  32. #include <linux/mfd/wm8994/registers.h>
  33. #include <linux/mfd/wm8994/pdata.h>
  34. #include <linux/mfd/wm8994/gpio.h>
  35. #include "wm8994.h"
  36. #include "wm_hubs.h"
  37. #define WM1811_JACKDET_MODE_NONE 0x0000
  38. #define WM1811_JACKDET_MODE_JACK 0x0100
  39. #define WM1811_JACKDET_MODE_MIC 0x0080
  40. #define WM1811_JACKDET_MODE_AUDIO 0x0180
  41. #define WM8994_NUM_DRC 3
  42. #define WM8994_NUM_EQ 3
  43. static int wm8994_drc_base[] = {
  44. WM8994_AIF1_DRC1_1,
  45. WM8994_AIF1_DRC2_1,
  46. WM8994_AIF2_DRC_1,
  47. };
  48. static int wm8994_retune_mobile_base[] = {
  49. WM8994_AIF1_DAC1_EQ_GAINS_1,
  50. WM8994_AIF1_DAC2_EQ_GAINS_1,
  51. WM8994_AIF2_EQ_GAINS_1,
  52. };
  53. static void wm8958_default_micdet(u16 status, void *data);
  54. static const struct wm8958_micd_rate micdet_rates[] = {
  55. { 32768, true, 1, 4 },
  56. { 32768, false, 1, 1 },
  57. { 44100 * 256, true, 7, 10 },
  58. { 44100 * 256, false, 7, 10 },
  59. };
  60. static const struct wm8958_micd_rate jackdet_rates[] = {
  61. { 32768, true, 0, 1 },
  62. { 32768, false, 0, 1 },
  63. { 44100 * 256, true, 10, 10 },
  64. { 44100 * 256, false, 7, 8 },
  65. };
  66. static void wm8958_micd_set_rate(struct snd_soc_codec *codec)
  67. {
  68. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  69. int best, i, sysclk, val;
  70. bool idle;
  71. const struct wm8958_micd_rate *rates;
  72. int num_rates;
  73. if (!(wm8994->pdata && wm8994->pdata->micd_rates) &&
  74. wm8994->jack_cb != wm8958_default_micdet)
  75. return;
  76. idle = !wm8994->jack_mic;
  77. sysclk = snd_soc_read(codec, WM8994_CLOCKING_1);
  78. if (sysclk & WM8994_SYSCLK_SRC)
  79. sysclk = wm8994->aifclk[1];
  80. else
  81. sysclk = wm8994->aifclk[0];
  82. if (wm8994->pdata && wm8994->pdata->micd_rates) {
  83. rates = wm8994->pdata->micd_rates;
  84. num_rates = wm8994->pdata->num_micd_rates;
  85. } else if (wm8994->jackdet) {
  86. rates = jackdet_rates;
  87. num_rates = ARRAY_SIZE(jackdet_rates);
  88. } else {
  89. rates = micdet_rates;
  90. num_rates = ARRAY_SIZE(micdet_rates);
  91. }
  92. best = 0;
  93. for (i = 0; i < num_rates; i++) {
  94. if (rates[i].idle != idle)
  95. continue;
  96. if (abs(rates[i].sysclk - sysclk) <
  97. abs(rates[best].sysclk - sysclk))
  98. best = i;
  99. else if (rates[best].idle != idle)
  100. best = i;
  101. }
  102. val = rates[best].start << WM8958_MICD_BIAS_STARTTIME_SHIFT
  103. | rates[best].rate << WM8958_MICD_RATE_SHIFT;
  104. dev_dbg(codec->dev, "MICD rate %d,%d for %dHz %s\n",
  105. rates[best].start, rates[best].rate, sysclk,
  106. idle ? "idle" : "active");
  107. snd_soc_update_bits(codec, WM8958_MIC_DETECT_1,
  108. WM8958_MICD_BIAS_STARTTIME_MASK |
  109. WM8958_MICD_RATE_MASK, val);
  110. }
  111. static int configure_aif_clock(struct snd_soc_codec *codec, int aif)
  112. {
  113. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  114. int rate;
  115. int reg1 = 0;
  116. int offset;
  117. if (aif)
  118. offset = 4;
  119. else
  120. offset = 0;
  121. switch (wm8994->sysclk[aif]) {
  122. case WM8994_SYSCLK_MCLK1:
  123. rate = wm8994->mclk[0];
  124. break;
  125. case WM8994_SYSCLK_MCLK2:
  126. reg1 |= 0x8;
  127. rate = wm8994->mclk[1];
  128. break;
  129. case WM8994_SYSCLK_FLL1:
  130. reg1 |= 0x10;
  131. rate = wm8994->fll[0].out;
  132. break;
  133. case WM8994_SYSCLK_FLL2:
  134. reg1 |= 0x18;
  135. rate = wm8994->fll[1].out;
  136. break;
  137. default:
  138. return -EINVAL;
  139. }
  140. if (rate >= 13500000) {
  141. rate /= 2;
  142. reg1 |= WM8994_AIF1CLK_DIV;
  143. dev_dbg(codec->dev, "Dividing AIF%d clock to %dHz\n",
  144. aif + 1, rate);
  145. }
  146. wm8994->aifclk[aif] = rate;
  147. snd_soc_update_bits(codec, WM8994_AIF1_CLOCKING_1 + offset,
  148. WM8994_AIF1CLK_SRC_MASK | WM8994_AIF1CLK_DIV,
  149. reg1);
  150. return 0;
  151. }
  152. static int configure_clock(struct snd_soc_codec *codec)
  153. {
  154. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  155. int change, new;
  156. /* Bring up the AIF clocks first */
  157. configure_aif_clock(codec, 0);
  158. configure_aif_clock(codec, 1);
  159. /* Then switch CLK_SYS over to the higher of them; a change
  160. * can only happen as a result of a clocking change which can
  161. * only be made outside of DAPM so we can safely redo the
  162. * clocking.
  163. */
  164. /* If they're equal it doesn't matter which is used */
  165. if (wm8994->aifclk[0] == wm8994->aifclk[1]) {
  166. wm8958_micd_set_rate(codec);
  167. return 0;
  168. }
  169. if (wm8994->aifclk[0] < wm8994->aifclk[1])
  170. new = WM8994_SYSCLK_SRC;
  171. else
  172. new = 0;
  173. change = snd_soc_update_bits(codec, WM8994_CLOCKING_1,
  174. WM8994_SYSCLK_SRC, new);
  175. if (change)
  176. snd_soc_dapm_sync(&codec->dapm);
  177. wm8958_micd_set_rate(codec);
  178. return 0;
  179. }
  180. static int check_clk_sys(struct snd_soc_dapm_widget *source,
  181. struct snd_soc_dapm_widget *sink)
  182. {
  183. int reg = snd_soc_read(source->codec, WM8994_CLOCKING_1);
  184. const char *clk;
  185. /* Check what we're currently using for CLK_SYS */
  186. if (reg & WM8994_SYSCLK_SRC)
  187. clk = "AIF2CLK";
  188. else
  189. clk = "AIF1CLK";
  190. return strcmp(source->name, clk) == 0;
  191. }
  192. static const char *sidetone_hpf_text[] = {
  193. "2.7kHz", "1.35kHz", "675Hz", "370Hz", "180Hz", "90Hz", "45Hz"
  194. };
  195. static const struct soc_enum sidetone_hpf =
  196. SOC_ENUM_SINGLE(WM8994_SIDETONE, 7, 7, sidetone_hpf_text);
  197. static const char *adc_hpf_text[] = {
  198. "HiFi", "Voice 1", "Voice 2", "Voice 3"
  199. };
  200. static const struct soc_enum aif1adc1_hpf =
  201. SOC_ENUM_SINGLE(WM8994_AIF1_ADC1_FILTERS, 13, 4, adc_hpf_text);
  202. static const struct soc_enum aif1adc2_hpf =
  203. SOC_ENUM_SINGLE(WM8994_AIF1_ADC2_FILTERS, 13, 4, adc_hpf_text);
  204. static const struct soc_enum aif2adc_hpf =
  205. SOC_ENUM_SINGLE(WM8994_AIF2_ADC_FILTERS, 13, 4, adc_hpf_text);
  206. static const DECLARE_TLV_DB_SCALE(aif_tlv, 0, 600, 0);
  207. static const DECLARE_TLV_DB_SCALE(digital_tlv, -7200, 75, 1);
  208. static const DECLARE_TLV_DB_SCALE(st_tlv, -3600, 300, 0);
  209. static const DECLARE_TLV_DB_SCALE(wm8994_3d_tlv, -1600, 183, 0);
  210. static const DECLARE_TLV_DB_SCALE(eq_tlv, -1200, 100, 0);
  211. static const DECLARE_TLV_DB_SCALE(ng_tlv, -10200, 600, 0);
  212. static const DECLARE_TLV_DB_SCALE(mixin_boost_tlv, 0, 900, 0);
  213. #define WM8994_DRC_SWITCH(xname, reg, shift) \
  214. { .iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = xname, \
  215. .info = snd_soc_info_volsw, .get = snd_soc_get_volsw,\
  216. .put = wm8994_put_drc_sw, \
  217. .private_value = SOC_SINGLE_VALUE(reg, shift, 1, 0) }
  218. static int wm8994_put_drc_sw(struct snd_kcontrol *kcontrol,
  219. struct snd_ctl_elem_value *ucontrol)
  220. {
  221. struct soc_mixer_control *mc =
  222. (struct soc_mixer_control *)kcontrol->private_value;
  223. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  224. int mask, ret;
  225. /* Can't enable both ADC and DAC paths simultaneously */
  226. if (mc->shift == WM8994_AIF1DAC1_DRC_ENA_SHIFT)
  227. mask = WM8994_AIF1ADC1L_DRC_ENA_MASK |
  228. WM8994_AIF1ADC1R_DRC_ENA_MASK;
  229. else
  230. mask = WM8994_AIF1DAC1_DRC_ENA_MASK;
  231. ret = snd_soc_read(codec, mc->reg);
  232. if (ret < 0)
  233. return ret;
  234. if (ret & mask)
  235. return -EINVAL;
  236. return snd_soc_put_volsw(kcontrol, ucontrol);
  237. }
  238. static void wm8994_set_drc(struct snd_soc_codec *codec, int drc)
  239. {
  240. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  241. struct wm8994_pdata *pdata = wm8994->pdata;
  242. int base = wm8994_drc_base[drc];
  243. int cfg = wm8994->drc_cfg[drc];
  244. int save, i;
  245. /* Save any enables; the configuration should clear them. */
  246. save = snd_soc_read(codec, base);
  247. save &= WM8994_AIF1DAC1_DRC_ENA | WM8994_AIF1ADC1L_DRC_ENA |
  248. WM8994_AIF1ADC1R_DRC_ENA;
  249. for (i = 0; i < WM8994_DRC_REGS; i++)
  250. snd_soc_update_bits(codec, base + i, 0xffff,
  251. pdata->drc_cfgs[cfg].regs[i]);
  252. snd_soc_update_bits(codec, base, WM8994_AIF1DAC1_DRC_ENA |
  253. WM8994_AIF1ADC1L_DRC_ENA |
  254. WM8994_AIF1ADC1R_DRC_ENA, save);
  255. }
  256. /* Icky as hell but saves code duplication */
  257. static int wm8994_get_drc(const char *name)
  258. {
  259. if (strcmp(name, "AIF1DRC1 Mode") == 0)
  260. return 0;
  261. if (strcmp(name, "AIF1DRC2 Mode") == 0)
  262. return 1;
  263. if (strcmp(name, "AIF2DRC Mode") == 0)
  264. return 2;
  265. return -EINVAL;
  266. }
  267. static int wm8994_put_drc_enum(struct snd_kcontrol *kcontrol,
  268. struct snd_ctl_elem_value *ucontrol)
  269. {
  270. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  271. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  272. struct wm8994_pdata *pdata = wm8994->pdata;
  273. int drc = wm8994_get_drc(kcontrol->id.name);
  274. int value = ucontrol->value.integer.value[0];
  275. if (drc < 0)
  276. return drc;
  277. if (value >= pdata->num_drc_cfgs)
  278. return -EINVAL;
  279. wm8994->drc_cfg[drc] = value;
  280. wm8994_set_drc(codec, drc);
  281. return 0;
  282. }
  283. static int wm8994_get_drc_enum(struct snd_kcontrol *kcontrol,
  284. struct snd_ctl_elem_value *ucontrol)
  285. {
  286. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  287. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  288. int drc = wm8994_get_drc(kcontrol->id.name);
  289. ucontrol->value.enumerated.item[0] = wm8994->drc_cfg[drc];
  290. return 0;
  291. }
  292. static void wm8994_set_retune_mobile(struct snd_soc_codec *codec, int block)
  293. {
  294. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  295. struct wm8994_pdata *pdata = wm8994->pdata;
  296. int base = wm8994_retune_mobile_base[block];
  297. int iface, best, best_val, save, i, cfg;
  298. if (!pdata || !wm8994->num_retune_mobile_texts)
  299. return;
  300. switch (block) {
  301. case 0:
  302. case 1:
  303. iface = 0;
  304. break;
  305. case 2:
  306. iface = 1;
  307. break;
  308. default:
  309. return;
  310. }
  311. /* Find the version of the currently selected configuration
  312. * with the nearest sample rate. */
  313. cfg = wm8994->retune_mobile_cfg[block];
  314. best = 0;
  315. best_val = INT_MAX;
  316. for (i = 0; i < pdata->num_retune_mobile_cfgs; i++) {
  317. if (strcmp(pdata->retune_mobile_cfgs[i].name,
  318. wm8994->retune_mobile_texts[cfg]) == 0 &&
  319. abs(pdata->retune_mobile_cfgs[i].rate
  320. - wm8994->dac_rates[iface]) < best_val) {
  321. best = i;
  322. best_val = abs(pdata->retune_mobile_cfgs[i].rate
  323. - wm8994->dac_rates[iface]);
  324. }
  325. }
  326. dev_dbg(codec->dev, "ReTune Mobile %d %s/%dHz for %dHz sample rate\n",
  327. block,
  328. pdata->retune_mobile_cfgs[best].name,
  329. pdata->retune_mobile_cfgs[best].rate,
  330. wm8994->dac_rates[iface]);
  331. /* The EQ will be disabled while reconfiguring it, remember the
  332. * current configuration.
  333. */
  334. save = snd_soc_read(codec, base);
  335. save &= WM8994_AIF1DAC1_EQ_ENA;
  336. for (i = 0; i < WM8994_EQ_REGS; i++)
  337. snd_soc_update_bits(codec, base + i, 0xffff,
  338. pdata->retune_mobile_cfgs[best].regs[i]);
  339. snd_soc_update_bits(codec, base, WM8994_AIF1DAC1_EQ_ENA, save);
  340. }
  341. /* Icky as hell but saves code duplication */
  342. static int wm8994_get_retune_mobile_block(const char *name)
  343. {
  344. if (strcmp(name, "AIF1.1 EQ Mode") == 0)
  345. return 0;
  346. if (strcmp(name, "AIF1.2 EQ Mode") == 0)
  347. return 1;
  348. if (strcmp(name, "AIF2 EQ Mode") == 0)
  349. return 2;
  350. return -EINVAL;
  351. }
  352. static int wm8994_put_retune_mobile_enum(struct snd_kcontrol *kcontrol,
  353. struct snd_ctl_elem_value *ucontrol)
  354. {
  355. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  356. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  357. struct wm8994_pdata *pdata = wm8994->pdata;
  358. int block = wm8994_get_retune_mobile_block(kcontrol->id.name);
  359. int value = ucontrol->value.integer.value[0];
  360. if (block < 0)
  361. return block;
  362. if (value >= pdata->num_retune_mobile_cfgs)
  363. return -EINVAL;
  364. wm8994->retune_mobile_cfg[block] = value;
  365. wm8994_set_retune_mobile(codec, block);
  366. return 0;
  367. }
  368. static int wm8994_get_retune_mobile_enum(struct snd_kcontrol *kcontrol,
  369. struct snd_ctl_elem_value *ucontrol)
  370. {
  371. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  372. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  373. int block = wm8994_get_retune_mobile_block(kcontrol->id.name);
  374. ucontrol->value.enumerated.item[0] = wm8994->retune_mobile_cfg[block];
  375. return 0;
  376. }
  377. static const char *aif_chan_src_text[] = {
  378. "Left", "Right"
  379. };
  380. static const struct soc_enum aif1adcl_src =
  381. SOC_ENUM_SINGLE(WM8994_AIF1_CONTROL_1, 15, 2, aif_chan_src_text);
  382. static const struct soc_enum aif1adcr_src =
  383. SOC_ENUM_SINGLE(WM8994_AIF1_CONTROL_1, 14, 2, aif_chan_src_text);
  384. static const struct soc_enum aif2adcl_src =
  385. SOC_ENUM_SINGLE(WM8994_AIF2_CONTROL_1, 15, 2, aif_chan_src_text);
  386. static const struct soc_enum aif2adcr_src =
  387. SOC_ENUM_SINGLE(WM8994_AIF2_CONTROL_1, 14, 2, aif_chan_src_text);
  388. static const struct soc_enum aif1dacl_src =
  389. SOC_ENUM_SINGLE(WM8994_AIF1_CONTROL_2, 15, 2, aif_chan_src_text);
  390. static const struct soc_enum aif1dacr_src =
  391. SOC_ENUM_SINGLE(WM8994_AIF1_CONTROL_2, 14, 2, aif_chan_src_text);
  392. static const struct soc_enum aif2dacl_src =
  393. SOC_ENUM_SINGLE(WM8994_AIF2_CONTROL_2, 15, 2, aif_chan_src_text);
  394. static const struct soc_enum aif2dacr_src =
  395. SOC_ENUM_SINGLE(WM8994_AIF2_CONTROL_2, 14, 2, aif_chan_src_text);
  396. static const char *osr_text[] = {
  397. "Low Power", "High Performance",
  398. };
  399. static const struct soc_enum dac_osr =
  400. SOC_ENUM_SINGLE(WM8994_OVERSAMPLING, 0, 2, osr_text);
  401. static const struct soc_enum adc_osr =
  402. SOC_ENUM_SINGLE(WM8994_OVERSAMPLING, 1, 2, osr_text);
  403. static const struct snd_kcontrol_new wm8994_snd_controls[] = {
  404. SOC_DOUBLE_R_TLV("AIF1ADC1 Volume", WM8994_AIF1_ADC1_LEFT_VOLUME,
  405. WM8994_AIF1_ADC1_RIGHT_VOLUME,
  406. 1, 119, 0, digital_tlv),
  407. SOC_DOUBLE_R_TLV("AIF1ADC2 Volume", WM8994_AIF1_ADC2_LEFT_VOLUME,
  408. WM8994_AIF1_ADC2_RIGHT_VOLUME,
  409. 1, 119, 0, digital_tlv),
  410. SOC_DOUBLE_R_TLV("AIF2ADC Volume", WM8994_AIF2_ADC_LEFT_VOLUME,
  411. WM8994_AIF2_ADC_RIGHT_VOLUME,
  412. 1, 119, 0, digital_tlv),
  413. SOC_ENUM("AIF1ADCL Source", aif1adcl_src),
  414. SOC_ENUM("AIF1ADCR Source", aif1adcr_src),
  415. SOC_ENUM("AIF2ADCL Source", aif2adcl_src),
  416. SOC_ENUM("AIF2ADCR Source", aif2adcr_src),
  417. SOC_ENUM("AIF1DACL Source", aif1dacl_src),
  418. SOC_ENUM("AIF1DACR Source", aif1dacr_src),
  419. SOC_ENUM("AIF2DACL Source", aif2dacl_src),
  420. SOC_ENUM("AIF2DACR Source", aif2dacr_src),
  421. SOC_DOUBLE_R_TLV("AIF1DAC1 Volume", WM8994_AIF1_DAC1_LEFT_VOLUME,
  422. WM8994_AIF1_DAC1_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
  423. SOC_DOUBLE_R_TLV("AIF1DAC2 Volume", WM8994_AIF1_DAC2_LEFT_VOLUME,
  424. WM8994_AIF1_DAC2_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
  425. SOC_DOUBLE_R_TLV("AIF2DAC Volume", WM8994_AIF2_DAC_LEFT_VOLUME,
  426. WM8994_AIF2_DAC_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
  427. SOC_SINGLE_TLV("AIF1 Boost Volume", WM8994_AIF1_CONTROL_2, 10, 3, 0, aif_tlv),
  428. SOC_SINGLE_TLV("AIF2 Boost Volume", WM8994_AIF2_CONTROL_2, 10, 3, 0, aif_tlv),
  429. SOC_SINGLE("AIF1DAC1 EQ Switch", WM8994_AIF1_DAC1_EQ_GAINS_1, 0, 1, 0),
  430. SOC_SINGLE("AIF1DAC2 EQ Switch", WM8994_AIF1_DAC2_EQ_GAINS_1, 0, 1, 0),
  431. SOC_SINGLE("AIF2 EQ Switch", WM8994_AIF2_EQ_GAINS_1, 0, 1, 0),
  432. WM8994_DRC_SWITCH("AIF1DAC1 DRC Switch", WM8994_AIF1_DRC1_1, 2),
  433. WM8994_DRC_SWITCH("AIF1ADC1L DRC Switch", WM8994_AIF1_DRC1_1, 1),
  434. WM8994_DRC_SWITCH("AIF1ADC1R DRC Switch", WM8994_AIF1_DRC1_1, 0),
  435. WM8994_DRC_SWITCH("AIF1DAC2 DRC Switch", WM8994_AIF1_DRC2_1, 2),
  436. WM8994_DRC_SWITCH("AIF1ADC2L DRC Switch", WM8994_AIF1_DRC2_1, 1),
  437. WM8994_DRC_SWITCH("AIF1ADC2R DRC Switch", WM8994_AIF1_DRC2_1, 0),
  438. WM8994_DRC_SWITCH("AIF2DAC DRC Switch", WM8994_AIF2_DRC_1, 2),
  439. WM8994_DRC_SWITCH("AIF2ADCL DRC Switch", WM8994_AIF2_DRC_1, 1),
  440. WM8994_DRC_SWITCH("AIF2ADCR DRC Switch", WM8994_AIF2_DRC_1, 0),
  441. SOC_SINGLE_TLV("DAC1 Right Sidetone Volume", WM8994_DAC1_MIXER_VOLUMES,
  442. 5, 12, 0, st_tlv),
  443. SOC_SINGLE_TLV("DAC1 Left Sidetone Volume", WM8994_DAC1_MIXER_VOLUMES,
  444. 0, 12, 0, st_tlv),
  445. SOC_SINGLE_TLV("DAC2 Right Sidetone Volume", WM8994_DAC2_MIXER_VOLUMES,
  446. 5, 12, 0, st_tlv),
  447. SOC_SINGLE_TLV("DAC2 Left Sidetone Volume", WM8994_DAC2_MIXER_VOLUMES,
  448. 0, 12, 0, st_tlv),
  449. SOC_ENUM("Sidetone HPF Mux", sidetone_hpf),
  450. SOC_SINGLE("Sidetone HPF Switch", WM8994_SIDETONE, 6, 1, 0),
  451. SOC_ENUM("AIF1ADC1 HPF Mode", aif1adc1_hpf),
  452. SOC_DOUBLE("AIF1ADC1 HPF Switch", WM8994_AIF1_ADC1_FILTERS, 12, 11, 1, 0),
  453. SOC_ENUM("AIF1ADC2 HPF Mode", aif1adc2_hpf),
  454. SOC_DOUBLE("AIF1ADC2 HPF Switch", WM8994_AIF1_ADC2_FILTERS, 12, 11, 1, 0),
  455. SOC_ENUM("AIF2ADC HPF Mode", aif2adc_hpf),
  456. SOC_DOUBLE("AIF2ADC HPF Switch", WM8994_AIF2_ADC_FILTERS, 12, 11, 1, 0),
  457. SOC_ENUM("ADC OSR", adc_osr),
  458. SOC_ENUM("DAC OSR", dac_osr),
  459. SOC_DOUBLE_R_TLV("DAC1 Volume", WM8994_DAC1_LEFT_VOLUME,
  460. WM8994_DAC1_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
  461. SOC_DOUBLE_R("DAC1 Switch", WM8994_DAC1_LEFT_VOLUME,
  462. WM8994_DAC1_RIGHT_VOLUME, 9, 1, 1),
  463. SOC_DOUBLE_R_TLV("DAC2 Volume", WM8994_DAC2_LEFT_VOLUME,
  464. WM8994_DAC2_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
  465. SOC_DOUBLE_R("DAC2 Switch", WM8994_DAC2_LEFT_VOLUME,
  466. WM8994_DAC2_RIGHT_VOLUME, 9, 1, 1),
  467. SOC_SINGLE_TLV("SPKL DAC2 Volume", WM8994_SPKMIXL_ATTENUATION,
  468. 6, 1, 1, wm_hubs_spkmix_tlv),
  469. SOC_SINGLE_TLV("SPKL DAC1 Volume", WM8994_SPKMIXL_ATTENUATION,
  470. 2, 1, 1, wm_hubs_spkmix_tlv),
  471. SOC_SINGLE_TLV("SPKR DAC2 Volume", WM8994_SPKMIXR_ATTENUATION,
  472. 6, 1, 1, wm_hubs_spkmix_tlv),
  473. SOC_SINGLE_TLV("SPKR DAC1 Volume", WM8994_SPKMIXR_ATTENUATION,
  474. 2, 1, 1, wm_hubs_spkmix_tlv),
  475. SOC_SINGLE_TLV("AIF1DAC1 3D Stereo Volume", WM8994_AIF1_DAC1_FILTERS_2,
  476. 10, 15, 0, wm8994_3d_tlv),
  477. SOC_SINGLE("AIF1DAC1 3D Stereo Switch", WM8994_AIF1_DAC1_FILTERS_2,
  478. 8, 1, 0),
  479. SOC_SINGLE_TLV("AIF1DAC2 3D Stereo Volume", WM8994_AIF1_DAC2_FILTERS_2,
  480. 10, 15, 0, wm8994_3d_tlv),
  481. SOC_SINGLE("AIF1DAC2 3D Stereo Switch", WM8994_AIF1_DAC2_FILTERS_2,
  482. 8, 1, 0),
  483. SOC_SINGLE_TLV("AIF2DAC 3D Stereo Volume", WM8994_AIF2_DAC_FILTERS_2,
  484. 10, 15, 0, wm8994_3d_tlv),
  485. SOC_SINGLE("AIF2DAC 3D Stereo Switch", WM8994_AIF2_DAC_FILTERS_2,
  486. 8, 1, 0),
  487. };
  488. static const struct snd_kcontrol_new wm8994_eq_controls[] = {
  489. SOC_SINGLE_TLV("AIF1DAC1 EQ1 Volume", WM8994_AIF1_DAC1_EQ_GAINS_1, 11, 31, 0,
  490. eq_tlv),
  491. SOC_SINGLE_TLV("AIF1DAC1 EQ2 Volume", WM8994_AIF1_DAC1_EQ_GAINS_1, 6, 31, 0,
  492. eq_tlv),
  493. SOC_SINGLE_TLV("AIF1DAC1 EQ3 Volume", WM8994_AIF1_DAC1_EQ_GAINS_1, 1, 31, 0,
  494. eq_tlv),
  495. SOC_SINGLE_TLV("AIF1DAC1 EQ4 Volume", WM8994_AIF1_DAC1_EQ_GAINS_2, 11, 31, 0,
  496. eq_tlv),
  497. SOC_SINGLE_TLV("AIF1DAC1 EQ5 Volume", WM8994_AIF1_DAC1_EQ_GAINS_2, 6, 31, 0,
  498. eq_tlv),
  499. SOC_SINGLE_TLV("AIF1DAC2 EQ1 Volume", WM8994_AIF1_DAC2_EQ_GAINS_1, 11, 31, 0,
  500. eq_tlv),
  501. SOC_SINGLE_TLV("AIF1DAC2 EQ2 Volume", WM8994_AIF1_DAC2_EQ_GAINS_1, 6, 31, 0,
  502. eq_tlv),
  503. SOC_SINGLE_TLV("AIF1DAC2 EQ3 Volume", WM8994_AIF1_DAC2_EQ_GAINS_1, 1, 31, 0,
  504. eq_tlv),
  505. SOC_SINGLE_TLV("AIF1DAC2 EQ4 Volume", WM8994_AIF1_DAC2_EQ_GAINS_2, 11, 31, 0,
  506. eq_tlv),
  507. SOC_SINGLE_TLV("AIF1DAC2 EQ5 Volume", WM8994_AIF1_DAC2_EQ_GAINS_2, 6, 31, 0,
  508. eq_tlv),
  509. SOC_SINGLE_TLV("AIF2 EQ1 Volume", WM8994_AIF2_EQ_GAINS_1, 11, 31, 0,
  510. eq_tlv),
  511. SOC_SINGLE_TLV("AIF2 EQ2 Volume", WM8994_AIF2_EQ_GAINS_1, 6, 31, 0,
  512. eq_tlv),
  513. SOC_SINGLE_TLV("AIF2 EQ3 Volume", WM8994_AIF2_EQ_GAINS_1, 1, 31, 0,
  514. eq_tlv),
  515. SOC_SINGLE_TLV("AIF2 EQ4 Volume", WM8994_AIF2_EQ_GAINS_2, 11, 31, 0,
  516. eq_tlv),
  517. SOC_SINGLE_TLV("AIF2 EQ5 Volume", WM8994_AIF2_EQ_GAINS_2, 6, 31, 0,
  518. eq_tlv),
  519. };
  520. static const char *wm8958_ng_text[] = {
  521. "30ms", "125ms", "250ms", "500ms",
  522. };
  523. static const struct soc_enum wm8958_aif1dac1_ng_hold =
  524. SOC_ENUM_SINGLE(WM8958_AIF1_DAC1_NOISE_GATE,
  525. WM8958_AIF1DAC1_NG_THR_SHIFT, 4, wm8958_ng_text);
  526. static const struct soc_enum wm8958_aif1dac2_ng_hold =
  527. SOC_ENUM_SINGLE(WM8958_AIF1_DAC2_NOISE_GATE,
  528. WM8958_AIF1DAC2_NG_THR_SHIFT, 4, wm8958_ng_text);
  529. static const struct soc_enum wm8958_aif2dac_ng_hold =
  530. SOC_ENUM_SINGLE(WM8958_AIF2_DAC_NOISE_GATE,
  531. WM8958_AIF2DAC_NG_THR_SHIFT, 4, wm8958_ng_text);
  532. static const struct snd_kcontrol_new wm8958_snd_controls[] = {
  533. SOC_SINGLE_TLV("AIF3 Boost Volume", WM8958_AIF3_CONTROL_2, 10, 3, 0, aif_tlv),
  534. SOC_SINGLE("AIF1DAC1 Noise Gate Switch", WM8958_AIF1_DAC1_NOISE_GATE,
  535. WM8958_AIF1DAC1_NG_ENA_SHIFT, 1, 0),
  536. SOC_ENUM("AIF1DAC1 Noise Gate Hold Time", wm8958_aif1dac1_ng_hold),
  537. SOC_SINGLE_TLV("AIF1DAC1 Noise Gate Threshold Volume",
  538. WM8958_AIF1_DAC1_NOISE_GATE, WM8958_AIF1DAC1_NG_THR_SHIFT,
  539. 7, 1, ng_tlv),
  540. SOC_SINGLE("AIF1DAC2 Noise Gate Switch", WM8958_AIF1_DAC2_NOISE_GATE,
  541. WM8958_AIF1DAC2_NG_ENA_SHIFT, 1, 0),
  542. SOC_ENUM("AIF1DAC2 Noise Gate Hold Time", wm8958_aif1dac2_ng_hold),
  543. SOC_SINGLE_TLV("AIF1DAC2 Noise Gate Threshold Volume",
  544. WM8958_AIF1_DAC2_NOISE_GATE, WM8958_AIF1DAC2_NG_THR_SHIFT,
  545. 7, 1, ng_tlv),
  546. SOC_SINGLE("AIF2DAC Noise Gate Switch", WM8958_AIF2_DAC_NOISE_GATE,
  547. WM8958_AIF2DAC_NG_ENA_SHIFT, 1, 0),
  548. SOC_ENUM("AIF2DAC Noise Gate Hold Time", wm8958_aif2dac_ng_hold),
  549. SOC_SINGLE_TLV("AIF2DAC Noise Gate Threshold Volume",
  550. WM8958_AIF2_DAC_NOISE_GATE, WM8958_AIF2DAC_NG_THR_SHIFT,
  551. 7, 1, ng_tlv),
  552. };
  553. static const struct snd_kcontrol_new wm1811_snd_controls[] = {
  554. SOC_SINGLE_TLV("MIXINL IN1LP Boost Volume", WM8994_INPUT_MIXER_1, 7, 1, 0,
  555. mixin_boost_tlv),
  556. SOC_SINGLE_TLV("MIXINL IN1RP Boost Volume", WM8994_INPUT_MIXER_1, 8, 1, 0,
  557. mixin_boost_tlv),
  558. };
  559. /* We run all mode setting through a function to enforce audio mode */
  560. static void wm1811_jackdet_set_mode(struct snd_soc_codec *codec, u16 mode)
  561. {
  562. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  563. if (!wm8994->jackdet || !wm8994->jack_cb)
  564. return;
  565. if (!wm8994->jackdet || !wm8994->jack_cb)
  566. return;
  567. if (wm8994->active_refcount)
  568. mode = WM1811_JACKDET_MODE_AUDIO;
  569. if (mode == wm8994->jackdet_mode)
  570. return;
  571. wm8994->jackdet_mode = mode;
  572. /* Always use audio mode to detect while the system is active */
  573. if (mode != WM1811_JACKDET_MODE_NONE)
  574. mode = WM1811_JACKDET_MODE_AUDIO;
  575. snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
  576. WM1811_JACKDET_MODE_MASK, mode);
  577. }
  578. static void active_reference(struct snd_soc_codec *codec)
  579. {
  580. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  581. mutex_lock(&wm8994->accdet_lock);
  582. wm8994->active_refcount++;
  583. dev_dbg(codec->dev, "Active refcount incremented, now %d\n",
  584. wm8994->active_refcount);
  585. /* If we're using jack detection go into audio mode */
  586. wm1811_jackdet_set_mode(codec, WM1811_JACKDET_MODE_AUDIO);
  587. mutex_unlock(&wm8994->accdet_lock);
  588. }
  589. static void active_dereference(struct snd_soc_codec *codec)
  590. {
  591. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  592. u16 mode;
  593. mutex_lock(&wm8994->accdet_lock);
  594. wm8994->active_refcount--;
  595. dev_dbg(codec->dev, "Active refcount decremented, now %d\n",
  596. wm8994->active_refcount);
  597. if (wm8994->active_refcount == 0) {
  598. /* Go into appropriate detection only mode */
  599. if (wm8994->jack_mic || wm8994->mic_detecting)
  600. mode = WM1811_JACKDET_MODE_MIC;
  601. else
  602. mode = WM1811_JACKDET_MODE_JACK;
  603. wm1811_jackdet_set_mode(codec, mode);
  604. }
  605. mutex_unlock(&wm8994->accdet_lock);
  606. }
  607. static int clk_sys_event(struct snd_soc_dapm_widget *w,
  608. struct snd_kcontrol *kcontrol, int event)
  609. {
  610. struct snd_soc_codec *codec = w->codec;
  611. switch (event) {
  612. case SND_SOC_DAPM_PRE_PMU:
  613. return configure_clock(codec);
  614. case SND_SOC_DAPM_POST_PMD:
  615. configure_clock(codec);
  616. break;
  617. }
  618. return 0;
  619. }
  620. static void vmid_reference(struct snd_soc_codec *codec)
  621. {
  622. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  623. pm_runtime_get_sync(codec->dev);
  624. wm8994->vmid_refcount++;
  625. dev_dbg(codec->dev, "Referencing VMID, refcount is now %d\n",
  626. wm8994->vmid_refcount);
  627. if (wm8994->vmid_refcount == 1) {
  628. snd_soc_update_bits(codec, WM8994_ANTIPOP_1,
  629. WM8994_LINEOUT1_DISCH |
  630. WM8994_LINEOUT2_DISCH, 0);
  631. wm_hubs_vmid_ena(codec);
  632. switch (wm8994->vmid_mode) {
  633. default:
  634. WARN_ON(NULL == "Invalid VMID mode");
  635. case WM8994_VMID_NORMAL:
  636. /* Startup bias, VMID ramp & buffer */
  637. snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
  638. WM8994_BIAS_SRC |
  639. WM8994_VMID_DISCH |
  640. WM8994_STARTUP_BIAS_ENA |
  641. WM8994_VMID_BUF_ENA |
  642. WM8994_VMID_RAMP_MASK,
  643. WM8994_BIAS_SRC |
  644. WM8994_STARTUP_BIAS_ENA |
  645. WM8994_VMID_BUF_ENA |
  646. (0x3 << WM8994_VMID_RAMP_SHIFT));
  647. /* Main bias enable, VMID=2x40k */
  648. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_1,
  649. WM8994_BIAS_ENA |
  650. WM8994_VMID_SEL_MASK,
  651. WM8994_BIAS_ENA | 0x2);
  652. msleep(50);
  653. snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
  654. WM8994_VMID_RAMP_MASK |
  655. WM8994_BIAS_SRC,
  656. 0);
  657. break;
  658. case WM8994_VMID_FORCE:
  659. /* Startup bias, slow VMID ramp & buffer */
  660. snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
  661. WM8994_BIAS_SRC |
  662. WM8994_VMID_DISCH |
  663. WM8994_STARTUP_BIAS_ENA |
  664. WM8994_VMID_BUF_ENA |
  665. WM8994_VMID_RAMP_MASK,
  666. WM8994_BIAS_SRC |
  667. WM8994_STARTUP_BIAS_ENA |
  668. WM8994_VMID_BUF_ENA |
  669. (0x2 << WM8994_VMID_RAMP_SHIFT));
  670. /* Main bias enable, VMID=2x40k */
  671. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_1,
  672. WM8994_BIAS_ENA |
  673. WM8994_VMID_SEL_MASK,
  674. WM8994_BIAS_ENA | 0x2);
  675. msleep(400);
  676. snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
  677. WM8994_VMID_RAMP_MASK |
  678. WM8994_BIAS_SRC,
  679. 0);
  680. break;
  681. }
  682. }
  683. }
  684. static void vmid_dereference(struct snd_soc_codec *codec)
  685. {
  686. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  687. wm8994->vmid_refcount--;
  688. dev_dbg(codec->dev, "Dereferencing VMID, refcount is now %d\n",
  689. wm8994->vmid_refcount);
  690. if (wm8994->vmid_refcount == 0) {
  691. if (wm8994->hubs.lineout1_se)
  692. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_3,
  693. WM8994_LINEOUT1N_ENA |
  694. WM8994_LINEOUT1P_ENA,
  695. WM8994_LINEOUT1N_ENA |
  696. WM8994_LINEOUT1P_ENA);
  697. if (wm8994->hubs.lineout2_se)
  698. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_3,
  699. WM8994_LINEOUT2N_ENA |
  700. WM8994_LINEOUT2P_ENA,
  701. WM8994_LINEOUT2N_ENA |
  702. WM8994_LINEOUT2P_ENA);
  703. /* Start discharging VMID */
  704. snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
  705. WM8994_BIAS_SRC |
  706. WM8994_VMID_DISCH,
  707. WM8994_BIAS_SRC |
  708. WM8994_VMID_DISCH);
  709. switch (wm8994->vmid_mode) {
  710. case WM8994_VMID_FORCE:
  711. msleep(350);
  712. break;
  713. default:
  714. break;
  715. }
  716. snd_soc_update_bits(codec, WM8994_ADDITIONAL_CONTROL,
  717. WM8994_VROI, WM8994_VROI);
  718. /* Active discharge */
  719. snd_soc_update_bits(codec, WM8994_ANTIPOP_1,
  720. WM8994_LINEOUT1_DISCH |
  721. WM8994_LINEOUT2_DISCH,
  722. WM8994_LINEOUT1_DISCH |
  723. WM8994_LINEOUT2_DISCH);
  724. msleep(150);
  725. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_3,
  726. WM8994_LINEOUT1N_ENA |
  727. WM8994_LINEOUT1P_ENA |
  728. WM8994_LINEOUT2N_ENA |
  729. WM8994_LINEOUT2P_ENA, 0);
  730. snd_soc_update_bits(codec, WM8994_ADDITIONAL_CONTROL,
  731. WM8994_VROI, 0);
  732. /* Switch off startup biases */
  733. snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
  734. WM8994_BIAS_SRC |
  735. WM8994_STARTUP_BIAS_ENA |
  736. WM8994_VMID_BUF_ENA |
  737. WM8994_VMID_RAMP_MASK, 0);
  738. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_1,
  739. WM8994_BIAS_ENA | WM8994_VMID_SEL_MASK, 0);
  740. snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
  741. WM8994_VMID_RAMP_MASK, 0);
  742. }
  743. pm_runtime_put(codec->dev);
  744. }
  745. static int vmid_event(struct snd_soc_dapm_widget *w,
  746. struct snd_kcontrol *kcontrol, int event)
  747. {
  748. struct snd_soc_codec *codec = w->codec;
  749. switch (event) {
  750. case SND_SOC_DAPM_PRE_PMU:
  751. vmid_reference(codec);
  752. break;
  753. case SND_SOC_DAPM_POST_PMD:
  754. vmid_dereference(codec);
  755. break;
  756. }
  757. return 0;
  758. }
  759. static bool wm8994_check_class_w_digital(struct snd_soc_codec *codec)
  760. {
  761. int source = 0; /* GCC flow analysis can't track enable */
  762. int reg, reg_r;
  763. /* We also need the same AIF source for L/R and only one path */
  764. reg = snd_soc_read(codec, WM8994_DAC1_LEFT_MIXER_ROUTING);
  765. switch (reg) {
  766. case WM8994_AIF2DACL_TO_DAC1L:
  767. dev_vdbg(codec->dev, "Class W source AIF2DAC\n");
  768. source = 2 << WM8994_CP_DYN_SRC_SEL_SHIFT;
  769. break;
  770. case WM8994_AIF1DAC2L_TO_DAC1L:
  771. dev_vdbg(codec->dev, "Class W source AIF1DAC2\n");
  772. source = 1 << WM8994_CP_DYN_SRC_SEL_SHIFT;
  773. break;
  774. case WM8994_AIF1DAC1L_TO_DAC1L:
  775. dev_vdbg(codec->dev, "Class W source AIF1DAC1\n");
  776. source = 0 << WM8994_CP_DYN_SRC_SEL_SHIFT;
  777. break;
  778. default:
  779. dev_vdbg(codec->dev, "DAC mixer setting: %x\n", reg);
  780. return false;
  781. }
  782. reg_r = snd_soc_read(codec, WM8994_DAC1_RIGHT_MIXER_ROUTING);
  783. if (reg_r != reg) {
  784. dev_vdbg(codec->dev, "Left and right DAC mixers different\n");
  785. return false;
  786. }
  787. /* Set the source up */
  788. snd_soc_update_bits(codec, WM8994_CLASS_W_1,
  789. WM8994_CP_DYN_SRC_SEL_MASK, source);
  790. return true;
  791. }
  792. static int aif1clk_ev(struct snd_soc_dapm_widget *w,
  793. struct snd_kcontrol *kcontrol, int event)
  794. {
  795. struct snd_soc_codec *codec = w->codec;
  796. struct wm8994 *control = codec->control_data;
  797. int mask = WM8994_AIF1DAC1L_ENA | WM8994_AIF1DAC1R_ENA;
  798. int dac;
  799. int adc;
  800. int val;
  801. switch (control->type) {
  802. case WM8994:
  803. case WM8958:
  804. mask |= WM8994_AIF1DAC2L_ENA | WM8994_AIF1DAC2R_ENA;
  805. break;
  806. default:
  807. break;
  808. }
  809. switch (event) {
  810. case SND_SOC_DAPM_PRE_PMU:
  811. val = snd_soc_read(codec, WM8994_AIF1_CONTROL_1);
  812. if ((val & WM8994_AIF1ADCL_SRC) &&
  813. (val & WM8994_AIF1ADCR_SRC))
  814. adc = WM8994_AIF1ADC1R_ENA | WM8994_AIF1ADC2R_ENA;
  815. else if (!(val & WM8994_AIF1ADCL_SRC) &&
  816. !(val & WM8994_AIF1ADCR_SRC))
  817. adc = WM8994_AIF1ADC1L_ENA | WM8994_AIF1ADC2L_ENA;
  818. else
  819. adc = WM8994_AIF1ADC1R_ENA | WM8994_AIF1ADC2R_ENA |
  820. WM8994_AIF1ADC1L_ENA | WM8994_AIF1ADC2L_ENA;
  821. val = snd_soc_read(codec, WM8994_AIF1_CONTROL_2);
  822. if ((val & WM8994_AIF1DACL_SRC) &&
  823. (val & WM8994_AIF1DACR_SRC))
  824. dac = WM8994_AIF1DAC1R_ENA | WM8994_AIF1DAC2R_ENA;
  825. else if (!(val & WM8994_AIF1DACL_SRC) &&
  826. !(val & WM8994_AIF1DACR_SRC))
  827. dac = WM8994_AIF1DAC1L_ENA | WM8994_AIF1DAC2L_ENA;
  828. else
  829. dac = WM8994_AIF1DAC1R_ENA | WM8994_AIF1DAC2R_ENA |
  830. WM8994_AIF1DAC1L_ENA | WM8994_AIF1DAC2L_ENA;
  831. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_4,
  832. mask, adc);
  833. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_5,
  834. mask, dac);
  835. snd_soc_update_bits(codec, WM8994_CLOCKING_1,
  836. WM8994_AIF1DSPCLK_ENA |
  837. WM8994_SYSDSPCLK_ENA,
  838. WM8994_AIF1DSPCLK_ENA |
  839. WM8994_SYSDSPCLK_ENA);
  840. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_4, mask,
  841. WM8994_AIF1ADC1R_ENA |
  842. WM8994_AIF1ADC1L_ENA |
  843. WM8994_AIF1ADC2R_ENA |
  844. WM8994_AIF1ADC2L_ENA);
  845. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_5, mask,
  846. WM8994_AIF1DAC1R_ENA |
  847. WM8994_AIF1DAC1L_ENA |
  848. WM8994_AIF1DAC2R_ENA |
  849. WM8994_AIF1DAC2L_ENA);
  850. break;
  851. case SND_SOC_DAPM_PRE_PMD:
  852. case SND_SOC_DAPM_POST_PMD:
  853. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_5,
  854. mask, 0);
  855. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_4,
  856. mask, 0);
  857. val = snd_soc_read(codec, WM8994_CLOCKING_1);
  858. if (val & WM8994_AIF2DSPCLK_ENA)
  859. val = WM8994_SYSDSPCLK_ENA;
  860. else
  861. val = 0;
  862. snd_soc_update_bits(codec, WM8994_CLOCKING_1,
  863. WM8994_SYSDSPCLK_ENA |
  864. WM8994_AIF1DSPCLK_ENA, val);
  865. break;
  866. }
  867. return 0;
  868. }
  869. static int aif2clk_ev(struct snd_soc_dapm_widget *w,
  870. struct snd_kcontrol *kcontrol, int event)
  871. {
  872. struct snd_soc_codec *codec = w->codec;
  873. int dac;
  874. int adc;
  875. int val;
  876. switch (event) {
  877. case SND_SOC_DAPM_PRE_PMU:
  878. val = snd_soc_read(codec, WM8994_AIF2_CONTROL_1);
  879. if ((val & WM8994_AIF2ADCL_SRC) &&
  880. (val & WM8994_AIF2ADCR_SRC))
  881. adc = WM8994_AIF2ADCR_ENA;
  882. else if (!(val & WM8994_AIF2ADCL_SRC) &&
  883. !(val & WM8994_AIF2ADCR_SRC))
  884. adc = WM8994_AIF2ADCL_ENA;
  885. else
  886. adc = WM8994_AIF2ADCL_ENA | WM8994_AIF2ADCR_ENA;
  887. val = snd_soc_read(codec, WM8994_AIF2_CONTROL_2);
  888. if ((val & WM8994_AIF2DACL_SRC) &&
  889. (val & WM8994_AIF2DACR_SRC))
  890. dac = WM8994_AIF2DACR_ENA;
  891. else if (!(val & WM8994_AIF2DACL_SRC) &&
  892. !(val & WM8994_AIF2DACR_SRC))
  893. dac = WM8994_AIF2DACL_ENA;
  894. else
  895. dac = WM8994_AIF2DACL_ENA | WM8994_AIF2DACR_ENA;
  896. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_4,
  897. WM8994_AIF2ADCL_ENA |
  898. WM8994_AIF2ADCR_ENA, adc);
  899. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_5,
  900. WM8994_AIF2DACL_ENA |
  901. WM8994_AIF2DACR_ENA, dac);
  902. snd_soc_update_bits(codec, WM8994_CLOCKING_1,
  903. WM8994_AIF2DSPCLK_ENA |
  904. WM8994_SYSDSPCLK_ENA,
  905. WM8994_AIF2DSPCLK_ENA |
  906. WM8994_SYSDSPCLK_ENA);
  907. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_4,
  908. WM8994_AIF2ADCL_ENA |
  909. WM8994_AIF2ADCR_ENA,
  910. WM8994_AIF2ADCL_ENA |
  911. WM8994_AIF2ADCR_ENA);
  912. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_5,
  913. WM8994_AIF2DACL_ENA |
  914. WM8994_AIF2DACR_ENA,
  915. WM8994_AIF2DACL_ENA |
  916. WM8994_AIF2DACR_ENA);
  917. break;
  918. case SND_SOC_DAPM_PRE_PMD:
  919. case SND_SOC_DAPM_POST_PMD:
  920. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_5,
  921. WM8994_AIF2DACL_ENA |
  922. WM8994_AIF2DACR_ENA, 0);
  923. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_4,
  924. WM8994_AIF2ADCL_ENA |
  925. WM8994_AIF2ADCR_ENA, 0);
  926. val = snd_soc_read(codec, WM8994_CLOCKING_1);
  927. if (val & WM8994_AIF1DSPCLK_ENA)
  928. val = WM8994_SYSDSPCLK_ENA;
  929. else
  930. val = 0;
  931. snd_soc_update_bits(codec, WM8994_CLOCKING_1,
  932. WM8994_SYSDSPCLK_ENA |
  933. WM8994_AIF2DSPCLK_ENA, val);
  934. break;
  935. }
  936. return 0;
  937. }
  938. static int aif1clk_late_ev(struct snd_soc_dapm_widget *w,
  939. struct snd_kcontrol *kcontrol, int event)
  940. {
  941. struct snd_soc_codec *codec = w->codec;
  942. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  943. switch (event) {
  944. case SND_SOC_DAPM_PRE_PMU:
  945. wm8994->aif1clk_enable = 1;
  946. break;
  947. case SND_SOC_DAPM_POST_PMD:
  948. wm8994->aif1clk_disable = 1;
  949. break;
  950. }
  951. return 0;
  952. }
  953. static int aif2clk_late_ev(struct snd_soc_dapm_widget *w,
  954. struct snd_kcontrol *kcontrol, int event)
  955. {
  956. struct snd_soc_codec *codec = w->codec;
  957. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  958. switch (event) {
  959. case SND_SOC_DAPM_PRE_PMU:
  960. wm8994->aif2clk_enable = 1;
  961. break;
  962. case SND_SOC_DAPM_POST_PMD:
  963. wm8994->aif2clk_disable = 1;
  964. break;
  965. }
  966. return 0;
  967. }
  968. static int late_enable_ev(struct snd_soc_dapm_widget *w,
  969. struct snd_kcontrol *kcontrol, int event)
  970. {
  971. struct snd_soc_codec *codec = w->codec;
  972. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  973. switch (event) {
  974. case SND_SOC_DAPM_PRE_PMU:
  975. if (wm8994->aif1clk_enable) {
  976. aif1clk_ev(w, kcontrol, event);
  977. snd_soc_update_bits(codec, WM8994_AIF1_CLOCKING_1,
  978. WM8994_AIF1CLK_ENA_MASK,
  979. WM8994_AIF1CLK_ENA);
  980. wm8994->aif1clk_enable = 0;
  981. }
  982. if (wm8994->aif2clk_enable) {
  983. aif2clk_ev(w, kcontrol, event);
  984. snd_soc_update_bits(codec, WM8994_AIF2_CLOCKING_1,
  985. WM8994_AIF2CLK_ENA_MASK,
  986. WM8994_AIF2CLK_ENA);
  987. wm8994->aif2clk_enable = 0;
  988. }
  989. break;
  990. }
  991. /* We may also have postponed startup of DSP, handle that. */
  992. wm8958_aif_ev(w, kcontrol, event);
  993. return 0;
  994. }
  995. static int late_disable_ev(struct snd_soc_dapm_widget *w,
  996. struct snd_kcontrol *kcontrol, int event)
  997. {
  998. struct snd_soc_codec *codec = w->codec;
  999. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  1000. switch (event) {
  1001. case SND_SOC_DAPM_POST_PMD:
  1002. if (wm8994->aif1clk_disable) {
  1003. snd_soc_update_bits(codec, WM8994_AIF1_CLOCKING_1,
  1004. WM8994_AIF1CLK_ENA_MASK, 0);
  1005. aif1clk_ev(w, kcontrol, event);
  1006. wm8994->aif1clk_disable = 0;
  1007. }
  1008. if (wm8994->aif2clk_disable) {
  1009. snd_soc_update_bits(codec, WM8994_AIF2_CLOCKING_1,
  1010. WM8994_AIF2CLK_ENA_MASK, 0);
  1011. aif2clk_ev(w, kcontrol, event);
  1012. wm8994->aif2clk_disable = 0;
  1013. }
  1014. break;
  1015. }
  1016. return 0;
  1017. }
  1018. static int adc_mux_ev(struct snd_soc_dapm_widget *w,
  1019. struct snd_kcontrol *kcontrol, int event)
  1020. {
  1021. late_enable_ev(w, kcontrol, event);
  1022. return 0;
  1023. }
  1024. static int micbias_ev(struct snd_soc_dapm_widget *w,
  1025. struct snd_kcontrol *kcontrol, int event)
  1026. {
  1027. late_enable_ev(w, kcontrol, event);
  1028. return 0;
  1029. }
  1030. static int dac_ev(struct snd_soc_dapm_widget *w,
  1031. struct snd_kcontrol *kcontrol, int event)
  1032. {
  1033. struct snd_soc_codec *codec = w->codec;
  1034. unsigned int mask = 1 << w->shift;
  1035. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_5,
  1036. mask, mask);
  1037. return 0;
  1038. }
  1039. static const char *adc_mux_text[] = {
  1040. "ADC",
  1041. "DMIC",
  1042. };
  1043. static const struct soc_enum adc_enum =
  1044. SOC_ENUM_SINGLE(0, 0, 2, adc_mux_text);
  1045. static const struct snd_kcontrol_new adcl_mux =
  1046. SOC_DAPM_ENUM_VIRT("ADCL Mux", adc_enum);
  1047. static const struct snd_kcontrol_new adcr_mux =
  1048. SOC_DAPM_ENUM_VIRT("ADCR Mux", adc_enum);
  1049. static const struct snd_kcontrol_new left_speaker_mixer[] = {
  1050. SOC_DAPM_SINGLE("DAC2 Switch", WM8994_SPEAKER_MIXER, 9, 1, 0),
  1051. SOC_DAPM_SINGLE("Input Switch", WM8994_SPEAKER_MIXER, 7, 1, 0),
  1052. SOC_DAPM_SINGLE("IN1LP Switch", WM8994_SPEAKER_MIXER, 5, 1, 0),
  1053. SOC_DAPM_SINGLE("Output Switch", WM8994_SPEAKER_MIXER, 3, 1, 0),
  1054. SOC_DAPM_SINGLE("DAC1 Switch", WM8994_SPEAKER_MIXER, 1, 1, 0),
  1055. };
  1056. static const struct snd_kcontrol_new right_speaker_mixer[] = {
  1057. SOC_DAPM_SINGLE("DAC2 Switch", WM8994_SPEAKER_MIXER, 8, 1, 0),
  1058. SOC_DAPM_SINGLE("Input Switch", WM8994_SPEAKER_MIXER, 6, 1, 0),
  1059. SOC_DAPM_SINGLE("IN1RP Switch", WM8994_SPEAKER_MIXER, 4, 1, 0),
  1060. SOC_DAPM_SINGLE("Output Switch", WM8994_SPEAKER_MIXER, 2, 1, 0),
  1061. SOC_DAPM_SINGLE("DAC1 Switch", WM8994_SPEAKER_MIXER, 0, 1, 0),
  1062. };
  1063. /* Debugging; dump chip status after DAPM transitions */
  1064. static int post_ev(struct snd_soc_dapm_widget *w,
  1065. struct snd_kcontrol *kcontrol, int event)
  1066. {
  1067. struct snd_soc_codec *codec = w->codec;
  1068. dev_dbg(codec->dev, "SRC status: %x\n",
  1069. snd_soc_read(codec,
  1070. WM8994_RATE_STATUS));
  1071. return 0;
  1072. }
  1073. static const struct snd_kcontrol_new aif1adc1l_mix[] = {
  1074. SOC_DAPM_SINGLE("ADC/DMIC Switch", WM8994_AIF1_ADC1_LEFT_MIXER_ROUTING,
  1075. 1, 1, 0),
  1076. SOC_DAPM_SINGLE("AIF2 Switch", WM8994_AIF1_ADC1_LEFT_MIXER_ROUTING,
  1077. 0, 1, 0),
  1078. };
  1079. static const struct snd_kcontrol_new aif1adc1r_mix[] = {
  1080. SOC_DAPM_SINGLE("ADC/DMIC Switch", WM8994_AIF1_ADC1_RIGHT_MIXER_ROUTING,
  1081. 1, 1, 0),
  1082. SOC_DAPM_SINGLE("AIF2 Switch", WM8994_AIF1_ADC1_RIGHT_MIXER_ROUTING,
  1083. 0, 1, 0),
  1084. };
  1085. static const struct snd_kcontrol_new aif1adc2l_mix[] = {
  1086. SOC_DAPM_SINGLE("DMIC Switch", WM8994_AIF1_ADC2_LEFT_MIXER_ROUTING,
  1087. 1, 1, 0),
  1088. SOC_DAPM_SINGLE("AIF2 Switch", WM8994_AIF1_ADC2_LEFT_MIXER_ROUTING,
  1089. 0, 1, 0),
  1090. };
  1091. static const struct snd_kcontrol_new aif1adc2r_mix[] = {
  1092. SOC_DAPM_SINGLE("DMIC Switch", WM8994_AIF1_ADC2_RIGHT_MIXER_ROUTING,
  1093. 1, 1, 0),
  1094. SOC_DAPM_SINGLE("AIF2 Switch", WM8994_AIF1_ADC2_RIGHT_MIXER_ROUTING,
  1095. 0, 1, 0),
  1096. };
  1097. static const struct snd_kcontrol_new aif2dac2l_mix[] = {
  1098. SOC_DAPM_SINGLE("Right Sidetone Switch", WM8994_DAC2_LEFT_MIXER_ROUTING,
  1099. 5, 1, 0),
  1100. SOC_DAPM_SINGLE("Left Sidetone Switch", WM8994_DAC2_LEFT_MIXER_ROUTING,
  1101. 4, 1, 0),
  1102. SOC_DAPM_SINGLE("AIF2 Switch", WM8994_DAC2_LEFT_MIXER_ROUTING,
  1103. 2, 1, 0),
  1104. SOC_DAPM_SINGLE("AIF1.2 Switch", WM8994_DAC2_LEFT_MIXER_ROUTING,
  1105. 1, 1, 0),
  1106. SOC_DAPM_SINGLE("AIF1.1 Switch", WM8994_DAC2_LEFT_MIXER_ROUTING,
  1107. 0, 1, 0),
  1108. };
  1109. static const struct snd_kcontrol_new aif2dac2r_mix[] = {
  1110. SOC_DAPM_SINGLE("Right Sidetone Switch", WM8994_DAC2_RIGHT_MIXER_ROUTING,
  1111. 5, 1, 0),
  1112. SOC_DAPM_SINGLE("Left Sidetone Switch", WM8994_DAC2_RIGHT_MIXER_ROUTING,
  1113. 4, 1, 0),
  1114. SOC_DAPM_SINGLE("AIF2 Switch", WM8994_DAC2_RIGHT_MIXER_ROUTING,
  1115. 2, 1, 0),
  1116. SOC_DAPM_SINGLE("AIF1.2 Switch", WM8994_DAC2_RIGHT_MIXER_ROUTING,
  1117. 1, 1, 0),
  1118. SOC_DAPM_SINGLE("AIF1.1 Switch", WM8994_DAC2_RIGHT_MIXER_ROUTING,
  1119. 0, 1, 0),
  1120. };
  1121. #define WM8994_CLASS_W_SWITCH(xname, reg, shift, max, invert) \
  1122. { .iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = xname, \
  1123. .info = snd_soc_info_volsw, \
  1124. .get = snd_soc_dapm_get_volsw, .put = wm8994_put_class_w, \
  1125. .private_value = SOC_SINGLE_VALUE(reg, shift, max, invert) }
  1126. static int wm8994_put_class_w(struct snd_kcontrol *kcontrol,
  1127. struct snd_ctl_elem_value *ucontrol)
  1128. {
  1129. struct snd_soc_dapm_widget_list *wlist = snd_kcontrol_chip(kcontrol);
  1130. struct snd_soc_dapm_widget *w = wlist->widgets[0];
  1131. struct snd_soc_codec *codec = w->codec;
  1132. int ret;
  1133. ret = snd_soc_dapm_put_volsw(kcontrol, ucontrol);
  1134. wm_hubs_update_class_w(codec);
  1135. return ret;
  1136. }
  1137. static const struct snd_kcontrol_new dac1l_mix[] = {
  1138. WM8994_CLASS_W_SWITCH("Right Sidetone Switch", WM8994_DAC1_LEFT_MIXER_ROUTING,
  1139. 5, 1, 0),
  1140. WM8994_CLASS_W_SWITCH("Left Sidetone Switch", WM8994_DAC1_LEFT_MIXER_ROUTING,
  1141. 4, 1, 0),
  1142. WM8994_CLASS_W_SWITCH("AIF2 Switch", WM8994_DAC1_LEFT_MIXER_ROUTING,
  1143. 2, 1, 0),
  1144. WM8994_CLASS_W_SWITCH("AIF1.2 Switch", WM8994_DAC1_LEFT_MIXER_ROUTING,
  1145. 1, 1, 0),
  1146. WM8994_CLASS_W_SWITCH("AIF1.1 Switch", WM8994_DAC1_LEFT_MIXER_ROUTING,
  1147. 0, 1, 0),
  1148. };
  1149. static const struct snd_kcontrol_new dac1r_mix[] = {
  1150. WM8994_CLASS_W_SWITCH("Right Sidetone Switch", WM8994_DAC1_RIGHT_MIXER_ROUTING,
  1151. 5, 1, 0),
  1152. WM8994_CLASS_W_SWITCH("Left Sidetone Switch", WM8994_DAC1_RIGHT_MIXER_ROUTING,
  1153. 4, 1, 0),
  1154. WM8994_CLASS_W_SWITCH("AIF2 Switch", WM8994_DAC1_RIGHT_MIXER_ROUTING,
  1155. 2, 1, 0),
  1156. WM8994_CLASS_W_SWITCH("AIF1.2 Switch", WM8994_DAC1_RIGHT_MIXER_ROUTING,
  1157. 1, 1, 0),
  1158. WM8994_CLASS_W_SWITCH("AIF1.1 Switch", WM8994_DAC1_RIGHT_MIXER_ROUTING,
  1159. 0, 1, 0),
  1160. };
  1161. static const char *sidetone_text[] = {
  1162. "ADC/DMIC1", "DMIC2",
  1163. };
  1164. static const struct soc_enum sidetone1_enum =
  1165. SOC_ENUM_SINGLE(WM8994_SIDETONE, 0, 2, sidetone_text);
  1166. static const struct snd_kcontrol_new sidetone1_mux =
  1167. SOC_DAPM_ENUM("Left Sidetone Mux", sidetone1_enum);
  1168. static const struct soc_enum sidetone2_enum =
  1169. SOC_ENUM_SINGLE(WM8994_SIDETONE, 1, 2, sidetone_text);
  1170. static const struct snd_kcontrol_new sidetone2_mux =
  1171. SOC_DAPM_ENUM("Right Sidetone Mux", sidetone2_enum);
  1172. static const char *aif1dac_text[] = {
  1173. "AIF1DACDAT", "AIF3DACDAT",
  1174. };
  1175. static const struct soc_enum aif1dac_enum =
  1176. SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 0, 2, aif1dac_text);
  1177. static const struct snd_kcontrol_new aif1dac_mux =
  1178. SOC_DAPM_ENUM("AIF1DAC Mux", aif1dac_enum);
  1179. static const char *aif2dac_text[] = {
  1180. "AIF2DACDAT", "AIF3DACDAT",
  1181. };
  1182. static const struct soc_enum aif2dac_enum =
  1183. SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 1, 2, aif2dac_text);
  1184. static const struct snd_kcontrol_new aif2dac_mux =
  1185. SOC_DAPM_ENUM("AIF2DAC Mux", aif2dac_enum);
  1186. static const char *aif2adc_text[] = {
  1187. "AIF2ADCDAT", "AIF3DACDAT",
  1188. };
  1189. static const struct soc_enum aif2adc_enum =
  1190. SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 2, 2, aif2adc_text);
  1191. static const struct snd_kcontrol_new aif2adc_mux =
  1192. SOC_DAPM_ENUM("AIF2ADC Mux", aif2adc_enum);
  1193. static const char *aif3adc_text[] = {
  1194. "AIF1ADCDAT", "AIF2ADCDAT", "AIF2DACDAT", "Mono PCM",
  1195. };
  1196. static const struct soc_enum wm8994_aif3adc_enum =
  1197. SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 3, 3, aif3adc_text);
  1198. static const struct snd_kcontrol_new wm8994_aif3adc_mux =
  1199. SOC_DAPM_ENUM("AIF3ADC Mux", wm8994_aif3adc_enum);
  1200. static const struct soc_enum wm8958_aif3adc_enum =
  1201. SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 3, 4, aif3adc_text);
  1202. static const struct snd_kcontrol_new wm8958_aif3adc_mux =
  1203. SOC_DAPM_ENUM("AIF3ADC Mux", wm8958_aif3adc_enum);
  1204. static const char *mono_pcm_out_text[] = {
  1205. "None", "AIF2ADCL", "AIF2ADCR",
  1206. };
  1207. static const struct soc_enum mono_pcm_out_enum =
  1208. SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 9, 3, mono_pcm_out_text);
  1209. static const struct snd_kcontrol_new mono_pcm_out_mux =
  1210. SOC_DAPM_ENUM("Mono PCM Out Mux", mono_pcm_out_enum);
  1211. static const char *aif2dac_src_text[] = {
  1212. "AIF2", "AIF3",
  1213. };
  1214. /* Note that these two control shouldn't be simultaneously switched to AIF3 */
  1215. static const struct soc_enum aif2dacl_src_enum =
  1216. SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 7, 2, aif2dac_src_text);
  1217. static const struct snd_kcontrol_new aif2dacl_src_mux =
  1218. SOC_DAPM_ENUM("AIF2DACL Mux", aif2dacl_src_enum);
  1219. static const struct soc_enum aif2dacr_src_enum =
  1220. SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 8, 2, aif2dac_src_text);
  1221. static const struct snd_kcontrol_new aif2dacr_src_mux =
  1222. SOC_DAPM_ENUM("AIF2DACR Mux", aif2dacr_src_enum);
  1223. static const struct snd_soc_dapm_widget wm8994_lateclk_revd_widgets[] = {
  1224. SND_SOC_DAPM_SUPPLY("AIF1CLK", SND_SOC_NOPM, 0, 0, aif1clk_late_ev,
  1225. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1226. SND_SOC_DAPM_SUPPLY("AIF2CLK", SND_SOC_NOPM, 0, 0, aif2clk_late_ev,
  1227. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1228. SND_SOC_DAPM_PGA_E("Late DAC1L Enable PGA", SND_SOC_NOPM, 0, 0, NULL, 0,
  1229. late_enable_ev, SND_SOC_DAPM_PRE_PMU),
  1230. SND_SOC_DAPM_PGA_E("Late DAC1R Enable PGA", SND_SOC_NOPM, 0, 0, NULL, 0,
  1231. late_enable_ev, SND_SOC_DAPM_PRE_PMU),
  1232. SND_SOC_DAPM_PGA_E("Late DAC2L Enable PGA", SND_SOC_NOPM, 0, 0, NULL, 0,
  1233. late_enable_ev, SND_SOC_DAPM_PRE_PMU),
  1234. SND_SOC_DAPM_PGA_E("Late DAC2R Enable PGA", SND_SOC_NOPM, 0, 0, NULL, 0,
  1235. late_enable_ev, SND_SOC_DAPM_PRE_PMU),
  1236. SND_SOC_DAPM_PGA_E("Direct Voice", SND_SOC_NOPM, 0, 0, NULL, 0,
  1237. late_enable_ev, SND_SOC_DAPM_PRE_PMU),
  1238. SND_SOC_DAPM_MIXER_E("SPKL", WM8994_POWER_MANAGEMENT_3, 8, 0,
  1239. left_speaker_mixer, ARRAY_SIZE(left_speaker_mixer),
  1240. late_enable_ev, SND_SOC_DAPM_PRE_PMU),
  1241. SND_SOC_DAPM_MIXER_E("SPKR", WM8994_POWER_MANAGEMENT_3, 9, 0,
  1242. right_speaker_mixer, ARRAY_SIZE(right_speaker_mixer),
  1243. late_enable_ev, SND_SOC_DAPM_PRE_PMU),
  1244. SND_SOC_DAPM_MUX_E("Left Headphone Mux", SND_SOC_NOPM, 0, 0, &wm_hubs_hpl_mux,
  1245. late_enable_ev, SND_SOC_DAPM_PRE_PMU),
  1246. SND_SOC_DAPM_MUX_E("Right Headphone Mux", SND_SOC_NOPM, 0, 0, &wm_hubs_hpr_mux,
  1247. late_enable_ev, SND_SOC_DAPM_PRE_PMU),
  1248. SND_SOC_DAPM_POST("Late Disable PGA", late_disable_ev)
  1249. };
  1250. static const struct snd_soc_dapm_widget wm8994_lateclk_widgets[] = {
  1251. SND_SOC_DAPM_SUPPLY("AIF1CLK", WM8994_AIF1_CLOCKING_1, 0, 0, aif1clk_ev,
  1252. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_PRE_PMD),
  1253. SND_SOC_DAPM_SUPPLY("AIF2CLK", WM8994_AIF2_CLOCKING_1, 0, 0, aif2clk_ev,
  1254. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_PRE_PMD),
  1255. SND_SOC_DAPM_PGA("Direct Voice", SND_SOC_NOPM, 0, 0, NULL, 0),
  1256. SND_SOC_DAPM_MIXER("SPKL", WM8994_POWER_MANAGEMENT_3, 8, 0,
  1257. left_speaker_mixer, ARRAY_SIZE(left_speaker_mixer)),
  1258. SND_SOC_DAPM_MIXER("SPKR", WM8994_POWER_MANAGEMENT_3, 9, 0,
  1259. right_speaker_mixer, ARRAY_SIZE(right_speaker_mixer)),
  1260. SND_SOC_DAPM_MUX("Left Headphone Mux", SND_SOC_NOPM, 0, 0, &wm_hubs_hpl_mux),
  1261. SND_SOC_DAPM_MUX("Right Headphone Mux", SND_SOC_NOPM, 0, 0, &wm_hubs_hpr_mux),
  1262. };
  1263. static const struct snd_soc_dapm_widget wm8994_dac_revd_widgets[] = {
  1264. SND_SOC_DAPM_DAC_E("DAC2L", NULL, SND_SOC_NOPM, 3, 0,
  1265. dac_ev, SND_SOC_DAPM_PRE_PMU),
  1266. SND_SOC_DAPM_DAC_E("DAC2R", NULL, SND_SOC_NOPM, 2, 0,
  1267. dac_ev, SND_SOC_DAPM_PRE_PMU),
  1268. SND_SOC_DAPM_DAC_E("DAC1L", NULL, SND_SOC_NOPM, 1, 0,
  1269. dac_ev, SND_SOC_DAPM_PRE_PMU),
  1270. SND_SOC_DAPM_DAC_E("DAC1R", NULL, SND_SOC_NOPM, 0, 0,
  1271. dac_ev, SND_SOC_DAPM_PRE_PMU),
  1272. };
  1273. static const struct snd_soc_dapm_widget wm8994_dac_widgets[] = {
  1274. SND_SOC_DAPM_DAC("DAC2L", NULL, WM8994_POWER_MANAGEMENT_5, 3, 0),
  1275. SND_SOC_DAPM_DAC("DAC2R", NULL, WM8994_POWER_MANAGEMENT_5, 2, 0),
  1276. SND_SOC_DAPM_DAC("DAC1L", NULL, WM8994_POWER_MANAGEMENT_5, 1, 0),
  1277. SND_SOC_DAPM_DAC("DAC1R", NULL, WM8994_POWER_MANAGEMENT_5, 0, 0),
  1278. };
  1279. static const struct snd_soc_dapm_widget wm8994_adc_revd_widgets[] = {
  1280. SND_SOC_DAPM_VIRT_MUX_E("ADCL Mux", WM8994_POWER_MANAGEMENT_4, 1, 0, &adcl_mux,
  1281. adc_mux_ev, SND_SOC_DAPM_PRE_PMU),
  1282. SND_SOC_DAPM_VIRT_MUX_E("ADCR Mux", WM8994_POWER_MANAGEMENT_4, 0, 0, &adcr_mux,
  1283. adc_mux_ev, SND_SOC_DAPM_PRE_PMU),
  1284. };
  1285. static const struct snd_soc_dapm_widget wm8994_adc_widgets[] = {
  1286. SND_SOC_DAPM_VIRT_MUX("ADCL Mux", WM8994_POWER_MANAGEMENT_4, 1, 0, &adcl_mux),
  1287. SND_SOC_DAPM_VIRT_MUX("ADCR Mux", WM8994_POWER_MANAGEMENT_4, 0, 0, &adcr_mux),
  1288. };
  1289. static const struct snd_soc_dapm_widget wm8994_dapm_widgets[] = {
  1290. SND_SOC_DAPM_INPUT("DMIC1DAT"),
  1291. SND_SOC_DAPM_INPUT("DMIC2DAT"),
  1292. SND_SOC_DAPM_INPUT("Clock"),
  1293. SND_SOC_DAPM_SUPPLY_S("MICBIAS Supply", 1, SND_SOC_NOPM, 0, 0, micbias_ev,
  1294. SND_SOC_DAPM_PRE_PMU),
  1295. SND_SOC_DAPM_SUPPLY("VMID", SND_SOC_NOPM, 0, 0, vmid_event,
  1296. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1297. SND_SOC_DAPM_SUPPLY("CLK_SYS", SND_SOC_NOPM, 0, 0, clk_sys_event,
  1298. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD),
  1299. SND_SOC_DAPM_SUPPLY("DSP1CLK", SND_SOC_NOPM, 3, 0, NULL, 0),
  1300. SND_SOC_DAPM_SUPPLY("DSP2CLK", SND_SOC_NOPM, 2, 0, NULL, 0),
  1301. SND_SOC_DAPM_SUPPLY("DSPINTCLK", SND_SOC_NOPM, 1, 0, NULL, 0),
  1302. SND_SOC_DAPM_AIF_OUT("AIF1ADC1L", NULL,
  1303. 0, SND_SOC_NOPM, 9, 0),
  1304. SND_SOC_DAPM_AIF_OUT("AIF1ADC1R", NULL,
  1305. 0, SND_SOC_NOPM, 8, 0),
  1306. SND_SOC_DAPM_AIF_IN_E("AIF1DAC1L", NULL, 0,
  1307. SND_SOC_NOPM, 9, 0, wm8958_aif_ev,
  1308. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  1309. SND_SOC_DAPM_AIF_IN_E("AIF1DAC1R", NULL, 0,
  1310. SND_SOC_NOPM, 8, 0, wm8958_aif_ev,
  1311. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  1312. SND_SOC_DAPM_AIF_OUT("AIF1ADC2L", NULL,
  1313. 0, SND_SOC_NOPM, 11, 0),
  1314. SND_SOC_DAPM_AIF_OUT("AIF1ADC2R", NULL,
  1315. 0, SND_SOC_NOPM, 10, 0),
  1316. SND_SOC_DAPM_AIF_IN_E("AIF1DAC2L", NULL, 0,
  1317. SND_SOC_NOPM, 11, 0, wm8958_aif_ev,
  1318. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  1319. SND_SOC_DAPM_AIF_IN_E("AIF1DAC2R", NULL, 0,
  1320. SND_SOC_NOPM, 10, 0, wm8958_aif_ev,
  1321. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  1322. SND_SOC_DAPM_MIXER("AIF1ADC1L Mixer", SND_SOC_NOPM, 0, 0,
  1323. aif1adc1l_mix, ARRAY_SIZE(aif1adc1l_mix)),
  1324. SND_SOC_DAPM_MIXER("AIF1ADC1R Mixer", SND_SOC_NOPM, 0, 0,
  1325. aif1adc1r_mix, ARRAY_SIZE(aif1adc1r_mix)),
  1326. SND_SOC_DAPM_MIXER("AIF1ADC2L Mixer", SND_SOC_NOPM, 0, 0,
  1327. aif1adc2l_mix, ARRAY_SIZE(aif1adc2l_mix)),
  1328. SND_SOC_DAPM_MIXER("AIF1ADC2R Mixer", SND_SOC_NOPM, 0, 0,
  1329. aif1adc2r_mix, ARRAY_SIZE(aif1adc2r_mix)),
  1330. SND_SOC_DAPM_MIXER("AIF2DAC2L Mixer", SND_SOC_NOPM, 0, 0,
  1331. aif2dac2l_mix, ARRAY_SIZE(aif2dac2l_mix)),
  1332. SND_SOC_DAPM_MIXER("AIF2DAC2R Mixer", SND_SOC_NOPM, 0, 0,
  1333. aif2dac2r_mix, ARRAY_SIZE(aif2dac2r_mix)),
  1334. SND_SOC_DAPM_MUX("Left Sidetone", SND_SOC_NOPM, 0, 0, &sidetone1_mux),
  1335. SND_SOC_DAPM_MUX("Right Sidetone", SND_SOC_NOPM, 0, 0, &sidetone2_mux),
  1336. SND_SOC_DAPM_MIXER("DAC1L Mixer", SND_SOC_NOPM, 0, 0,
  1337. dac1l_mix, ARRAY_SIZE(dac1l_mix)),
  1338. SND_SOC_DAPM_MIXER("DAC1R Mixer", SND_SOC_NOPM, 0, 0,
  1339. dac1r_mix, ARRAY_SIZE(dac1r_mix)),
  1340. SND_SOC_DAPM_AIF_OUT("AIF2ADCL", NULL, 0,
  1341. SND_SOC_NOPM, 13, 0),
  1342. SND_SOC_DAPM_AIF_OUT("AIF2ADCR", NULL, 0,
  1343. SND_SOC_NOPM, 12, 0),
  1344. SND_SOC_DAPM_AIF_IN_E("AIF2DACL", NULL, 0,
  1345. SND_SOC_NOPM, 13, 0, wm8958_aif_ev,
  1346. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD),
  1347. SND_SOC_DAPM_AIF_IN_E("AIF2DACR", NULL, 0,
  1348. SND_SOC_NOPM, 12, 0, wm8958_aif_ev,
  1349. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD),
  1350. SND_SOC_DAPM_AIF_IN("AIF1DACDAT", NULL, 0, SND_SOC_NOPM, 0, 0),
  1351. SND_SOC_DAPM_AIF_IN("AIF2DACDAT", NULL, 0, SND_SOC_NOPM, 0, 0),
  1352. SND_SOC_DAPM_AIF_OUT("AIF1ADCDAT", NULL, 0, SND_SOC_NOPM, 0, 0),
  1353. SND_SOC_DAPM_AIF_OUT("AIF2ADCDAT", NULL, 0, SND_SOC_NOPM, 0, 0),
  1354. SND_SOC_DAPM_MUX("AIF1DAC Mux", SND_SOC_NOPM, 0, 0, &aif1dac_mux),
  1355. SND_SOC_DAPM_MUX("AIF2DAC Mux", SND_SOC_NOPM, 0, 0, &aif2dac_mux),
  1356. SND_SOC_DAPM_MUX("AIF2ADC Mux", SND_SOC_NOPM, 0, 0, &aif2adc_mux),
  1357. SND_SOC_DAPM_AIF_IN("AIF3DACDAT", NULL, 0, SND_SOC_NOPM, 0, 0),
  1358. SND_SOC_DAPM_AIF_OUT("AIF3ADCDAT", NULL, 0, SND_SOC_NOPM, 0, 0),
  1359. SND_SOC_DAPM_SUPPLY("TOCLK", WM8994_CLOCKING_1, 4, 0, NULL, 0),
  1360. SND_SOC_DAPM_ADC("DMIC2L", NULL, WM8994_POWER_MANAGEMENT_4, 5, 0),
  1361. SND_SOC_DAPM_ADC("DMIC2R", NULL, WM8994_POWER_MANAGEMENT_4, 4, 0),
  1362. SND_SOC_DAPM_ADC("DMIC1L", NULL, WM8994_POWER_MANAGEMENT_4, 3, 0),
  1363. SND_SOC_DAPM_ADC("DMIC1R", NULL, WM8994_POWER_MANAGEMENT_4, 2, 0),
  1364. /* Power is done with the muxes since the ADC power also controls the
  1365. * downsampling chain, the chip will automatically manage the analogue
  1366. * specific portions.
  1367. */
  1368. SND_SOC_DAPM_ADC("ADCL", NULL, SND_SOC_NOPM, 1, 0),
  1369. SND_SOC_DAPM_ADC("ADCR", NULL, SND_SOC_NOPM, 0, 0),
  1370. SND_SOC_DAPM_POST("Debug log", post_ev),
  1371. };
  1372. static const struct snd_soc_dapm_widget wm8994_specific_dapm_widgets[] = {
  1373. SND_SOC_DAPM_MUX("AIF3ADC Mux", SND_SOC_NOPM, 0, 0, &wm8994_aif3adc_mux),
  1374. };
  1375. static const struct snd_soc_dapm_widget wm8958_dapm_widgets[] = {
  1376. SND_SOC_DAPM_SUPPLY("AIF3", WM8994_POWER_MANAGEMENT_6, 5, 1, NULL, 0),
  1377. SND_SOC_DAPM_MUX("Mono PCM Out Mux", SND_SOC_NOPM, 0, 0, &mono_pcm_out_mux),
  1378. SND_SOC_DAPM_MUX("AIF2DACL Mux", SND_SOC_NOPM, 0, 0, &aif2dacl_src_mux),
  1379. SND_SOC_DAPM_MUX("AIF2DACR Mux", SND_SOC_NOPM, 0, 0, &aif2dacr_src_mux),
  1380. SND_SOC_DAPM_MUX("AIF3ADC Mux", SND_SOC_NOPM, 0, 0, &wm8958_aif3adc_mux),
  1381. };
  1382. static const struct snd_soc_dapm_route intercon[] = {
  1383. { "CLK_SYS", NULL, "AIF1CLK", check_clk_sys },
  1384. { "CLK_SYS", NULL, "AIF2CLK", check_clk_sys },
  1385. { "DSP1CLK", NULL, "CLK_SYS" },
  1386. { "DSP2CLK", NULL, "CLK_SYS" },
  1387. { "DSPINTCLK", NULL, "CLK_SYS" },
  1388. { "AIF1ADC1L", NULL, "AIF1CLK" },
  1389. { "AIF1ADC1L", NULL, "DSP1CLK" },
  1390. { "AIF1ADC1R", NULL, "AIF1CLK" },
  1391. { "AIF1ADC1R", NULL, "DSP1CLK" },
  1392. { "AIF1ADC1R", NULL, "DSPINTCLK" },
  1393. { "AIF1DAC1L", NULL, "AIF1CLK" },
  1394. { "AIF1DAC1L", NULL, "DSP1CLK" },
  1395. { "AIF1DAC1R", NULL, "AIF1CLK" },
  1396. { "AIF1DAC1R", NULL, "DSP1CLK" },
  1397. { "AIF1DAC1R", NULL, "DSPINTCLK" },
  1398. { "AIF1ADC2L", NULL, "AIF1CLK" },
  1399. { "AIF1ADC2L", NULL, "DSP1CLK" },
  1400. { "AIF1ADC2R", NULL, "AIF1CLK" },
  1401. { "AIF1ADC2R", NULL, "DSP1CLK" },
  1402. { "AIF1ADC2R", NULL, "DSPINTCLK" },
  1403. { "AIF1DAC2L", NULL, "AIF1CLK" },
  1404. { "AIF1DAC2L", NULL, "DSP1CLK" },
  1405. { "AIF1DAC2R", NULL, "AIF1CLK" },
  1406. { "AIF1DAC2R", NULL, "DSP1CLK" },
  1407. { "AIF1DAC2R", NULL, "DSPINTCLK" },
  1408. { "AIF2ADCL", NULL, "AIF2CLK" },
  1409. { "AIF2ADCL", NULL, "DSP2CLK" },
  1410. { "AIF2ADCR", NULL, "AIF2CLK" },
  1411. { "AIF2ADCR", NULL, "DSP2CLK" },
  1412. { "AIF2ADCR", NULL, "DSPINTCLK" },
  1413. { "AIF2DACL", NULL, "AIF2CLK" },
  1414. { "AIF2DACL", NULL, "DSP2CLK" },
  1415. { "AIF2DACR", NULL, "AIF2CLK" },
  1416. { "AIF2DACR", NULL, "DSP2CLK" },
  1417. { "AIF2DACR", NULL, "DSPINTCLK" },
  1418. { "DMIC1L", NULL, "DMIC1DAT" },
  1419. { "DMIC1L", NULL, "CLK_SYS" },
  1420. { "DMIC1R", NULL, "DMIC1DAT" },
  1421. { "DMIC1R", NULL, "CLK_SYS" },
  1422. { "DMIC2L", NULL, "DMIC2DAT" },
  1423. { "DMIC2L", NULL, "CLK_SYS" },
  1424. { "DMIC2R", NULL, "DMIC2DAT" },
  1425. { "DMIC2R", NULL, "CLK_SYS" },
  1426. { "ADCL", NULL, "AIF1CLK" },
  1427. { "ADCL", NULL, "DSP1CLK" },
  1428. { "ADCL", NULL, "DSPINTCLK" },
  1429. { "ADCR", NULL, "AIF1CLK" },
  1430. { "ADCR", NULL, "DSP1CLK" },
  1431. { "ADCR", NULL, "DSPINTCLK" },
  1432. { "ADCL Mux", "ADC", "ADCL" },
  1433. { "ADCL Mux", "DMIC", "DMIC1L" },
  1434. { "ADCR Mux", "ADC", "ADCR" },
  1435. { "ADCR Mux", "DMIC", "DMIC1R" },
  1436. { "DAC1L", NULL, "AIF1CLK" },
  1437. { "DAC1L", NULL, "DSP1CLK" },
  1438. { "DAC1L", NULL, "DSPINTCLK" },
  1439. { "DAC1R", NULL, "AIF1CLK" },
  1440. { "DAC1R", NULL, "DSP1CLK" },
  1441. { "DAC1R", NULL, "DSPINTCLK" },
  1442. { "DAC2L", NULL, "AIF2CLK" },
  1443. { "DAC2L", NULL, "DSP2CLK" },
  1444. { "DAC2L", NULL, "DSPINTCLK" },
  1445. { "DAC2R", NULL, "AIF2DACR" },
  1446. { "DAC2R", NULL, "AIF2CLK" },
  1447. { "DAC2R", NULL, "DSP2CLK" },
  1448. { "DAC2R", NULL, "DSPINTCLK" },
  1449. { "TOCLK", NULL, "CLK_SYS" },
  1450. { "AIF1DACDAT", NULL, "AIF1 Playback" },
  1451. { "AIF2DACDAT", NULL, "AIF2 Playback" },
  1452. { "AIF3DACDAT", NULL, "AIF3 Playback" },
  1453. { "AIF1 Capture", NULL, "AIF1ADCDAT" },
  1454. { "AIF2 Capture", NULL, "AIF2ADCDAT" },
  1455. { "AIF3 Capture", NULL, "AIF3ADCDAT" },
  1456. /* AIF1 outputs */
  1457. { "AIF1ADC1L", NULL, "AIF1ADC1L Mixer" },
  1458. { "AIF1ADC1L Mixer", "ADC/DMIC Switch", "ADCL Mux" },
  1459. { "AIF1ADC1L Mixer", "AIF2 Switch", "AIF2DACL" },
  1460. { "AIF1ADC1R", NULL, "AIF1ADC1R Mixer" },
  1461. { "AIF1ADC1R Mixer", "ADC/DMIC Switch", "ADCR Mux" },
  1462. { "AIF1ADC1R Mixer", "AIF2 Switch", "AIF2DACR" },
  1463. { "AIF1ADC2L", NULL, "AIF1ADC2L Mixer" },
  1464. { "AIF1ADC2L Mixer", "DMIC Switch", "DMIC2L" },
  1465. { "AIF1ADC2L Mixer", "AIF2 Switch", "AIF2DACL" },
  1466. { "AIF1ADC2R", NULL, "AIF1ADC2R Mixer" },
  1467. { "AIF1ADC2R Mixer", "DMIC Switch", "DMIC2R" },
  1468. { "AIF1ADC2R Mixer", "AIF2 Switch", "AIF2DACR" },
  1469. /* Pin level routing for AIF3 */
  1470. { "AIF1DAC1L", NULL, "AIF1DAC Mux" },
  1471. { "AIF1DAC1R", NULL, "AIF1DAC Mux" },
  1472. { "AIF1DAC2L", NULL, "AIF1DAC Mux" },
  1473. { "AIF1DAC2R", NULL, "AIF1DAC Mux" },
  1474. { "AIF1DAC Mux", "AIF1DACDAT", "AIF1DACDAT" },
  1475. { "AIF1DAC Mux", "AIF3DACDAT", "AIF3DACDAT" },
  1476. { "AIF2DAC Mux", "AIF2DACDAT", "AIF2DACDAT" },
  1477. { "AIF2DAC Mux", "AIF3DACDAT", "AIF3DACDAT" },
  1478. { "AIF2ADC Mux", "AIF2ADCDAT", "AIF2ADCL" },
  1479. { "AIF2ADC Mux", "AIF2ADCDAT", "AIF2ADCR" },
  1480. { "AIF2ADC Mux", "AIF3DACDAT", "AIF3ADCDAT" },
  1481. /* DAC1 inputs */
  1482. { "DAC1L Mixer", "AIF2 Switch", "AIF2DACL" },
  1483. { "DAC1L Mixer", "AIF1.2 Switch", "AIF1DAC2L" },
  1484. { "DAC1L Mixer", "AIF1.1 Switch", "AIF1DAC1L" },
  1485. { "DAC1L Mixer", "Left Sidetone Switch", "Left Sidetone" },
  1486. { "DAC1L Mixer", "Right Sidetone Switch", "Right Sidetone" },
  1487. { "DAC1R Mixer", "AIF2 Switch", "AIF2DACR" },
  1488. { "DAC1R Mixer", "AIF1.2 Switch", "AIF1DAC2R" },
  1489. { "DAC1R Mixer", "AIF1.1 Switch", "AIF1DAC1R" },
  1490. { "DAC1R Mixer", "Left Sidetone Switch", "Left Sidetone" },
  1491. { "DAC1R Mixer", "Right Sidetone Switch", "Right Sidetone" },
  1492. /* DAC2/AIF2 outputs */
  1493. { "AIF2ADCL", NULL, "AIF2DAC2L Mixer" },
  1494. { "AIF2DAC2L Mixer", "AIF2 Switch", "AIF2DACL" },
  1495. { "AIF2DAC2L Mixer", "AIF1.2 Switch", "AIF1DAC2L" },
  1496. { "AIF2DAC2L Mixer", "AIF1.1 Switch", "AIF1DAC1L" },
  1497. { "AIF2DAC2L Mixer", "Left Sidetone Switch", "Left Sidetone" },
  1498. { "AIF2DAC2L Mixer", "Right Sidetone Switch", "Right Sidetone" },
  1499. { "AIF2ADCR", NULL, "AIF2DAC2R Mixer" },
  1500. { "AIF2DAC2R Mixer", "AIF2 Switch", "AIF2DACR" },
  1501. { "AIF2DAC2R Mixer", "AIF1.2 Switch", "AIF1DAC2R" },
  1502. { "AIF2DAC2R Mixer", "AIF1.1 Switch", "AIF1DAC1R" },
  1503. { "AIF2DAC2R Mixer", "Left Sidetone Switch", "Left Sidetone" },
  1504. { "AIF2DAC2R Mixer", "Right Sidetone Switch", "Right Sidetone" },
  1505. { "AIF1ADCDAT", NULL, "AIF1ADC1L" },
  1506. { "AIF1ADCDAT", NULL, "AIF1ADC1R" },
  1507. { "AIF1ADCDAT", NULL, "AIF1ADC2L" },
  1508. { "AIF1ADCDAT", NULL, "AIF1ADC2R" },
  1509. { "AIF2ADCDAT", NULL, "AIF2ADC Mux" },
  1510. /* AIF3 output */
  1511. { "AIF3ADCDAT", "AIF1ADCDAT", "AIF1ADC1L" },
  1512. { "AIF3ADCDAT", "AIF1ADCDAT", "AIF1ADC1R" },
  1513. { "AIF3ADCDAT", "AIF1ADCDAT", "AIF1ADC2L" },
  1514. { "AIF3ADCDAT", "AIF1ADCDAT", "AIF1ADC2R" },
  1515. { "AIF3ADCDAT", "AIF2ADCDAT", "AIF2ADCL" },
  1516. { "AIF3ADCDAT", "AIF2ADCDAT", "AIF2ADCR" },
  1517. { "AIF3ADCDAT", "AIF2DACDAT", "AIF2DACL" },
  1518. { "AIF3ADCDAT", "AIF2DACDAT", "AIF2DACR" },
  1519. /* Sidetone */
  1520. { "Left Sidetone", "ADC/DMIC1", "ADCL Mux" },
  1521. { "Left Sidetone", "DMIC2", "DMIC2L" },
  1522. { "Right Sidetone", "ADC/DMIC1", "ADCR Mux" },
  1523. { "Right Sidetone", "DMIC2", "DMIC2R" },
  1524. /* Output stages */
  1525. { "Left Output Mixer", "DAC Switch", "DAC1L" },
  1526. { "Right Output Mixer", "DAC Switch", "DAC1R" },
  1527. { "SPKL", "DAC1 Switch", "DAC1L" },
  1528. { "SPKL", "DAC2 Switch", "DAC2L" },
  1529. { "SPKR", "DAC1 Switch", "DAC1R" },
  1530. { "SPKR", "DAC2 Switch", "DAC2R" },
  1531. { "Left Headphone Mux", "DAC", "DAC1L" },
  1532. { "Right Headphone Mux", "DAC", "DAC1R" },
  1533. };
  1534. static const struct snd_soc_dapm_route wm8994_lateclk_revd_intercon[] = {
  1535. { "DAC1L", NULL, "Late DAC1L Enable PGA" },
  1536. { "Late DAC1L Enable PGA", NULL, "DAC1L Mixer" },
  1537. { "DAC1R", NULL, "Late DAC1R Enable PGA" },
  1538. { "Late DAC1R Enable PGA", NULL, "DAC1R Mixer" },
  1539. { "DAC2L", NULL, "Late DAC2L Enable PGA" },
  1540. { "Late DAC2L Enable PGA", NULL, "AIF2DAC2L Mixer" },
  1541. { "DAC2R", NULL, "Late DAC2R Enable PGA" },
  1542. { "Late DAC2R Enable PGA", NULL, "AIF2DAC2R Mixer" }
  1543. };
  1544. static const struct snd_soc_dapm_route wm8994_lateclk_intercon[] = {
  1545. { "DAC1L", NULL, "DAC1L Mixer" },
  1546. { "DAC1R", NULL, "DAC1R Mixer" },
  1547. { "DAC2L", NULL, "AIF2DAC2L Mixer" },
  1548. { "DAC2R", NULL, "AIF2DAC2R Mixer" },
  1549. };
  1550. static const struct snd_soc_dapm_route wm8994_revd_intercon[] = {
  1551. { "AIF1DACDAT", NULL, "AIF2DACDAT" },
  1552. { "AIF2DACDAT", NULL, "AIF1DACDAT" },
  1553. { "AIF1ADCDAT", NULL, "AIF2ADCDAT" },
  1554. { "AIF2ADCDAT", NULL, "AIF1ADCDAT" },
  1555. { "MICBIAS1", NULL, "CLK_SYS" },
  1556. { "MICBIAS1", NULL, "MICBIAS Supply" },
  1557. { "MICBIAS2", NULL, "CLK_SYS" },
  1558. { "MICBIAS2", NULL, "MICBIAS Supply" },
  1559. };
  1560. static const struct snd_soc_dapm_route wm8994_intercon[] = {
  1561. { "AIF2DACL", NULL, "AIF2DAC Mux" },
  1562. { "AIF2DACR", NULL, "AIF2DAC Mux" },
  1563. { "MICBIAS1", NULL, "VMID" },
  1564. { "MICBIAS2", NULL, "VMID" },
  1565. };
  1566. static const struct snd_soc_dapm_route wm8958_intercon[] = {
  1567. { "AIF2DACL", NULL, "AIF2DACL Mux" },
  1568. { "AIF2DACR", NULL, "AIF2DACR Mux" },
  1569. { "AIF2DACL Mux", "AIF2", "AIF2DAC Mux" },
  1570. { "AIF2DACL Mux", "AIF3", "AIF3DACDAT" },
  1571. { "AIF2DACR Mux", "AIF2", "AIF2DAC Mux" },
  1572. { "AIF2DACR Mux", "AIF3", "AIF3DACDAT" },
  1573. { "AIF3DACDAT", NULL, "AIF3" },
  1574. { "AIF3ADCDAT", NULL, "AIF3" },
  1575. { "Mono PCM Out Mux", "AIF2ADCL", "AIF2ADCL" },
  1576. { "Mono PCM Out Mux", "AIF2ADCR", "AIF2ADCR" },
  1577. { "AIF3ADC Mux", "Mono PCM", "Mono PCM Out Mux" },
  1578. };
  1579. /* The size in bits of the FLL divide multiplied by 10
  1580. * to allow rounding later */
  1581. #define FIXED_FLL_SIZE ((1 << 16) * 10)
  1582. struct fll_div {
  1583. u16 outdiv;
  1584. u16 n;
  1585. u16 k;
  1586. u16 clk_ref_div;
  1587. u16 fll_fratio;
  1588. };
  1589. static int wm8994_get_fll_config(struct fll_div *fll,
  1590. int freq_in, int freq_out)
  1591. {
  1592. u64 Kpart;
  1593. unsigned int K, Ndiv, Nmod;
  1594. pr_debug("FLL input=%dHz, output=%dHz\n", freq_in, freq_out);
  1595. /* Scale the input frequency down to <= 13.5MHz */
  1596. fll->clk_ref_div = 0;
  1597. while (freq_in > 13500000) {
  1598. fll->clk_ref_div++;
  1599. freq_in /= 2;
  1600. if (fll->clk_ref_div > 3)
  1601. return -EINVAL;
  1602. }
  1603. pr_debug("CLK_REF_DIV=%d, Fref=%dHz\n", fll->clk_ref_div, freq_in);
  1604. /* Scale the output to give 90MHz<=Fvco<=100MHz */
  1605. fll->outdiv = 3;
  1606. while (freq_out * (fll->outdiv + 1) < 90000000) {
  1607. fll->outdiv++;
  1608. if (fll->outdiv > 63)
  1609. return -EINVAL;
  1610. }
  1611. freq_out *= fll->outdiv + 1;
  1612. pr_debug("OUTDIV=%d, Fvco=%dHz\n", fll->outdiv, freq_out);
  1613. if (freq_in > 1000000) {
  1614. fll->fll_fratio = 0;
  1615. } else if (freq_in > 256000) {
  1616. fll->fll_fratio = 1;
  1617. freq_in *= 2;
  1618. } else if (freq_in > 128000) {
  1619. fll->fll_fratio = 2;
  1620. freq_in *= 4;
  1621. } else if (freq_in > 64000) {
  1622. fll->fll_fratio = 3;
  1623. freq_in *= 8;
  1624. } else {
  1625. fll->fll_fratio = 4;
  1626. freq_in *= 16;
  1627. }
  1628. pr_debug("FLL_FRATIO=%d, Fref=%dHz\n", fll->fll_fratio, freq_in);
  1629. /* Now, calculate N.K */
  1630. Ndiv = freq_out / freq_in;
  1631. fll->n = Ndiv;
  1632. Nmod = freq_out % freq_in;
  1633. pr_debug("Nmod=%d\n", Nmod);
  1634. /* Calculate fractional part - scale up so we can round. */
  1635. Kpart = FIXED_FLL_SIZE * (long long)Nmod;
  1636. do_div(Kpart, freq_in);
  1637. K = Kpart & 0xFFFFFFFF;
  1638. if ((K % 10) >= 5)
  1639. K += 5;
  1640. /* Move down to proper range now rounding is done */
  1641. fll->k = K / 10;
  1642. pr_debug("N=%x K=%x\n", fll->n, fll->k);
  1643. return 0;
  1644. }
  1645. static int _wm8994_set_fll(struct snd_soc_codec *codec, int id, int src,
  1646. unsigned int freq_in, unsigned int freq_out)
  1647. {
  1648. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  1649. struct wm8994 *control = wm8994->wm8994;
  1650. int reg_offset, ret;
  1651. struct fll_div fll;
  1652. u16 reg, clk1, aif_reg, aif_src;
  1653. unsigned long timeout;
  1654. bool was_enabled;
  1655. switch (id) {
  1656. case WM8994_FLL1:
  1657. reg_offset = 0;
  1658. id = 0;
  1659. aif_src = 0x10;
  1660. break;
  1661. case WM8994_FLL2:
  1662. reg_offset = 0x20;
  1663. id = 1;
  1664. aif_src = 0x18;
  1665. break;
  1666. default:
  1667. return -EINVAL;
  1668. }
  1669. reg = snd_soc_read(codec, WM8994_FLL1_CONTROL_1 + reg_offset);
  1670. was_enabled = reg & WM8994_FLL1_ENA;
  1671. switch (src) {
  1672. case 0:
  1673. /* Allow no source specification when stopping */
  1674. if (freq_out)
  1675. return -EINVAL;
  1676. src = wm8994->fll[id].src;
  1677. break;
  1678. case WM8994_FLL_SRC_MCLK1:
  1679. case WM8994_FLL_SRC_MCLK2:
  1680. case WM8994_FLL_SRC_LRCLK:
  1681. case WM8994_FLL_SRC_BCLK:
  1682. break;
  1683. default:
  1684. return -EINVAL;
  1685. }
  1686. /* Are we changing anything? */
  1687. if (wm8994->fll[id].src == src &&
  1688. wm8994->fll[id].in == freq_in && wm8994->fll[id].out == freq_out)
  1689. return 0;
  1690. /* If we're stopping the FLL redo the old config - no
  1691. * registers will actually be written but we avoid GCC flow
  1692. * analysis bugs spewing warnings.
  1693. */
  1694. if (freq_out)
  1695. ret = wm8994_get_fll_config(&fll, freq_in, freq_out);
  1696. else
  1697. ret = wm8994_get_fll_config(&fll, wm8994->fll[id].in,
  1698. wm8994->fll[id].out);
  1699. if (ret < 0)
  1700. return ret;
  1701. /* Make sure that we're not providing SYSCLK right now */
  1702. clk1 = snd_soc_read(codec, WM8994_CLOCKING_1);
  1703. if (clk1 & WM8994_SYSCLK_SRC)
  1704. aif_reg = WM8994_AIF2_CLOCKING_1;
  1705. else
  1706. aif_reg = WM8994_AIF1_CLOCKING_1;
  1707. reg = snd_soc_read(codec, aif_reg);
  1708. if ((reg & WM8994_AIF1CLK_ENA) &&
  1709. (reg & WM8994_AIF1CLK_SRC_MASK) == aif_src) {
  1710. dev_err(codec->dev, "FLL%d is currently providing SYSCLK\n",
  1711. id + 1);
  1712. return -EBUSY;
  1713. }
  1714. /* We always need to disable the FLL while reconfiguring */
  1715. snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_1 + reg_offset,
  1716. WM8994_FLL1_ENA, 0);
  1717. if (wm8994->fll_byp && src == WM8994_FLL_SRC_BCLK &&
  1718. freq_in == freq_out && freq_out) {
  1719. dev_dbg(codec->dev, "Bypassing FLL%d\n", id + 1);
  1720. snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_5 + reg_offset,
  1721. WM8958_FLL1_BYP, WM8958_FLL1_BYP);
  1722. goto out;
  1723. }
  1724. reg = (fll.outdiv << WM8994_FLL1_OUTDIV_SHIFT) |
  1725. (fll.fll_fratio << WM8994_FLL1_FRATIO_SHIFT);
  1726. snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_2 + reg_offset,
  1727. WM8994_FLL1_OUTDIV_MASK |
  1728. WM8994_FLL1_FRATIO_MASK, reg);
  1729. snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_3 + reg_offset,
  1730. WM8994_FLL1_K_MASK, fll.k);
  1731. snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_4 + reg_offset,
  1732. WM8994_FLL1_N_MASK,
  1733. fll.n << WM8994_FLL1_N_SHIFT);
  1734. snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_5 + reg_offset,
  1735. WM8958_FLL1_BYP |
  1736. WM8994_FLL1_REFCLK_DIV_MASK |
  1737. WM8994_FLL1_REFCLK_SRC_MASK,
  1738. (fll.clk_ref_div << WM8994_FLL1_REFCLK_DIV_SHIFT) |
  1739. (src - 1));
  1740. /* Clear any pending completion from a previous failure */
  1741. try_wait_for_completion(&wm8994->fll_locked[id]);
  1742. /* Enable (with fractional mode if required) */
  1743. if (freq_out) {
  1744. /* Enable VMID if we need it */
  1745. if (!was_enabled) {
  1746. active_reference(codec);
  1747. switch (control->type) {
  1748. case WM8994:
  1749. vmid_reference(codec);
  1750. break;
  1751. case WM8958:
  1752. if (wm8994->revision < 1)
  1753. vmid_reference(codec);
  1754. break;
  1755. default:
  1756. break;
  1757. }
  1758. }
  1759. if (fll.k)
  1760. reg = WM8994_FLL1_ENA | WM8994_FLL1_FRAC;
  1761. else
  1762. reg = WM8994_FLL1_ENA;
  1763. snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_1 + reg_offset,
  1764. WM8994_FLL1_ENA | WM8994_FLL1_FRAC,
  1765. reg);
  1766. if (wm8994->fll_locked_irq) {
  1767. timeout = wait_for_completion_timeout(&wm8994->fll_locked[id],
  1768. msecs_to_jiffies(10));
  1769. if (timeout == 0)
  1770. dev_warn(codec->dev,
  1771. "Timed out waiting for FLL lock\n");
  1772. } else {
  1773. msleep(5);
  1774. }
  1775. } else {
  1776. if (was_enabled) {
  1777. switch (control->type) {
  1778. case WM8994:
  1779. vmid_dereference(codec);
  1780. break;
  1781. case WM8958:
  1782. if (wm8994->revision < 1)
  1783. vmid_dereference(codec);
  1784. break;
  1785. default:
  1786. break;
  1787. }
  1788. active_dereference(codec);
  1789. }
  1790. }
  1791. out:
  1792. wm8994->fll[id].in = freq_in;
  1793. wm8994->fll[id].out = freq_out;
  1794. wm8994->fll[id].src = src;
  1795. configure_clock(codec);
  1796. return 0;
  1797. }
  1798. static irqreturn_t wm8994_fll_locked_irq(int irq, void *data)
  1799. {
  1800. struct completion *completion = data;
  1801. complete(completion);
  1802. return IRQ_HANDLED;
  1803. }
  1804. static int opclk_divs[] = { 10, 20, 30, 40, 55, 60, 80, 120, 160 };
  1805. static int wm8994_set_fll(struct snd_soc_dai *dai, int id, int src,
  1806. unsigned int freq_in, unsigned int freq_out)
  1807. {
  1808. return _wm8994_set_fll(dai->codec, id, src, freq_in, freq_out);
  1809. }
  1810. static int wm8994_set_dai_sysclk(struct snd_soc_dai *dai,
  1811. int clk_id, unsigned int freq, int dir)
  1812. {
  1813. struct snd_soc_codec *codec = dai->codec;
  1814. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  1815. int i;
  1816. switch (dai->id) {
  1817. case 1:
  1818. case 2:
  1819. break;
  1820. default:
  1821. /* AIF3 shares clocking with AIF1/2 */
  1822. return -EINVAL;
  1823. }
  1824. switch (clk_id) {
  1825. case WM8994_SYSCLK_MCLK1:
  1826. wm8994->sysclk[dai->id - 1] = WM8994_SYSCLK_MCLK1;
  1827. wm8994->mclk[0] = freq;
  1828. dev_dbg(dai->dev, "AIF%d using MCLK1 at %uHz\n",
  1829. dai->id, freq);
  1830. break;
  1831. case WM8994_SYSCLK_MCLK2:
  1832. /* TODO: Set GPIO AF */
  1833. wm8994->sysclk[dai->id - 1] = WM8994_SYSCLK_MCLK2;
  1834. wm8994->mclk[1] = freq;
  1835. dev_dbg(dai->dev, "AIF%d using MCLK2 at %uHz\n",
  1836. dai->id, freq);
  1837. break;
  1838. case WM8994_SYSCLK_FLL1:
  1839. wm8994->sysclk[dai->id - 1] = WM8994_SYSCLK_FLL1;
  1840. dev_dbg(dai->dev, "AIF%d using FLL1\n", dai->id);
  1841. break;
  1842. case WM8994_SYSCLK_FLL2:
  1843. wm8994->sysclk[dai->id - 1] = WM8994_SYSCLK_FLL2;
  1844. dev_dbg(dai->dev, "AIF%d using FLL2\n", dai->id);
  1845. break;
  1846. case WM8994_SYSCLK_OPCLK:
  1847. /* Special case - a division (times 10) is given and
  1848. * no effect on main clocking.
  1849. */
  1850. if (freq) {
  1851. for (i = 0; i < ARRAY_SIZE(opclk_divs); i++)
  1852. if (opclk_divs[i] == freq)
  1853. break;
  1854. if (i == ARRAY_SIZE(opclk_divs))
  1855. return -EINVAL;
  1856. snd_soc_update_bits(codec, WM8994_CLOCKING_2,
  1857. WM8994_OPCLK_DIV_MASK, i);
  1858. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_2,
  1859. WM8994_OPCLK_ENA, WM8994_OPCLK_ENA);
  1860. } else {
  1861. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_2,
  1862. WM8994_OPCLK_ENA, 0);
  1863. }
  1864. default:
  1865. return -EINVAL;
  1866. }
  1867. configure_clock(codec);
  1868. return 0;
  1869. }
  1870. static int wm8994_set_bias_level(struct snd_soc_codec *codec,
  1871. enum snd_soc_bias_level level)
  1872. {
  1873. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  1874. struct wm8994 *control = wm8994->wm8994;
  1875. wm_hubs_set_bias_level(codec, level);
  1876. switch (level) {
  1877. case SND_SOC_BIAS_ON:
  1878. break;
  1879. case SND_SOC_BIAS_PREPARE:
  1880. /* MICBIAS into regulating mode */
  1881. switch (control->type) {
  1882. case WM8958:
  1883. case WM1811:
  1884. snd_soc_update_bits(codec, WM8958_MICBIAS1,
  1885. WM8958_MICB1_MODE, 0);
  1886. snd_soc_update_bits(codec, WM8958_MICBIAS2,
  1887. WM8958_MICB2_MODE, 0);
  1888. break;
  1889. default:
  1890. break;
  1891. }
  1892. if (codec->dapm.bias_level == SND_SOC_BIAS_STANDBY)
  1893. active_reference(codec);
  1894. break;
  1895. case SND_SOC_BIAS_STANDBY:
  1896. if (codec->dapm.bias_level == SND_SOC_BIAS_OFF) {
  1897. switch (control->type) {
  1898. case WM8958:
  1899. if (wm8994->revision == 0) {
  1900. /* Optimise performance for rev A */
  1901. snd_soc_update_bits(codec,
  1902. WM8958_CHARGE_PUMP_2,
  1903. WM8958_CP_DISCH,
  1904. WM8958_CP_DISCH);
  1905. }
  1906. break;
  1907. default:
  1908. break;
  1909. }
  1910. /* Discharge LINEOUT1 & 2 */
  1911. snd_soc_update_bits(codec, WM8994_ANTIPOP_1,
  1912. WM8994_LINEOUT1_DISCH |
  1913. WM8994_LINEOUT2_DISCH,
  1914. WM8994_LINEOUT1_DISCH |
  1915. WM8994_LINEOUT2_DISCH);
  1916. }
  1917. if (codec->dapm.bias_level == SND_SOC_BIAS_PREPARE)
  1918. active_dereference(codec);
  1919. /* MICBIAS into bypass mode on newer devices */
  1920. switch (control->type) {
  1921. case WM8958:
  1922. case WM1811:
  1923. snd_soc_update_bits(codec, WM8958_MICBIAS1,
  1924. WM8958_MICB1_MODE,
  1925. WM8958_MICB1_MODE);
  1926. snd_soc_update_bits(codec, WM8958_MICBIAS2,
  1927. WM8958_MICB2_MODE,
  1928. WM8958_MICB2_MODE);
  1929. break;
  1930. default:
  1931. break;
  1932. }
  1933. break;
  1934. case SND_SOC_BIAS_OFF:
  1935. if (codec->dapm.bias_level == SND_SOC_BIAS_STANDBY)
  1936. wm8994->cur_fw = NULL;
  1937. break;
  1938. }
  1939. codec->dapm.bias_level = level;
  1940. return 0;
  1941. }
  1942. int wm8994_vmid_mode(struct snd_soc_codec *codec, enum wm8994_vmid_mode mode)
  1943. {
  1944. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  1945. switch (mode) {
  1946. case WM8994_VMID_NORMAL:
  1947. if (wm8994->hubs.lineout1_se) {
  1948. snd_soc_dapm_disable_pin(&codec->dapm,
  1949. "LINEOUT1N Driver");
  1950. snd_soc_dapm_disable_pin(&codec->dapm,
  1951. "LINEOUT1P Driver");
  1952. }
  1953. if (wm8994->hubs.lineout2_se) {
  1954. snd_soc_dapm_disable_pin(&codec->dapm,
  1955. "LINEOUT2N Driver");
  1956. snd_soc_dapm_disable_pin(&codec->dapm,
  1957. "LINEOUT2P Driver");
  1958. }
  1959. /* Do the sync with the old mode to allow it to clean up */
  1960. snd_soc_dapm_sync(&codec->dapm);
  1961. wm8994->vmid_mode = mode;
  1962. break;
  1963. case WM8994_VMID_FORCE:
  1964. if (wm8994->hubs.lineout1_se) {
  1965. snd_soc_dapm_force_enable_pin(&codec->dapm,
  1966. "LINEOUT1N Driver");
  1967. snd_soc_dapm_force_enable_pin(&codec->dapm,
  1968. "LINEOUT1P Driver");
  1969. }
  1970. if (wm8994->hubs.lineout2_se) {
  1971. snd_soc_dapm_force_enable_pin(&codec->dapm,
  1972. "LINEOUT2N Driver");
  1973. snd_soc_dapm_force_enable_pin(&codec->dapm,
  1974. "LINEOUT2P Driver");
  1975. }
  1976. wm8994->vmid_mode = mode;
  1977. snd_soc_dapm_sync(&codec->dapm);
  1978. break;
  1979. default:
  1980. return -EINVAL;
  1981. }
  1982. return 0;
  1983. }
  1984. static int wm8994_set_dai_fmt(struct snd_soc_dai *dai, unsigned int fmt)
  1985. {
  1986. struct snd_soc_codec *codec = dai->codec;
  1987. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  1988. struct wm8994 *control = wm8994->wm8994;
  1989. int ms_reg;
  1990. int aif1_reg;
  1991. int ms = 0;
  1992. int aif1 = 0;
  1993. switch (dai->id) {
  1994. case 1:
  1995. ms_reg = WM8994_AIF1_MASTER_SLAVE;
  1996. aif1_reg = WM8994_AIF1_CONTROL_1;
  1997. break;
  1998. case 2:
  1999. ms_reg = WM8994_AIF2_MASTER_SLAVE;
  2000. aif1_reg = WM8994_AIF2_CONTROL_1;
  2001. break;
  2002. default:
  2003. return -EINVAL;
  2004. }
  2005. switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
  2006. case SND_SOC_DAIFMT_CBS_CFS:
  2007. break;
  2008. case SND_SOC_DAIFMT_CBM_CFM:
  2009. ms = WM8994_AIF1_MSTR;
  2010. break;
  2011. default:
  2012. return -EINVAL;
  2013. }
  2014. switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
  2015. case SND_SOC_DAIFMT_DSP_B:
  2016. aif1 |= WM8994_AIF1_LRCLK_INV;
  2017. case SND_SOC_DAIFMT_DSP_A:
  2018. aif1 |= 0x18;
  2019. break;
  2020. case SND_SOC_DAIFMT_I2S:
  2021. aif1 |= 0x10;
  2022. break;
  2023. case SND_SOC_DAIFMT_RIGHT_J:
  2024. break;
  2025. case SND_SOC_DAIFMT_LEFT_J:
  2026. aif1 |= 0x8;
  2027. break;
  2028. default:
  2029. return -EINVAL;
  2030. }
  2031. switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
  2032. case SND_SOC_DAIFMT_DSP_A:
  2033. case SND_SOC_DAIFMT_DSP_B:
  2034. /* frame inversion not valid for DSP modes */
  2035. switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
  2036. case SND_SOC_DAIFMT_NB_NF:
  2037. break;
  2038. case SND_SOC_DAIFMT_IB_NF:
  2039. aif1 |= WM8994_AIF1_BCLK_INV;
  2040. break;
  2041. default:
  2042. return -EINVAL;
  2043. }
  2044. break;
  2045. case SND_SOC_DAIFMT_I2S:
  2046. case SND_SOC_DAIFMT_RIGHT_J:
  2047. case SND_SOC_DAIFMT_LEFT_J:
  2048. switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
  2049. case SND_SOC_DAIFMT_NB_NF:
  2050. break;
  2051. case SND_SOC_DAIFMT_IB_IF:
  2052. aif1 |= WM8994_AIF1_BCLK_INV | WM8994_AIF1_LRCLK_INV;
  2053. break;
  2054. case SND_SOC_DAIFMT_IB_NF:
  2055. aif1 |= WM8994_AIF1_BCLK_INV;
  2056. break;
  2057. case SND_SOC_DAIFMT_NB_IF:
  2058. aif1 |= WM8994_AIF1_LRCLK_INV;
  2059. break;
  2060. default:
  2061. return -EINVAL;
  2062. }
  2063. break;
  2064. default:
  2065. return -EINVAL;
  2066. }
  2067. /* The AIF2 format configuration needs to be mirrored to AIF3
  2068. * on WM8958 if it's in use so just do it all the time. */
  2069. switch (control->type) {
  2070. case WM1811:
  2071. case WM8958:
  2072. if (dai->id == 2)
  2073. snd_soc_update_bits(codec, WM8958_AIF3_CONTROL_1,
  2074. WM8994_AIF1_LRCLK_INV |
  2075. WM8958_AIF3_FMT_MASK, aif1);
  2076. break;
  2077. default:
  2078. break;
  2079. }
  2080. snd_soc_update_bits(codec, aif1_reg,
  2081. WM8994_AIF1_BCLK_INV | WM8994_AIF1_LRCLK_INV |
  2082. WM8994_AIF1_FMT_MASK,
  2083. aif1);
  2084. snd_soc_update_bits(codec, ms_reg, WM8994_AIF1_MSTR,
  2085. ms);
  2086. return 0;
  2087. }
  2088. static struct {
  2089. int val, rate;
  2090. } srs[] = {
  2091. { 0, 8000 },
  2092. { 1, 11025 },
  2093. { 2, 12000 },
  2094. { 3, 16000 },
  2095. { 4, 22050 },
  2096. { 5, 24000 },
  2097. { 6, 32000 },
  2098. { 7, 44100 },
  2099. { 8, 48000 },
  2100. { 9, 88200 },
  2101. { 10, 96000 },
  2102. };
  2103. static int fs_ratios[] = {
  2104. 64, 128, 192, 256, 348, 512, 768, 1024, 1408, 1536
  2105. };
  2106. static int bclk_divs[] = {
  2107. 10, 15, 20, 30, 40, 50, 60, 80, 110, 120, 160, 220, 240, 320, 440, 480,
  2108. 640, 880, 960, 1280, 1760, 1920
  2109. };
  2110. static int wm8994_hw_params(struct snd_pcm_substream *substream,
  2111. struct snd_pcm_hw_params *params,
  2112. struct snd_soc_dai *dai)
  2113. {
  2114. struct snd_soc_codec *codec = dai->codec;
  2115. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  2116. int aif1_reg;
  2117. int aif2_reg;
  2118. int bclk_reg;
  2119. int lrclk_reg;
  2120. int rate_reg;
  2121. int aif1 = 0;
  2122. int aif2 = 0;
  2123. int bclk = 0;
  2124. int lrclk = 0;
  2125. int rate_val = 0;
  2126. int id = dai->id - 1;
  2127. int i, cur_val, best_val, bclk_rate, best;
  2128. switch (dai->id) {
  2129. case 1:
  2130. aif1_reg = WM8994_AIF1_CONTROL_1;
  2131. aif2_reg = WM8994_AIF1_CONTROL_2;
  2132. bclk_reg = WM8994_AIF1_BCLK;
  2133. rate_reg = WM8994_AIF1_RATE;
  2134. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK ||
  2135. wm8994->lrclk_shared[0]) {
  2136. lrclk_reg = WM8994_AIF1DAC_LRCLK;
  2137. } else {
  2138. lrclk_reg = WM8994_AIF1ADC_LRCLK;
  2139. dev_dbg(codec->dev, "AIF1 using split LRCLK\n");
  2140. }
  2141. break;
  2142. case 2:
  2143. aif1_reg = WM8994_AIF2_CONTROL_1;
  2144. aif2_reg = WM8994_AIF2_CONTROL_2;
  2145. bclk_reg = WM8994_AIF2_BCLK;
  2146. rate_reg = WM8994_AIF2_RATE;
  2147. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK ||
  2148. wm8994->lrclk_shared[1]) {
  2149. lrclk_reg = WM8994_AIF2DAC_LRCLK;
  2150. } else {
  2151. lrclk_reg = WM8994_AIF2ADC_LRCLK;
  2152. dev_dbg(codec->dev, "AIF2 using split LRCLK\n");
  2153. }
  2154. break;
  2155. default:
  2156. return -EINVAL;
  2157. }
  2158. bclk_rate = params_rate(params) * 2;
  2159. switch (params_format(params)) {
  2160. case SNDRV_PCM_FORMAT_S16_LE:
  2161. bclk_rate *= 16;
  2162. break;
  2163. case SNDRV_PCM_FORMAT_S20_3LE:
  2164. bclk_rate *= 20;
  2165. aif1 |= 0x20;
  2166. break;
  2167. case SNDRV_PCM_FORMAT_S24_LE:
  2168. bclk_rate *= 24;
  2169. aif1 |= 0x40;
  2170. break;
  2171. case SNDRV_PCM_FORMAT_S32_LE:
  2172. bclk_rate *= 32;
  2173. aif1 |= 0x60;
  2174. break;
  2175. default:
  2176. return -EINVAL;
  2177. }
  2178. /* Try to find an appropriate sample rate; look for an exact match. */
  2179. for (i = 0; i < ARRAY_SIZE(srs); i++)
  2180. if (srs[i].rate == params_rate(params))
  2181. break;
  2182. if (i == ARRAY_SIZE(srs))
  2183. return -EINVAL;
  2184. rate_val |= srs[i].val << WM8994_AIF1_SR_SHIFT;
  2185. dev_dbg(dai->dev, "Sample rate is %dHz\n", srs[i].rate);
  2186. dev_dbg(dai->dev, "AIF%dCLK is %dHz, target BCLK %dHz\n",
  2187. dai->id, wm8994->aifclk[id], bclk_rate);
  2188. if (params_channels(params) == 1 &&
  2189. (snd_soc_read(codec, aif1_reg) & 0x18) == 0x18)
  2190. aif2 |= WM8994_AIF1_MONO;
  2191. if (wm8994->aifclk[id] == 0) {
  2192. dev_err(dai->dev, "AIF%dCLK not configured\n", dai->id);
  2193. return -EINVAL;
  2194. }
  2195. /* AIFCLK/fs ratio; look for a close match in either direction */
  2196. best = 0;
  2197. best_val = abs((fs_ratios[0] * params_rate(params))
  2198. - wm8994->aifclk[id]);
  2199. for (i = 1; i < ARRAY_SIZE(fs_ratios); i++) {
  2200. cur_val = abs((fs_ratios[i] * params_rate(params))
  2201. - wm8994->aifclk[id]);
  2202. if (cur_val >= best_val)
  2203. continue;
  2204. best = i;
  2205. best_val = cur_val;
  2206. }
  2207. dev_dbg(dai->dev, "Selected AIF%dCLK/fs = %d\n",
  2208. dai->id, fs_ratios[best]);
  2209. rate_val |= best;
  2210. /* We may not get quite the right frequency if using
  2211. * approximate clocks so look for the closest match that is
  2212. * higher than the target (we need to ensure that there enough
  2213. * BCLKs to clock out the samples).
  2214. */
  2215. best = 0;
  2216. for (i = 0; i < ARRAY_SIZE(bclk_divs); i++) {
  2217. cur_val = (wm8994->aifclk[id] * 10 / bclk_divs[i]) - bclk_rate;
  2218. if (cur_val < 0) /* BCLK table is sorted */
  2219. break;
  2220. best = i;
  2221. }
  2222. bclk_rate = wm8994->aifclk[id] * 10 / bclk_divs[best];
  2223. dev_dbg(dai->dev, "Using BCLK_DIV %d for actual BCLK %dHz\n",
  2224. bclk_divs[best], bclk_rate);
  2225. bclk |= best << WM8994_AIF1_BCLK_DIV_SHIFT;
  2226. lrclk = bclk_rate / params_rate(params);
  2227. if (!lrclk) {
  2228. dev_err(dai->dev, "Unable to generate LRCLK from %dHz BCLK\n",
  2229. bclk_rate);
  2230. return -EINVAL;
  2231. }
  2232. dev_dbg(dai->dev, "Using LRCLK rate %d for actual LRCLK %dHz\n",
  2233. lrclk, bclk_rate / lrclk);
  2234. snd_soc_update_bits(codec, aif1_reg, WM8994_AIF1_WL_MASK, aif1);
  2235. snd_soc_update_bits(codec, aif2_reg, WM8994_AIF1_MONO, aif2);
  2236. snd_soc_update_bits(codec, bclk_reg, WM8994_AIF1_BCLK_DIV_MASK, bclk);
  2237. snd_soc_update_bits(codec, lrclk_reg, WM8994_AIF1DAC_RATE_MASK,
  2238. lrclk);
  2239. snd_soc_update_bits(codec, rate_reg, WM8994_AIF1_SR_MASK |
  2240. WM8994_AIF1CLK_RATE_MASK, rate_val);
  2241. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
  2242. switch (dai->id) {
  2243. case 1:
  2244. wm8994->dac_rates[0] = params_rate(params);
  2245. wm8994_set_retune_mobile(codec, 0);
  2246. wm8994_set_retune_mobile(codec, 1);
  2247. break;
  2248. case 2:
  2249. wm8994->dac_rates[1] = params_rate(params);
  2250. wm8994_set_retune_mobile(codec, 2);
  2251. break;
  2252. }
  2253. }
  2254. return 0;
  2255. }
  2256. static int wm8994_aif3_hw_params(struct snd_pcm_substream *substream,
  2257. struct snd_pcm_hw_params *params,
  2258. struct snd_soc_dai *dai)
  2259. {
  2260. struct snd_soc_codec *codec = dai->codec;
  2261. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  2262. struct wm8994 *control = wm8994->wm8994;
  2263. int aif1_reg;
  2264. int aif1 = 0;
  2265. switch (dai->id) {
  2266. case 3:
  2267. switch (control->type) {
  2268. case WM1811:
  2269. case WM8958:
  2270. aif1_reg = WM8958_AIF3_CONTROL_1;
  2271. break;
  2272. default:
  2273. return 0;
  2274. }
  2275. default:
  2276. return 0;
  2277. }
  2278. switch (params_format(params)) {
  2279. case SNDRV_PCM_FORMAT_S16_LE:
  2280. break;
  2281. case SNDRV_PCM_FORMAT_S20_3LE:
  2282. aif1 |= 0x20;
  2283. break;
  2284. case SNDRV_PCM_FORMAT_S24_LE:
  2285. aif1 |= 0x40;
  2286. break;
  2287. case SNDRV_PCM_FORMAT_S32_LE:
  2288. aif1 |= 0x60;
  2289. break;
  2290. default:
  2291. return -EINVAL;
  2292. }
  2293. return snd_soc_update_bits(codec, aif1_reg, WM8994_AIF1_WL_MASK, aif1);
  2294. }
  2295. static int wm8994_aif_mute(struct snd_soc_dai *codec_dai, int mute)
  2296. {
  2297. struct snd_soc_codec *codec = codec_dai->codec;
  2298. int mute_reg;
  2299. int reg;
  2300. switch (codec_dai->id) {
  2301. case 1:
  2302. mute_reg = WM8994_AIF1_DAC1_FILTERS_1;
  2303. break;
  2304. case 2:
  2305. mute_reg = WM8994_AIF2_DAC_FILTERS_1;
  2306. break;
  2307. default:
  2308. return -EINVAL;
  2309. }
  2310. if (mute)
  2311. reg = WM8994_AIF1DAC1_MUTE;
  2312. else
  2313. reg = 0;
  2314. snd_soc_update_bits(codec, mute_reg, WM8994_AIF1DAC1_MUTE, reg);
  2315. return 0;
  2316. }
  2317. static int wm8994_set_tristate(struct snd_soc_dai *codec_dai, int tristate)
  2318. {
  2319. struct snd_soc_codec *codec = codec_dai->codec;
  2320. int reg, val, mask;
  2321. switch (codec_dai->id) {
  2322. case 1:
  2323. reg = WM8994_AIF1_MASTER_SLAVE;
  2324. mask = WM8994_AIF1_TRI;
  2325. break;
  2326. case 2:
  2327. reg = WM8994_AIF2_MASTER_SLAVE;
  2328. mask = WM8994_AIF2_TRI;
  2329. break;
  2330. default:
  2331. return -EINVAL;
  2332. }
  2333. if (tristate)
  2334. val = mask;
  2335. else
  2336. val = 0;
  2337. return snd_soc_update_bits(codec, reg, mask, val);
  2338. }
  2339. static int wm8994_aif2_probe(struct snd_soc_dai *dai)
  2340. {
  2341. struct snd_soc_codec *codec = dai->codec;
  2342. /* Disable the pulls on the AIF if we're using it to save power. */
  2343. snd_soc_update_bits(codec, WM8994_GPIO_3,
  2344. WM8994_GPN_PU | WM8994_GPN_PD, 0);
  2345. snd_soc_update_bits(codec, WM8994_GPIO_4,
  2346. WM8994_GPN_PU | WM8994_GPN_PD, 0);
  2347. snd_soc_update_bits(codec, WM8994_GPIO_5,
  2348. WM8994_GPN_PU | WM8994_GPN_PD, 0);
  2349. return 0;
  2350. }
  2351. #define WM8994_RATES SNDRV_PCM_RATE_8000_96000
  2352. #define WM8994_FORMATS (SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S20_3LE |\
  2353. SNDRV_PCM_FMTBIT_S24_LE | SNDRV_PCM_FMTBIT_S32_LE)
  2354. static const struct snd_soc_dai_ops wm8994_aif1_dai_ops = {
  2355. .set_sysclk = wm8994_set_dai_sysclk,
  2356. .set_fmt = wm8994_set_dai_fmt,
  2357. .hw_params = wm8994_hw_params,
  2358. .digital_mute = wm8994_aif_mute,
  2359. .set_pll = wm8994_set_fll,
  2360. .set_tristate = wm8994_set_tristate,
  2361. };
  2362. static const struct snd_soc_dai_ops wm8994_aif2_dai_ops = {
  2363. .set_sysclk = wm8994_set_dai_sysclk,
  2364. .set_fmt = wm8994_set_dai_fmt,
  2365. .hw_params = wm8994_hw_params,
  2366. .digital_mute = wm8994_aif_mute,
  2367. .set_pll = wm8994_set_fll,
  2368. .set_tristate = wm8994_set_tristate,
  2369. };
  2370. static const struct snd_soc_dai_ops wm8994_aif3_dai_ops = {
  2371. .hw_params = wm8994_aif3_hw_params,
  2372. };
  2373. static struct snd_soc_dai_driver wm8994_dai[] = {
  2374. {
  2375. .name = "wm8994-aif1",
  2376. .id = 1,
  2377. .playback = {
  2378. .stream_name = "AIF1 Playback",
  2379. .channels_min = 1,
  2380. .channels_max = 2,
  2381. .rates = WM8994_RATES,
  2382. .formats = WM8994_FORMATS,
  2383. .sig_bits = 24,
  2384. },
  2385. .capture = {
  2386. .stream_name = "AIF1 Capture",
  2387. .channels_min = 1,
  2388. .channels_max = 2,
  2389. .rates = WM8994_RATES,
  2390. .formats = WM8994_FORMATS,
  2391. .sig_bits = 24,
  2392. },
  2393. .ops = &wm8994_aif1_dai_ops,
  2394. },
  2395. {
  2396. .name = "wm8994-aif2",
  2397. .id = 2,
  2398. .playback = {
  2399. .stream_name = "AIF2 Playback",
  2400. .channels_min = 1,
  2401. .channels_max = 2,
  2402. .rates = WM8994_RATES,
  2403. .formats = WM8994_FORMATS,
  2404. .sig_bits = 24,
  2405. },
  2406. .capture = {
  2407. .stream_name = "AIF2 Capture",
  2408. .channels_min = 1,
  2409. .channels_max = 2,
  2410. .rates = WM8994_RATES,
  2411. .formats = WM8994_FORMATS,
  2412. .sig_bits = 24,
  2413. },
  2414. .probe = wm8994_aif2_probe,
  2415. .ops = &wm8994_aif2_dai_ops,
  2416. },
  2417. {
  2418. .name = "wm8994-aif3",
  2419. .id = 3,
  2420. .playback = {
  2421. .stream_name = "AIF3 Playback",
  2422. .channels_min = 1,
  2423. .channels_max = 2,
  2424. .rates = WM8994_RATES,
  2425. .formats = WM8994_FORMATS,
  2426. .sig_bits = 24,
  2427. },
  2428. .capture = {
  2429. .stream_name = "AIF3 Capture",
  2430. .channels_min = 1,
  2431. .channels_max = 2,
  2432. .rates = WM8994_RATES,
  2433. .formats = WM8994_FORMATS,
  2434. .sig_bits = 24,
  2435. },
  2436. .ops = &wm8994_aif3_dai_ops,
  2437. }
  2438. };
  2439. #ifdef CONFIG_PM
  2440. static int wm8994_codec_suspend(struct snd_soc_codec *codec)
  2441. {
  2442. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  2443. struct wm8994 *control = wm8994->wm8994;
  2444. int i, ret;
  2445. switch (control->type) {
  2446. case WM8994:
  2447. snd_soc_update_bits(codec, WM8994_MICBIAS, WM8994_MICD_ENA, 0);
  2448. break;
  2449. case WM1811:
  2450. snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
  2451. WM1811_JACKDET_MODE_MASK, 0);
  2452. /* Fall through */
  2453. case WM8958:
  2454. snd_soc_update_bits(codec, WM8958_MIC_DETECT_1,
  2455. WM8958_MICD_ENA, 0);
  2456. break;
  2457. }
  2458. for (i = 0; i < ARRAY_SIZE(wm8994->fll); i++) {
  2459. memcpy(&wm8994->fll_suspend[i], &wm8994->fll[i],
  2460. sizeof(struct wm8994_fll_config));
  2461. ret = _wm8994_set_fll(codec, i + 1, 0, 0, 0);
  2462. if (ret < 0)
  2463. dev_warn(codec->dev, "Failed to stop FLL%d: %d\n",
  2464. i + 1, ret);
  2465. }
  2466. wm8994_set_bias_level(codec, SND_SOC_BIAS_OFF);
  2467. return 0;
  2468. }
  2469. static int wm8994_codec_resume(struct snd_soc_codec *codec)
  2470. {
  2471. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  2472. struct wm8994 *control = wm8994->wm8994;
  2473. int i, ret;
  2474. unsigned int val, mask;
  2475. if (wm8994->revision < 4) {
  2476. /* force a HW read */
  2477. ret = regmap_read(control->regmap,
  2478. WM8994_POWER_MANAGEMENT_5, &val);
  2479. /* modify the cache only */
  2480. codec->cache_only = 1;
  2481. mask = WM8994_DAC1R_ENA | WM8994_DAC1L_ENA |
  2482. WM8994_DAC2R_ENA | WM8994_DAC2L_ENA;
  2483. val &= mask;
  2484. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_5,
  2485. mask, val);
  2486. codec->cache_only = 0;
  2487. }
  2488. for (i = 0; i < ARRAY_SIZE(wm8994->fll); i++) {
  2489. if (!wm8994->fll_suspend[i].out)
  2490. continue;
  2491. ret = _wm8994_set_fll(codec, i + 1,
  2492. wm8994->fll_suspend[i].src,
  2493. wm8994->fll_suspend[i].in,
  2494. wm8994->fll_suspend[i].out);
  2495. if (ret < 0)
  2496. dev_warn(codec->dev, "Failed to restore FLL%d: %d\n",
  2497. i + 1, ret);
  2498. }
  2499. switch (control->type) {
  2500. case WM8994:
  2501. if (wm8994->micdet[0].jack || wm8994->micdet[1].jack)
  2502. snd_soc_update_bits(codec, WM8994_MICBIAS,
  2503. WM8994_MICD_ENA, WM8994_MICD_ENA);
  2504. break;
  2505. case WM1811:
  2506. if (wm8994->jackdet && wm8994->jack_cb) {
  2507. /* Restart from idle */
  2508. snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
  2509. WM1811_JACKDET_MODE_MASK,
  2510. WM1811_JACKDET_MODE_JACK);
  2511. break;
  2512. }
  2513. break;
  2514. case WM8958:
  2515. if (wm8994->jack_cb)
  2516. snd_soc_update_bits(codec, WM8958_MIC_DETECT_1,
  2517. WM8958_MICD_ENA, WM8958_MICD_ENA);
  2518. break;
  2519. }
  2520. return 0;
  2521. }
  2522. #else
  2523. #define wm8994_codec_suspend NULL
  2524. #define wm8994_codec_resume NULL
  2525. #endif
  2526. static void wm8994_handle_retune_mobile_pdata(struct wm8994_priv *wm8994)
  2527. {
  2528. struct snd_soc_codec *codec = wm8994->codec;
  2529. struct wm8994_pdata *pdata = wm8994->pdata;
  2530. struct snd_kcontrol_new controls[] = {
  2531. SOC_ENUM_EXT("AIF1.1 EQ Mode",
  2532. wm8994->retune_mobile_enum,
  2533. wm8994_get_retune_mobile_enum,
  2534. wm8994_put_retune_mobile_enum),
  2535. SOC_ENUM_EXT("AIF1.2 EQ Mode",
  2536. wm8994->retune_mobile_enum,
  2537. wm8994_get_retune_mobile_enum,
  2538. wm8994_put_retune_mobile_enum),
  2539. SOC_ENUM_EXT("AIF2 EQ Mode",
  2540. wm8994->retune_mobile_enum,
  2541. wm8994_get_retune_mobile_enum,
  2542. wm8994_put_retune_mobile_enum),
  2543. };
  2544. int ret, i, j;
  2545. const char **t;
  2546. /* We need an array of texts for the enum API but the number
  2547. * of texts is likely to be less than the number of
  2548. * configurations due to the sample rate dependency of the
  2549. * configurations. */
  2550. wm8994->num_retune_mobile_texts = 0;
  2551. wm8994->retune_mobile_texts = NULL;
  2552. for (i = 0; i < pdata->num_retune_mobile_cfgs; i++) {
  2553. for (j = 0; j < wm8994->num_retune_mobile_texts; j++) {
  2554. if (strcmp(pdata->retune_mobile_cfgs[i].name,
  2555. wm8994->retune_mobile_texts[j]) == 0)
  2556. break;
  2557. }
  2558. if (j != wm8994->num_retune_mobile_texts)
  2559. continue;
  2560. /* Expand the array... */
  2561. t = krealloc(wm8994->retune_mobile_texts,
  2562. sizeof(char *) *
  2563. (wm8994->num_retune_mobile_texts + 1),
  2564. GFP_KERNEL);
  2565. if (t == NULL)
  2566. continue;
  2567. /* ...store the new entry... */
  2568. t[wm8994->num_retune_mobile_texts] =
  2569. pdata->retune_mobile_cfgs[i].name;
  2570. /* ...and remember the new version. */
  2571. wm8994->num_retune_mobile_texts++;
  2572. wm8994->retune_mobile_texts = t;
  2573. }
  2574. dev_dbg(codec->dev, "Allocated %d unique ReTune Mobile names\n",
  2575. wm8994->num_retune_mobile_texts);
  2576. wm8994->retune_mobile_enum.max = wm8994->num_retune_mobile_texts;
  2577. wm8994->retune_mobile_enum.texts = wm8994->retune_mobile_texts;
  2578. ret = snd_soc_add_codec_controls(wm8994->codec, controls,
  2579. ARRAY_SIZE(controls));
  2580. if (ret != 0)
  2581. dev_err(wm8994->codec->dev,
  2582. "Failed to add ReTune Mobile controls: %d\n", ret);
  2583. }
  2584. static void wm8994_handle_pdata(struct wm8994_priv *wm8994)
  2585. {
  2586. struct snd_soc_codec *codec = wm8994->codec;
  2587. struct wm8994_pdata *pdata = wm8994->pdata;
  2588. int ret, i;
  2589. if (!pdata)
  2590. return;
  2591. wm_hubs_handle_analogue_pdata(codec, pdata->lineout1_diff,
  2592. pdata->lineout2_diff,
  2593. pdata->lineout1fb,
  2594. pdata->lineout2fb,
  2595. pdata->jd_scthr,
  2596. pdata->jd_thr,
  2597. pdata->micbias1_lvl,
  2598. pdata->micbias2_lvl);
  2599. dev_dbg(codec->dev, "%d DRC configurations\n", pdata->num_drc_cfgs);
  2600. if (pdata->num_drc_cfgs) {
  2601. struct snd_kcontrol_new controls[] = {
  2602. SOC_ENUM_EXT("AIF1DRC1 Mode", wm8994->drc_enum,
  2603. wm8994_get_drc_enum, wm8994_put_drc_enum),
  2604. SOC_ENUM_EXT("AIF1DRC2 Mode", wm8994->drc_enum,
  2605. wm8994_get_drc_enum, wm8994_put_drc_enum),
  2606. SOC_ENUM_EXT("AIF2DRC Mode", wm8994->drc_enum,
  2607. wm8994_get_drc_enum, wm8994_put_drc_enum),
  2608. };
  2609. /* We need an array of texts for the enum API */
  2610. wm8994->drc_texts = devm_kzalloc(wm8994->codec->dev,
  2611. sizeof(char *) * pdata->num_drc_cfgs, GFP_KERNEL);
  2612. if (!wm8994->drc_texts) {
  2613. dev_err(wm8994->codec->dev,
  2614. "Failed to allocate %d DRC config texts\n",
  2615. pdata->num_drc_cfgs);
  2616. return;
  2617. }
  2618. for (i = 0; i < pdata->num_drc_cfgs; i++)
  2619. wm8994->drc_texts[i] = pdata->drc_cfgs[i].name;
  2620. wm8994->drc_enum.max = pdata->num_drc_cfgs;
  2621. wm8994->drc_enum.texts = wm8994->drc_texts;
  2622. ret = snd_soc_add_codec_controls(wm8994->codec, controls,
  2623. ARRAY_SIZE(controls));
  2624. if (ret != 0)
  2625. dev_err(wm8994->codec->dev,
  2626. "Failed to add DRC mode controls: %d\n", ret);
  2627. for (i = 0; i < WM8994_NUM_DRC; i++)
  2628. wm8994_set_drc(codec, i);
  2629. }
  2630. dev_dbg(codec->dev, "%d ReTune Mobile configurations\n",
  2631. pdata->num_retune_mobile_cfgs);
  2632. if (pdata->num_retune_mobile_cfgs)
  2633. wm8994_handle_retune_mobile_pdata(wm8994);
  2634. else
  2635. snd_soc_add_codec_controls(wm8994->codec, wm8994_eq_controls,
  2636. ARRAY_SIZE(wm8994_eq_controls));
  2637. for (i = 0; i < ARRAY_SIZE(pdata->micbias); i++) {
  2638. if (pdata->micbias[i]) {
  2639. snd_soc_write(codec, WM8958_MICBIAS1 + i,
  2640. pdata->micbias[i] & 0xffff);
  2641. }
  2642. }
  2643. }
  2644. /**
  2645. * wm8994_mic_detect - Enable microphone detection via the WM8994 IRQ
  2646. *
  2647. * @codec: WM8994 codec
  2648. * @jack: jack to report detection events on
  2649. * @micbias: microphone bias to detect on
  2650. *
  2651. * Enable microphone detection via IRQ on the WM8994. If GPIOs are
  2652. * being used to bring out signals to the processor then only platform
  2653. * data configuration is needed for WM8994 and processor GPIOs should
  2654. * be configured using snd_soc_jack_add_gpios() instead.
  2655. *
  2656. * Configuration of detection levels is available via the micbias1_lvl
  2657. * and micbias2_lvl platform data members.
  2658. */
  2659. int wm8994_mic_detect(struct snd_soc_codec *codec, struct snd_soc_jack *jack,
  2660. int micbias)
  2661. {
  2662. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  2663. struct wm8994_micdet *micdet;
  2664. struct wm8994 *control = wm8994->wm8994;
  2665. int reg, ret;
  2666. if (control->type != WM8994) {
  2667. dev_warn(codec->dev, "Not a WM8994\n");
  2668. return -EINVAL;
  2669. }
  2670. switch (micbias) {
  2671. case 1:
  2672. micdet = &wm8994->micdet[0];
  2673. if (jack)
  2674. ret = snd_soc_dapm_force_enable_pin(&codec->dapm,
  2675. "MICBIAS1");
  2676. else
  2677. ret = snd_soc_dapm_disable_pin(&codec->dapm,
  2678. "MICBIAS1");
  2679. break;
  2680. case 2:
  2681. micdet = &wm8994->micdet[1];
  2682. if (jack)
  2683. ret = snd_soc_dapm_force_enable_pin(&codec->dapm,
  2684. "MICBIAS1");
  2685. else
  2686. ret = snd_soc_dapm_disable_pin(&codec->dapm,
  2687. "MICBIAS1");
  2688. break;
  2689. default:
  2690. dev_warn(codec->dev, "Invalid MICBIAS %d\n", micbias);
  2691. return -EINVAL;
  2692. }
  2693. if (ret != 0)
  2694. dev_warn(codec->dev, "Failed to configure MICBIAS%d: %d\n",
  2695. micbias, ret);
  2696. dev_dbg(codec->dev, "Configuring microphone detection on %d %p\n",
  2697. micbias, jack);
  2698. /* Store the configuration */
  2699. micdet->jack = jack;
  2700. micdet->detecting = true;
  2701. /* If either of the jacks is set up then enable detection */
  2702. if (wm8994->micdet[0].jack || wm8994->micdet[1].jack)
  2703. reg = WM8994_MICD_ENA;
  2704. else
  2705. reg = 0;
  2706. snd_soc_update_bits(codec, WM8994_MICBIAS, WM8994_MICD_ENA, reg);
  2707. snd_soc_dapm_sync(&codec->dapm);
  2708. return 0;
  2709. }
  2710. EXPORT_SYMBOL_GPL(wm8994_mic_detect);
  2711. static void wm8994_mic_work(struct work_struct *work)
  2712. {
  2713. struct wm8994_priv *priv = container_of(work,
  2714. struct wm8994_priv,
  2715. mic_work.work);
  2716. struct regmap *regmap = priv->wm8994->regmap;
  2717. struct device *dev = priv->wm8994->dev;
  2718. unsigned int reg;
  2719. int ret;
  2720. int report;
  2721. ret = regmap_read(regmap, WM8994_INTERRUPT_RAW_STATUS_2, &reg);
  2722. if (ret < 0) {
  2723. dev_err(dev, "Failed to read microphone status: %d\n",
  2724. ret);
  2725. return;
  2726. }
  2727. dev_dbg(dev, "Microphone status: %x\n", reg);
  2728. report = 0;
  2729. if (reg & WM8994_MIC1_DET_STS) {
  2730. if (priv->micdet[0].detecting)
  2731. report = SND_JACK_HEADSET;
  2732. }
  2733. if (reg & WM8994_MIC1_SHRT_STS) {
  2734. if (priv->micdet[0].detecting)
  2735. report = SND_JACK_HEADPHONE;
  2736. else
  2737. report |= SND_JACK_BTN_0;
  2738. }
  2739. if (report)
  2740. priv->micdet[0].detecting = false;
  2741. else
  2742. priv->micdet[0].detecting = true;
  2743. snd_soc_jack_report(priv->micdet[0].jack, report,
  2744. SND_JACK_HEADSET | SND_JACK_BTN_0);
  2745. report = 0;
  2746. if (reg & WM8994_MIC2_DET_STS) {
  2747. if (priv->micdet[1].detecting)
  2748. report = SND_JACK_HEADSET;
  2749. }
  2750. if (reg & WM8994_MIC2_SHRT_STS) {
  2751. if (priv->micdet[1].detecting)
  2752. report = SND_JACK_HEADPHONE;
  2753. else
  2754. report |= SND_JACK_BTN_0;
  2755. }
  2756. if (report)
  2757. priv->micdet[1].detecting = false;
  2758. else
  2759. priv->micdet[1].detecting = true;
  2760. snd_soc_jack_report(priv->micdet[1].jack, report,
  2761. SND_JACK_HEADSET | SND_JACK_BTN_0);
  2762. }
  2763. static irqreturn_t wm8994_mic_irq(int irq, void *data)
  2764. {
  2765. struct wm8994_priv *priv = data;
  2766. struct snd_soc_codec *codec = priv->codec;
  2767. #ifndef CONFIG_SND_SOC_WM8994_MODULE
  2768. trace_snd_soc_jack_irq(dev_name(codec->dev));
  2769. #endif
  2770. pm_wakeup_event(codec->dev, 300);
  2771. schedule_delayed_work(&priv->mic_work, msecs_to_jiffies(250));
  2772. return IRQ_HANDLED;
  2773. }
  2774. /* Default microphone detection handler for WM8958 - the user can
  2775. * override this if they wish.
  2776. */
  2777. static void wm8958_default_micdet(u16 status, void *data)
  2778. {
  2779. struct snd_soc_codec *codec = data;
  2780. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  2781. int report;
  2782. dev_dbg(codec->dev, "MICDET %x\n", status);
  2783. /* Either nothing present or just starting detection */
  2784. if (!(status & WM8958_MICD_STS)) {
  2785. if (!wm8994->jackdet) {
  2786. /* If nothing present then clear our statuses */
  2787. dev_dbg(codec->dev, "Detected open circuit\n");
  2788. wm8994->jack_mic = false;
  2789. wm8994->mic_detecting = true;
  2790. wm8958_micd_set_rate(codec);
  2791. snd_soc_jack_report(wm8994->micdet[0].jack, 0,
  2792. wm8994->btn_mask |
  2793. SND_JACK_HEADSET);
  2794. }
  2795. return;
  2796. }
  2797. /* If the measurement is showing a high impedence we've got a
  2798. * microphone.
  2799. */
  2800. if (wm8994->mic_detecting && (status & 0x600)) {
  2801. dev_dbg(codec->dev, "Detected microphone\n");
  2802. wm8994->mic_detecting = false;
  2803. wm8994->jack_mic = true;
  2804. wm8958_micd_set_rate(codec);
  2805. snd_soc_jack_report(wm8994->micdet[0].jack, SND_JACK_HEADSET,
  2806. SND_JACK_HEADSET);
  2807. }
  2808. if (wm8994->mic_detecting && status & 0xfc) {
  2809. dev_dbg(codec->dev, "Detected headphone\n");
  2810. wm8994->mic_detecting = false;
  2811. wm8958_micd_set_rate(codec);
  2812. /* If we have jackdet that will detect removal */
  2813. if (wm8994->jackdet) {
  2814. mutex_lock(&wm8994->accdet_lock);
  2815. snd_soc_update_bits(codec, WM8958_MIC_DETECT_1,
  2816. WM8958_MICD_ENA, 0);
  2817. wm1811_jackdet_set_mode(codec,
  2818. WM1811_JACKDET_MODE_JACK);
  2819. mutex_unlock(&wm8994->accdet_lock);
  2820. if (wm8994->pdata->jd_ext_cap)
  2821. snd_soc_dapm_disable_pin(&codec->dapm,
  2822. "MICBIAS2");
  2823. }
  2824. snd_soc_jack_report(wm8994->micdet[0].jack, SND_JACK_HEADPHONE,
  2825. SND_JACK_HEADSET);
  2826. }
  2827. /* Report short circuit as a button */
  2828. if (wm8994->jack_mic) {
  2829. report = 0;
  2830. if (status & 0x4)
  2831. report |= SND_JACK_BTN_0;
  2832. if (status & 0x8)
  2833. report |= SND_JACK_BTN_1;
  2834. if (status & 0x10)
  2835. report |= SND_JACK_BTN_2;
  2836. if (status & 0x20)
  2837. report |= SND_JACK_BTN_3;
  2838. if (status & 0x40)
  2839. report |= SND_JACK_BTN_4;
  2840. if (status & 0x80)
  2841. report |= SND_JACK_BTN_5;
  2842. snd_soc_jack_report(wm8994->micdet[0].jack, report,
  2843. wm8994->btn_mask);
  2844. }
  2845. }
  2846. static irqreturn_t wm1811_jackdet_irq(int irq, void *data)
  2847. {
  2848. struct wm8994_priv *wm8994 = data;
  2849. struct snd_soc_codec *codec = wm8994->codec;
  2850. int reg;
  2851. bool present;
  2852. mutex_lock(&wm8994->accdet_lock);
  2853. reg = snd_soc_read(codec, WM1811_JACKDET_CTRL);
  2854. if (reg < 0) {
  2855. dev_err(codec->dev, "Failed to read jack status: %d\n", reg);
  2856. mutex_unlock(&wm8994->accdet_lock);
  2857. return IRQ_NONE;
  2858. }
  2859. dev_dbg(codec->dev, "JACKDET %x\n", reg);
  2860. present = reg & WM1811_JACKDET_LVL;
  2861. if (present) {
  2862. dev_dbg(codec->dev, "Jack detected\n");
  2863. wm8958_micd_set_rate(codec);
  2864. snd_soc_update_bits(codec, WM8958_MICBIAS2,
  2865. WM8958_MICB2_DISCH, 0);
  2866. /* Disable debounce while inserted */
  2867. snd_soc_update_bits(codec, WM1811_JACKDET_CTRL,
  2868. WM1811_JACKDET_DB, 0);
  2869. /*
  2870. * Start off measument of microphone impedence to find
  2871. * out what's actually there.
  2872. */
  2873. wm8994->mic_detecting = true;
  2874. wm1811_jackdet_set_mode(codec, WM1811_JACKDET_MODE_MIC);
  2875. snd_soc_update_bits(codec, WM8958_MIC_DETECT_1,
  2876. WM8958_MICD_ENA, WM8958_MICD_ENA);
  2877. } else {
  2878. dev_dbg(codec->dev, "Jack not detected\n");
  2879. snd_soc_update_bits(codec, WM8958_MICBIAS2,
  2880. WM8958_MICB2_DISCH, WM8958_MICB2_DISCH);
  2881. /* Enable debounce while removed */
  2882. snd_soc_update_bits(codec, WM1811_JACKDET_CTRL,
  2883. WM1811_JACKDET_DB, WM1811_JACKDET_DB);
  2884. wm8994->mic_detecting = false;
  2885. wm8994->jack_mic = false;
  2886. snd_soc_update_bits(codec, WM8958_MIC_DETECT_1,
  2887. WM8958_MICD_ENA, 0);
  2888. wm1811_jackdet_set_mode(codec, WM1811_JACKDET_MODE_JACK);
  2889. }
  2890. mutex_unlock(&wm8994->accdet_lock);
  2891. /* If required for an external cap force MICBIAS on */
  2892. if (wm8994->pdata->jd_ext_cap) {
  2893. if (present)
  2894. snd_soc_dapm_force_enable_pin(&codec->dapm,
  2895. "MICBIAS2");
  2896. else
  2897. snd_soc_dapm_disable_pin(&codec->dapm, "MICBIAS2");
  2898. }
  2899. if (present)
  2900. snd_soc_jack_report(wm8994->micdet[0].jack,
  2901. SND_JACK_MECHANICAL, SND_JACK_MECHANICAL);
  2902. else
  2903. snd_soc_jack_report(wm8994->micdet[0].jack, 0,
  2904. SND_JACK_MECHANICAL | SND_JACK_HEADSET |
  2905. wm8994->btn_mask);
  2906. return IRQ_HANDLED;
  2907. }
  2908. /**
  2909. * wm8958_mic_detect - Enable microphone detection via the WM8958 IRQ
  2910. *
  2911. * @codec: WM8958 codec
  2912. * @jack: jack to report detection events on
  2913. *
  2914. * Enable microphone detection functionality for the WM8958. By
  2915. * default simple detection which supports the detection of up to 6
  2916. * buttons plus video and microphone functionality is supported.
  2917. *
  2918. * The WM8958 has an advanced jack detection facility which is able to
  2919. * support complex accessory detection, especially when used in
  2920. * conjunction with external circuitry. In order to provide maximum
  2921. * flexiblity a callback is provided which allows a completely custom
  2922. * detection algorithm.
  2923. */
  2924. int wm8958_mic_detect(struct snd_soc_codec *codec, struct snd_soc_jack *jack,
  2925. wm8958_micdet_cb cb, void *cb_data)
  2926. {
  2927. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  2928. struct wm8994 *control = wm8994->wm8994;
  2929. u16 micd_lvl_sel;
  2930. switch (control->type) {
  2931. case WM1811:
  2932. case WM8958:
  2933. break;
  2934. default:
  2935. return -EINVAL;
  2936. }
  2937. if (jack) {
  2938. if (!cb) {
  2939. dev_dbg(codec->dev, "Using default micdet callback\n");
  2940. cb = wm8958_default_micdet;
  2941. cb_data = codec;
  2942. }
  2943. snd_soc_dapm_force_enable_pin(&codec->dapm, "CLK_SYS");
  2944. snd_soc_dapm_sync(&codec->dapm);
  2945. wm8994->micdet[0].jack = jack;
  2946. wm8994->jack_cb = cb;
  2947. wm8994->jack_cb_data = cb_data;
  2948. wm8994->mic_detecting = true;
  2949. wm8994->jack_mic = false;
  2950. wm8958_micd_set_rate(codec);
  2951. /* Detect microphones and short circuits by default */
  2952. if (wm8994->pdata->micd_lvl_sel)
  2953. micd_lvl_sel = wm8994->pdata->micd_lvl_sel;
  2954. else
  2955. micd_lvl_sel = 0x41;
  2956. wm8994->btn_mask = SND_JACK_BTN_0 | SND_JACK_BTN_1 |
  2957. SND_JACK_BTN_2 | SND_JACK_BTN_3 |
  2958. SND_JACK_BTN_4 | SND_JACK_BTN_5;
  2959. snd_soc_update_bits(codec, WM8958_MIC_DETECT_2,
  2960. WM8958_MICD_LVL_SEL_MASK, micd_lvl_sel);
  2961. WARN_ON(codec->dapm.bias_level > SND_SOC_BIAS_STANDBY);
  2962. /*
  2963. * If we can use jack detection start off with that,
  2964. * otherwise jump straight to microphone detection.
  2965. */
  2966. if (wm8994->jackdet) {
  2967. snd_soc_update_bits(codec, WM8958_MICBIAS2,
  2968. WM8958_MICB2_DISCH,
  2969. WM8958_MICB2_DISCH);
  2970. snd_soc_update_bits(codec, WM8994_LDO_1,
  2971. WM8994_LDO1_DISCH, 0);
  2972. wm1811_jackdet_set_mode(codec,
  2973. WM1811_JACKDET_MODE_JACK);
  2974. } else {
  2975. snd_soc_update_bits(codec, WM8958_MIC_DETECT_1,
  2976. WM8958_MICD_ENA, WM8958_MICD_ENA);
  2977. }
  2978. } else {
  2979. snd_soc_update_bits(codec, WM8958_MIC_DETECT_1,
  2980. WM8958_MICD_ENA, 0);
  2981. wm1811_jackdet_set_mode(codec, WM1811_JACKDET_MODE_NONE);
  2982. snd_soc_dapm_disable_pin(&codec->dapm, "CLK_SYS");
  2983. snd_soc_dapm_sync(&codec->dapm);
  2984. }
  2985. return 0;
  2986. }
  2987. EXPORT_SYMBOL_GPL(wm8958_mic_detect);
  2988. static irqreturn_t wm8958_mic_irq(int irq, void *data)
  2989. {
  2990. struct wm8994_priv *wm8994 = data;
  2991. struct snd_soc_codec *codec = wm8994->codec;
  2992. int reg, count;
  2993. /*
  2994. * Jack detection may have detected a removal simulataneously
  2995. * with an update of the MICDET status; if so it will have
  2996. * stopped detection and we can ignore this interrupt.
  2997. */
  2998. if (!(snd_soc_read(codec, WM8958_MIC_DETECT_1) & WM8958_MICD_ENA))
  2999. return IRQ_HANDLED;
  3000. /* We may occasionally read a detection without an impedence
  3001. * range being provided - if that happens loop again.
  3002. */
  3003. count = 10;
  3004. do {
  3005. reg = snd_soc_read(codec, WM8958_MIC_DETECT_3);
  3006. if (reg < 0) {
  3007. dev_err(codec->dev,
  3008. "Failed to read mic detect status: %d\n",
  3009. reg);
  3010. return IRQ_NONE;
  3011. }
  3012. if (!(reg & WM8958_MICD_VALID)) {
  3013. dev_dbg(codec->dev, "Mic detect data not valid\n");
  3014. goto out;
  3015. }
  3016. if (!(reg & WM8958_MICD_STS) || (reg & WM8958_MICD_LVL_MASK))
  3017. break;
  3018. msleep(1);
  3019. } while (count--);
  3020. if (count == 0)
  3021. dev_warn(codec->dev, "No impedence range reported for jack\n");
  3022. #ifndef CONFIG_SND_SOC_WM8994_MODULE
  3023. trace_snd_soc_jack_irq(dev_name(codec->dev));
  3024. #endif
  3025. if (wm8994->jack_cb)
  3026. wm8994->jack_cb(reg, wm8994->jack_cb_data);
  3027. else
  3028. dev_warn(codec->dev, "Accessory detection with no callback\n");
  3029. out:
  3030. return IRQ_HANDLED;
  3031. }
  3032. static irqreturn_t wm8994_fifo_error(int irq, void *data)
  3033. {
  3034. struct snd_soc_codec *codec = data;
  3035. dev_err(codec->dev, "FIFO error\n");
  3036. return IRQ_HANDLED;
  3037. }
  3038. static irqreturn_t wm8994_temp_warn(int irq, void *data)
  3039. {
  3040. struct snd_soc_codec *codec = data;
  3041. dev_err(codec->dev, "Thermal warning\n");
  3042. return IRQ_HANDLED;
  3043. }
  3044. static irqreturn_t wm8994_temp_shut(int irq, void *data)
  3045. {
  3046. struct snd_soc_codec *codec = data;
  3047. dev_crit(codec->dev, "Thermal shutdown\n");
  3048. return IRQ_HANDLED;
  3049. }
  3050. static int wm8994_codec_probe(struct snd_soc_codec *codec)
  3051. {
  3052. struct wm8994 *control = dev_get_drvdata(codec->dev->parent);
  3053. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  3054. struct snd_soc_dapm_context *dapm = &codec->dapm;
  3055. unsigned int reg;
  3056. int ret, i;
  3057. wm8994->codec = codec;
  3058. codec->control_data = control->regmap;
  3059. snd_soc_codec_set_cache_io(codec, 16, 16, SND_SOC_REGMAP);
  3060. wm8994->codec = codec;
  3061. mutex_init(&wm8994->accdet_lock);
  3062. INIT_DELAYED_WORK(&wm8994->mic_work, wm8994_mic_work);
  3063. for (i = 0; i < ARRAY_SIZE(wm8994->fll_locked); i++)
  3064. init_completion(&wm8994->fll_locked[i]);
  3065. if (wm8994->pdata && wm8994->pdata->micdet_irq)
  3066. wm8994->micdet_irq = wm8994->pdata->micdet_irq;
  3067. else if (wm8994->pdata && wm8994->pdata->irq_base)
  3068. wm8994->micdet_irq = wm8994->pdata->irq_base +
  3069. WM8994_IRQ_MIC1_DET;
  3070. pm_runtime_enable(codec->dev);
  3071. pm_runtime_idle(codec->dev);
  3072. /* By default use idle_bias_off, will override for WM8994 */
  3073. codec->dapm.idle_bias_off = 1;
  3074. /* Set revision-specific configuration */
  3075. wm8994->revision = snd_soc_read(codec, WM8994_CHIP_REVISION);
  3076. switch (control->type) {
  3077. case WM8994:
  3078. /* Single ended line outputs should have VMID on. */
  3079. if (!wm8994->pdata->lineout1_diff ||
  3080. !wm8994->pdata->lineout2_diff)
  3081. codec->dapm.idle_bias_off = 0;
  3082. switch (wm8994->revision) {
  3083. case 2:
  3084. case 3:
  3085. wm8994->hubs.dcs_codes_l = -5;
  3086. wm8994->hubs.dcs_codes_r = -5;
  3087. wm8994->hubs.hp_startup_mode = 1;
  3088. wm8994->hubs.dcs_readback_mode = 1;
  3089. wm8994->hubs.series_startup = 1;
  3090. break;
  3091. default:
  3092. wm8994->hubs.dcs_readback_mode = 2;
  3093. break;
  3094. }
  3095. break;
  3096. case WM8958:
  3097. wm8994->hubs.dcs_readback_mode = 1;
  3098. wm8994->hubs.hp_startup_mode = 1;
  3099. switch (wm8994->revision) {
  3100. case 0:
  3101. break;
  3102. default:
  3103. wm8994->fll_byp = true;
  3104. break;
  3105. }
  3106. break;
  3107. case WM1811:
  3108. wm8994->hubs.dcs_readback_mode = 2;
  3109. wm8994->hubs.no_series_update = 1;
  3110. wm8994->hubs.hp_startup_mode = 1;
  3111. wm8994->hubs.no_cache_dac_hp_direct = true;
  3112. wm8994->fll_byp = true;
  3113. switch (wm8994->revision) {
  3114. case 0:
  3115. case 1:
  3116. case 2:
  3117. case 3:
  3118. wm8994->hubs.dcs_codes_l = -9;
  3119. wm8994->hubs.dcs_codes_r = -7;
  3120. break;
  3121. default:
  3122. break;
  3123. }
  3124. snd_soc_update_bits(codec, WM8994_ANALOGUE_HP_1,
  3125. WM1811_HPOUT1_ATTN, WM1811_HPOUT1_ATTN);
  3126. break;
  3127. default:
  3128. break;
  3129. }
  3130. wm8994_request_irq(wm8994->wm8994, WM8994_IRQ_FIFOS_ERR,
  3131. wm8994_fifo_error, "FIFO error", codec);
  3132. wm8994_request_irq(wm8994->wm8994, WM8994_IRQ_TEMP_WARN,
  3133. wm8994_temp_warn, "Thermal warning", codec);
  3134. wm8994_request_irq(wm8994->wm8994, WM8994_IRQ_TEMP_SHUT,
  3135. wm8994_temp_shut, "Thermal shutdown", codec);
  3136. ret = wm8994_request_irq(wm8994->wm8994, WM8994_IRQ_DCS_DONE,
  3137. wm_hubs_dcs_done, "DC servo done",
  3138. &wm8994->hubs);
  3139. if (ret == 0)
  3140. wm8994->hubs.dcs_done_irq = true;
  3141. switch (control->type) {
  3142. case WM8994:
  3143. if (wm8994->micdet_irq) {
  3144. ret = request_threaded_irq(wm8994->micdet_irq, NULL,
  3145. wm8994_mic_irq,
  3146. IRQF_TRIGGER_RISING,
  3147. "Mic1 detect",
  3148. wm8994);
  3149. if (ret != 0)
  3150. dev_warn(codec->dev,
  3151. "Failed to request Mic1 detect IRQ: %d\n",
  3152. ret);
  3153. }
  3154. ret = wm8994_request_irq(wm8994->wm8994,
  3155. WM8994_IRQ_MIC1_SHRT,
  3156. wm8994_mic_irq, "Mic 1 short",
  3157. wm8994);
  3158. if (ret != 0)
  3159. dev_warn(codec->dev,
  3160. "Failed to request Mic1 short IRQ: %d\n",
  3161. ret);
  3162. ret = wm8994_request_irq(wm8994->wm8994,
  3163. WM8994_IRQ_MIC2_DET,
  3164. wm8994_mic_irq, "Mic 2 detect",
  3165. wm8994);
  3166. if (ret != 0)
  3167. dev_warn(codec->dev,
  3168. "Failed to request Mic2 detect IRQ: %d\n",
  3169. ret);
  3170. ret = wm8994_request_irq(wm8994->wm8994,
  3171. WM8994_IRQ_MIC2_SHRT,
  3172. wm8994_mic_irq, "Mic 2 short",
  3173. wm8994);
  3174. if (ret != 0)
  3175. dev_warn(codec->dev,
  3176. "Failed to request Mic2 short IRQ: %d\n",
  3177. ret);
  3178. break;
  3179. case WM8958:
  3180. case WM1811:
  3181. if (wm8994->micdet_irq) {
  3182. ret = request_threaded_irq(wm8994->micdet_irq, NULL,
  3183. wm8958_mic_irq,
  3184. IRQF_TRIGGER_RISING,
  3185. "Mic detect",
  3186. wm8994);
  3187. if (ret != 0)
  3188. dev_warn(codec->dev,
  3189. "Failed to request Mic detect IRQ: %d\n",
  3190. ret);
  3191. }
  3192. }
  3193. switch (control->type) {
  3194. case WM1811:
  3195. if (wm8994->revision > 1) {
  3196. ret = wm8994_request_irq(wm8994->wm8994,
  3197. WM8994_IRQ_GPIO(6),
  3198. wm1811_jackdet_irq, "JACKDET",
  3199. wm8994);
  3200. if (ret == 0)
  3201. wm8994->jackdet = true;
  3202. }
  3203. break;
  3204. default:
  3205. break;
  3206. }
  3207. wm8994->fll_locked_irq = true;
  3208. for (i = 0; i < ARRAY_SIZE(wm8994->fll_locked); i++) {
  3209. ret = wm8994_request_irq(wm8994->wm8994,
  3210. WM8994_IRQ_FLL1_LOCK + i,
  3211. wm8994_fll_locked_irq, "FLL lock",
  3212. &wm8994->fll_locked[i]);
  3213. if (ret != 0)
  3214. wm8994->fll_locked_irq = false;
  3215. }
  3216. /* Make sure we can read from the GPIOs if they're inputs */
  3217. pm_runtime_get_sync(codec->dev);
  3218. /* Remember if AIFnLRCLK is configured as a GPIO. This should be
  3219. * configured on init - if a system wants to do this dynamically
  3220. * at runtime we can deal with that then.
  3221. */
  3222. ret = regmap_read(control->regmap, WM8994_GPIO_1, &reg);
  3223. if (ret < 0) {
  3224. dev_err(codec->dev, "Failed to read GPIO1 state: %d\n", ret);
  3225. goto err_irq;
  3226. }
  3227. if ((reg & WM8994_GPN_FN_MASK) != WM8994_GP_FN_PIN_SPECIFIC) {
  3228. wm8994->lrclk_shared[0] = 1;
  3229. wm8994_dai[0].symmetric_rates = 1;
  3230. } else {
  3231. wm8994->lrclk_shared[0] = 0;
  3232. }
  3233. ret = regmap_read(control->regmap, WM8994_GPIO_6, &reg);
  3234. if (ret < 0) {
  3235. dev_err(codec->dev, "Failed to read GPIO6 state: %d\n", ret);
  3236. goto err_irq;
  3237. }
  3238. if ((reg & WM8994_GPN_FN_MASK) != WM8994_GP_FN_PIN_SPECIFIC) {
  3239. wm8994->lrclk_shared[1] = 1;
  3240. wm8994_dai[1].symmetric_rates = 1;
  3241. } else {
  3242. wm8994->lrclk_shared[1] = 0;
  3243. }
  3244. pm_runtime_put(codec->dev);
  3245. /* Latch volume updates (right only; we always do left then right). */
  3246. snd_soc_update_bits(codec, WM8994_AIF1_DAC1_LEFT_VOLUME,
  3247. WM8994_AIF1DAC1_VU, WM8994_AIF1DAC1_VU);
  3248. snd_soc_update_bits(codec, WM8994_AIF1_DAC1_RIGHT_VOLUME,
  3249. WM8994_AIF1DAC1_VU, WM8994_AIF1DAC1_VU);
  3250. snd_soc_update_bits(codec, WM8994_AIF1_DAC2_LEFT_VOLUME,
  3251. WM8994_AIF1DAC2_VU, WM8994_AIF1DAC2_VU);
  3252. snd_soc_update_bits(codec, WM8994_AIF1_DAC2_RIGHT_VOLUME,
  3253. WM8994_AIF1DAC2_VU, WM8994_AIF1DAC2_VU);
  3254. snd_soc_update_bits(codec, WM8994_AIF2_DAC_LEFT_VOLUME,
  3255. WM8994_AIF2DAC_VU, WM8994_AIF2DAC_VU);
  3256. snd_soc_update_bits(codec, WM8994_AIF2_DAC_RIGHT_VOLUME,
  3257. WM8994_AIF2DAC_VU, WM8994_AIF2DAC_VU);
  3258. snd_soc_update_bits(codec, WM8994_AIF1_ADC1_LEFT_VOLUME,
  3259. WM8994_AIF1ADC1_VU, WM8994_AIF1ADC1_VU);
  3260. snd_soc_update_bits(codec, WM8994_AIF1_ADC1_RIGHT_VOLUME,
  3261. WM8994_AIF1ADC1_VU, WM8994_AIF1ADC1_VU);
  3262. snd_soc_update_bits(codec, WM8994_AIF1_ADC2_LEFT_VOLUME,
  3263. WM8994_AIF1ADC2_VU, WM8994_AIF1ADC2_VU);
  3264. snd_soc_update_bits(codec, WM8994_AIF1_ADC2_RIGHT_VOLUME,
  3265. WM8994_AIF1ADC2_VU, WM8994_AIF1ADC2_VU);
  3266. snd_soc_update_bits(codec, WM8994_AIF2_ADC_LEFT_VOLUME,
  3267. WM8994_AIF2ADC_VU, WM8994_AIF1ADC2_VU);
  3268. snd_soc_update_bits(codec, WM8994_AIF2_ADC_RIGHT_VOLUME,
  3269. WM8994_AIF2ADC_VU, WM8994_AIF1ADC2_VU);
  3270. snd_soc_update_bits(codec, WM8994_DAC1_LEFT_VOLUME,
  3271. WM8994_DAC1_VU, WM8994_DAC1_VU);
  3272. snd_soc_update_bits(codec, WM8994_DAC1_RIGHT_VOLUME,
  3273. WM8994_DAC1_VU, WM8994_DAC1_VU);
  3274. snd_soc_update_bits(codec, WM8994_DAC2_LEFT_VOLUME,
  3275. WM8994_DAC2_VU, WM8994_DAC2_VU);
  3276. snd_soc_update_bits(codec, WM8994_DAC2_RIGHT_VOLUME,
  3277. WM8994_DAC2_VU, WM8994_DAC2_VU);
  3278. /* Set the low bit of the 3D stereo depth so TLV matches */
  3279. snd_soc_update_bits(codec, WM8994_AIF1_DAC1_FILTERS_2,
  3280. 1 << WM8994_AIF1DAC1_3D_GAIN_SHIFT,
  3281. 1 << WM8994_AIF1DAC1_3D_GAIN_SHIFT);
  3282. snd_soc_update_bits(codec, WM8994_AIF1_DAC2_FILTERS_2,
  3283. 1 << WM8994_AIF1DAC2_3D_GAIN_SHIFT,
  3284. 1 << WM8994_AIF1DAC2_3D_GAIN_SHIFT);
  3285. snd_soc_update_bits(codec, WM8994_AIF2_DAC_FILTERS_2,
  3286. 1 << WM8994_AIF2DAC_3D_GAIN_SHIFT,
  3287. 1 << WM8994_AIF2DAC_3D_GAIN_SHIFT);
  3288. /* Unconditionally enable AIF1 ADC TDM mode on chips which can
  3289. * use this; it only affects behaviour on idle TDM clock
  3290. * cycles. */
  3291. switch (control->type) {
  3292. case WM8994:
  3293. case WM8958:
  3294. snd_soc_update_bits(codec, WM8994_AIF1_CONTROL_1,
  3295. WM8994_AIF1ADC_TDM, WM8994_AIF1ADC_TDM);
  3296. break;
  3297. default:
  3298. break;
  3299. }
  3300. /* Put MICBIAS into bypass mode by default on newer devices */
  3301. switch (control->type) {
  3302. case WM8958:
  3303. case WM1811:
  3304. snd_soc_update_bits(codec, WM8958_MICBIAS1,
  3305. WM8958_MICB1_MODE, WM8958_MICB1_MODE);
  3306. snd_soc_update_bits(codec, WM8958_MICBIAS2,
  3307. WM8958_MICB2_MODE, WM8958_MICB2_MODE);
  3308. break;
  3309. default:
  3310. break;
  3311. }
  3312. wm8994->hubs.check_class_w_digital = wm8994_check_class_w_digital;
  3313. wm_hubs_update_class_w(codec);
  3314. wm8994_handle_pdata(wm8994);
  3315. wm_hubs_add_analogue_controls(codec);
  3316. snd_soc_add_codec_controls(codec, wm8994_snd_controls,
  3317. ARRAY_SIZE(wm8994_snd_controls));
  3318. snd_soc_dapm_new_controls(dapm, wm8994_dapm_widgets,
  3319. ARRAY_SIZE(wm8994_dapm_widgets));
  3320. switch (control->type) {
  3321. case WM8994:
  3322. snd_soc_dapm_new_controls(dapm, wm8994_specific_dapm_widgets,
  3323. ARRAY_SIZE(wm8994_specific_dapm_widgets));
  3324. if (wm8994->revision < 4) {
  3325. snd_soc_dapm_new_controls(dapm, wm8994_lateclk_revd_widgets,
  3326. ARRAY_SIZE(wm8994_lateclk_revd_widgets));
  3327. snd_soc_dapm_new_controls(dapm, wm8994_adc_revd_widgets,
  3328. ARRAY_SIZE(wm8994_adc_revd_widgets));
  3329. snd_soc_dapm_new_controls(dapm, wm8994_dac_revd_widgets,
  3330. ARRAY_SIZE(wm8994_dac_revd_widgets));
  3331. } else {
  3332. snd_soc_dapm_new_controls(dapm, wm8994_lateclk_widgets,
  3333. ARRAY_SIZE(wm8994_lateclk_widgets));
  3334. snd_soc_dapm_new_controls(dapm, wm8994_adc_widgets,
  3335. ARRAY_SIZE(wm8994_adc_widgets));
  3336. snd_soc_dapm_new_controls(dapm, wm8994_dac_widgets,
  3337. ARRAY_SIZE(wm8994_dac_widgets));
  3338. }
  3339. break;
  3340. case WM8958:
  3341. snd_soc_add_codec_controls(codec, wm8958_snd_controls,
  3342. ARRAY_SIZE(wm8958_snd_controls));
  3343. snd_soc_dapm_new_controls(dapm, wm8958_dapm_widgets,
  3344. ARRAY_SIZE(wm8958_dapm_widgets));
  3345. if (wm8994->revision < 1) {
  3346. snd_soc_dapm_new_controls(dapm, wm8994_lateclk_revd_widgets,
  3347. ARRAY_SIZE(wm8994_lateclk_revd_widgets));
  3348. snd_soc_dapm_new_controls(dapm, wm8994_adc_revd_widgets,
  3349. ARRAY_SIZE(wm8994_adc_revd_widgets));
  3350. snd_soc_dapm_new_controls(dapm, wm8994_dac_revd_widgets,
  3351. ARRAY_SIZE(wm8994_dac_revd_widgets));
  3352. } else {
  3353. snd_soc_dapm_new_controls(dapm, wm8994_lateclk_widgets,
  3354. ARRAY_SIZE(wm8994_lateclk_widgets));
  3355. snd_soc_dapm_new_controls(dapm, wm8994_adc_widgets,
  3356. ARRAY_SIZE(wm8994_adc_widgets));
  3357. snd_soc_dapm_new_controls(dapm, wm8994_dac_widgets,
  3358. ARRAY_SIZE(wm8994_dac_widgets));
  3359. }
  3360. break;
  3361. case WM1811:
  3362. snd_soc_add_codec_controls(codec, wm8958_snd_controls,
  3363. ARRAY_SIZE(wm8958_snd_controls));
  3364. snd_soc_dapm_new_controls(dapm, wm8958_dapm_widgets,
  3365. ARRAY_SIZE(wm8958_dapm_widgets));
  3366. snd_soc_dapm_new_controls(dapm, wm8994_lateclk_widgets,
  3367. ARRAY_SIZE(wm8994_lateclk_widgets));
  3368. snd_soc_dapm_new_controls(dapm, wm8994_adc_widgets,
  3369. ARRAY_SIZE(wm8994_adc_widgets));
  3370. snd_soc_dapm_new_controls(dapm, wm8994_dac_widgets,
  3371. ARRAY_SIZE(wm8994_dac_widgets));
  3372. break;
  3373. }
  3374. wm_hubs_add_analogue_routes(codec, 0, 0);
  3375. snd_soc_dapm_add_routes(dapm, intercon, ARRAY_SIZE(intercon));
  3376. switch (control->type) {
  3377. case WM8994:
  3378. snd_soc_dapm_add_routes(dapm, wm8994_intercon,
  3379. ARRAY_SIZE(wm8994_intercon));
  3380. if (wm8994->revision < 4) {
  3381. snd_soc_dapm_add_routes(dapm, wm8994_revd_intercon,
  3382. ARRAY_SIZE(wm8994_revd_intercon));
  3383. snd_soc_dapm_add_routes(dapm, wm8994_lateclk_revd_intercon,
  3384. ARRAY_SIZE(wm8994_lateclk_revd_intercon));
  3385. } else {
  3386. snd_soc_dapm_add_routes(dapm, wm8994_lateclk_intercon,
  3387. ARRAY_SIZE(wm8994_lateclk_intercon));
  3388. }
  3389. break;
  3390. case WM8958:
  3391. if (wm8994->revision < 1) {
  3392. snd_soc_dapm_add_routes(dapm, wm8994_revd_intercon,
  3393. ARRAY_SIZE(wm8994_revd_intercon));
  3394. snd_soc_dapm_add_routes(dapm, wm8994_lateclk_revd_intercon,
  3395. ARRAY_SIZE(wm8994_lateclk_revd_intercon));
  3396. } else {
  3397. snd_soc_dapm_add_routes(dapm, wm8994_lateclk_intercon,
  3398. ARRAY_SIZE(wm8994_lateclk_intercon));
  3399. snd_soc_dapm_add_routes(dapm, wm8958_intercon,
  3400. ARRAY_SIZE(wm8958_intercon));
  3401. }
  3402. wm8958_dsp2_init(codec);
  3403. break;
  3404. case WM1811:
  3405. snd_soc_dapm_add_routes(dapm, wm8994_lateclk_intercon,
  3406. ARRAY_SIZE(wm8994_lateclk_intercon));
  3407. snd_soc_dapm_add_routes(dapm, wm8958_intercon,
  3408. ARRAY_SIZE(wm8958_intercon));
  3409. break;
  3410. }
  3411. return 0;
  3412. err_irq:
  3413. if (wm8994->jackdet)
  3414. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_GPIO(6), wm8994);
  3415. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_MIC2_SHRT, wm8994);
  3416. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_MIC2_DET, wm8994);
  3417. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_MIC1_SHRT, wm8994);
  3418. if (wm8994->micdet_irq)
  3419. free_irq(wm8994->micdet_irq, wm8994);
  3420. for (i = 0; i < ARRAY_SIZE(wm8994->fll_locked); i++)
  3421. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_FLL1_LOCK + i,
  3422. &wm8994->fll_locked[i]);
  3423. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_DCS_DONE,
  3424. &wm8994->hubs);
  3425. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_FIFOS_ERR, codec);
  3426. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_TEMP_SHUT, codec);
  3427. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_TEMP_WARN, codec);
  3428. return ret;
  3429. }
  3430. static int wm8994_codec_remove(struct snd_soc_codec *codec)
  3431. {
  3432. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  3433. struct wm8994 *control = wm8994->wm8994;
  3434. int i;
  3435. wm8994_set_bias_level(codec, SND_SOC_BIAS_OFF);
  3436. pm_runtime_disable(codec->dev);
  3437. for (i = 0; i < ARRAY_SIZE(wm8994->fll_locked); i++)
  3438. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_FLL1_LOCK + i,
  3439. &wm8994->fll_locked[i]);
  3440. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_DCS_DONE,
  3441. &wm8994->hubs);
  3442. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_FIFOS_ERR, codec);
  3443. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_TEMP_SHUT, codec);
  3444. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_TEMP_WARN, codec);
  3445. if (wm8994->jackdet)
  3446. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_GPIO(6), wm8994);
  3447. switch (control->type) {
  3448. case WM8994:
  3449. if (wm8994->micdet_irq)
  3450. free_irq(wm8994->micdet_irq, wm8994);
  3451. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_MIC2_DET,
  3452. wm8994);
  3453. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_MIC1_SHRT,
  3454. wm8994);
  3455. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_MIC1_DET,
  3456. wm8994);
  3457. break;
  3458. case WM1811:
  3459. case WM8958:
  3460. if (wm8994->micdet_irq)
  3461. free_irq(wm8994->micdet_irq, wm8994);
  3462. break;
  3463. }
  3464. release_firmware(wm8994->mbc);
  3465. release_firmware(wm8994->mbc_vss);
  3466. release_firmware(wm8994->enh_eq);
  3467. kfree(wm8994->retune_mobile_texts);
  3468. return 0;
  3469. }
  3470. static struct snd_soc_codec_driver soc_codec_dev_wm8994 = {
  3471. .probe = wm8994_codec_probe,
  3472. .remove = wm8994_codec_remove,
  3473. .suspend = wm8994_codec_suspend,
  3474. .resume = wm8994_codec_resume,
  3475. .set_bias_level = wm8994_set_bias_level,
  3476. };
  3477. static int __devinit wm8994_probe(struct platform_device *pdev)
  3478. {
  3479. struct wm8994_priv *wm8994;
  3480. wm8994 = devm_kzalloc(&pdev->dev, sizeof(struct wm8994_priv),
  3481. GFP_KERNEL);
  3482. if (wm8994 == NULL)
  3483. return -ENOMEM;
  3484. platform_set_drvdata(pdev, wm8994);
  3485. wm8994->wm8994 = dev_get_drvdata(pdev->dev.parent);
  3486. wm8994->pdata = dev_get_platdata(pdev->dev.parent);
  3487. return snd_soc_register_codec(&pdev->dev, &soc_codec_dev_wm8994,
  3488. wm8994_dai, ARRAY_SIZE(wm8994_dai));
  3489. }
  3490. static int __devexit wm8994_remove(struct platform_device *pdev)
  3491. {
  3492. snd_soc_unregister_codec(&pdev->dev);
  3493. return 0;
  3494. }
  3495. #ifdef CONFIG_PM_SLEEP
  3496. static int wm8994_suspend(struct device *dev)
  3497. {
  3498. struct wm8994_priv *wm8994 = dev_get_drvdata(dev);
  3499. /* Drop down to power saving mode when system is suspended */
  3500. if (wm8994->jackdet && !wm8994->active_refcount)
  3501. regmap_update_bits(wm8994->wm8994->regmap, WM8994_ANTIPOP_2,
  3502. WM1811_JACKDET_MODE_MASK,
  3503. wm8994->jackdet_mode);
  3504. return 0;
  3505. }
  3506. static int wm8994_resume(struct device *dev)
  3507. {
  3508. struct wm8994_priv *wm8994 = dev_get_drvdata(dev);
  3509. if (wm8994->jackdet && wm8994->jack_cb)
  3510. regmap_update_bits(wm8994->wm8994->regmap, WM8994_ANTIPOP_2,
  3511. WM1811_JACKDET_MODE_MASK,
  3512. WM1811_JACKDET_MODE_AUDIO);
  3513. return 0;
  3514. }
  3515. #endif
  3516. static const struct dev_pm_ops wm8994_pm_ops = {
  3517. SET_SYSTEM_SLEEP_PM_OPS(wm8994_suspend, wm8994_resume)
  3518. };
  3519. static struct platform_driver wm8994_codec_driver = {
  3520. .driver = {
  3521. .name = "wm8994-codec",
  3522. .owner = THIS_MODULE,
  3523. .pm = &wm8994_pm_ops,
  3524. },
  3525. .probe = wm8994_probe,
  3526. .remove = __devexit_p(wm8994_remove),
  3527. };
  3528. module_platform_driver(wm8994_codec_driver);
  3529. MODULE_DESCRIPTION("ASoC WM8994 driver");
  3530. MODULE_AUTHOR("Mark Brown <broonie@opensource.wolfsonmicro.com>");
  3531. MODULE_LICENSE("GPL");
  3532. MODULE_ALIAS("platform:wm8994-codec");