wm8350.c 48 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670
  1. /*
  2. * wm8350.c -- WM8350 ALSA SoC audio driver
  3. *
  4. * Copyright (C) 2007, 2008 Wolfson Microelectronics PLC.
  5. *
  6. * Author: Liam Girdwood <lrg@slimlogic.co.uk>
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License version 2 as
  10. * published by the Free Software Foundation.
  11. */
  12. #include <linux/module.h>
  13. #include <linux/moduleparam.h>
  14. #include <linux/init.h>
  15. #include <linux/slab.h>
  16. #include <linux/delay.h>
  17. #include <linux/pm.h>
  18. #include <linux/platform_device.h>
  19. #include <linux/mfd/wm8350/audio.h>
  20. #include <linux/mfd/wm8350/core.h>
  21. #include <linux/regulator/consumer.h>
  22. #include <sound/core.h>
  23. #include <sound/pcm.h>
  24. #include <sound/pcm_params.h>
  25. #include <sound/soc.h>
  26. #include <sound/initval.h>
  27. #include <sound/tlv.h>
  28. #include <trace/events/asoc.h>
  29. #include "wm8350.h"
  30. #define WM8350_OUTn_0dB 0x39
  31. #define WM8350_RAMP_NONE 0
  32. #define WM8350_RAMP_UP 1
  33. #define WM8350_RAMP_DOWN 2
  34. /* We only include the analogue supplies here; the digital supplies
  35. * need to be available well before this driver can be probed.
  36. */
  37. static const char *supply_names[] = {
  38. "AVDD",
  39. "HPVDD",
  40. };
  41. struct wm8350_output {
  42. u16 active;
  43. u16 left_vol;
  44. u16 right_vol;
  45. u16 ramp;
  46. u16 mute;
  47. };
  48. struct wm8350_jack_data {
  49. struct snd_soc_jack *jack;
  50. struct delayed_work work;
  51. int report;
  52. int short_report;
  53. };
  54. struct wm8350_data {
  55. struct wm8350 *wm8350;
  56. struct wm8350_output out1;
  57. struct wm8350_output out2;
  58. struct wm8350_jack_data hpl;
  59. struct wm8350_jack_data hpr;
  60. struct wm8350_jack_data mic;
  61. struct regulator_bulk_data supplies[ARRAY_SIZE(supply_names)];
  62. int fll_freq_out;
  63. int fll_freq_in;
  64. };
  65. static unsigned int wm8350_codec_read(struct snd_soc_codec *codec,
  66. unsigned int reg)
  67. {
  68. struct wm8350 *wm8350 = codec->control_data;
  69. return wm8350_reg_read(wm8350, reg);
  70. }
  71. static int wm8350_codec_write(struct snd_soc_codec *codec, unsigned int reg,
  72. unsigned int value)
  73. {
  74. struct wm8350 *wm8350 = codec->control_data;
  75. return wm8350_reg_write(wm8350, reg, value);
  76. }
  77. /*
  78. * Ramp OUT1 PGA volume to minimise pops at stream startup and shutdown.
  79. */
  80. static inline int wm8350_out1_ramp_step(struct snd_soc_codec *codec)
  81. {
  82. struct wm8350_data *wm8350_data = snd_soc_codec_get_drvdata(codec);
  83. struct wm8350_output *out1 = &wm8350_data->out1;
  84. struct wm8350 *wm8350 = wm8350_data->wm8350;
  85. int left_complete = 0, right_complete = 0;
  86. u16 reg, val;
  87. /* left channel */
  88. reg = wm8350_reg_read(wm8350, WM8350_LOUT1_VOLUME);
  89. val = (reg & WM8350_OUT1L_VOL_MASK) >> WM8350_OUT1L_VOL_SHIFT;
  90. if (out1->ramp == WM8350_RAMP_UP) {
  91. /* ramp step up */
  92. if (val < out1->left_vol) {
  93. val++;
  94. reg &= ~WM8350_OUT1L_VOL_MASK;
  95. wm8350_reg_write(wm8350, WM8350_LOUT1_VOLUME,
  96. reg | (val << WM8350_OUT1L_VOL_SHIFT));
  97. } else
  98. left_complete = 1;
  99. } else if (out1->ramp == WM8350_RAMP_DOWN) {
  100. /* ramp step down */
  101. if (val > 0) {
  102. val--;
  103. reg &= ~WM8350_OUT1L_VOL_MASK;
  104. wm8350_reg_write(wm8350, WM8350_LOUT1_VOLUME,
  105. reg | (val << WM8350_OUT1L_VOL_SHIFT));
  106. } else
  107. left_complete = 1;
  108. } else
  109. return 1;
  110. /* right channel */
  111. reg = wm8350_reg_read(wm8350, WM8350_ROUT1_VOLUME);
  112. val = (reg & WM8350_OUT1R_VOL_MASK) >> WM8350_OUT1R_VOL_SHIFT;
  113. if (out1->ramp == WM8350_RAMP_UP) {
  114. /* ramp step up */
  115. if (val < out1->right_vol) {
  116. val++;
  117. reg &= ~WM8350_OUT1R_VOL_MASK;
  118. wm8350_reg_write(wm8350, WM8350_ROUT1_VOLUME,
  119. reg | (val << WM8350_OUT1R_VOL_SHIFT));
  120. } else
  121. right_complete = 1;
  122. } else if (out1->ramp == WM8350_RAMP_DOWN) {
  123. /* ramp step down */
  124. if (val > 0) {
  125. val--;
  126. reg &= ~WM8350_OUT1R_VOL_MASK;
  127. wm8350_reg_write(wm8350, WM8350_ROUT1_VOLUME,
  128. reg | (val << WM8350_OUT1R_VOL_SHIFT));
  129. } else
  130. right_complete = 1;
  131. }
  132. /* only hit the update bit if either volume has changed this step */
  133. if (!left_complete || !right_complete)
  134. wm8350_set_bits(wm8350, WM8350_LOUT1_VOLUME, WM8350_OUT1_VU);
  135. return left_complete & right_complete;
  136. }
  137. /*
  138. * Ramp OUT2 PGA volume to minimise pops at stream startup and shutdown.
  139. */
  140. static inline int wm8350_out2_ramp_step(struct snd_soc_codec *codec)
  141. {
  142. struct wm8350_data *wm8350_data = snd_soc_codec_get_drvdata(codec);
  143. struct wm8350_output *out2 = &wm8350_data->out2;
  144. struct wm8350 *wm8350 = wm8350_data->wm8350;
  145. int left_complete = 0, right_complete = 0;
  146. u16 reg, val;
  147. /* left channel */
  148. reg = wm8350_reg_read(wm8350, WM8350_LOUT2_VOLUME);
  149. val = (reg & WM8350_OUT2L_VOL_MASK) >> WM8350_OUT1L_VOL_SHIFT;
  150. if (out2->ramp == WM8350_RAMP_UP) {
  151. /* ramp step up */
  152. if (val < out2->left_vol) {
  153. val++;
  154. reg &= ~WM8350_OUT2L_VOL_MASK;
  155. wm8350_reg_write(wm8350, WM8350_LOUT2_VOLUME,
  156. reg | (val << WM8350_OUT1L_VOL_SHIFT));
  157. } else
  158. left_complete = 1;
  159. } else if (out2->ramp == WM8350_RAMP_DOWN) {
  160. /* ramp step down */
  161. if (val > 0) {
  162. val--;
  163. reg &= ~WM8350_OUT2L_VOL_MASK;
  164. wm8350_reg_write(wm8350, WM8350_LOUT2_VOLUME,
  165. reg | (val << WM8350_OUT1L_VOL_SHIFT));
  166. } else
  167. left_complete = 1;
  168. } else
  169. return 1;
  170. /* right channel */
  171. reg = wm8350_reg_read(wm8350, WM8350_ROUT2_VOLUME);
  172. val = (reg & WM8350_OUT2R_VOL_MASK) >> WM8350_OUT1R_VOL_SHIFT;
  173. if (out2->ramp == WM8350_RAMP_UP) {
  174. /* ramp step up */
  175. if (val < out2->right_vol) {
  176. val++;
  177. reg &= ~WM8350_OUT2R_VOL_MASK;
  178. wm8350_reg_write(wm8350, WM8350_ROUT2_VOLUME,
  179. reg | (val << WM8350_OUT1R_VOL_SHIFT));
  180. } else
  181. right_complete = 1;
  182. } else if (out2->ramp == WM8350_RAMP_DOWN) {
  183. /* ramp step down */
  184. if (val > 0) {
  185. val--;
  186. reg &= ~WM8350_OUT2R_VOL_MASK;
  187. wm8350_reg_write(wm8350, WM8350_ROUT2_VOLUME,
  188. reg | (val << WM8350_OUT1R_VOL_SHIFT));
  189. } else
  190. right_complete = 1;
  191. }
  192. /* only hit the update bit if either volume has changed this step */
  193. if (!left_complete || !right_complete)
  194. wm8350_set_bits(wm8350, WM8350_LOUT2_VOLUME, WM8350_OUT2_VU);
  195. return left_complete & right_complete;
  196. }
  197. /*
  198. * This work ramps both output PGAs at stream start/stop time to
  199. * minimise pop associated with DAPM power switching.
  200. * It's best to enable Zero Cross when ramping occurs to minimise any
  201. * zipper noises.
  202. */
  203. static void wm8350_pga_work(struct work_struct *work)
  204. {
  205. struct snd_soc_dapm_context *dapm =
  206. container_of(work, struct snd_soc_dapm_context, delayed_work.work);
  207. struct snd_soc_codec *codec = dapm->codec;
  208. struct wm8350_data *wm8350_data = snd_soc_codec_get_drvdata(codec);
  209. struct wm8350_output *out1 = &wm8350_data->out1,
  210. *out2 = &wm8350_data->out2;
  211. int i, out1_complete, out2_complete;
  212. /* do we need to ramp at all ? */
  213. if (out1->ramp == WM8350_RAMP_NONE && out2->ramp == WM8350_RAMP_NONE)
  214. return;
  215. /* PGA volumes have 6 bits of resolution to ramp */
  216. for (i = 0; i <= 63; i++) {
  217. out1_complete = 1, out2_complete = 1;
  218. if (out1->ramp != WM8350_RAMP_NONE)
  219. out1_complete = wm8350_out1_ramp_step(codec);
  220. if (out2->ramp != WM8350_RAMP_NONE)
  221. out2_complete = wm8350_out2_ramp_step(codec);
  222. /* ramp finished ? */
  223. if (out1_complete && out2_complete)
  224. break;
  225. /* we need to delay longer on the up ramp */
  226. if (out1->ramp == WM8350_RAMP_UP ||
  227. out2->ramp == WM8350_RAMP_UP) {
  228. /* delay is longer over 0dB as increases are larger */
  229. if (i >= WM8350_OUTn_0dB)
  230. schedule_timeout_interruptible(msecs_to_jiffies
  231. (2));
  232. else
  233. schedule_timeout_interruptible(msecs_to_jiffies
  234. (1));
  235. } else
  236. udelay(50); /* doesn't matter if we delay longer */
  237. }
  238. out1->ramp = WM8350_RAMP_NONE;
  239. out2->ramp = WM8350_RAMP_NONE;
  240. }
  241. /*
  242. * WM8350 Controls
  243. */
  244. static int pga_event(struct snd_soc_dapm_widget *w,
  245. struct snd_kcontrol *kcontrol, int event)
  246. {
  247. struct snd_soc_codec *codec = w->codec;
  248. struct wm8350_data *wm8350_data = snd_soc_codec_get_drvdata(codec);
  249. struct wm8350_output *out;
  250. switch (w->shift) {
  251. case 0:
  252. case 1:
  253. out = &wm8350_data->out1;
  254. break;
  255. case 2:
  256. case 3:
  257. out = &wm8350_data->out2;
  258. break;
  259. default:
  260. BUG();
  261. return -1;
  262. }
  263. switch (event) {
  264. case SND_SOC_DAPM_POST_PMU:
  265. out->ramp = WM8350_RAMP_UP;
  266. out->active = 1;
  267. if (!delayed_work_pending(&codec->dapm.delayed_work))
  268. schedule_delayed_work(&codec->dapm.delayed_work,
  269. msecs_to_jiffies(1));
  270. break;
  271. case SND_SOC_DAPM_PRE_PMD:
  272. out->ramp = WM8350_RAMP_DOWN;
  273. out->active = 0;
  274. if (!delayed_work_pending(&codec->dapm.delayed_work))
  275. schedule_delayed_work(&codec->dapm.delayed_work,
  276. msecs_to_jiffies(1));
  277. break;
  278. }
  279. return 0;
  280. }
  281. static int wm8350_put_volsw_2r_vu(struct snd_kcontrol *kcontrol,
  282. struct snd_ctl_elem_value *ucontrol)
  283. {
  284. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  285. struct wm8350_data *wm8350_priv = snd_soc_codec_get_drvdata(codec);
  286. struct wm8350_output *out = NULL;
  287. struct soc_mixer_control *mc =
  288. (struct soc_mixer_control *)kcontrol->private_value;
  289. int ret;
  290. unsigned int reg = mc->reg;
  291. u16 val;
  292. /* For OUT1 and OUT2 we shadow the values and only actually write
  293. * them out when active in order to ensure the amplifier comes on
  294. * as quietly as possible. */
  295. switch (reg) {
  296. case WM8350_LOUT1_VOLUME:
  297. out = &wm8350_priv->out1;
  298. break;
  299. case WM8350_LOUT2_VOLUME:
  300. out = &wm8350_priv->out2;
  301. break;
  302. default:
  303. break;
  304. }
  305. if (out) {
  306. out->left_vol = ucontrol->value.integer.value[0];
  307. out->right_vol = ucontrol->value.integer.value[1];
  308. if (!out->active)
  309. return 1;
  310. }
  311. ret = snd_soc_put_volsw(kcontrol, ucontrol);
  312. if (ret < 0)
  313. return ret;
  314. /* now hit the volume update bits (always bit 8) */
  315. val = snd_soc_read(codec, reg);
  316. snd_soc_write(codec, reg, val | WM8350_OUT1_VU);
  317. return 1;
  318. }
  319. static int wm8350_get_volsw_2r(struct snd_kcontrol *kcontrol,
  320. struct snd_ctl_elem_value *ucontrol)
  321. {
  322. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  323. struct wm8350_data *wm8350_priv = snd_soc_codec_get_drvdata(codec);
  324. struct wm8350_output *out1 = &wm8350_priv->out1;
  325. struct wm8350_output *out2 = &wm8350_priv->out2;
  326. struct soc_mixer_control *mc =
  327. (struct soc_mixer_control *)kcontrol->private_value;
  328. unsigned int reg = mc->reg;
  329. /* If these are cached registers use the cache */
  330. switch (reg) {
  331. case WM8350_LOUT1_VOLUME:
  332. ucontrol->value.integer.value[0] = out1->left_vol;
  333. ucontrol->value.integer.value[1] = out1->right_vol;
  334. return 0;
  335. case WM8350_LOUT2_VOLUME:
  336. ucontrol->value.integer.value[0] = out2->left_vol;
  337. ucontrol->value.integer.value[1] = out2->right_vol;
  338. return 0;
  339. default:
  340. break;
  341. }
  342. return snd_soc_get_volsw(kcontrol, ucontrol);
  343. }
  344. static const char *wm8350_deemp[] = { "None", "32kHz", "44.1kHz", "48kHz" };
  345. static const char *wm8350_pol[] = { "Normal", "Inv R", "Inv L", "Inv L & R" };
  346. static const char *wm8350_dacmutem[] = { "Normal", "Soft" };
  347. static const char *wm8350_dacmutes[] = { "Fast", "Slow" };
  348. static const char *wm8350_adcfilter[] = { "None", "High Pass" };
  349. static const char *wm8350_adchp[] = { "44.1kHz", "8kHz", "16kHz", "32kHz" };
  350. static const char *wm8350_lr[] = { "Left", "Right" };
  351. static const struct soc_enum wm8350_enum[] = {
  352. SOC_ENUM_SINGLE(WM8350_DAC_CONTROL, 4, 4, wm8350_deemp),
  353. SOC_ENUM_SINGLE(WM8350_DAC_CONTROL, 0, 4, wm8350_pol),
  354. SOC_ENUM_SINGLE(WM8350_DAC_MUTE_VOLUME, 14, 2, wm8350_dacmutem),
  355. SOC_ENUM_SINGLE(WM8350_DAC_MUTE_VOLUME, 13, 2, wm8350_dacmutes),
  356. SOC_ENUM_SINGLE(WM8350_ADC_CONTROL, 15, 2, wm8350_adcfilter),
  357. SOC_ENUM_SINGLE(WM8350_ADC_CONTROL, 8, 4, wm8350_adchp),
  358. SOC_ENUM_SINGLE(WM8350_ADC_CONTROL, 0, 4, wm8350_pol),
  359. SOC_ENUM_SINGLE(WM8350_INPUT_MIXER_VOLUME, 15, 2, wm8350_lr),
  360. };
  361. static DECLARE_TLV_DB_SCALE(pre_amp_tlv, -1200, 3525, 0);
  362. static DECLARE_TLV_DB_SCALE(out_pga_tlv, -5700, 600, 0);
  363. static DECLARE_TLV_DB_SCALE(dac_pcm_tlv, -7163, 36, 1);
  364. static DECLARE_TLV_DB_SCALE(adc_pcm_tlv, -12700, 50, 1);
  365. static DECLARE_TLV_DB_SCALE(out_mix_tlv, -1500, 300, 1);
  366. static const unsigned int capture_sd_tlv[] = {
  367. TLV_DB_RANGE_HEAD(2),
  368. 0, 12, TLV_DB_SCALE_ITEM(-3600, 300, 1),
  369. 13, 15, TLV_DB_SCALE_ITEM(0, 0, 0),
  370. };
  371. static const struct snd_kcontrol_new wm8350_snd_controls[] = {
  372. SOC_ENUM("Playback Deemphasis", wm8350_enum[0]),
  373. SOC_ENUM("Playback DAC Inversion", wm8350_enum[1]),
  374. SOC_DOUBLE_R_EXT_TLV("Playback PCM Volume",
  375. WM8350_DAC_DIGITAL_VOLUME_L,
  376. WM8350_DAC_DIGITAL_VOLUME_R,
  377. 0, 255, 0, wm8350_get_volsw_2r,
  378. wm8350_put_volsw_2r_vu, dac_pcm_tlv),
  379. SOC_ENUM("Playback PCM Mute Function", wm8350_enum[2]),
  380. SOC_ENUM("Playback PCM Mute Speed", wm8350_enum[3]),
  381. SOC_ENUM("Capture PCM Filter", wm8350_enum[4]),
  382. SOC_ENUM("Capture PCM HP Filter", wm8350_enum[5]),
  383. SOC_ENUM("Capture ADC Inversion", wm8350_enum[6]),
  384. SOC_DOUBLE_R_EXT_TLV("Capture PCM Volume",
  385. WM8350_ADC_DIGITAL_VOLUME_L,
  386. WM8350_ADC_DIGITAL_VOLUME_R,
  387. 0, 255, 0, wm8350_get_volsw_2r,
  388. wm8350_put_volsw_2r_vu, adc_pcm_tlv),
  389. SOC_DOUBLE_TLV("Capture Sidetone Volume",
  390. WM8350_ADC_DIVIDER,
  391. 8, 4, 15, 1, capture_sd_tlv),
  392. SOC_DOUBLE_R_EXT_TLV("Capture Volume",
  393. WM8350_LEFT_INPUT_VOLUME,
  394. WM8350_RIGHT_INPUT_VOLUME,
  395. 2, 63, 0, wm8350_get_volsw_2r,
  396. wm8350_put_volsw_2r_vu, pre_amp_tlv),
  397. SOC_DOUBLE_R("Capture ZC Switch",
  398. WM8350_LEFT_INPUT_VOLUME,
  399. WM8350_RIGHT_INPUT_VOLUME, 13, 1, 0),
  400. SOC_SINGLE_TLV("Left Input Left Sidetone Volume",
  401. WM8350_OUTPUT_LEFT_MIXER_VOLUME, 1, 7, 0, out_mix_tlv),
  402. SOC_SINGLE_TLV("Left Input Right Sidetone Volume",
  403. WM8350_OUTPUT_LEFT_MIXER_VOLUME,
  404. 5, 7, 0, out_mix_tlv),
  405. SOC_SINGLE_TLV("Left Input Bypass Volume",
  406. WM8350_OUTPUT_LEFT_MIXER_VOLUME,
  407. 9, 7, 0, out_mix_tlv),
  408. SOC_SINGLE_TLV("Right Input Left Sidetone Volume",
  409. WM8350_OUTPUT_RIGHT_MIXER_VOLUME,
  410. 1, 7, 0, out_mix_tlv),
  411. SOC_SINGLE_TLV("Right Input Right Sidetone Volume",
  412. WM8350_OUTPUT_RIGHT_MIXER_VOLUME,
  413. 5, 7, 0, out_mix_tlv),
  414. SOC_SINGLE_TLV("Right Input Bypass Volume",
  415. WM8350_OUTPUT_RIGHT_MIXER_VOLUME,
  416. 13, 7, 0, out_mix_tlv),
  417. SOC_SINGLE("Left Input Mixer +20dB Switch",
  418. WM8350_INPUT_MIXER_VOLUME_L, 0, 1, 0),
  419. SOC_SINGLE("Right Input Mixer +20dB Switch",
  420. WM8350_INPUT_MIXER_VOLUME_R, 0, 1, 0),
  421. SOC_SINGLE_TLV("Out4 Capture Volume",
  422. WM8350_INPUT_MIXER_VOLUME,
  423. 1, 7, 0, out_mix_tlv),
  424. SOC_DOUBLE_R_EXT_TLV("Out1 Playback Volume",
  425. WM8350_LOUT1_VOLUME,
  426. WM8350_ROUT1_VOLUME,
  427. 2, 63, 0, wm8350_get_volsw_2r,
  428. wm8350_put_volsw_2r_vu, out_pga_tlv),
  429. SOC_DOUBLE_R("Out1 Playback ZC Switch",
  430. WM8350_LOUT1_VOLUME,
  431. WM8350_ROUT1_VOLUME, 13, 1, 0),
  432. SOC_DOUBLE_R_EXT_TLV("Out2 Playback Volume",
  433. WM8350_LOUT2_VOLUME,
  434. WM8350_ROUT2_VOLUME,
  435. 2, 63, 0, wm8350_get_volsw_2r,
  436. wm8350_put_volsw_2r_vu, out_pga_tlv),
  437. SOC_DOUBLE_R("Out2 Playback ZC Switch", WM8350_LOUT2_VOLUME,
  438. WM8350_ROUT2_VOLUME, 13, 1, 0),
  439. SOC_SINGLE("Out2 Right Invert Switch", WM8350_ROUT2_VOLUME, 10, 1, 0),
  440. SOC_SINGLE_TLV("Out2 Beep Volume", WM8350_BEEP_VOLUME,
  441. 5, 7, 0, out_mix_tlv),
  442. SOC_DOUBLE_R("Out1 Playback Switch",
  443. WM8350_LOUT1_VOLUME,
  444. WM8350_ROUT1_VOLUME,
  445. 14, 1, 1),
  446. SOC_DOUBLE_R("Out2 Playback Switch",
  447. WM8350_LOUT2_VOLUME,
  448. WM8350_ROUT2_VOLUME,
  449. 14, 1, 1),
  450. };
  451. /*
  452. * DAPM Controls
  453. */
  454. /* Left Playback Mixer */
  455. static const struct snd_kcontrol_new wm8350_left_play_mixer_controls[] = {
  456. SOC_DAPM_SINGLE("Playback Switch",
  457. WM8350_LEFT_MIXER_CONTROL, 11, 1, 0),
  458. SOC_DAPM_SINGLE("Left Bypass Switch",
  459. WM8350_LEFT_MIXER_CONTROL, 2, 1, 0),
  460. SOC_DAPM_SINGLE("Right Playback Switch",
  461. WM8350_LEFT_MIXER_CONTROL, 12, 1, 0),
  462. SOC_DAPM_SINGLE("Left Sidetone Switch",
  463. WM8350_LEFT_MIXER_CONTROL, 0, 1, 0),
  464. SOC_DAPM_SINGLE("Right Sidetone Switch",
  465. WM8350_LEFT_MIXER_CONTROL, 1, 1, 0),
  466. };
  467. /* Right Playback Mixer */
  468. static const struct snd_kcontrol_new wm8350_right_play_mixer_controls[] = {
  469. SOC_DAPM_SINGLE("Playback Switch",
  470. WM8350_RIGHT_MIXER_CONTROL, 12, 1, 0),
  471. SOC_DAPM_SINGLE("Right Bypass Switch",
  472. WM8350_RIGHT_MIXER_CONTROL, 3, 1, 0),
  473. SOC_DAPM_SINGLE("Left Playback Switch",
  474. WM8350_RIGHT_MIXER_CONTROL, 11, 1, 0),
  475. SOC_DAPM_SINGLE("Left Sidetone Switch",
  476. WM8350_RIGHT_MIXER_CONTROL, 0, 1, 0),
  477. SOC_DAPM_SINGLE("Right Sidetone Switch",
  478. WM8350_RIGHT_MIXER_CONTROL, 1, 1, 0),
  479. };
  480. /* Out4 Mixer */
  481. static const struct snd_kcontrol_new wm8350_out4_mixer_controls[] = {
  482. SOC_DAPM_SINGLE("Right Playback Switch",
  483. WM8350_OUT4_MIXER_CONTROL, 12, 1, 0),
  484. SOC_DAPM_SINGLE("Left Playback Switch",
  485. WM8350_OUT4_MIXER_CONTROL, 11, 1, 0),
  486. SOC_DAPM_SINGLE("Right Capture Switch",
  487. WM8350_OUT4_MIXER_CONTROL, 9, 1, 0),
  488. SOC_DAPM_SINGLE("Out3 Playback Switch",
  489. WM8350_OUT4_MIXER_CONTROL, 2, 1, 0),
  490. SOC_DAPM_SINGLE("Right Mixer Switch",
  491. WM8350_OUT4_MIXER_CONTROL, 1, 1, 0),
  492. SOC_DAPM_SINGLE("Left Mixer Switch",
  493. WM8350_OUT4_MIXER_CONTROL, 0, 1, 0),
  494. };
  495. /* Out3 Mixer */
  496. static const struct snd_kcontrol_new wm8350_out3_mixer_controls[] = {
  497. SOC_DAPM_SINGLE("Left Playback Switch",
  498. WM8350_OUT3_MIXER_CONTROL, 11, 1, 0),
  499. SOC_DAPM_SINGLE("Left Capture Switch",
  500. WM8350_OUT3_MIXER_CONTROL, 8, 1, 0),
  501. SOC_DAPM_SINGLE("Out4 Playback Switch",
  502. WM8350_OUT3_MIXER_CONTROL, 3, 1, 0),
  503. SOC_DAPM_SINGLE("Left Mixer Switch",
  504. WM8350_OUT3_MIXER_CONTROL, 0, 1, 0),
  505. };
  506. /* Left Input Mixer */
  507. static const struct snd_kcontrol_new wm8350_left_capt_mixer_controls[] = {
  508. SOC_DAPM_SINGLE_TLV("L2 Capture Volume",
  509. WM8350_INPUT_MIXER_VOLUME_L, 1, 7, 0, out_mix_tlv),
  510. SOC_DAPM_SINGLE_TLV("L3 Capture Volume",
  511. WM8350_INPUT_MIXER_VOLUME_L, 9, 7, 0, out_mix_tlv),
  512. SOC_DAPM_SINGLE("PGA Capture Switch",
  513. WM8350_LEFT_INPUT_VOLUME, 14, 1, 1),
  514. };
  515. /* Right Input Mixer */
  516. static const struct snd_kcontrol_new wm8350_right_capt_mixer_controls[] = {
  517. SOC_DAPM_SINGLE_TLV("L2 Capture Volume",
  518. WM8350_INPUT_MIXER_VOLUME_R, 5, 7, 0, out_mix_tlv),
  519. SOC_DAPM_SINGLE_TLV("L3 Capture Volume",
  520. WM8350_INPUT_MIXER_VOLUME_R, 13, 7, 0, out_mix_tlv),
  521. SOC_DAPM_SINGLE("PGA Capture Switch",
  522. WM8350_RIGHT_INPUT_VOLUME, 14, 1, 1),
  523. };
  524. /* Left Mic Mixer */
  525. static const struct snd_kcontrol_new wm8350_left_mic_mixer_controls[] = {
  526. SOC_DAPM_SINGLE("INN Capture Switch", WM8350_INPUT_CONTROL, 1, 1, 0),
  527. SOC_DAPM_SINGLE("INP Capture Switch", WM8350_INPUT_CONTROL, 0, 1, 0),
  528. SOC_DAPM_SINGLE("IN2 Capture Switch", WM8350_INPUT_CONTROL, 2, 1, 0),
  529. };
  530. /* Right Mic Mixer */
  531. static const struct snd_kcontrol_new wm8350_right_mic_mixer_controls[] = {
  532. SOC_DAPM_SINGLE("INN Capture Switch", WM8350_INPUT_CONTROL, 9, 1, 0),
  533. SOC_DAPM_SINGLE("INP Capture Switch", WM8350_INPUT_CONTROL, 8, 1, 0),
  534. SOC_DAPM_SINGLE("IN2 Capture Switch", WM8350_INPUT_CONTROL, 10, 1, 0),
  535. };
  536. /* Beep Switch */
  537. static const struct snd_kcontrol_new wm8350_beep_switch_controls =
  538. SOC_DAPM_SINGLE("Switch", WM8350_BEEP_VOLUME, 15, 1, 1);
  539. /* Out4 Capture Mux */
  540. static const struct snd_kcontrol_new wm8350_out4_capture_controls =
  541. SOC_DAPM_ENUM("Route", wm8350_enum[7]);
  542. static const struct snd_soc_dapm_widget wm8350_dapm_widgets[] = {
  543. SND_SOC_DAPM_PGA("IN3R PGA", WM8350_POWER_MGMT_2, 11, 0, NULL, 0),
  544. SND_SOC_DAPM_PGA("IN3L PGA", WM8350_POWER_MGMT_2, 10, 0, NULL, 0),
  545. SND_SOC_DAPM_PGA_E("Right Out2 PGA", WM8350_POWER_MGMT_3, 3, 0, NULL,
  546. 0, pga_event,
  547. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD),
  548. SND_SOC_DAPM_PGA_E("Left Out2 PGA", WM8350_POWER_MGMT_3, 2, 0, NULL, 0,
  549. pga_event,
  550. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD),
  551. SND_SOC_DAPM_PGA_E("Right Out1 PGA", WM8350_POWER_MGMT_3, 1, 0, NULL,
  552. 0, pga_event,
  553. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD),
  554. SND_SOC_DAPM_PGA_E("Left Out1 PGA", WM8350_POWER_MGMT_3, 0, 0, NULL, 0,
  555. pga_event,
  556. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD),
  557. SND_SOC_DAPM_MIXER("Right Capture Mixer", WM8350_POWER_MGMT_2,
  558. 7, 0, &wm8350_right_capt_mixer_controls[0],
  559. ARRAY_SIZE(wm8350_right_capt_mixer_controls)),
  560. SND_SOC_DAPM_MIXER("Left Capture Mixer", WM8350_POWER_MGMT_2,
  561. 6, 0, &wm8350_left_capt_mixer_controls[0],
  562. ARRAY_SIZE(wm8350_left_capt_mixer_controls)),
  563. SND_SOC_DAPM_MIXER("Out4 Mixer", WM8350_POWER_MGMT_2, 5, 0,
  564. &wm8350_out4_mixer_controls[0],
  565. ARRAY_SIZE(wm8350_out4_mixer_controls)),
  566. SND_SOC_DAPM_MIXER("Out3 Mixer", WM8350_POWER_MGMT_2, 4, 0,
  567. &wm8350_out3_mixer_controls[0],
  568. ARRAY_SIZE(wm8350_out3_mixer_controls)),
  569. SND_SOC_DAPM_MIXER("Right Playback Mixer", WM8350_POWER_MGMT_2, 1, 0,
  570. &wm8350_right_play_mixer_controls[0],
  571. ARRAY_SIZE(wm8350_right_play_mixer_controls)),
  572. SND_SOC_DAPM_MIXER("Left Playback Mixer", WM8350_POWER_MGMT_2, 0, 0,
  573. &wm8350_left_play_mixer_controls[0],
  574. ARRAY_SIZE(wm8350_left_play_mixer_controls)),
  575. SND_SOC_DAPM_MIXER("Left Mic Mixer", WM8350_POWER_MGMT_2, 8, 0,
  576. &wm8350_left_mic_mixer_controls[0],
  577. ARRAY_SIZE(wm8350_left_mic_mixer_controls)),
  578. SND_SOC_DAPM_MIXER("Right Mic Mixer", WM8350_POWER_MGMT_2, 9, 0,
  579. &wm8350_right_mic_mixer_controls[0],
  580. ARRAY_SIZE(wm8350_right_mic_mixer_controls)),
  581. /* virtual mixer for Beep and Out2R */
  582. SND_SOC_DAPM_MIXER("Out2 Mixer", SND_SOC_NOPM, 0, 0, NULL, 0),
  583. SND_SOC_DAPM_SWITCH("Beep", WM8350_POWER_MGMT_3, 7, 0,
  584. &wm8350_beep_switch_controls),
  585. SND_SOC_DAPM_ADC("Right ADC", "Right Capture",
  586. WM8350_POWER_MGMT_4, 3, 0),
  587. SND_SOC_DAPM_ADC("Left ADC", "Left Capture",
  588. WM8350_POWER_MGMT_4, 2, 0),
  589. SND_SOC_DAPM_DAC("Right DAC", "Right Playback",
  590. WM8350_POWER_MGMT_4, 5, 0),
  591. SND_SOC_DAPM_DAC("Left DAC", "Left Playback",
  592. WM8350_POWER_MGMT_4, 4, 0),
  593. SND_SOC_DAPM_MICBIAS("Mic Bias", WM8350_POWER_MGMT_1, 4, 0),
  594. SND_SOC_DAPM_MUX("Out4 Capture Channel", SND_SOC_NOPM, 0, 0,
  595. &wm8350_out4_capture_controls),
  596. SND_SOC_DAPM_OUTPUT("OUT1R"),
  597. SND_SOC_DAPM_OUTPUT("OUT1L"),
  598. SND_SOC_DAPM_OUTPUT("OUT2R"),
  599. SND_SOC_DAPM_OUTPUT("OUT2L"),
  600. SND_SOC_DAPM_OUTPUT("OUT3"),
  601. SND_SOC_DAPM_OUTPUT("OUT4"),
  602. SND_SOC_DAPM_INPUT("IN1RN"),
  603. SND_SOC_DAPM_INPUT("IN1RP"),
  604. SND_SOC_DAPM_INPUT("IN2R"),
  605. SND_SOC_DAPM_INPUT("IN1LP"),
  606. SND_SOC_DAPM_INPUT("IN1LN"),
  607. SND_SOC_DAPM_INPUT("IN2L"),
  608. SND_SOC_DAPM_INPUT("IN3R"),
  609. SND_SOC_DAPM_INPUT("IN3L"),
  610. };
  611. static const struct snd_soc_dapm_route wm8350_dapm_routes[] = {
  612. /* left playback mixer */
  613. {"Left Playback Mixer", "Playback Switch", "Left DAC"},
  614. {"Left Playback Mixer", "Left Bypass Switch", "IN3L PGA"},
  615. {"Left Playback Mixer", "Right Playback Switch", "Right DAC"},
  616. {"Left Playback Mixer", "Left Sidetone Switch", "Left Mic Mixer"},
  617. {"Left Playback Mixer", "Right Sidetone Switch", "Right Mic Mixer"},
  618. /* right playback mixer */
  619. {"Right Playback Mixer", "Playback Switch", "Right DAC"},
  620. {"Right Playback Mixer", "Right Bypass Switch", "IN3R PGA"},
  621. {"Right Playback Mixer", "Left Playback Switch", "Left DAC"},
  622. {"Right Playback Mixer", "Left Sidetone Switch", "Left Mic Mixer"},
  623. {"Right Playback Mixer", "Right Sidetone Switch", "Right Mic Mixer"},
  624. /* out4 playback mixer */
  625. {"Out4 Mixer", "Right Playback Switch", "Right DAC"},
  626. {"Out4 Mixer", "Left Playback Switch", "Left DAC"},
  627. {"Out4 Mixer", "Right Capture Switch", "Right Capture Mixer"},
  628. {"Out4 Mixer", "Out3 Playback Switch", "Out3 Mixer"},
  629. {"Out4 Mixer", "Right Mixer Switch", "Right Playback Mixer"},
  630. {"Out4 Mixer", "Left Mixer Switch", "Left Playback Mixer"},
  631. {"OUT4", NULL, "Out4 Mixer"},
  632. /* out3 playback mixer */
  633. {"Out3 Mixer", "Left Playback Switch", "Left DAC"},
  634. {"Out3 Mixer", "Left Capture Switch", "Left Capture Mixer"},
  635. {"Out3 Mixer", "Left Mixer Switch", "Left Playback Mixer"},
  636. {"Out3 Mixer", "Out4 Playback Switch", "Out4 Mixer"},
  637. {"OUT3", NULL, "Out3 Mixer"},
  638. /* out2 */
  639. {"Right Out2 PGA", NULL, "Right Playback Mixer"},
  640. {"Left Out2 PGA", NULL, "Left Playback Mixer"},
  641. {"OUT2L", NULL, "Left Out2 PGA"},
  642. {"OUT2R", NULL, "Right Out2 PGA"},
  643. /* out1 */
  644. {"Right Out1 PGA", NULL, "Right Playback Mixer"},
  645. {"Left Out1 PGA", NULL, "Left Playback Mixer"},
  646. {"OUT1L", NULL, "Left Out1 PGA"},
  647. {"OUT1R", NULL, "Right Out1 PGA"},
  648. /* ADCs */
  649. {"Left ADC", NULL, "Left Capture Mixer"},
  650. {"Right ADC", NULL, "Right Capture Mixer"},
  651. /* Left capture mixer */
  652. {"Left Capture Mixer", "L2 Capture Volume", "IN2L"},
  653. {"Left Capture Mixer", "L3 Capture Volume", "IN3L PGA"},
  654. {"Left Capture Mixer", "PGA Capture Switch", "Left Mic Mixer"},
  655. {"Left Capture Mixer", NULL, "Out4 Capture Channel"},
  656. /* Right capture mixer */
  657. {"Right Capture Mixer", "L2 Capture Volume", "IN2R"},
  658. {"Right Capture Mixer", "L3 Capture Volume", "IN3R PGA"},
  659. {"Right Capture Mixer", "PGA Capture Switch", "Right Mic Mixer"},
  660. {"Right Capture Mixer", NULL, "Out4 Capture Channel"},
  661. /* L3 Inputs */
  662. {"IN3L PGA", NULL, "IN3L"},
  663. {"IN3R PGA", NULL, "IN3R"},
  664. /* Left Mic mixer */
  665. {"Left Mic Mixer", "INN Capture Switch", "IN1LN"},
  666. {"Left Mic Mixer", "INP Capture Switch", "IN1LP"},
  667. {"Left Mic Mixer", "IN2 Capture Switch", "IN2L"},
  668. /* Right Mic mixer */
  669. {"Right Mic Mixer", "INN Capture Switch", "IN1RN"},
  670. {"Right Mic Mixer", "INP Capture Switch", "IN1RP"},
  671. {"Right Mic Mixer", "IN2 Capture Switch", "IN2R"},
  672. /* out 4 capture */
  673. {"Out4 Capture Channel", NULL, "Out4 Mixer"},
  674. /* Beep */
  675. {"Beep", NULL, "IN3R PGA"},
  676. };
  677. static int wm8350_set_dai_sysclk(struct snd_soc_dai *codec_dai,
  678. int clk_id, unsigned int freq, int dir)
  679. {
  680. struct snd_soc_codec *codec = codec_dai->codec;
  681. struct wm8350_data *wm8350_data = snd_soc_codec_get_drvdata(codec);
  682. struct wm8350 *wm8350 = wm8350_data->wm8350;
  683. u16 fll_4;
  684. switch (clk_id) {
  685. case WM8350_MCLK_SEL_MCLK:
  686. wm8350_clear_bits(wm8350, WM8350_CLOCK_CONTROL_1,
  687. WM8350_MCLK_SEL);
  688. break;
  689. case WM8350_MCLK_SEL_PLL_MCLK:
  690. case WM8350_MCLK_SEL_PLL_DAC:
  691. case WM8350_MCLK_SEL_PLL_ADC:
  692. case WM8350_MCLK_SEL_PLL_32K:
  693. wm8350_set_bits(wm8350, WM8350_CLOCK_CONTROL_1,
  694. WM8350_MCLK_SEL);
  695. fll_4 = snd_soc_read(codec, WM8350_FLL_CONTROL_4) &
  696. ~WM8350_FLL_CLK_SRC_MASK;
  697. snd_soc_write(codec, WM8350_FLL_CONTROL_4, fll_4 | clk_id);
  698. break;
  699. }
  700. /* MCLK direction */
  701. if (dir == SND_SOC_CLOCK_OUT)
  702. wm8350_set_bits(wm8350, WM8350_CLOCK_CONTROL_2,
  703. WM8350_MCLK_DIR);
  704. else
  705. wm8350_clear_bits(wm8350, WM8350_CLOCK_CONTROL_2,
  706. WM8350_MCLK_DIR);
  707. return 0;
  708. }
  709. static int wm8350_set_clkdiv(struct snd_soc_dai *codec_dai, int div_id, int div)
  710. {
  711. struct snd_soc_codec *codec = codec_dai->codec;
  712. u16 val;
  713. switch (div_id) {
  714. case WM8350_ADC_CLKDIV:
  715. val = snd_soc_read(codec, WM8350_ADC_DIVIDER) &
  716. ~WM8350_ADC_CLKDIV_MASK;
  717. snd_soc_write(codec, WM8350_ADC_DIVIDER, val | div);
  718. break;
  719. case WM8350_DAC_CLKDIV:
  720. val = snd_soc_read(codec, WM8350_DAC_CLOCK_CONTROL) &
  721. ~WM8350_DAC_CLKDIV_MASK;
  722. snd_soc_write(codec, WM8350_DAC_CLOCK_CONTROL, val | div);
  723. break;
  724. case WM8350_BCLK_CLKDIV:
  725. val = snd_soc_read(codec, WM8350_CLOCK_CONTROL_1) &
  726. ~WM8350_BCLK_DIV_MASK;
  727. snd_soc_write(codec, WM8350_CLOCK_CONTROL_1, val | div);
  728. break;
  729. case WM8350_OPCLK_CLKDIV:
  730. val = snd_soc_read(codec, WM8350_CLOCK_CONTROL_1) &
  731. ~WM8350_OPCLK_DIV_MASK;
  732. snd_soc_write(codec, WM8350_CLOCK_CONTROL_1, val | div);
  733. break;
  734. case WM8350_SYS_CLKDIV:
  735. val = snd_soc_read(codec, WM8350_CLOCK_CONTROL_1) &
  736. ~WM8350_MCLK_DIV_MASK;
  737. snd_soc_write(codec, WM8350_CLOCK_CONTROL_1, val | div);
  738. break;
  739. case WM8350_DACLR_CLKDIV:
  740. val = snd_soc_read(codec, WM8350_DAC_LR_RATE) &
  741. ~WM8350_DACLRC_RATE_MASK;
  742. snd_soc_write(codec, WM8350_DAC_LR_RATE, val | div);
  743. break;
  744. case WM8350_ADCLR_CLKDIV:
  745. val = snd_soc_read(codec, WM8350_ADC_LR_RATE) &
  746. ~WM8350_ADCLRC_RATE_MASK;
  747. snd_soc_write(codec, WM8350_ADC_LR_RATE, val | div);
  748. break;
  749. default:
  750. return -EINVAL;
  751. }
  752. return 0;
  753. }
  754. static int wm8350_set_dai_fmt(struct snd_soc_dai *codec_dai, unsigned int fmt)
  755. {
  756. struct snd_soc_codec *codec = codec_dai->codec;
  757. u16 iface = snd_soc_read(codec, WM8350_AI_FORMATING) &
  758. ~(WM8350_AIF_BCLK_INV | WM8350_AIF_LRCLK_INV | WM8350_AIF_FMT_MASK);
  759. u16 master = snd_soc_read(codec, WM8350_AI_DAC_CONTROL) &
  760. ~WM8350_BCLK_MSTR;
  761. u16 dac_lrc = snd_soc_read(codec, WM8350_DAC_LR_RATE) &
  762. ~WM8350_DACLRC_ENA;
  763. u16 adc_lrc = snd_soc_read(codec, WM8350_ADC_LR_RATE) &
  764. ~WM8350_ADCLRC_ENA;
  765. /* set master/slave audio interface */
  766. switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
  767. case SND_SOC_DAIFMT_CBM_CFM:
  768. master |= WM8350_BCLK_MSTR;
  769. dac_lrc |= WM8350_DACLRC_ENA;
  770. adc_lrc |= WM8350_ADCLRC_ENA;
  771. break;
  772. case SND_SOC_DAIFMT_CBS_CFS:
  773. break;
  774. default:
  775. return -EINVAL;
  776. }
  777. /* interface format */
  778. switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
  779. case SND_SOC_DAIFMT_I2S:
  780. iface |= 0x2 << 8;
  781. break;
  782. case SND_SOC_DAIFMT_RIGHT_J:
  783. break;
  784. case SND_SOC_DAIFMT_LEFT_J:
  785. iface |= 0x1 << 8;
  786. break;
  787. case SND_SOC_DAIFMT_DSP_A:
  788. iface |= 0x3 << 8;
  789. break;
  790. case SND_SOC_DAIFMT_DSP_B:
  791. iface |= 0x3 << 8 | WM8350_AIF_LRCLK_INV;
  792. break;
  793. default:
  794. return -EINVAL;
  795. }
  796. /* clock inversion */
  797. switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
  798. case SND_SOC_DAIFMT_NB_NF:
  799. break;
  800. case SND_SOC_DAIFMT_IB_IF:
  801. iface |= WM8350_AIF_LRCLK_INV | WM8350_AIF_BCLK_INV;
  802. break;
  803. case SND_SOC_DAIFMT_IB_NF:
  804. iface |= WM8350_AIF_BCLK_INV;
  805. break;
  806. case SND_SOC_DAIFMT_NB_IF:
  807. iface |= WM8350_AIF_LRCLK_INV;
  808. break;
  809. default:
  810. return -EINVAL;
  811. }
  812. snd_soc_write(codec, WM8350_AI_FORMATING, iface);
  813. snd_soc_write(codec, WM8350_AI_DAC_CONTROL, master);
  814. snd_soc_write(codec, WM8350_DAC_LR_RATE, dac_lrc);
  815. snd_soc_write(codec, WM8350_ADC_LR_RATE, adc_lrc);
  816. return 0;
  817. }
  818. static int wm8350_pcm_hw_params(struct snd_pcm_substream *substream,
  819. struct snd_pcm_hw_params *params,
  820. struct snd_soc_dai *codec_dai)
  821. {
  822. struct snd_soc_codec *codec = codec_dai->codec;
  823. struct wm8350_data *wm8350_data = snd_soc_codec_get_drvdata(codec);
  824. struct wm8350 *wm8350 = wm8350_data->wm8350;
  825. u16 iface = snd_soc_read(codec, WM8350_AI_FORMATING) &
  826. ~WM8350_AIF_WL_MASK;
  827. /* bit size */
  828. switch (params_format(params)) {
  829. case SNDRV_PCM_FORMAT_S16_LE:
  830. break;
  831. case SNDRV_PCM_FORMAT_S20_3LE:
  832. iface |= 0x1 << 10;
  833. break;
  834. case SNDRV_PCM_FORMAT_S24_LE:
  835. iface |= 0x2 << 10;
  836. break;
  837. case SNDRV_PCM_FORMAT_S32_LE:
  838. iface |= 0x3 << 10;
  839. break;
  840. }
  841. snd_soc_write(codec, WM8350_AI_FORMATING, iface);
  842. /* The sloping stopband filter is recommended for use with
  843. * lower sample rates to improve performance.
  844. */
  845. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
  846. if (params_rate(params) < 24000)
  847. wm8350_set_bits(wm8350, WM8350_DAC_MUTE_VOLUME,
  848. WM8350_DAC_SB_FILT);
  849. else
  850. wm8350_clear_bits(wm8350, WM8350_DAC_MUTE_VOLUME,
  851. WM8350_DAC_SB_FILT);
  852. }
  853. return 0;
  854. }
  855. static int wm8350_mute(struct snd_soc_dai *dai, int mute)
  856. {
  857. struct snd_soc_codec *codec = dai->codec;
  858. unsigned int val;
  859. if (mute)
  860. val = WM8350_DAC_MUTE_ENA;
  861. else
  862. val = 0;
  863. snd_soc_update_bits(codec, WM8350_DAC_MUTE, WM8350_DAC_MUTE_ENA, val);
  864. return 0;
  865. }
  866. /* FLL divisors */
  867. struct _fll_div {
  868. int div; /* FLL_OUTDIV */
  869. int n;
  870. int k;
  871. int ratio; /* FLL_FRATIO */
  872. };
  873. /* The size in bits of the fll divide multiplied by 10
  874. * to allow rounding later */
  875. #define FIXED_FLL_SIZE ((1 << 16) * 10)
  876. static inline int fll_factors(struct _fll_div *fll_div, unsigned int input,
  877. unsigned int output)
  878. {
  879. u64 Kpart;
  880. unsigned int t1, t2, K, Nmod;
  881. if (output >= 2815250 && output <= 3125000)
  882. fll_div->div = 0x4;
  883. else if (output >= 5625000 && output <= 6250000)
  884. fll_div->div = 0x3;
  885. else if (output >= 11250000 && output <= 12500000)
  886. fll_div->div = 0x2;
  887. else if (output >= 22500000 && output <= 25000000)
  888. fll_div->div = 0x1;
  889. else {
  890. printk(KERN_ERR "wm8350: fll freq %d out of range\n", output);
  891. return -EINVAL;
  892. }
  893. if (input > 48000)
  894. fll_div->ratio = 1;
  895. else
  896. fll_div->ratio = 8;
  897. t1 = output * (1 << (fll_div->div + 1));
  898. t2 = input * fll_div->ratio;
  899. fll_div->n = t1 / t2;
  900. Nmod = t1 % t2;
  901. if (Nmod) {
  902. Kpart = FIXED_FLL_SIZE * (long long)Nmod;
  903. do_div(Kpart, t2);
  904. K = Kpart & 0xFFFFFFFF;
  905. /* Check if we need to round */
  906. if ((K % 10) >= 5)
  907. K += 5;
  908. /* Move down to proper range now rounding is done */
  909. K /= 10;
  910. fll_div->k = K;
  911. } else
  912. fll_div->k = 0;
  913. return 0;
  914. }
  915. static int wm8350_set_fll(struct snd_soc_dai *codec_dai,
  916. int pll_id, int source, unsigned int freq_in,
  917. unsigned int freq_out)
  918. {
  919. struct snd_soc_codec *codec = codec_dai->codec;
  920. struct wm8350_data *priv = snd_soc_codec_get_drvdata(codec);
  921. struct wm8350 *wm8350 = priv->wm8350;
  922. struct _fll_div fll_div;
  923. int ret = 0;
  924. u16 fll_1, fll_4;
  925. if (freq_in == priv->fll_freq_in && freq_out == priv->fll_freq_out)
  926. return 0;
  927. /* power down FLL - we need to do this for reconfiguration */
  928. wm8350_clear_bits(wm8350, WM8350_POWER_MGMT_4,
  929. WM8350_FLL_ENA | WM8350_FLL_OSC_ENA);
  930. if (freq_out == 0 || freq_in == 0)
  931. return ret;
  932. ret = fll_factors(&fll_div, freq_in, freq_out);
  933. if (ret < 0)
  934. return ret;
  935. dev_dbg(wm8350->dev,
  936. "FLL in %u FLL out %u N 0x%x K 0x%x div %d ratio %d",
  937. freq_in, freq_out, fll_div.n, fll_div.k, fll_div.div,
  938. fll_div.ratio);
  939. /* set up N.K & dividers */
  940. fll_1 = snd_soc_read(codec, WM8350_FLL_CONTROL_1) &
  941. ~(WM8350_FLL_OUTDIV_MASK | WM8350_FLL_RSP_RATE_MASK | 0xc000);
  942. snd_soc_write(codec, WM8350_FLL_CONTROL_1,
  943. fll_1 | (fll_div.div << 8) | 0x50);
  944. snd_soc_write(codec, WM8350_FLL_CONTROL_2,
  945. (fll_div.ratio << 11) | (fll_div.
  946. n & WM8350_FLL_N_MASK));
  947. snd_soc_write(codec, WM8350_FLL_CONTROL_3, fll_div.k);
  948. fll_4 = snd_soc_read(codec, WM8350_FLL_CONTROL_4) &
  949. ~(WM8350_FLL_FRAC | WM8350_FLL_SLOW_LOCK_REF);
  950. snd_soc_write(codec, WM8350_FLL_CONTROL_4,
  951. fll_4 | (fll_div.k ? WM8350_FLL_FRAC : 0) |
  952. (fll_div.ratio == 8 ? WM8350_FLL_SLOW_LOCK_REF : 0));
  953. /* power FLL on */
  954. wm8350_set_bits(wm8350, WM8350_POWER_MGMT_4, WM8350_FLL_OSC_ENA);
  955. wm8350_set_bits(wm8350, WM8350_POWER_MGMT_4, WM8350_FLL_ENA);
  956. priv->fll_freq_out = freq_out;
  957. priv->fll_freq_in = freq_in;
  958. return 0;
  959. }
  960. static int wm8350_set_bias_level(struct snd_soc_codec *codec,
  961. enum snd_soc_bias_level level)
  962. {
  963. struct wm8350_data *priv = snd_soc_codec_get_drvdata(codec);
  964. struct wm8350 *wm8350 = priv->wm8350;
  965. struct wm8350_audio_platform_data *platform =
  966. wm8350->codec.platform_data;
  967. u16 pm1;
  968. int ret;
  969. switch (level) {
  970. case SND_SOC_BIAS_ON:
  971. pm1 = wm8350_reg_read(wm8350, WM8350_POWER_MGMT_1) &
  972. ~(WM8350_VMID_MASK | WM8350_CODEC_ISEL_MASK);
  973. wm8350_reg_write(wm8350, WM8350_POWER_MGMT_1,
  974. pm1 | WM8350_VMID_50K |
  975. platform->codec_current_on << 14);
  976. break;
  977. case SND_SOC_BIAS_PREPARE:
  978. pm1 = wm8350_reg_read(wm8350, WM8350_POWER_MGMT_1);
  979. pm1 &= ~WM8350_VMID_MASK;
  980. wm8350_reg_write(wm8350, WM8350_POWER_MGMT_1,
  981. pm1 | WM8350_VMID_50K);
  982. break;
  983. case SND_SOC_BIAS_STANDBY:
  984. if (codec->dapm.bias_level == SND_SOC_BIAS_OFF) {
  985. ret = regulator_bulk_enable(ARRAY_SIZE(priv->supplies),
  986. priv->supplies);
  987. if (ret != 0)
  988. return ret;
  989. /* Enable the system clock */
  990. wm8350_set_bits(wm8350, WM8350_POWER_MGMT_4,
  991. WM8350_SYSCLK_ENA);
  992. /* mute DAC & outputs */
  993. wm8350_set_bits(wm8350, WM8350_DAC_MUTE,
  994. WM8350_DAC_MUTE_ENA);
  995. /* discharge cap memory */
  996. wm8350_reg_write(wm8350, WM8350_ANTI_POP_CONTROL,
  997. platform->dis_out1 |
  998. (platform->dis_out2 << 2) |
  999. (platform->dis_out3 << 4) |
  1000. (platform->dis_out4 << 6));
  1001. /* wait for discharge */
  1002. schedule_timeout_interruptible(msecs_to_jiffies
  1003. (platform->
  1004. cap_discharge_msecs));
  1005. /* enable antipop */
  1006. wm8350_reg_write(wm8350, WM8350_ANTI_POP_CONTROL,
  1007. (platform->vmid_s_curve << 8));
  1008. /* ramp up vmid */
  1009. wm8350_reg_write(wm8350, WM8350_POWER_MGMT_1,
  1010. (platform->
  1011. codec_current_charge << 14) |
  1012. WM8350_VMID_5K | WM8350_VMIDEN |
  1013. WM8350_VBUFEN);
  1014. /* wait for vmid */
  1015. schedule_timeout_interruptible(msecs_to_jiffies
  1016. (platform->
  1017. vmid_charge_msecs));
  1018. /* turn on vmid 300k */
  1019. pm1 = wm8350_reg_read(wm8350, WM8350_POWER_MGMT_1) &
  1020. ~(WM8350_VMID_MASK | WM8350_CODEC_ISEL_MASK);
  1021. pm1 |= WM8350_VMID_300K |
  1022. (platform->codec_current_standby << 14);
  1023. wm8350_reg_write(wm8350, WM8350_POWER_MGMT_1,
  1024. pm1);
  1025. /* enable analogue bias */
  1026. pm1 |= WM8350_BIASEN;
  1027. wm8350_reg_write(wm8350, WM8350_POWER_MGMT_1, pm1);
  1028. /* disable antipop */
  1029. wm8350_reg_write(wm8350, WM8350_ANTI_POP_CONTROL, 0);
  1030. } else {
  1031. /* turn on vmid 300k and reduce current */
  1032. pm1 = wm8350_reg_read(wm8350, WM8350_POWER_MGMT_1) &
  1033. ~(WM8350_VMID_MASK | WM8350_CODEC_ISEL_MASK);
  1034. wm8350_reg_write(wm8350, WM8350_POWER_MGMT_1,
  1035. pm1 | WM8350_VMID_300K |
  1036. (platform->
  1037. codec_current_standby << 14));
  1038. }
  1039. break;
  1040. case SND_SOC_BIAS_OFF:
  1041. /* mute DAC & enable outputs */
  1042. wm8350_set_bits(wm8350, WM8350_DAC_MUTE, WM8350_DAC_MUTE_ENA);
  1043. wm8350_set_bits(wm8350, WM8350_POWER_MGMT_3,
  1044. WM8350_OUT1L_ENA | WM8350_OUT1R_ENA |
  1045. WM8350_OUT2L_ENA | WM8350_OUT2R_ENA);
  1046. /* enable anti pop S curve */
  1047. wm8350_reg_write(wm8350, WM8350_ANTI_POP_CONTROL,
  1048. (platform->vmid_s_curve << 8));
  1049. /* turn off vmid */
  1050. pm1 = wm8350_reg_read(wm8350, WM8350_POWER_MGMT_1) &
  1051. ~WM8350_VMIDEN;
  1052. wm8350_reg_write(wm8350, WM8350_POWER_MGMT_1, pm1);
  1053. /* wait */
  1054. schedule_timeout_interruptible(msecs_to_jiffies
  1055. (platform->
  1056. vmid_discharge_msecs));
  1057. wm8350_reg_write(wm8350, WM8350_ANTI_POP_CONTROL,
  1058. (platform->vmid_s_curve << 8) |
  1059. platform->dis_out1 |
  1060. (platform->dis_out2 << 2) |
  1061. (platform->dis_out3 << 4) |
  1062. (platform->dis_out4 << 6));
  1063. /* turn off VBuf and drain */
  1064. pm1 = wm8350_reg_read(wm8350, WM8350_POWER_MGMT_1) &
  1065. ~(WM8350_VBUFEN | WM8350_VMID_MASK);
  1066. wm8350_reg_write(wm8350, WM8350_POWER_MGMT_1,
  1067. pm1 | WM8350_OUTPUT_DRAIN_EN);
  1068. /* wait */
  1069. schedule_timeout_interruptible(msecs_to_jiffies
  1070. (platform->drain_msecs));
  1071. pm1 &= ~WM8350_BIASEN;
  1072. wm8350_reg_write(wm8350, WM8350_POWER_MGMT_1, pm1);
  1073. /* disable anti-pop */
  1074. wm8350_reg_write(wm8350, WM8350_ANTI_POP_CONTROL, 0);
  1075. wm8350_clear_bits(wm8350, WM8350_LOUT1_VOLUME,
  1076. WM8350_OUT1L_ENA);
  1077. wm8350_clear_bits(wm8350, WM8350_ROUT1_VOLUME,
  1078. WM8350_OUT1R_ENA);
  1079. wm8350_clear_bits(wm8350, WM8350_LOUT2_VOLUME,
  1080. WM8350_OUT2L_ENA);
  1081. wm8350_clear_bits(wm8350, WM8350_ROUT2_VOLUME,
  1082. WM8350_OUT2R_ENA);
  1083. /* disable clock gen */
  1084. wm8350_clear_bits(wm8350, WM8350_POWER_MGMT_4,
  1085. WM8350_SYSCLK_ENA);
  1086. regulator_bulk_disable(ARRAY_SIZE(priv->supplies),
  1087. priv->supplies);
  1088. break;
  1089. }
  1090. codec->dapm.bias_level = level;
  1091. return 0;
  1092. }
  1093. static int wm8350_suspend(struct snd_soc_codec *codec)
  1094. {
  1095. wm8350_set_bias_level(codec, SND_SOC_BIAS_OFF);
  1096. return 0;
  1097. }
  1098. static int wm8350_resume(struct snd_soc_codec *codec)
  1099. {
  1100. wm8350_set_bias_level(codec, SND_SOC_BIAS_STANDBY);
  1101. return 0;
  1102. }
  1103. static void wm8350_hp_work(struct wm8350_data *priv,
  1104. struct wm8350_jack_data *jack,
  1105. u16 mask)
  1106. {
  1107. struct wm8350 *wm8350 = priv->wm8350;
  1108. u16 reg;
  1109. int report;
  1110. reg = wm8350_reg_read(wm8350, WM8350_JACK_PIN_STATUS);
  1111. if (reg & mask)
  1112. report = jack->report;
  1113. else
  1114. report = 0;
  1115. snd_soc_jack_report(jack->jack, report, jack->report);
  1116. }
  1117. static void wm8350_hpl_work(struct work_struct *work)
  1118. {
  1119. struct wm8350_data *priv =
  1120. container_of(work, struct wm8350_data, hpl.work.work);
  1121. wm8350_hp_work(priv, &priv->hpl, WM8350_JACK_L_LVL);
  1122. }
  1123. static void wm8350_hpr_work(struct work_struct *work)
  1124. {
  1125. struct wm8350_data *priv =
  1126. container_of(work, struct wm8350_data, hpr.work.work);
  1127. wm8350_hp_work(priv, &priv->hpr, WM8350_JACK_R_LVL);
  1128. }
  1129. static irqreturn_t wm8350_hpl_jack_handler(int irq, void *data)
  1130. {
  1131. struct wm8350_data *priv = data;
  1132. struct wm8350 *wm8350 = priv->wm8350;
  1133. #ifndef CONFIG_SND_SOC_WM8350_MODULE
  1134. trace_snd_soc_jack_irq("WM8350 HPL");
  1135. #endif
  1136. if (device_may_wakeup(wm8350->dev))
  1137. pm_wakeup_event(wm8350->dev, 250);
  1138. schedule_delayed_work(&priv->hpl.work, 200);
  1139. return IRQ_HANDLED;
  1140. }
  1141. static irqreturn_t wm8350_hpr_jack_handler(int irq, void *data)
  1142. {
  1143. struct wm8350_data *priv = data;
  1144. struct wm8350 *wm8350 = priv->wm8350;
  1145. #ifndef CONFIG_SND_SOC_WM8350_MODULE
  1146. trace_snd_soc_jack_irq("WM8350 HPR");
  1147. #endif
  1148. if (device_may_wakeup(wm8350->dev))
  1149. pm_wakeup_event(wm8350->dev, 250);
  1150. schedule_delayed_work(&priv->hpr.work, 200);
  1151. return IRQ_HANDLED;
  1152. }
  1153. /**
  1154. * wm8350_hp_jack_detect - Enable headphone jack detection.
  1155. *
  1156. * @codec: WM8350 codec
  1157. * @which: left or right jack detect signal
  1158. * @jack: jack to report detection events on
  1159. * @report: value to report
  1160. *
  1161. * Enables the headphone jack detection of the WM8350. If no report
  1162. * is specified then detection is disabled.
  1163. */
  1164. int wm8350_hp_jack_detect(struct snd_soc_codec *codec, enum wm8350_jack which,
  1165. struct snd_soc_jack *jack, int report)
  1166. {
  1167. struct wm8350_data *priv = snd_soc_codec_get_drvdata(codec);
  1168. struct wm8350 *wm8350 = priv->wm8350;
  1169. int irq;
  1170. int ena;
  1171. switch (which) {
  1172. case WM8350_JDL:
  1173. priv->hpl.jack = jack;
  1174. priv->hpl.report = report;
  1175. irq = WM8350_IRQ_CODEC_JCK_DET_L;
  1176. ena = WM8350_JDL_ENA;
  1177. break;
  1178. case WM8350_JDR:
  1179. priv->hpr.jack = jack;
  1180. priv->hpr.report = report;
  1181. irq = WM8350_IRQ_CODEC_JCK_DET_R;
  1182. ena = WM8350_JDR_ENA;
  1183. break;
  1184. default:
  1185. return -EINVAL;
  1186. }
  1187. if (report) {
  1188. wm8350_set_bits(wm8350, WM8350_POWER_MGMT_4, WM8350_TOCLK_ENA);
  1189. wm8350_set_bits(wm8350, WM8350_JACK_DETECT, ena);
  1190. } else {
  1191. wm8350_clear_bits(wm8350, WM8350_JACK_DETECT, ena);
  1192. }
  1193. /* Sync status */
  1194. switch (which) {
  1195. case WM8350_JDL:
  1196. wm8350_hpl_jack_handler(0, priv);
  1197. break;
  1198. case WM8350_JDR:
  1199. wm8350_hpr_jack_handler(0, priv);
  1200. break;
  1201. }
  1202. return 0;
  1203. }
  1204. EXPORT_SYMBOL_GPL(wm8350_hp_jack_detect);
  1205. static irqreturn_t wm8350_mic_handler(int irq, void *data)
  1206. {
  1207. struct wm8350_data *priv = data;
  1208. struct wm8350 *wm8350 = priv->wm8350;
  1209. u16 reg;
  1210. int report = 0;
  1211. #ifndef CONFIG_SND_SOC_WM8350_MODULE
  1212. trace_snd_soc_jack_irq("WM8350 mic");
  1213. #endif
  1214. reg = wm8350_reg_read(wm8350, WM8350_JACK_PIN_STATUS);
  1215. if (reg & WM8350_JACK_MICSCD_LVL)
  1216. report |= priv->mic.short_report;
  1217. if (reg & WM8350_JACK_MICSD_LVL)
  1218. report |= priv->mic.report;
  1219. snd_soc_jack_report(priv->mic.jack, report,
  1220. priv->mic.report | priv->mic.short_report);
  1221. return IRQ_HANDLED;
  1222. }
  1223. /**
  1224. * wm8350_mic_jack_detect - Enable microphone jack detection.
  1225. *
  1226. * @codec: WM8350 codec
  1227. * @jack: jack to report detection events on
  1228. * @detect_report: value to report when presence detected
  1229. * @short_report: value to report when microphone short detected
  1230. *
  1231. * Enables the microphone jack detection of the WM8350. If both reports
  1232. * are specified as zero then detection is disabled.
  1233. */
  1234. int wm8350_mic_jack_detect(struct snd_soc_codec *codec,
  1235. struct snd_soc_jack *jack,
  1236. int detect_report, int short_report)
  1237. {
  1238. struct wm8350_data *priv = snd_soc_codec_get_drvdata(codec);
  1239. struct wm8350 *wm8350 = priv->wm8350;
  1240. priv->mic.jack = jack;
  1241. priv->mic.report = detect_report;
  1242. priv->mic.short_report = short_report;
  1243. if (detect_report || short_report) {
  1244. wm8350_set_bits(wm8350, WM8350_POWER_MGMT_4, WM8350_TOCLK_ENA);
  1245. wm8350_set_bits(wm8350, WM8350_POWER_MGMT_1,
  1246. WM8350_MIC_DET_ENA);
  1247. } else {
  1248. wm8350_clear_bits(wm8350, WM8350_POWER_MGMT_1,
  1249. WM8350_MIC_DET_ENA);
  1250. }
  1251. return 0;
  1252. }
  1253. EXPORT_SYMBOL_GPL(wm8350_mic_jack_detect);
  1254. #define WM8350_RATES (SNDRV_PCM_RATE_8000_96000)
  1255. #define WM8350_FORMATS (SNDRV_PCM_FMTBIT_S16_LE |\
  1256. SNDRV_PCM_FMTBIT_S20_3LE |\
  1257. SNDRV_PCM_FMTBIT_S24_LE)
  1258. static const struct snd_soc_dai_ops wm8350_dai_ops = {
  1259. .hw_params = wm8350_pcm_hw_params,
  1260. .digital_mute = wm8350_mute,
  1261. .set_fmt = wm8350_set_dai_fmt,
  1262. .set_sysclk = wm8350_set_dai_sysclk,
  1263. .set_pll = wm8350_set_fll,
  1264. .set_clkdiv = wm8350_set_clkdiv,
  1265. };
  1266. static struct snd_soc_dai_driver wm8350_dai = {
  1267. .name = "wm8350-hifi",
  1268. .playback = {
  1269. .stream_name = "Playback",
  1270. .channels_min = 1,
  1271. .channels_max = 2,
  1272. .rates = WM8350_RATES,
  1273. .formats = WM8350_FORMATS,
  1274. },
  1275. .capture = {
  1276. .stream_name = "Capture",
  1277. .channels_min = 1,
  1278. .channels_max = 2,
  1279. .rates = WM8350_RATES,
  1280. .formats = WM8350_FORMATS,
  1281. },
  1282. .ops = &wm8350_dai_ops,
  1283. };
  1284. static int wm8350_codec_probe(struct snd_soc_codec *codec)
  1285. {
  1286. struct wm8350 *wm8350 = dev_get_platdata(codec->dev);
  1287. struct wm8350_data *priv;
  1288. struct wm8350_output *out1;
  1289. struct wm8350_output *out2;
  1290. int ret, i;
  1291. if (wm8350->codec.platform_data == NULL) {
  1292. dev_err(codec->dev, "No audio platform data supplied\n");
  1293. return -EINVAL;
  1294. }
  1295. priv = devm_kzalloc(codec->dev, sizeof(struct wm8350_data),
  1296. GFP_KERNEL);
  1297. if (priv == NULL)
  1298. return -ENOMEM;
  1299. snd_soc_codec_set_drvdata(codec, priv);
  1300. priv->wm8350 = wm8350;
  1301. for (i = 0; i < ARRAY_SIZE(supply_names); i++)
  1302. priv->supplies[i].supply = supply_names[i];
  1303. ret = regulator_bulk_get(wm8350->dev, ARRAY_SIZE(priv->supplies),
  1304. priv->supplies);
  1305. if (ret != 0)
  1306. return ret;
  1307. codec->control_data = wm8350;
  1308. /* Put the codec into reset if it wasn't already */
  1309. wm8350_clear_bits(wm8350, WM8350_POWER_MGMT_5, WM8350_CODEC_ENA);
  1310. INIT_DELAYED_WORK(&codec->dapm.delayed_work, wm8350_pga_work);
  1311. INIT_DELAYED_WORK(&priv->hpl.work, wm8350_hpl_work);
  1312. INIT_DELAYED_WORK(&priv->hpr.work, wm8350_hpr_work);
  1313. /* Enable the codec */
  1314. wm8350_set_bits(wm8350, WM8350_POWER_MGMT_5, WM8350_CODEC_ENA);
  1315. /* Enable robust clocking mode in ADC */
  1316. snd_soc_write(codec, WM8350_SECURITY, 0xa7);
  1317. snd_soc_write(codec, 0xde, 0x13);
  1318. snd_soc_write(codec, WM8350_SECURITY, 0);
  1319. /* read OUT1 & OUT2 volumes */
  1320. out1 = &priv->out1;
  1321. out2 = &priv->out2;
  1322. out1->left_vol = (wm8350_reg_read(wm8350, WM8350_LOUT1_VOLUME) &
  1323. WM8350_OUT1L_VOL_MASK) >> WM8350_OUT1L_VOL_SHIFT;
  1324. out1->right_vol = (wm8350_reg_read(wm8350, WM8350_ROUT1_VOLUME) &
  1325. WM8350_OUT1R_VOL_MASK) >> WM8350_OUT1R_VOL_SHIFT;
  1326. out2->left_vol = (wm8350_reg_read(wm8350, WM8350_LOUT2_VOLUME) &
  1327. WM8350_OUT2L_VOL_MASK) >> WM8350_OUT1L_VOL_SHIFT;
  1328. out2->right_vol = (wm8350_reg_read(wm8350, WM8350_ROUT2_VOLUME) &
  1329. WM8350_OUT2R_VOL_MASK) >> WM8350_OUT1R_VOL_SHIFT;
  1330. wm8350_reg_write(wm8350, WM8350_LOUT1_VOLUME, 0);
  1331. wm8350_reg_write(wm8350, WM8350_ROUT1_VOLUME, 0);
  1332. wm8350_reg_write(wm8350, WM8350_LOUT2_VOLUME, 0);
  1333. wm8350_reg_write(wm8350, WM8350_ROUT2_VOLUME, 0);
  1334. /* Latch VU bits & mute */
  1335. wm8350_set_bits(wm8350, WM8350_LOUT1_VOLUME,
  1336. WM8350_OUT1_VU | WM8350_OUT1L_MUTE);
  1337. wm8350_set_bits(wm8350, WM8350_LOUT2_VOLUME,
  1338. WM8350_OUT2_VU | WM8350_OUT2L_MUTE);
  1339. wm8350_set_bits(wm8350, WM8350_ROUT1_VOLUME,
  1340. WM8350_OUT1_VU | WM8350_OUT1R_MUTE);
  1341. wm8350_set_bits(wm8350, WM8350_ROUT2_VOLUME,
  1342. WM8350_OUT2_VU | WM8350_OUT2R_MUTE);
  1343. /* Make sure AIF tristating is disabled by default */
  1344. wm8350_clear_bits(wm8350, WM8350_AI_FORMATING, WM8350_AIF_TRI);
  1345. /* Make sure we've got a sane companding setup too */
  1346. wm8350_clear_bits(wm8350, WM8350_ADC_DAC_COMP,
  1347. WM8350_DAC_COMP | WM8350_LOOPBACK);
  1348. /* Make sure jack detect is disabled to start off with */
  1349. wm8350_clear_bits(wm8350, WM8350_JACK_DETECT,
  1350. WM8350_JDL_ENA | WM8350_JDR_ENA);
  1351. wm8350_register_irq(wm8350, WM8350_IRQ_CODEC_JCK_DET_L,
  1352. wm8350_hpl_jack_handler, 0, "Left jack detect",
  1353. priv);
  1354. wm8350_register_irq(wm8350, WM8350_IRQ_CODEC_JCK_DET_R,
  1355. wm8350_hpr_jack_handler, 0, "Right jack detect",
  1356. priv);
  1357. wm8350_register_irq(wm8350, WM8350_IRQ_CODEC_MICSCD,
  1358. wm8350_mic_handler, 0, "Microphone short", priv);
  1359. wm8350_register_irq(wm8350, WM8350_IRQ_CODEC_MICD,
  1360. wm8350_mic_handler, 0, "Microphone detect", priv);
  1361. wm8350_set_bias_level(codec, SND_SOC_BIAS_STANDBY);
  1362. return 0;
  1363. }
  1364. static int wm8350_codec_remove(struct snd_soc_codec *codec)
  1365. {
  1366. struct wm8350_data *priv = snd_soc_codec_get_drvdata(codec);
  1367. struct wm8350 *wm8350 = dev_get_platdata(codec->dev);
  1368. wm8350_clear_bits(wm8350, WM8350_JACK_DETECT,
  1369. WM8350_JDL_ENA | WM8350_JDR_ENA);
  1370. wm8350_clear_bits(wm8350, WM8350_POWER_MGMT_4, WM8350_TOCLK_ENA);
  1371. wm8350_free_irq(wm8350, WM8350_IRQ_CODEC_MICD, priv);
  1372. wm8350_free_irq(wm8350, WM8350_IRQ_CODEC_MICSCD, priv);
  1373. wm8350_free_irq(wm8350, WM8350_IRQ_CODEC_JCK_DET_L, priv);
  1374. wm8350_free_irq(wm8350, WM8350_IRQ_CODEC_JCK_DET_R, priv);
  1375. priv->hpl.jack = NULL;
  1376. priv->hpr.jack = NULL;
  1377. priv->mic.jack = NULL;
  1378. cancel_delayed_work_sync(&priv->hpl.work);
  1379. cancel_delayed_work_sync(&priv->hpr.work);
  1380. /* if there was any work waiting then we run it now and
  1381. * wait for its completion */
  1382. flush_delayed_work_sync(&codec->dapm.delayed_work);
  1383. wm8350_set_bias_level(codec, SND_SOC_BIAS_OFF);
  1384. wm8350_clear_bits(wm8350, WM8350_POWER_MGMT_5, WM8350_CODEC_ENA);
  1385. regulator_bulk_free(ARRAY_SIZE(priv->supplies), priv->supplies);
  1386. return 0;
  1387. }
  1388. static struct snd_soc_codec_driver soc_codec_dev_wm8350 = {
  1389. .probe = wm8350_codec_probe,
  1390. .remove = wm8350_codec_remove,
  1391. .suspend = wm8350_suspend,
  1392. .resume = wm8350_resume,
  1393. .read = wm8350_codec_read,
  1394. .write = wm8350_codec_write,
  1395. .set_bias_level = wm8350_set_bias_level,
  1396. .controls = wm8350_snd_controls,
  1397. .num_controls = ARRAY_SIZE(wm8350_snd_controls),
  1398. .dapm_widgets = wm8350_dapm_widgets,
  1399. .num_dapm_widgets = ARRAY_SIZE(wm8350_dapm_widgets),
  1400. .dapm_routes = wm8350_dapm_routes,
  1401. .num_dapm_routes = ARRAY_SIZE(wm8350_dapm_routes),
  1402. };
  1403. static int __devinit wm8350_probe(struct platform_device *pdev)
  1404. {
  1405. return snd_soc_register_codec(&pdev->dev, &soc_codec_dev_wm8350,
  1406. &wm8350_dai, 1);
  1407. }
  1408. static int __devexit wm8350_remove(struct platform_device *pdev)
  1409. {
  1410. snd_soc_unregister_codec(&pdev->dev);
  1411. return 0;
  1412. }
  1413. static struct platform_driver wm8350_codec_driver = {
  1414. .driver = {
  1415. .name = "wm8350-codec",
  1416. .owner = THIS_MODULE,
  1417. },
  1418. .probe = wm8350_probe,
  1419. .remove = __devexit_p(wm8350_remove),
  1420. };
  1421. module_platform_driver(wm8350_codec_driver);
  1422. MODULE_DESCRIPTION("ASoC WM8350 driver");
  1423. MODULE_AUTHOR("Liam Girdwood");
  1424. MODULE_LICENSE("GPL");
  1425. MODULE_ALIAS("platform:wm8350-codec");