lm49453.c 53 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550
  1. /*
  2. * lm49453.c - LM49453 ALSA Soc Audio driver
  3. *
  4. * Copyright (c) 2012 Texas Instruments, Inc
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License as published by
  8. * the Free Software Foundation; version 2 of the License.
  9. *
  10. * Initially based on sound/soc/codecs/wm8350.c
  11. */
  12. #include <linux/module.h>
  13. #include <linux/moduleparam.h>
  14. #include <linux/version.h>
  15. #include <linux/kernel.h>
  16. #include <linux/init.h>
  17. #include <linux/delay.h>
  18. #include <linux/pm.h>
  19. #include <linux/i2c.h>
  20. #include <linux/regmap.h>
  21. #include <linux/slab.h>
  22. #include <sound/core.h>
  23. #include <sound/pcm.h>
  24. #include <sound/pcm_params.h>
  25. #include <sound/soc.h>
  26. #include <sound/soc-dapm.h>
  27. #include <sound/tlv.h>
  28. #include <sound/jack.h>
  29. #include <sound/initval.h>
  30. #include <asm/div64.h>
  31. #include "lm49453.h"
  32. static struct reg_default lm49453_reg_defs[] = {
  33. { 0, 0x00 },
  34. { 1, 0x00 },
  35. { 2, 0x00 },
  36. { 3, 0x00 },
  37. { 4, 0x00 },
  38. { 5, 0x00 },
  39. { 6, 0x00 },
  40. { 7, 0x00 },
  41. { 8, 0x00 },
  42. { 9, 0x00 },
  43. { 10, 0x00 },
  44. { 11, 0x00 },
  45. { 12, 0x00 },
  46. { 13, 0x00 },
  47. { 14, 0x00 },
  48. { 15, 0x00 },
  49. { 16, 0x00 },
  50. { 17, 0x00 },
  51. { 18, 0x00 },
  52. { 19, 0x00 },
  53. { 20, 0x00 },
  54. { 21, 0x00 },
  55. { 22, 0x00 },
  56. { 23, 0x00 },
  57. { 32, 0x00 },
  58. { 33, 0x00 },
  59. { 35, 0x00 },
  60. { 36, 0x00 },
  61. { 37, 0x00 },
  62. { 46, 0x00 },
  63. { 48, 0x00 },
  64. { 49, 0x00 },
  65. { 51, 0x00 },
  66. { 56, 0x00 },
  67. { 58, 0x00 },
  68. { 59, 0x00 },
  69. { 60, 0x00 },
  70. { 61, 0x00 },
  71. { 62, 0x00 },
  72. { 63, 0x00 },
  73. { 64, 0x00 },
  74. { 65, 0x00 },
  75. { 66, 0x00 },
  76. { 67, 0x00 },
  77. { 68, 0x00 },
  78. { 69, 0x00 },
  79. { 70, 0x00 },
  80. { 71, 0x00 },
  81. { 72, 0x00 },
  82. { 73, 0x00 },
  83. { 74, 0x00 },
  84. { 75, 0x00 },
  85. { 76, 0x00 },
  86. { 77, 0x00 },
  87. { 78, 0x00 },
  88. { 79, 0x00 },
  89. { 80, 0x00 },
  90. { 81, 0x00 },
  91. { 82, 0x00 },
  92. { 83, 0x00 },
  93. { 85, 0x00 },
  94. { 85, 0x00 },
  95. { 86, 0x00 },
  96. { 87, 0x00 },
  97. { 88, 0x00 },
  98. { 89, 0x00 },
  99. { 90, 0x00 },
  100. { 91, 0x00 },
  101. { 92, 0x00 },
  102. { 93, 0x00 },
  103. { 94, 0x00 },
  104. { 95, 0x00 },
  105. { 96, 0x01 },
  106. { 97, 0x00 },
  107. { 98, 0x00 },
  108. { 99, 0x00 },
  109. { 100, 0x00 },
  110. { 101, 0x00 },
  111. { 102, 0x00 },
  112. { 103, 0x01 },
  113. { 105, 0x01 },
  114. { 106, 0x00 },
  115. { 107, 0x01 },
  116. { 107, 0x00 },
  117. { 108, 0x00 },
  118. { 109, 0x00 },
  119. { 110, 0x00 },
  120. { 111, 0x02 },
  121. { 112, 0x02 },
  122. { 113, 0x00 },
  123. { 121, 0x80 },
  124. { 122, 0xBB },
  125. { 123, 0x80 },
  126. { 124, 0xBB },
  127. { 128, 0x00 },
  128. { 130, 0x00 },
  129. { 131, 0x00 },
  130. { 132, 0x00 },
  131. { 133, 0x0A },
  132. { 134, 0x0A },
  133. { 135, 0x0A },
  134. { 136, 0x0F },
  135. { 137, 0x00 },
  136. { 138, 0x73 },
  137. { 139, 0x33 },
  138. { 140, 0x73 },
  139. { 141, 0x33 },
  140. { 142, 0x73 },
  141. { 143, 0x33 },
  142. { 144, 0x73 },
  143. { 145, 0x33 },
  144. { 146, 0x73 },
  145. { 147, 0x33 },
  146. { 148, 0x73 },
  147. { 149, 0x33 },
  148. { 150, 0x73 },
  149. { 151, 0x33 },
  150. { 152, 0x00 },
  151. { 153, 0x00 },
  152. { 154, 0x00 },
  153. { 155, 0x00 },
  154. { 176, 0x00 },
  155. { 177, 0x00 },
  156. { 178, 0x00 },
  157. { 179, 0x00 },
  158. { 180, 0x00 },
  159. { 181, 0x00 },
  160. { 182, 0x00 },
  161. { 183, 0x00 },
  162. { 184, 0x00 },
  163. { 185, 0x00 },
  164. { 186, 0x00 },
  165. { 189, 0x00 },
  166. { 188, 0x00 },
  167. { 194, 0x00 },
  168. { 195, 0x00 },
  169. { 196, 0x00 },
  170. { 197, 0x00 },
  171. { 200, 0x00 },
  172. { 201, 0x00 },
  173. { 202, 0x00 },
  174. { 203, 0x00 },
  175. { 204, 0x00 },
  176. { 205, 0x00 },
  177. { 208, 0x00 },
  178. { 209, 0x00 },
  179. { 210, 0x00 },
  180. { 211, 0x00 },
  181. { 213, 0x00 },
  182. { 214, 0x00 },
  183. { 215, 0x00 },
  184. { 216, 0x00 },
  185. { 217, 0x00 },
  186. { 218, 0x00 },
  187. { 219, 0x00 },
  188. { 221, 0x00 },
  189. { 222, 0x00 },
  190. { 224, 0x00 },
  191. { 225, 0x00 },
  192. { 226, 0x00 },
  193. { 227, 0x00 },
  194. { 228, 0x00 },
  195. { 229, 0x00 },
  196. { 230, 0x13 },
  197. { 231, 0x00 },
  198. { 232, 0x80 },
  199. { 233, 0x0C },
  200. { 234, 0xDD },
  201. { 235, 0x00 },
  202. { 236, 0x04 },
  203. { 237, 0x00 },
  204. { 238, 0x00 },
  205. { 239, 0x00 },
  206. { 240, 0x00 },
  207. { 241, 0x00 },
  208. { 242, 0x00 },
  209. { 243, 0x00 },
  210. { 244, 0x00 },
  211. { 245, 0x00 },
  212. { 248, 0x00 },
  213. { 249, 0x00 },
  214. { 254, 0x00 },
  215. { 255, 0x00 },
  216. };
  217. /* codec private data */
  218. struct lm49453_priv {
  219. struct regmap *regmap;
  220. int fs_rate;
  221. };
  222. /* capture path controls */
  223. static const char *lm49453_mic2mode_text[] = {"Single Ended", "Differential"};
  224. static const SOC_ENUM_SINGLE_DECL(lm49453_mic2mode_enum, LM49453_P0_MICR_REG, 5,
  225. lm49453_mic2mode_text);
  226. static const char *lm49453_dmic_cfg_text[] = {"DMICDAT1", "DMICDAT2"};
  227. static const SOC_ENUM_SINGLE_DECL(lm49453_dmic12_cfg_enum,
  228. LM49453_P0_DIGITAL_MIC1_CONFIG_REG,
  229. 7, lm49453_dmic_cfg_text);
  230. static const SOC_ENUM_SINGLE_DECL(lm49453_dmic34_cfg_enum,
  231. LM49453_P0_DIGITAL_MIC2_CONFIG_REG,
  232. 7, lm49453_dmic_cfg_text);
  233. /* MUX Controls */
  234. static const char *lm49453_adcl_mux_text[] = { "MIC1", "Aux_L" };
  235. static const char *lm49453_adcr_mux_text[] = { "MIC2", "Aux_R" };
  236. static const struct soc_enum lm49453_adcl_enum =
  237. SOC_ENUM_SINGLE(LM49453_P0_ANALOG_MIXER_ADC_REG, 0,
  238. ARRAY_SIZE(lm49453_adcl_mux_text),
  239. lm49453_adcl_mux_text);
  240. static const struct soc_enum lm49453_adcr_enum =
  241. SOC_ENUM_SINGLE(LM49453_P0_ANALOG_MIXER_ADC_REG, 1,
  242. ARRAY_SIZE(lm49453_adcr_mux_text),
  243. lm49453_adcr_mux_text);
  244. static const struct snd_kcontrol_new lm49453_adcl_mux_control =
  245. SOC_DAPM_ENUM("ADC Left Mux", lm49453_adcl_enum);
  246. static const struct snd_kcontrol_new lm49453_adcr_mux_control =
  247. SOC_DAPM_ENUM("ADC Right Mux", lm49453_adcr_enum);
  248. static const struct snd_kcontrol_new lm49453_headset_left_mixer[] = {
  249. SOC_DAPM_SINGLE("Port1_1 Switch", LM49453_P0_DACHPL1_REG, 0, 1, 0),
  250. SOC_DAPM_SINGLE("Port1_2 Switch", LM49453_P0_DACHPL1_REG, 1, 1, 0),
  251. SOC_DAPM_SINGLE("Port1_3 Switch", LM49453_P0_DACHPL1_REG, 2, 1, 0),
  252. SOC_DAPM_SINGLE("Port1_4 Switch", LM49453_P0_DACHPL1_REG, 3, 1, 0),
  253. SOC_DAPM_SINGLE("Port1_5 Switch", LM49453_P0_DACHPL1_REG, 4, 1, 0),
  254. SOC_DAPM_SINGLE("Port1_6 Switch", LM49453_P0_DACHPL1_REG, 5, 1, 0),
  255. SOC_DAPM_SINGLE("Port1_7 Switch", LM49453_P0_DACHPL1_REG, 6, 1, 0),
  256. SOC_DAPM_SINGLE("Port1_8 Switch", LM49453_P0_DACHPL1_REG, 7, 1, 0),
  257. SOC_DAPM_SINGLE("DMIC1L Switch", LM49453_P0_DACHPL2_REG, 0, 1, 0),
  258. SOC_DAPM_SINGLE("DMIC1R Switch", LM49453_P0_DACHPL2_REG, 1, 1, 0),
  259. SOC_DAPM_SINGLE("DMIC2L Switch", LM49453_P0_DACHPL2_REG, 2, 1, 0),
  260. SOC_DAPM_SINGLE("DMIC2R Switch", LM49453_P0_DACHPL2_REG, 3, 1, 0),
  261. SOC_DAPM_SINGLE("ADCL Switch", LM49453_P0_DACHPL2_REG, 4, 1, 0),
  262. SOC_DAPM_SINGLE("ADCR Switch", LM49453_P0_DACHPL2_REG, 5, 1, 0),
  263. SOC_DAPM_SINGLE("Port2_1 Switch", LM49453_P0_DACHPL2_REG, 6, 1, 0),
  264. SOC_DAPM_SINGLE("Port2_2 Switch", LM49453_P0_DACHPL2_REG, 7, 1, 0),
  265. SOC_DAPM_SINGLE("Sidetone Switch", LM49453_P0_STN_SEL_REG, 0, 0, 0),
  266. };
  267. static const struct snd_kcontrol_new lm49453_headset_right_mixer[] = {
  268. SOC_DAPM_SINGLE("Port1_1 Switch", LM49453_P0_DACHPR1_REG, 0, 1, 0),
  269. SOC_DAPM_SINGLE("Port1_2 Switch", LM49453_P0_DACHPR1_REG, 1, 1, 0),
  270. SOC_DAPM_SINGLE("Port1_3 Switch", LM49453_P0_DACHPR1_REG, 2, 1, 0),
  271. SOC_DAPM_SINGLE("Port1_4 Switch", LM49453_P0_DACHPR1_REG, 3, 1, 0),
  272. SOC_DAPM_SINGLE("Port1_5 Switch", LM49453_P0_DACHPR1_REG, 4, 1, 0),
  273. SOC_DAPM_SINGLE("Port1_6 Switch", LM49453_P0_DACHPR1_REG, 5, 1, 0),
  274. SOC_DAPM_SINGLE("Port1_7 Switch", LM49453_P0_DACHPR1_REG, 6, 1, 0),
  275. SOC_DAPM_SINGLE("Port1_8 Switch", LM49453_P0_DACHPR1_REG, 7, 1, 0),
  276. SOC_DAPM_SINGLE("DMIC1L Switch", LM49453_P0_DACHPR2_REG, 0, 1, 0),
  277. SOC_DAPM_SINGLE("DMIC1R Switch", LM49453_P0_DACHPR2_REG, 1, 1, 0),
  278. SOC_DAPM_SINGLE("DMIC2L Switch", LM49453_P0_DACHPR2_REG, 2, 1, 0),
  279. SOC_DAPM_SINGLE("DMIC2R Switch", LM49453_P0_DACHPR2_REG, 3, 1, 0),
  280. SOC_DAPM_SINGLE("ADCL Switch", LM49453_P0_DACHPR2_REG, 4, 1, 0),
  281. SOC_DAPM_SINGLE("ADCR Switch", LM49453_P0_DACHPR2_REG, 5, 1, 0),
  282. SOC_DAPM_SINGLE("Port2_1 Switch", LM49453_P0_DACHPR2_REG, 6, 1, 0),
  283. SOC_DAPM_SINGLE("Port2_2 Switch", LM49453_P0_DACHPR2_REG, 7, 1, 0),
  284. SOC_DAPM_SINGLE("Sidetone Switch", LM49453_P0_STN_SEL_REG, 1, 0, 0),
  285. };
  286. static const struct snd_kcontrol_new lm49453_speaker_left_mixer[] = {
  287. SOC_DAPM_SINGLE("Port1_1 Switch", LM49453_P0_DACLSL1_REG, 0, 1, 0),
  288. SOC_DAPM_SINGLE("Port1_2 Switch", LM49453_P0_DACLSL1_REG, 1, 1, 0),
  289. SOC_DAPM_SINGLE("Port1_3 Switch", LM49453_P0_DACLSL1_REG, 2, 1, 0),
  290. SOC_DAPM_SINGLE("Port1_4 Switch", LM49453_P0_DACLSL1_REG, 3, 1, 0),
  291. SOC_DAPM_SINGLE("Port1_5 Switch", LM49453_P0_DACLSL1_REG, 4, 1, 0),
  292. SOC_DAPM_SINGLE("Port1_6 Switch", LM49453_P0_DACLSL1_REG, 5, 1, 0),
  293. SOC_DAPM_SINGLE("Port1_7 Switch", LM49453_P0_DACLSL1_REG, 6, 1, 0),
  294. SOC_DAPM_SINGLE("Port1_8 Switch", LM49453_P0_DACLSL1_REG, 7, 1, 0),
  295. SOC_DAPM_SINGLE("DMIC1L Switch", LM49453_P0_DACLSL2_REG, 0, 1, 0),
  296. SOC_DAPM_SINGLE("DMIC1R Switch", LM49453_P0_DACLSL2_REG, 1, 1, 0),
  297. SOC_DAPM_SINGLE("DMIC2L Switch", LM49453_P0_DACLSL2_REG, 2, 1, 0),
  298. SOC_DAPM_SINGLE("DMIC2R Switch", LM49453_P0_DACLSL2_REG, 3, 1, 0),
  299. SOC_DAPM_SINGLE("ADCL Switch", LM49453_P0_DACLSL2_REG, 4, 1, 0),
  300. SOC_DAPM_SINGLE("ADCR Switch", LM49453_P0_DACLSL2_REG, 5, 1, 0),
  301. SOC_DAPM_SINGLE("Port2_1 Switch", LM49453_P0_DACLSL2_REG, 6, 1, 0),
  302. SOC_DAPM_SINGLE("Port2_2 Switch", LM49453_P0_DACLSL2_REG, 7, 1, 0),
  303. SOC_DAPM_SINGLE("Sidetone Switch", LM49453_P0_STN_SEL_REG, 2, 0, 0),
  304. };
  305. static const struct snd_kcontrol_new lm49453_speaker_right_mixer[] = {
  306. SOC_DAPM_SINGLE("Port1_1 Switch", LM49453_P0_DACLSR1_REG, 0, 1, 0),
  307. SOC_DAPM_SINGLE("Port1_2 Switch", LM49453_P0_DACLSR1_REG, 1, 1, 0),
  308. SOC_DAPM_SINGLE("Port1_3 Switch", LM49453_P0_DACLSR1_REG, 2, 1, 0),
  309. SOC_DAPM_SINGLE("Port1_4 Switch", LM49453_P0_DACLSR1_REG, 3, 1, 0),
  310. SOC_DAPM_SINGLE("Port1_5 Switch", LM49453_P0_DACLSR1_REG, 4, 1, 0),
  311. SOC_DAPM_SINGLE("Port1_6 Switch", LM49453_P0_DACLSR1_REG, 5, 1, 0),
  312. SOC_DAPM_SINGLE("Port1_7 Switch", LM49453_P0_DACLSR1_REG, 6, 1, 0),
  313. SOC_DAPM_SINGLE("Port1_8 Switch", LM49453_P0_DACLSR1_REG, 7, 1, 0),
  314. SOC_DAPM_SINGLE("DMIC1L Switch", LM49453_P0_DACLSR2_REG, 0, 1, 0),
  315. SOC_DAPM_SINGLE("DMIC1R Switch", LM49453_P0_DACLSR2_REG, 1, 1, 0),
  316. SOC_DAPM_SINGLE("DMIC2L Switch", LM49453_P0_DACLSR2_REG, 2, 1, 0),
  317. SOC_DAPM_SINGLE("DMIC2R Switch", LM49453_P0_DACLSR2_REG, 3, 1, 0),
  318. SOC_DAPM_SINGLE("ADCL Switch", LM49453_P0_DACLSR2_REG, 4, 1, 0),
  319. SOC_DAPM_SINGLE("ADCR Switch", LM49453_P0_DACLSR2_REG, 5, 1, 0),
  320. SOC_DAPM_SINGLE("Port2_1 Switch", LM49453_P0_DACLSR2_REG, 6, 1, 0),
  321. SOC_DAPM_SINGLE("Port2_2 Switch", LM49453_P0_DACLSR2_REG, 7, 1, 0),
  322. SOC_DAPM_SINGLE("Sidetone Switch", LM49453_P0_STN_SEL_REG, 3, 0, 0),
  323. };
  324. static const struct snd_kcontrol_new lm49453_haptic_left_mixer[] = {
  325. SOC_DAPM_SINGLE("Port1_1 Switch", LM49453_P0_DACHAL1_REG, 0, 1, 0),
  326. SOC_DAPM_SINGLE("Port1_2 Switch", LM49453_P0_DACHAL1_REG, 1, 1, 0),
  327. SOC_DAPM_SINGLE("Port1_3 Switch", LM49453_P0_DACHAL1_REG, 2, 1, 0),
  328. SOC_DAPM_SINGLE("Port1_4 Switch", LM49453_P0_DACHAL1_REG, 3, 1, 0),
  329. SOC_DAPM_SINGLE("Port1_5 Switch", LM49453_P0_DACHAL1_REG, 4, 1, 0),
  330. SOC_DAPM_SINGLE("Port1_6 Switch", LM49453_P0_DACHAL1_REG, 5, 1, 0),
  331. SOC_DAPM_SINGLE("Port1_7 Switch", LM49453_P0_DACHAL1_REG, 6, 1, 0),
  332. SOC_DAPM_SINGLE("Port1_8 Switch", LM49453_P0_DACHAL1_REG, 7, 1, 0),
  333. SOC_DAPM_SINGLE("DMIC1L Switch", LM49453_P0_DACHAL2_REG, 0, 1, 0),
  334. SOC_DAPM_SINGLE("DMIC1R Switch", LM49453_P0_DACHAL2_REG, 1, 1, 0),
  335. SOC_DAPM_SINGLE("DMIC2L Switch", LM49453_P0_DACHAL2_REG, 2, 1, 0),
  336. SOC_DAPM_SINGLE("DMIC2R Switch", LM49453_P0_DACHAL2_REG, 3, 1, 0),
  337. SOC_DAPM_SINGLE("ADCL Switch", LM49453_P0_DACHAL2_REG, 4, 1, 0),
  338. SOC_DAPM_SINGLE("ADCR Switch", LM49453_P0_DACHAL2_REG, 5, 1, 0),
  339. SOC_DAPM_SINGLE("Port2_1 Switch", LM49453_P0_DACHAL2_REG, 6, 1, 0),
  340. SOC_DAPM_SINGLE("Port2_2 Switch", LM49453_P0_DACHAL2_REG, 7, 1, 0),
  341. SOC_DAPM_SINGLE("Sidetone Switch", LM49453_P0_STN_SEL_REG, 4, 0, 0),
  342. };
  343. static const struct snd_kcontrol_new lm49453_haptic_right_mixer[] = {
  344. SOC_DAPM_SINGLE("Port1_1 Switch", LM49453_P0_DACHAR1_REG, 0, 1, 0),
  345. SOC_DAPM_SINGLE("Port1_2 Switch", LM49453_P0_DACHAR1_REG, 1, 1, 0),
  346. SOC_DAPM_SINGLE("Port1_3 Switch", LM49453_P0_DACHAR1_REG, 2, 1, 0),
  347. SOC_DAPM_SINGLE("Port1_4 Switch", LM49453_P0_DACHAR1_REG, 3, 1, 0),
  348. SOC_DAPM_SINGLE("Port1_5 Switch", LM49453_P0_DACHAR1_REG, 4, 1, 0),
  349. SOC_DAPM_SINGLE("Port1_6 Switch", LM49453_P0_DACHAR1_REG, 5, 1, 0),
  350. SOC_DAPM_SINGLE("Port1_7 Switch", LM49453_P0_DACHAR1_REG, 6, 1, 0),
  351. SOC_DAPM_SINGLE("Port1_8 Switch", LM49453_P0_DACHAR1_REG, 7, 1, 0),
  352. SOC_DAPM_SINGLE("DMIC1L Switch", LM49453_P0_DACHAR2_REG, 0, 1, 0),
  353. SOC_DAPM_SINGLE("DMIC1R Switch", LM49453_P0_DACHAR2_REG, 1, 1, 0),
  354. SOC_DAPM_SINGLE("DMIC2L Switch", LM49453_P0_DACHAR2_REG, 2, 1, 0),
  355. SOC_DAPM_SINGLE("DMIC2R Switch", LM49453_P0_DACHAR2_REG, 3, 1, 0),
  356. SOC_DAPM_SINGLE("ADCL Switch", LM49453_P0_DACHAR2_REG, 4, 1, 0),
  357. SOC_DAPM_SINGLE("ADCR Switch", LM49453_P0_DACHAR2_REG, 5, 1, 0),
  358. SOC_DAPM_SINGLE("Port2_1 Switch", LM49453_P0_DACHAR2_REG, 6, 1, 0),
  359. SOC_DAPM_SINGLE("Port2_2 Switch", LM49453_P0_DACHAR2_REG, 7, 1, 0),
  360. SOC_DAPM_SINGLE("Sidetone Switch", LM49453_P0_STN_SEL_REG, 5, 0, 0),
  361. };
  362. static const struct snd_kcontrol_new lm49453_lineout_left_mixer[] = {
  363. SOC_DAPM_SINGLE("Port1_1 Switch", LM49453_P0_DACLOL1_REG, 0, 1, 0),
  364. SOC_DAPM_SINGLE("Port1_2 Switch", LM49453_P0_DACLOL1_REG, 1, 1, 0),
  365. SOC_DAPM_SINGLE("Port1_3 Switch", LM49453_P0_DACLOL1_REG, 2, 1, 0),
  366. SOC_DAPM_SINGLE("Port1_4 Switch", LM49453_P0_DACLOL1_REG, 3, 1, 0),
  367. SOC_DAPM_SINGLE("Port1_5 Switch", LM49453_P0_DACLOL1_REG, 4, 1, 0),
  368. SOC_DAPM_SINGLE("Port1_6 Switch", LM49453_P0_DACLOL1_REG, 5, 1, 0),
  369. SOC_DAPM_SINGLE("Port1_7 Switch", LM49453_P0_DACLOL1_REG, 6, 1, 0),
  370. SOC_DAPM_SINGLE("Port1_8 Switch", LM49453_P0_DACLOL1_REG, 7, 1, 0),
  371. SOC_DAPM_SINGLE("DMIC1L Switch", LM49453_P0_DACLOL2_REG, 0, 1, 0),
  372. SOC_DAPM_SINGLE("DMIC1R Switch", LM49453_P0_DACLOL2_REG, 1, 1, 0),
  373. SOC_DAPM_SINGLE("DMIC2L Switch", LM49453_P0_DACLOL2_REG, 2, 1, 0),
  374. SOC_DAPM_SINGLE("DMIC2R Switch", LM49453_P0_DACLOL2_REG, 3, 1, 0),
  375. SOC_DAPM_SINGLE("ADCL Switch", LM49453_P0_DACLOL2_REG, 4, 1, 0),
  376. SOC_DAPM_SINGLE("ADCR Switch", LM49453_P0_DACLOL2_REG, 5, 1, 0),
  377. SOC_DAPM_SINGLE("Port2_1 Switch", LM49453_P0_DACLOL2_REG, 6, 1, 0),
  378. SOC_DAPM_SINGLE("Port2_2 Switch", LM49453_P0_DACLOL2_REG, 7, 1, 0),
  379. SOC_DAPM_SINGLE("Sidetone Switch", LM49453_P0_STN_SEL_REG, 6, 0, 0),
  380. };
  381. static const struct snd_kcontrol_new lm49453_lineout_right_mixer[] = {
  382. SOC_DAPM_SINGLE("Port1_1 Switch", LM49453_P0_DACLOR1_REG, 0, 1, 0),
  383. SOC_DAPM_SINGLE("Port1_2 Switch", LM49453_P0_DACLOR1_REG, 1, 1, 0),
  384. SOC_DAPM_SINGLE("Port1_3 Switch", LM49453_P0_DACLOR1_REG, 2, 1, 0),
  385. SOC_DAPM_SINGLE("Port1_4 Switch", LM49453_P0_DACLOR1_REG, 3, 1, 0),
  386. SOC_DAPM_SINGLE("Port1_5 Switch", LM49453_P0_DACLOR1_REG, 4, 1, 0),
  387. SOC_DAPM_SINGLE("Port1_6 Switch", LM49453_P0_DACLOR1_REG, 5, 1, 0),
  388. SOC_DAPM_SINGLE("Port1_7 Switch", LM49453_P0_DACLOR1_REG, 6, 1, 0),
  389. SOC_DAPM_SINGLE("Port1_8 Switch", LM49453_P0_DACLOR1_REG, 7, 1, 0),
  390. SOC_DAPM_SINGLE("DMIC1L Switch", LM49453_P0_DACLOR2_REG, 0, 1, 0),
  391. SOC_DAPM_SINGLE("DMIC1R Switch", LM49453_P0_DACLOR2_REG, 1, 1, 0),
  392. SOC_DAPM_SINGLE("DMIC2L Switch", LM49453_P0_DACLOR2_REG, 2, 1, 0),
  393. SOC_DAPM_SINGLE("DMIC2R Switch", LM49453_P0_DACLOR2_REG, 3, 1, 0),
  394. SOC_DAPM_SINGLE("ADCL Switch", LM49453_P0_DACLOR2_REG, 4, 1, 0),
  395. SOC_DAPM_SINGLE("ADCR Switch", LM49453_P0_DACLOR2_REG, 5, 1, 0),
  396. SOC_DAPM_SINGLE("Port2_1 Switch", LM49453_P0_DACLOR2_REG, 6, 1, 0),
  397. SOC_DAPM_SINGLE("Port2_2 Switch", LM49453_P0_DACLOR2_REG, 7, 1, 0),
  398. SOC_DAPM_SINGLE("Sidetone Switch", LM49453_P0_STN_SEL_REG, 7, 0, 0),
  399. };
  400. static const struct snd_kcontrol_new lm49453_port1_tx1_mixer[] = {
  401. SOC_DAPM_SINGLE("DMIC1L Switch", LM49453_P0_PORT1_TX1_REG, 0, 1, 0),
  402. SOC_DAPM_SINGLE("DMIC1R Switch", LM49453_P0_PORT1_TX1_REG, 1, 1, 0),
  403. SOC_DAPM_SINGLE("DMIC2L Switch", LM49453_P0_PORT1_TX1_REG, 2, 1, 0),
  404. SOC_DAPM_SINGLE("DMIC2R Switch", LM49453_P0_PORT1_TX1_REG, 3, 1, 0),
  405. SOC_DAPM_SINGLE("ADCL Switch", LM49453_P0_PORT1_TX1_REG, 4, 1, 0),
  406. SOC_DAPM_SINGLE("ADCR Switch", LM49453_P0_PORT1_TX1_REG, 5, 1, 0),
  407. SOC_DAPM_SINGLE("Port1_1 Switch", LM49453_P0_PORT1_TX1_REG, 6, 1, 0),
  408. SOC_DAPM_SINGLE("Port2_1 Switch", LM49453_P0_PORT1_TX1_REG, 7, 1, 0),
  409. };
  410. static const struct snd_kcontrol_new lm49453_port1_tx2_mixer[] = {
  411. SOC_DAPM_SINGLE("DMIC1L Switch", LM49453_P0_PORT1_TX2_REG, 0, 1, 0),
  412. SOC_DAPM_SINGLE("DMIC1R Switch", LM49453_P0_PORT1_TX2_REG, 1, 1, 0),
  413. SOC_DAPM_SINGLE("DMIC2L Switch", LM49453_P0_PORT1_TX2_REG, 2, 1, 0),
  414. SOC_DAPM_SINGLE("DMIC2R Switch", LM49453_P0_PORT1_TX2_REG, 3, 1, 0),
  415. SOC_DAPM_SINGLE("ADCL Switch", LM49453_P0_PORT1_TX2_REG, 4, 1, 0),
  416. SOC_DAPM_SINGLE("ADCR Switch", LM49453_P0_PORT1_TX2_REG, 5, 1, 0),
  417. SOC_DAPM_SINGLE("Port1_2 Switch", LM49453_P0_PORT1_TX2_REG, 6, 1, 0),
  418. SOC_DAPM_SINGLE("Port2_2 Switch", LM49453_P0_PORT1_TX2_REG, 7, 1, 0),
  419. };
  420. static const struct snd_kcontrol_new lm49453_port1_tx3_mixer[] = {
  421. SOC_DAPM_SINGLE("DMIC1L Switch", LM49453_P0_PORT1_TX3_REG, 0, 1, 0),
  422. SOC_DAPM_SINGLE("DMIC1R Switch", LM49453_P0_PORT1_TX3_REG, 1, 1, 0),
  423. SOC_DAPM_SINGLE("DMIC2L Switch", LM49453_P0_PORT1_TX3_REG, 2, 1, 0),
  424. SOC_DAPM_SINGLE("DMIC2R Switch", LM49453_P0_PORT1_TX3_REG, 3, 1, 0),
  425. SOC_DAPM_SINGLE("ADCL Switch", LM49453_P0_PORT1_TX3_REG, 4, 1, 0),
  426. SOC_DAPM_SINGLE("ADCR Switch", LM49453_P0_PORT1_TX3_REG, 5, 1, 0),
  427. SOC_DAPM_SINGLE("Port1_3 Switch", LM49453_P0_PORT1_TX3_REG, 6, 1, 0),
  428. };
  429. static const struct snd_kcontrol_new lm49453_port1_tx4_mixer[] = {
  430. SOC_DAPM_SINGLE("DMIC1L Switch", LM49453_P0_PORT1_TX4_REG, 0, 1, 0),
  431. SOC_DAPM_SINGLE("DMIC1R Switch", LM49453_P0_PORT1_TX4_REG, 1, 1, 0),
  432. SOC_DAPM_SINGLE("DMIC2L Switch", LM49453_P0_PORT1_TX4_REG, 2, 1, 0),
  433. SOC_DAPM_SINGLE("DMIC2R Switch", LM49453_P0_PORT1_TX4_REG, 3, 1, 0),
  434. SOC_DAPM_SINGLE("ADCL Switch", LM49453_P0_PORT1_TX4_REG, 4, 1, 0),
  435. SOC_DAPM_SINGLE("ADCR Switch", LM49453_P0_PORT1_TX4_REG, 5, 1, 0),
  436. SOC_DAPM_SINGLE("Port1_4 Switch", LM49453_P0_PORT1_TX4_REG, 6, 1, 0),
  437. };
  438. static const struct snd_kcontrol_new lm49453_port1_tx5_mixer[] = {
  439. SOC_DAPM_SINGLE("DMIC1L Switch", LM49453_P0_PORT1_TX5_REG, 0, 1, 0),
  440. SOC_DAPM_SINGLE("DMIC1R Switch", LM49453_P0_PORT1_TX5_REG, 1, 1, 0),
  441. SOC_DAPM_SINGLE("DMIC2L Switch", LM49453_P0_PORT1_TX5_REG, 2, 1, 0),
  442. SOC_DAPM_SINGLE("DMIC2R Switch", LM49453_P0_PORT1_TX5_REG, 3, 1, 0),
  443. SOC_DAPM_SINGLE("ADCL Switch", LM49453_P0_PORT1_TX5_REG, 4, 1, 0),
  444. SOC_DAPM_SINGLE("ADCR Switch", LM49453_P0_PORT1_TX5_REG, 5, 1, 0),
  445. SOC_DAPM_SINGLE("Port1_5 Switch", LM49453_P0_PORT1_TX5_REG, 6, 1, 0),
  446. };
  447. static const struct snd_kcontrol_new lm49453_port1_tx6_mixer[] = {
  448. SOC_DAPM_SINGLE("DMIC1L Switch", LM49453_P0_PORT1_TX6_REG, 0, 1, 0),
  449. SOC_DAPM_SINGLE("DMIC1R Switch", LM49453_P0_PORT1_TX6_REG, 1, 1, 0),
  450. SOC_DAPM_SINGLE("DMIC2L Switch", LM49453_P0_PORT1_TX6_REG, 2, 1, 0),
  451. SOC_DAPM_SINGLE("DMIC2R Switch", LM49453_P0_PORT1_TX6_REG, 3, 1, 0),
  452. SOC_DAPM_SINGLE("ADCL Switch", LM49453_P0_PORT1_TX6_REG, 4, 1, 0),
  453. SOC_DAPM_SINGLE("ADCR Switch", LM49453_P0_PORT1_TX6_REG, 5, 1, 0),
  454. SOC_DAPM_SINGLE("Port1_6 Switch", LM49453_P0_PORT1_TX6_REG, 6, 1, 0),
  455. };
  456. static const struct snd_kcontrol_new lm49453_port1_tx7_mixer[] = {
  457. SOC_DAPM_SINGLE("DMIC1L Switch", LM49453_P0_PORT1_TX7_REG, 0, 1, 0),
  458. SOC_DAPM_SINGLE("DMIC1R Switch", LM49453_P0_PORT1_TX7_REG, 1, 1, 0),
  459. SOC_DAPM_SINGLE("DMIC2L Switch", LM49453_P0_PORT1_TX7_REG, 2, 1, 0),
  460. SOC_DAPM_SINGLE("DMIC2R Switch", LM49453_P0_PORT1_TX7_REG, 3, 1, 0),
  461. SOC_DAPM_SINGLE("ADCL Switch", LM49453_P0_PORT1_TX7_REG, 4, 1, 0),
  462. SOC_DAPM_SINGLE("ADCR Switch", LM49453_P0_PORT1_TX7_REG, 5, 1, 0),
  463. SOC_DAPM_SINGLE("Port1_7 Switch", LM49453_P0_PORT1_TX7_REG, 6, 1, 0),
  464. };
  465. static const struct snd_kcontrol_new lm49453_port1_tx8_mixer[] = {
  466. SOC_DAPM_SINGLE("DMIC1L Switch", LM49453_P0_PORT1_TX8_REG, 0, 1, 0),
  467. SOC_DAPM_SINGLE("DMIC1R Switch", LM49453_P0_PORT1_TX8_REG, 1, 1, 0),
  468. SOC_DAPM_SINGLE("DMIC2L Switch", LM49453_P0_PORT1_TX8_REG, 2, 1, 0),
  469. SOC_DAPM_SINGLE("DMIC2R Switch", LM49453_P0_PORT1_TX8_REG, 3, 1, 0),
  470. SOC_DAPM_SINGLE("ADCL Switch", LM49453_P0_PORT1_TX8_REG, 4, 1, 0),
  471. SOC_DAPM_SINGLE("ADCR Switch", LM49453_P0_PORT1_TX8_REG, 5, 1, 0),
  472. SOC_DAPM_SINGLE("Port1_8 Switch", LM49453_P0_PORT1_TX8_REG, 6, 1, 0),
  473. };
  474. static const struct snd_kcontrol_new lm49453_port2_tx1_mixer[] = {
  475. SOC_DAPM_SINGLE("DMIC1L Switch", LM49453_P0_PORT2_TX1_REG, 0, 1, 0),
  476. SOC_DAPM_SINGLE("DMIC1R Switch", LM49453_P0_PORT2_TX1_REG, 1, 1, 0),
  477. SOC_DAPM_SINGLE("DMIC2L Switch", LM49453_P0_PORT2_TX1_REG, 2, 1, 0),
  478. SOC_DAPM_SINGLE("DMIC2R Switch", LM49453_P0_PORT2_TX1_REG, 3, 1, 0),
  479. SOC_DAPM_SINGLE("ADCL Switch", LM49453_P0_PORT2_TX1_REG, 4, 1, 0),
  480. SOC_DAPM_SINGLE("ADCR Switch", LM49453_P0_PORT2_TX1_REG, 5, 1, 0),
  481. SOC_DAPM_SINGLE("Port1_1 Switch", LM49453_P0_PORT2_TX1_REG, 6, 1, 0),
  482. SOC_DAPM_SINGLE("Port2_1 Switch", LM49453_P0_PORT2_TX1_REG, 7, 1, 0),
  483. };
  484. static const struct snd_kcontrol_new lm49453_port2_tx2_mixer[] = {
  485. SOC_DAPM_SINGLE("DMIC1L Switch", LM49453_P0_PORT2_TX2_REG, 0, 1, 0),
  486. SOC_DAPM_SINGLE("DMIC1R Switch", LM49453_P0_PORT2_TX2_REG, 1, 1, 0),
  487. SOC_DAPM_SINGLE("DMIC2L Switch", LM49453_P0_PORT2_TX2_REG, 2, 1, 0),
  488. SOC_DAPM_SINGLE("DMIC2R Switch", LM49453_P0_PORT2_TX2_REG, 3, 1, 0),
  489. SOC_DAPM_SINGLE("ADCL Switch", LM49453_P0_PORT2_TX2_REG, 4, 1, 0),
  490. SOC_DAPM_SINGLE("ADCR Switch", LM49453_P0_PORT2_TX2_REG, 5, 1, 0),
  491. SOC_DAPM_SINGLE("Port1_2 Switch", LM49453_P0_PORT2_TX2_REG, 6, 1, 0),
  492. SOC_DAPM_SINGLE("Port2_2 Switch", LM49453_P0_PORT2_TX2_REG, 7, 1, 0),
  493. };
  494. /* TLV Declarations */
  495. static const DECLARE_TLV_DB_SCALE(digital_tlv, -7650, 150, 1);
  496. static const DECLARE_TLV_DB_SCALE(port_tlv, 0, 600, 0);
  497. static const struct snd_kcontrol_new lm49453_sidetone_mixer_controls[] = {
  498. /* Sidetone supports mono only */
  499. SOC_DAPM_SINGLE_TLV("Sidetone ADCL Volume", LM49453_P0_STN_VOL_ADCL_REG,
  500. 0, 0x3F, 0, digital_tlv),
  501. SOC_DAPM_SINGLE_TLV("Sidetone ADCR Volume", LM49453_P0_STN_VOL_ADCR_REG,
  502. 0, 0x3F, 0, digital_tlv),
  503. SOC_DAPM_SINGLE_TLV("Sidetone DMIC1L Volume", LM49453_P0_STN_VOL_DMIC1L_REG,
  504. 0, 0x3F, 0, digital_tlv),
  505. SOC_DAPM_SINGLE_TLV("Sidetone DMIC1R Volume", LM49453_P0_STN_VOL_DMIC1R_REG,
  506. 0, 0x3F, 0, digital_tlv),
  507. SOC_DAPM_SINGLE_TLV("Sidetone DMIC2L Volume", LM49453_P0_STN_VOL_DMIC2L_REG,
  508. 0, 0x3F, 0, digital_tlv),
  509. SOC_DAPM_SINGLE_TLV("Sidetone DMIC2R Volume", LM49453_P0_STN_VOL_DMIC2R_REG,
  510. 0, 0x3F, 0, digital_tlv),
  511. };
  512. static const struct snd_kcontrol_new lm49453_snd_controls[] = {
  513. /* mic1 and mic2 supports mono only */
  514. SOC_SINGLE_TLV("Mic1 Volume", LM49453_P0_ADC_LEVELL_REG, 0, 6,
  515. 0, digital_tlv),
  516. SOC_SINGLE_TLV("Mic2 Volume", LM49453_P0_ADC_LEVELR_REG, 0, 6,
  517. 0, digital_tlv),
  518. SOC_DOUBLE_R_TLV("DMIC1 Volume", LM49453_P0_DMIC1_LEVELL_REG,
  519. LM49453_P0_DMIC1_LEVELR_REG, 0, 6, 0, digital_tlv),
  520. SOC_DOUBLE_R_TLV("DMIC2 Volume", LM49453_P0_DMIC2_LEVELL_REG,
  521. LM49453_P0_DMIC2_LEVELR_REG, 0, 6, 0, digital_tlv),
  522. SOC_DAPM_ENUM("Mic2Mode", lm49453_mic2mode_enum),
  523. SOC_DAPM_ENUM("DMIC12 SRC", lm49453_dmic12_cfg_enum),
  524. SOC_DAPM_ENUM("DMIC34 SRC", lm49453_dmic34_cfg_enum),
  525. /* Capture path filter enable */
  526. SOC_SINGLE("DMIC1 HPFilter Switch", LM49453_P0_ADC_FX_ENABLES_REG,
  527. 0, 1, 0),
  528. SOC_SINGLE("DMIC2 HPFilter Switch", LM49453_P0_ADC_FX_ENABLES_REG,
  529. 1, 1, 0),
  530. SOC_SINGLE("ADC HPFilter Switch", LM49453_P0_ADC_FX_ENABLES_REG,
  531. 2, 1, 0),
  532. SOC_DOUBLE_R_TLV("DAC HP Volume", LM49453_P0_DAC_HP_LEVELL_REG,
  533. LM49453_P0_DAC_HP_LEVELR_REG, 0, 6, 0, digital_tlv),
  534. SOC_DOUBLE_R_TLV("DAC LO Volume", LM49453_P0_DAC_LO_LEVELL_REG,
  535. LM49453_P0_DAC_LO_LEVELR_REG, 0, 6, 0, digital_tlv),
  536. SOC_DOUBLE_R_TLV("DAC LS Volume", LM49453_P0_DAC_LS_LEVELL_REG,
  537. LM49453_P0_DAC_LS_LEVELR_REG, 0, 6, 0, digital_tlv),
  538. SOC_DOUBLE_R_TLV("DAC HA Volume", LM49453_P0_DAC_HA_LEVELL_REG,
  539. LM49453_P0_DAC_HA_LEVELR_REG, 0, 6, 0, digital_tlv),
  540. SOC_SINGLE_TLV("EP Volume", LM49453_P0_DAC_LS_LEVELL_REG,
  541. 0, 6, 0, digital_tlv),
  542. SOC_SINGLE_TLV("PORT1_1_RX_LVL Volume", LM49453_P0_PORT1_RX_LVL1_REG,
  543. 0, 3, 0, port_tlv),
  544. SOC_SINGLE_TLV("PORT1_2_RX_LVL Volume", LM49453_P0_PORT1_RX_LVL1_REG,
  545. 2, 3, 0, port_tlv),
  546. SOC_SINGLE_TLV("PORT1_3_RX_LVL Volume", LM49453_P0_PORT1_RX_LVL1_REG,
  547. 4, 3, 0, port_tlv),
  548. SOC_SINGLE_TLV("PORT1_4_RX_LVL Volume", LM49453_P0_PORT1_RX_LVL1_REG,
  549. 6, 3, 0, port_tlv),
  550. SOC_SINGLE_TLV("PORT1_5_RX_LVL Volume", LM49453_P0_PORT1_RX_LVL2_REG,
  551. 0, 3, 0, port_tlv),
  552. SOC_SINGLE_TLV("PORT1_6_RX_LVL Volume", LM49453_P0_PORT1_RX_LVL2_REG,
  553. 2, 3, 0, port_tlv),
  554. SOC_SINGLE_TLV("PORT1_7_RX_LVL Volume", LM49453_P0_PORT1_RX_LVL2_REG,
  555. 4, 3, 0, port_tlv),
  556. SOC_SINGLE_TLV("PORT1_8_RX_LVL Volume", LM49453_P0_PORT1_RX_LVL2_REG,
  557. 6, 3, 0, port_tlv),
  558. SOC_SINGLE_TLV("PORT2_1_RX_LVL Volume", LM49453_P0_PORT2_RX_LVL_REG,
  559. 0, 3, 0, port_tlv),
  560. SOC_SINGLE_TLV("PORT2_2_RX_LVL Volume", LM49453_P0_PORT2_RX_LVL_REG,
  561. 2, 3, 0, port_tlv),
  562. SOC_SINGLE("Port1 Playback Switch", LM49453_P0_AUDIO_PORT1_BASIC_REG,
  563. 1, 1, 0),
  564. SOC_SINGLE("Port2 Playback Switch", LM49453_P0_AUDIO_PORT2_BASIC_REG,
  565. 1, 1, 0),
  566. SOC_SINGLE("Port1 Capture Switch", LM49453_P0_AUDIO_PORT1_BASIC_REG,
  567. 2, 1, 0),
  568. SOC_SINGLE("Port2 Capture Switch", LM49453_P0_AUDIO_PORT2_BASIC_REG,
  569. 2, 1, 0)
  570. };
  571. /* DAPM widgets */
  572. static const struct snd_soc_dapm_widget lm49453_dapm_widgets[] = {
  573. /* All end points HP,EP, LS, Lineout and Haptic */
  574. SND_SOC_DAPM_OUTPUT("HPOUTL"),
  575. SND_SOC_DAPM_OUTPUT("HPOUTR"),
  576. SND_SOC_DAPM_OUTPUT("EPOUT"),
  577. SND_SOC_DAPM_OUTPUT("LSOUTL"),
  578. SND_SOC_DAPM_OUTPUT("LSOUTR"),
  579. SND_SOC_DAPM_OUTPUT("LOOUTR"),
  580. SND_SOC_DAPM_OUTPUT("LOOUTL"),
  581. SND_SOC_DAPM_OUTPUT("HAOUTL"),
  582. SND_SOC_DAPM_OUTPUT("HAOUTR"),
  583. SND_SOC_DAPM_INPUT("AMIC1"),
  584. SND_SOC_DAPM_INPUT("AMIC2"),
  585. SND_SOC_DAPM_INPUT("DMIC1DAT"),
  586. SND_SOC_DAPM_INPUT("DMIC2DAT"),
  587. SND_SOC_DAPM_INPUT("AUXL"),
  588. SND_SOC_DAPM_INPUT("AUXR"),
  589. SND_SOC_DAPM_PGA("PORT1_1_RX", SND_SOC_NOPM, 0, 0, NULL, 0),
  590. SND_SOC_DAPM_PGA("PORT1_2_RX", SND_SOC_NOPM, 0, 0, NULL, 0),
  591. SND_SOC_DAPM_PGA("PORT1_3_RX", SND_SOC_NOPM, 0, 0, NULL, 0),
  592. SND_SOC_DAPM_PGA("PORT1_4_RX", SND_SOC_NOPM, 0, 0, NULL, 0),
  593. SND_SOC_DAPM_PGA("PORT1_5_RX", SND_SOC_NOPM, 0, 0, NULL, 0),
  594. SND_SOC_DAPM_PGA("PORT1_6_RX", SND_SOC_NOPM, 0, 0, NULL, 0),
  595. SND_SOC_DAPM_PGA("PORT1_7_RX", SND_SOC_NOPM, 0, 0, NULL, 0),
  596. SND_SOC_DAPM_PGA("PORT1_8_RX", SND_SOC_NOPM, 0, 0, NULL, 0),
  597. SND_SOC_DAPM_PGA("PORT2_1_RX", SND_SOC_NOPM, 0, 0, NULL, 0),
  598. SND_SOC_DAPM_PGA("PORT2_2_RX", SND_SOC_NOPM, 0, 0, NULL, 0),
  599. SND_SOC_DAPM_SUPPLY("AMIC1Bias", LM49453_P0_MICL_REG, 6, 0, NULL, 0),
  600. SND_SOC_DAPM_SUPPLY("AMIC2Bias", LM49453_P0_MICR_REG, 6, 0, NULL, 0),
  601. /* playback path driver enables */
  602. SND_SOC_DAPM_OUT_DRV("Headset Switch",
  603. LM49453_P0_PMC_SETUP_REG, 0, 0, NULL, 0),
  604. SND_SOC_DAPM_OUT_DRV("Earpiece Switch",
  605. LM49453_P0_EP_REG, 0, 0, NULL, 0),
  606. SND_SOC_DAPM_OUT_DRV("Speaker Left Switch",
  607. LM49453_P0_DIS_PKVL_FB_REG, 0, 1, NULL, 0),
  608. SND_SOC_DAPM_OUT_DRV("Speaker Right Switch",
  609. LM49453_P0_DIS_PKVL_FB_REG, 1, 1, NULL, 0),
  610. SND_SOC_DAPM_OUT_DRV("Haptic Left Switch",
  611. LM49453_P0_DIS_PKVL_FB_REG, 2, 1, NULL, 0),
  612. SND_SOC_DAPM_OUT_DRV("Haptic Right Switch",
  613. LM49453_P0_DIS_PKVL_FB_REG, 3, 1, NULL, 0),
  614. /* DAC */
  615. SND_SOC_DAPM_DAC("HPL DAC", "Headset", SND_SOC_NOPM, 0, 0),
  616. SND_SOC_DAPM_DAC("HPR DAC", "Headset", SND_SOC_NOPM, 0, 0),
  617. SND_SOC_DAPM_DAC("LSL DAC", "Speaker", SND_SOC_NOPM, 0, 0),
  618. SND_SOC_DAPM_DAC("LSR DAC", "Speaker", SND_SOC_NOPM, 0, 0),
  619. SND_SOC_DAPM_DAC("HAL DAC", "Haptic", SND_SOC_NOPM, 0, 0),
  620. SND_SOC_DAPM_DAC("HAR DAC", "Haptic", SND_SOC_NOPM, 0, 0),
  621. SND_SOC_DAPM_DAC("LOL DAC", "Lineout", SND_SOC_NOPM, 0, 0),
  622. SND_SOC_DAPM_DAC("LOR DAC", "Lineout", SND_SOC_NOPM, 0, 0),
  623. SND_SOC_DAPM_PGA("AUXL Input",
  624. LM49453_P0_ANALOG_MIXER_ADC_REG, 2, 0, NULL, 0),
  625. SND_SOC_DAPM_PGA("AUXR Input",
  626. LM49453_P0_ANALOG_MIXER_ADC_REG, 3, 0, NULL, 0),
  627. SND_SOC_DAPM_PGA("Sidetone", SND_SOC_NOPM, 0, 0, NULL, 0),
  628. /* ADC */
  629. SND_SOC_DAPM_ADC("DMIC1 Left", "Capture", SND_SOC_NOPM, 1, 0),
  630. SND_SOC_DAPM_ADC("DMIC1 Right", "Capture", SND_SOC_NOPM, 1, 0),
  631. SND_SOC_DAPM_ADC("DMIC2 Left", "Capture", SND_SOC_NOPM, 1, 0),
  632. SND_SOC_DAPM_ADC("DMIC2 Right", "Capture", SND_SOC_NOPM, 1, 0),
  633. SND_SOC_DAPM_ADC("ADC Left", "Capture", SND_SOC_NOPM, 1, 0),
  634. SND_SOC_DAPM_ADC("ADC Right", "Capture", SND_SOC_NOPM, 0, 0),
  635. SND_SOC_DAPM_MUX("ADCL Mux", SND_SOC_NOPM, 0, 0,
  636. &lm49453_adcl_mux_control),
  637. SND_SOC_DAPM_MUX("ADCR Mux", SND_SOC_NOPM, 0, 0,
  638. &lm49453_adcr_mux_control),
  639. SND_SOC_DAPM_MUX("Mic1 Input",
  640. SND_SOC_NOPM, 0, 0, &lm49453_adcl_mux_control),
  641. SND_SOC_DAPM_MUX("Mic2 Input",
  642. SND_SOC_NOPM, 0, 0, &lm49453_adcr_mux_control),
  643. /* AIF */
  644. SND_SOC_DAPM_AIF_IN("PORT1_SDI", NULL, 0,
  645. LM49453_P0_PULL_CONFIG1_REG, 2, 0),
  646. SND_SOC_DAPM_AIF_IN("PORT2_SDI", NULL, 0,
  647. LM49453_P0_PULL_CONFIG1_REG, 6, 0),
  648. SND_SOC_DAPM_AIF_OUT("PORT1_SDO", NULL, 0,
  649. LM49453_P0_PULL_CONFIG1_REG, 3, 0),
  650. SND_SOC_DAPM_AIF_OUT("PORT2_SDO", NULL, 0,
  651. LM49453_P0_PULL_CONFIG1_REG, 7, 0),
  652. /* Port1 TX controls */
  653. SND_SOC_DAPM_OUT_DRV("P1_1_TX", SND_SOC_NOPM, 0, 0, NULL, 0),
  654. SND_SOC_DAPM_OUT_DRV("P1_2_TX", SND_SOC_NOPM, 0, 0, NULL, 0),
  655. SND_SOC_DAPM_OUT_DRV("P1_3_TX", SND_SOC_NOPM, 0, 0, NULL, 0),
  656. SND_SOC_DAPM_OUT_DRV("P1_4_TX", SND_SOC_NOPM, 0, 0, NULL, 0),
  657. SND_SOC_DAPM_OUT_DRV("P1_5_TX", SND_SOC_NOPM, 0, 0, NULL, 0),
  658. SND_SOC_DAPM_OUT_DRV("P1_6_TX", SND_SOC_NOPM, 0, 0, NULL, 0),
  659. SND_SOC_DAPM_OUT_DRV("P1_7_TX", SND_SOC_NOPM, 0, 0, NULL, 0),
  660. SND_SOC_DAPM_OUT_DRV("P1_8_TX", SND_SOC_NOPM, 0, 0, NULL, 0),
  661. /* Port2 TX controls */
  662. SND_SOC_DAPM_OUT_DRV("P2_1_TX", SND_SOC_NOPM, 0, 0, NULL, 0),
  663. SND_SOC_DAPM_OUT_DRV("P2_2_TX", SND_SOC_NOPM, 0, 0, NULL, 0),
  664. /* Sidetone Mixer */
  665. SND_SOC_DAPM_MIXER("Sidetone Mixer", SND_SOC_NOPM, 0, 0,
  666. lm49453_sidetone_mixer_controls,
  667. ARRAY_SIZE(lm49453_sidetone_mixer_controls)),
  668. /* DAC MIXERS */
  669. SND_SOC_DAPM_MIXER("HPL Mixer", SND_SOC_NOPM, 0, 0,
  670. lm49453_headset_left_mixer,
  671. ARRAY_SIZE(lm49453_headset_left_mixer)),
  672. SND_SOC_DAPM_MIXER("HPR Mixer", SND_SOC_NOPM, 0, 0,
  673. lm49453_headset_right_mixer,
  674. ARRAY_SIZE(lm49453_headset_right_mixer)),
  675. SND_SOC_DAPM_MIXER("LOL Mixer", SND_SOC_NOPM, 0, 0,
  676. lm49453_lineout_left_mixer,
  677. ARRAY_SIZE(lm49453_lineout_left_mixer)),
  678. SND_SOC_DAPM_MIXER("LOR Mixer", SND_SOC_NOPM, 0, 0,
  679. lm49453_lineout_right_mixer,
  680. ARRAY_SIZE(lm49453_lineout_right_mixer)),
  681. SND_SOC_DAPM_MIXER("LSL Mixer", SND_SOC_NOPM, 0, 0,
  682. lm49453_speaker_left_mixer,
  683. ARRAY_SIZE(lm49453_speaker_left_mixer)),
  684. SND_SOC_DAPM_MIXER("LSR Mixer", SND_SOC_NOPM, 0, 0,
  685. lm49453_speaker_right_mixer,
  686. ARRAY_SIZE(lm49453_speaker_right_mixer)),
  687. SND_SOC_DAPM_MIXER("HAL Mixer", SND_SOC_NOPM, 0, 0,
  688. lm49453_haptic_left_mixer,
  689. ARRAY_SIZE(lm49453_haptic_left_mixer)),
  690. SND_SOC_DAPM_MIXER("HAR Mixer", SND_SOC_NOPM, 0, 0,
  691. lm49453_haptic_right_mixer,
  692. ARRAY_SIZE(lm49453_haptic_right_mixer)),
  693. /* Capture Mixer */
  694. SND_SOC_DAPM_MIXER("Port1_1 Mixer", SND_SOC_NOPM, 0, 0,
  695. lm49453_port1_tx1_mixer,
  696. ARRAY_SIZE(lm49453_port1_tx1_mixer)),
  697. SND_SOC_DAPM_MIXER("Port1_2 Mixer", SND_SOC_NOPM, 0, 0,
  698. lm49453_port1_tx2_mixer,
  699. ARRAY_SIZE(lm49453_port1_tx2_mixer)),
  700. SND_SOC_DAPM_MIXER("Port1_3 Mixer", SND_SOC_NOPM, 0, 0,
  701. lm49453_port1_tx3_mixer,
  702. ARRAY_SIZE(lm49453_port1_tx3_mixer)),
  703. SND_SOC_DAPM_MIXER("Port1_4 Mixer", SND_SOC_NOPM, 0, 0,
  704. lm49453_port1_tx4_mixer,
  705. ARRAY_SIZE(lm49453_port1_tx4_mixer)),
  706. SND_SOC_DAPM_MIXER("Port1_5 Mixer", SND_SOC_NOPM, 0, 0,
  707. lm49453_port1_tx5_mixer,
  708. ARRAY_SIZE(lm49453_port1_tx5_mixer)),
  709. SND_SOC_DAPM_MIXER("Port1_6 Mixer", SND_SOC_NOPM, 0, 0,
  710. lm49453_port1_tx6_mixer,
  711. ARRAY_SIZE(lm49453_port1_tx6_mixer)),
  712. SND_SOC_DAPM_MIXER("Port1_7 Mixer", SND_SOC_NOPM, 0, 0,
  713. lm49453_port1_tx7_mixer,
  714. ARRAY_SIZE(lm49453_port1_tx7_mixer)),
  715. SND_SOC_DAPM_MIXER("Port1_8 Mixer", SND_SOC_NOPM, 0, 0,
  716. lm49453_port1_tx8_mixer,
  717. ARRAY_SIZE(lm49453_port1_tx8_mixer)),
  718. SND_SOC_DAPM_MIXER("Port2_1 Mixer", SND_SOC_NOPM, 0, 0,
  719. lm49453_port2_tx1_mixer,
  720. ARRAY_SIZE(lm49453_port2_tx1_mixer)),
  721. SND_SOC_DAPM_MIXER("Port2_2 Mixer", SND_SOC_NOPM, 0, 0,
  722. lm49453_port2_tx2_mixer,
  723. ARRAY_SIZE(lm49453_port2_tx2_mixer)),
  724. };
  725. static const struct snd_soc_dapm_route lm49453_audio_map[] = {
  726. /* Port SDI mapping */
  727. { "PORT1_1_RX", "Port1 Playback Switch", "PORT1_SDI" },
  728. { "PORT1_2_RX", "Port1 Playback Switch", "PORT1_SDI" },
  729. { "PORT1_3_RX", "Port1 Playback Switch", "PORT1_SDI" },
  730. { "PORT1_4_RX", "Port1 Playback Switch", "PORT1_SDI" },
  731. { "PORT1_5_RX", "Port1 Playback Switch", "PORT1_SDI" },
  732. { "PORT1_6_RX", "Port1 Playback Switch", "PORT1_SDI" },
  733. { "PORT1_7_RX", "Port1 Playback Switch", "PORT1_SDI" },
  734. { "PORT1_8_RX", "Port1 Playback Switch", "PORT1_SDI" },
  735. { "PORT2_1_RX", "Port2 Playback Switch", "PORT2_SDI" },
  736. { "PORT2_2_RX", "Port2 Playback Switch", "PORT2_SDI" },
  737. /* HP mapping */
  738. { "HPL Mixer", "Port1_1 Switch", "PORT1_1_RX" },
  739. { "HPL Mixer", "Port1_2 Switch", "PORT1_2_RX" },
  740. { "HPL Mixer", "Port1_3 Switch", "PORT1_3_RX" },
  741. { "HPL Mixer", "Port1_4 Switch", "PORT1_4_RX" },
  742. { "HPL Mixer", "Port1_5 Switch", "PORT1_5_RX" },
  743. { "HPL Mixer", "Port1_6 Switch", "PORT1_6_RX" },
  744. { "HPL Mixer", "Port1_7 Switch", "PORT1_7_RX" },
  745. { "HPL Mixer", "Port1_8 Switch", "PORT1_8_RX" },
  746. { "HPL Mixer", "Port2_1 Switch", "PORT2_1_RX" },
  747. { "HPL Mixer", "Port2_2 Switch", "PORT2_2_RX" },
  748. { "HPL Mixer", "ADCL Switch", "ADC Left" },
  749. { "HPL Mixer", "ADCR Switch", "ADC Right" },
  750. { "HPL Mixer", "DMIC1L Switch", "DMIC1 Left" },
  751. { "HPL Mixer", "DMIC1R Switch", "DMIC1 Right" },
  752. { "HPL Mixer", "DMIC2L Switch", "DMIC2 Left" },
  753. { "HPL Mixer", "DMIC2R Switch", "DMIC2 Right" },
  754. { "HPL Mixer", "Sidetone Switch", "Sidetone" },
  755. { "HPL DAC", NULL, "HPL Mixer" },
  756. { "HPR Mixer", "Port1_1 Switch", "PORT1_1_RX" },
  757. { "HPR Mixer", "Port1_2 Switch", "PORT1_2_RX" },
  758. { "HPR Mixer", "Port1_3 Switch", "PORT1_3_RX" },
  759. { "HPR Mixer", "Port1_4 Switch", "PORT1_4_RX" },
  760. { "HPR Mixer", "Port1_5 Switch", "PORT1_5_RX" },
  761. { "HPR Mixer", "Port1_6 Switch", "PORT1_6_RX" },
  762. { "HPR Mixer", "Port1_7 Switch", "PORT1_7_RX" },
  763. { "HPR Mixer", "Port1_8 Switch", "PORT1_8_RX" },
  764. /* Port 2 */
  765. { "HPR Mixer", "Port2_1 Switch", "PORT2_1_RX" },
  766. { "HPR Mixer", "Port2_2 Switch", "PORT2_2_RX" },
  767. { "HPR Mixer", "ADCL Switch", "ADC Left" },
  768. { "HPR Mixer", "ADCR Switch", "ADC Right" },
  769. { "HPR Mixer", "DMIC1L Switch", "DMIC1 Left" },
  770. { "HPR Mixer", "DMIC1R Switch", "DMIC1 Right" },
  771. { "HPR Mixer", "DMIC2L Switch", "DMIC2 Left" },
  772. { "HPR Mixer", "DMIC2L Switch", "DMIC2 Right" },
  773. { "HPR Mixer", "Sidetone Switch", "Sidetone" },
  774. { "HPR DAC", NULL, "HPR Mixer" },
  775. { "HPOUTL", "Headset Switch", "HPL DAC"},
  776. { "HPOUTR", "Headset Switch", "HPR DAC"},
  777. /* EP map */
  778. { "EPOUT", "Earpiece Switch", "HPL DAC" },
  779. /* Speaker map */
  780. { "LSL Mixer", "Port1_1 Switch", "PORT1_1_RX" },
  781. { "LSL Mixer", "Port1_2 Switch", "PORT1_2_RX" },
  782. { "LSL Mixer", "Port1_3 Switch", "PORT1_3_RX" },
  783. { "LSL Mixer", "Port1_4 Switch", "PORT1_4_RX" },
  784. { "LSL Mixer", "Port1_5 Switch", "PORT1_5_RX" },
  785. { "LSL Mixer", "Port1_6 Switch", "PORT1_6_RX" },
  786. { "LSL Mixer", "Port1_7 Switch", "PORT1_7_RX" },
  787. { "LSL Mixer", "Port1_8 Switch", "PORT1_8_RX" },
  788. /* Port 2 */
  789. { "LSL Mixer", "Port2_1 Switch", "PORT2_1_RX" },
  790. { "LSL Mixer", "Port2_2 Switch", "PORT2_2_RX" },
  791. { "LSL Mixer", "ADCL Switch", "ADC Left" },
  792. { "LSL Mixer", "ADCR Switch", "ADC Right" },
  793. { "LSL Mixer", "DMIC1L Switch", "DMIC1 Left" },
  794. { "LSL Mixer", "DMIC1R Switch", "DMIC1 Right" },
  795. { "LSL Mixer", "DMIC2L Switch", "DMIC2 Left" },
  796. { "LSL Mixer", "DMIC2R Switch", "DMIC2 Right" },
  797. { "LSL Mixer", "Sidetone Switch", "Sidetone" },
  798. { "LSL DAC", NULL, "LSL Mixer" },
  799. { "LSR Mixer", "Port1_1 Switch", "PORT1_1_RX" },
  800. { "LSR Mixer", "Port1_2 Switch", "PORT1_2_RX" },
  801. { "LSR Mixer", "Port1_3 Switch", "PORT1_3_RX" },
  802. { "LSR Mixer", "Port1_4 Switch", "PORT1_4_RX" },
  803. { "LSR Mixer", "Port1_5 Switch", "PORT1_5_RX" },
  804. { "LSR Mixer", "Port1_6 Switch", "PORT1_6_RX" },
  805. { "LSR Mixer", "Port1_7 Switch", "PORT1_7_RX" },
  806. { "LSR Mixer", "Port1_8 Switch", "PORT1_8_RX" },
  807. /* Port 2 */
  808. { "LSR Mixer", "Port2_1 Switch", "PORT2_1_RX" },
  809. { "LSR Mixer", "Port2_2 Switch", "PORT2_2_RX" },
  810. { "LSR Mixer", "ADCL Switch", "ADC Left" },
  811. { "LSR Mixer", "ADCR Switch", "ADC Right" },
  812. { "LSR Mixer", "DMIC1L Switch", "DMIC1 Left" },
  813. { "LSR Mixer", "DMIC1R Switch", "DMIC1 Right" },
  814. { "LSR Mixer", "DMIC2L Switch", "DMIC2 Left" },
  815. { "LSR Mixer", "DMIC2R Switch", "DMIC2 Right" },
  816. { "LSR Mixer", "Sidetone Switch", "Sidetone" },
  817. { "LSR DAC", NULL, "LSR Mixer" },
  818. { "LSOUTL", "Speaker Left Switch", "LSL DAC"},
  819. { "LSOUTR", "Speaker Left Switch", "LSR DAC"},
  820. /* Haptic map */
  821. { "HAL Mixer", "Port1_1 Switch", "PORT1_1_RX" },
  822. { "HAL Mixer", "Port1_2 Switch", "PORT1_2_RX" },
  823. { "HAL Mixer", "Port1_3 Switch", "PORT1_3_RX" },
  824. { "HAL Mixer", "Port1_4 Switch", "PORT1_4_RX" },
  825. { "HAL Mixer", "Port1_5 Switch", "PORT1_5_RX" },
  826. { "HAL Mixer", "Port1_6 Switch", "PORT1_6_RX" },
  827. { "HAL Mixer", "Port1_7 Switch", "PORT1_7_RX" },
  828. { "HAL Mixer", "Port1_8 Switch", "PORT1_8_RX" },
  829. /* Port 2 */
  830. { "HAL Mixer", "Port2_1 Switch", "PORT2_1_RX" },
  831. { "HAL Mixer", "Port2_2 Switch", "PORT2_2_RX" },
  832. { "HAL Mixer", "ADCL Switch", "ADC Left" },
  833. { "HAL Mixer", "ADCR Switch", "ADC Right" },
  834. { "HAL Mixer", "DMIC1L Switch", "DMIC1 Left" },
  835. { "HAL Mixer", "DMIC1R Switch", "DMIC1 Right" },
  836. { "HAL Mixer", "DMIC2L Switch", "DMIC2 Left" },
  837. { "HAL Mixer", "DMIC2R Switch", "DMIC2 Right" },
  838. { "HAL Mixer", "Sidetone Switch", "Sidetone" },
  839. { "HAL DAC", NULL, "HAL Mixer" },
  840. { "HAR Mixer", "Port1_1 Switch", "PORT1_1_RX" },
  841. { "HAR Mixer", "Port1_2 Switch", "PORT1_2_RX" },
  842. { "HAR Mixer", "Port1_3 Switch", "PORT1_3_RX" },
  843. { "HAR Mixer", "Port1_4 Switch", "PORT1_4_RX" },
  844. { "HAR Mixer", "Port1_5 Switch", "PORT1_5_RX" },
  845. { "HAR Mixer", "Port1_6 Switch", "PORT1_6_RX" },
  846. { "HAR Mixer", "Port1_7 Switch", "PORT1_7_RX" },
  847. { "HAR Mixer", "Port1_8 Switch", "PORT1_8_RX" },
  848. /* Port 2 */
  849. { "HAR Mixer", "Port2_1 Switch", "PORT2_1_RX" },
  850. { "HAR Mixer", "Port2_2 Switch", "PORT2_2_RX" },
  851. { "HAR Mixer", "ADCL Switch", "ADC Left" },
  852. { "HAR Mixer", "ADCR Switch", "ADC Right" },
  853. { "HAR Mixer", "DMIC1L Switch", "DMIC1 Left" },
  854. { "HAR Mixer", "DMIC1R Switch", "DMIC1 Right" },
  855. { "HAR Mixer", "DMIC2L Switch", "DMIC2 Left" },
  856. { "HAR Mixer", "DMIC2R Switch", "DMIC2 Right" },
  857. { "HAR Mixer", "Sideton Switch", "Sidetone" },
  858. { "HAR DAC", NULL, "HAR Mixer" },
  859. { "HAOUTL", "Haptic Left Switch", "HAL DAC" },
  860. { "HAOUTR", "Haptic Right Switch", "HAR DAC" },
  861. /* Lineout map */
  862. { "LOL Mixer", "Port1_1 Switch", "PORT1_1_RX" },
  863. { "LOL Mixer", "Port1_2 Switch", "PORT1_2_RX" },
  864. { "LOL Mixer", "Port1_3 Switch", "PORT1_3_RX" },
  865. { "LOL Mixer", "Port1_4 Switch", "PORT1_4_RX" },
  866. { "LOL Mixer", "Port1_5 Switch", "PORT1_5_RX" },
  867. { "LOL Mixer", "Port1_6 Switch", "PORT1_6_RX" },
  868. { "LOL Mixer", "Port1_7 Switch", "PORT1_7_RX" },
  869. { "LOL Mixer", "Port1_8 Switch", "PORT1_8_RX" },
  870. /* Port 2 */
  871. { "LOL Mixer", "Port2_1 Switch", "PORT2_1_RX" },
  872. { "LOL Mixer", "Port2_2 Switch", "PORT2_2_RX" },
  873. { "LOL Mixer", "ADCL Switch", "ADC Left" },
  874. { "LOL Mixer", "ADCR Switch", "ADC Right" },
  875. { "LOL Mixer", "DMIC1L Switch", "DMIC1 Left" },
  876. { "LOL Mixer", "DMIC1R Switch", "DMIC1 Right" },
  877. { "LOL Mixer", "DMIC2L Switch", "DMIC2 Left" },
  878. { "LOL Mixer", "DMIC2R Switch", "DMIC2 Right" },
  879. { "LOL Mixer", "Sidetone Switch", "Sidetone" },
  880. { "LOL DAC", NULL, "LOL Mixer" },
  881. { "LOR Mixer", "Port1_1 Switch", "PORT1_1_RX" },
  882. { "LOR Mixer", "Port1_2 Switch", "PORT1_2_RX" },
  883. { "LOR Mixer", "Port1_3 Switch", "PORT1_3_RX" },
  884. { "LOR Mixer", "Port1_4 Switch", "PORT1_4_RX" },
  885. { "LOR Mixer", "Port1_5 Switch", "PORT1_5_RX" },
  886. { "LOR Mixer", "Port1_6 Switch", "PORT1_6_RX" },
  887. { "LOR Mixer", "Port1_7 Switch", "PORT1_7_RX" },
  888. { "LOR Mixer", "Port1_8 Switch", "PORT1_8_RX" },
  889. /* Port 2 */
  890. { "LOR Mixer", "Port2_1 Switch", "PORT2_1_RX" },
  891. { "LOR Mixer", "Port2_2 Switch", "PORT2_2_RX" },
  892. { "LOR Mixer", "ADCL Switch", "ADC Left" },
  893. { "LOR Mixer", "ADCR Switch", "ADC Right" },
  894. { "LOR Mixer", "DMIC1L Switch", "DMIC1 Left" },
  895. { "LOR Mixer", "DMIC1R Switch", "DMIC1 Right" },
  896. { "LOR Mixer", "DMIC2L Switch", "DMIC2 Left" },
  897. { "LOR Mixer", "DMIC2R Switch", "DMIC2 Right" },
  898. { "LOR Mixer", "Sidetone Switch", "Sidetone" },
  899. { "LOR DAC", NULL, "LOR Mixer" },
  900. { "LOOUTL", NULL, "LOL DAC" },
  901. { "LOOUTR", NULL, "LOR DAC" },
  902. /* TX map */
  903. /* Port1 mappings */
  904. { "Port1_1 Mixer", "ADCL Switch", "ADC Left" },
  905. { "Port1_1 Mixer", "ADCR Switch", "ADC Right" },
  906. { "Port1_1 Mixer", "DMIC1L Switch", "DMIC1 Left" },
  907. { "Port1_1 Mixer", "DMIC1R Switch", "DMIC1 Right" },
  908. { "Port1_1 Mixer", "DMIC2L Switch", "DMIC2 Left" },
  909. { "Port1_1 Mixer", "DMIC2R Switch", "DMIC2 Right" },
  910. { "Port1_2 Mixer", "ADCL Switch", "ADC Left" },
  911. { "Port1_2 Mixer", "ADCR Switch", "ADC Right" },
  912. { "Port1_2 Mixer", "DMIC1L Switch", "DMIC1 Left" },
  913. { "Port1_2 Mixer", "DMIC1R Switch", "DMIC1 Right" },
  914. { "Port1_2 Mixer", "DMIC2L Switch", "DMIC2 Left" },
  915. { "Port1_2 Mixer", "DMIC2R Switch", "DMIC2 Right" },
  916. { "Port1_3 Mixer", "ADCL Switch", "ADC Left" },
  917. { "Port1_3 Mixer", "ADCR Switch", "ADC Right" },
  918. { "Port1_3 Mixer", "DMIC1L Switch", "DMIC1 Left" },
  919. { "Port1_3 Mixer", "DMIC1R Switch", "DMIC1 Right" },
  920. { "Port1_3 Mixer", "DMIC2L Switch", "DMIC2 Left" },
  921. { "Port1_3 Mixer", "DMIC2R Switch", "DMIC2 Right" },
  922. { "Port1_4 Mixer", "ADCL Switch", "ADC Left" },
  923. { "Port1_4 Mixer", "ADCR Switch", "ADC Right" },
  924. { "Port1_4 Mixer", "DMIC1L Switch", "DMIC1 Left" },
  925. { "Port1_4 Mixer", "DMIC1R Switch", "DMIC1 Right" },
  926. { "Port1_4 Mixer", "DMIC2L Switch", "DMIC2 Left" },
  927. { "Port1_4 Mixer", "DMIC2R Switch", "DMIC2 Right" },
  928. { "Port1_5 Mixer", "ADCL Switch", "ADC Left" },
  929. { "Port1_5 Mixer", "ADCR Switch", "ADC Right" },
  930. { "Port1_5 Mixer", "DMIC1L Switch", "DMIC1 Left" },
  931. { "Port1_5 Mixer", "DMIC1R Switch", "DMIC1 Right" },
  932. { "Port1_5 Mixer", "DMIC2L Switch", "DMIC2 Left" },
  933. { "Port1_5 Mixer", "DMIC2R Switch", "DMIC2 Right" },
  934. { "Port1_6 Mixer", "ADCL Switch", "ADC Left" },
  935. { "Port1_6 Mixer", "ADCR Switch", "ADC Right" },
  936. { "Port1_6 Mixer", "DMIC1L Switch", "DMIC1 Left" },
  937. { "Port1_6 Mixer", "DMIC1R Switch", "DMIC1 Right" },
  938. { "Port1_6 Mixer", "DMIC2L Switch", "DMIC2 Left" },
  939. { "Port1_6 Mixer", "DMIC2R Switch", "DMIC2 Right" },
  940. { "Port1_7 Mixer", "ADCL Switch", "ADC Left" },
  941. { "Port1_7 Mixer", "ADCR Switch", "ADC Right" },
  942. { "Port1_7 Mixer", "DMIC1L Switch", "DMIC1 Left" },
  943. { "Port1_7 Mixer", "DMIC1R Switch", "DMIC1 Right" },
  944. { "Port1_7 Mixer", "DMIC2L Switch", "DMIC2 Left" },
  945. { "Port1_7 Mixer", "DMIC2R Switch", "DMIC2 Right" },
  946. { "Port1_8 Mixer", "ADCL Switch", "ADC Left" },
  947. { "Port1_8 Mixer", "ADCR Switch", "ADC Right" },
  948. { "Port1_8 Mixer", "DMIC1L Switch", "DMIC1 Left" },
  949. { "Port1_8 Mixer", "DMIC1R Switch", "DMIC1 Right" },
  950. { "Port1_8 Mixer", "DMIC2L Switch", "DMIC2 Left" },
  951. { "Port1_8 Mixer", "DMIC2R Switch", "DMIC2 Right" },
  952. { "Port2_1 Mixer", "ADCL Switch", "ADC Left" },
  953. { "Port2_1 Mixer", "ADCR Switch", "ADC Right" },
  954. { "Port2_1 Mixer", "DMIC1L Switch", "DMIC1 Left" },
  955. { "Port2_1 Mixer", "DMIC1R Switch", "DMIC1 Right" },
  956. { "Port2_1 Mixer", "DMIC2L Switch", "DMIC2 Left" },
  957. { "Port2_1 Mixer", "DMIC2R Switch", "DMIC2 Right" },
  958. { "Port2_2 Mixer", "ADCL Switch", "ADC Left" },
  959. { "Port2_2 Mixer", "ADCR Switch", "ADC Right" },
  960. { "Port2_2 Mixer", "DMIC1L Switch", "DMIC1 Left" },
  961. { "Port2_2 Mixer", "DMIC1R Switch", "DMIC1 Right" },
  962. { "Port2_2 Mixer", "DMIC2L Switch", "DMIC2 Left" },
  963. { "Port2_2 Mixer", "DMIC2R Switch", "DMIC2 Right" },
  964. { "P1_1_TX", NULL, "Port1_1 Mixer" },
  965. { "P1_2_TX", NULL, "Port1_2 Mixer" },
  966. { "P1_3_TX", NULL, "Port1_3 Mixer" },
  967. { "P1_4_TX", NULL, "Port1_4 Mixer" },
  968. { "P1_5_TX", NULL, "Port1_5 Mixer" },
  969. { "P1_6_TX", NULL, "Port1_6 Mixer" },
  970. { "P1_7_TX", NULL, "Port1_7 Mixer" },
  971. { "P1_8_TX", NULL, "Port1_8 Mixer" },
  972. { "P2_1_TX", NULL, "Port2_1 Mixer" },
  973. { "P2_2_TX", NULL, "Port2_2 Mixer" },
  974. { "PORT1_SDO", "Port1 Capture Switch", "P1_1_TX"},
  975. { "PORT1_SDO", "Port1 Capture Switch", "P1_2_TX"},
  976. { "PORT1_SDO", "Port1 Capture Switch", "P1_3_TX"},
  977. { "PORT1_SDO", "Port1 Capture Switch", "P1_4_TX"},
  978. { "PORT1_SDO", "Port1 Capture Switch", "P1_5_TX"},
  979. { "PORT1_SDO", "Port1 Capture Switch", "P1_6_TX"},
  980. { "PORT1_SDO", "Port1 Capture Switch", "P1_7_TX"},
  981. { "PORT1_SDO", "Port1 Capture Switch", "P1_8_TX"},
  982. { "PORT2_SDO", "Port2 Capture Switch", "P2_1_TX"},
  983. { "PORT2_SDO", "Port2 Capture Switch", "P2_2_TX"},
  984. { "Mic1 Input", NULL, "AMIC1" },
  985. { "Mic2 Input", NULL, "AMIC2" },
  986. { "AUXL Input", NULL, "AUXL" },
  987. { "AUXR Input", NULL, "AUXR" },
  988. /* AUX connections */
  989. { "ADCL Mux", "Aux_L", "AUXL Input" },
  990. { "ADCL Mux", "MIC1", "Mic1 Input" },
  991. { "ADCR Mux", "Aux_R", "AUXR Input" },
  992. { "ADCR Mux", "MIC2", "Mic2 Input" },
  993. /* ADC connection */
  994. { "ADC Left", NULL, "ADCL Mux"},
  995. { "ADC Right", NULL, "ADCR Mux"},
  996. { "DMIC1 Left", NULL, "DMIC1DAT"},
  997. { "DMIC1 Right", NULL, "DMIC1DAT"},
  998. { "DMIC2 Left", NULL, "DMIC2DAT"},
  999. { "DMIC2 Right", NULL, "DMIC2DAT"},
  1000. /* Sidetone map */
  1001. { "Sidetone Mixer", NULL, "ADC Left" },
  1002. { "Sidetone Mixer", NULL, "ADC Right" },
  1003. { "Sidetone Mixer", NULL, "DMIC1 Left" },
  1004. { "Sidetone Mixer", NULL, "DMIC1 Right" },
  1005. { "Sidetone Mixer", NULL, "DMIC2 Left" },
  1006. { "Sidetone Mixer", NULL, "DMIC2 Right" },
  1007. { "Sidetone", "Sidetone Switch", "Sidetone Mixer" },
  1008. };
  1009. static int lm49453_hw_params(struct snd_pcm_substream *substream,
  1010. struct snd_pcm_hw_params *params,
  1011. struct snd_soc_dai *dai)
  1012. {
  1013. struct snd_soc_codec *codec = dai->codec;
  1014. struct lm49453_priv *lm49453 = snd_soc_codec_get_drvdata(codec);
  1015. u16 clk_div = 0;
  1016. lm49453->fs_rate = params_rate(params);
  1017. /* Setting DAC clock dividers based on substream sample rate. */
  1018. switch (lm49453->fs_rate) {
  1019. case 8000:
  1020. case 16000:
  1021. case 32000:
  1022. case 24000:
  1023. case 48000:
  1024. clk_div = 256;
  1025. break;
  1026. case 11025:
  1027. case 22050:
  1028. case 44100:
  1029. clk_div = 216;
  1030. break;
  1031. case 96000:
  1032. clk_div = 127;
  1033. break;
  1034. default:
  1035. return -EINVAL;
  1036. }
  1037. snd_soc_write(codec, LM49453_P0_ADC_CLK_DIV_REG, clk_div);
  1038. snd_soc_write(codec, LM49453_P0_DAC_HP_CLK_DIV_REG, clk_div);
  1039. return 0;
  1040. }
  1041. static int lm49453_set_dai_fmt(struct snd_soc_dai *codec_dai, unsigned int fmt)
  1042. {
  1043. struct snd_soc_codec *codec = codec_dai->codec;
  1044. u16 aif_val;
  1045. int mode = 0;
  1046. int clk_phase = 0;
  1047. int clk_shift = 0;
  1048. switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
  1049. case SND_SOC_DAIFMT_CBS_CFS:
  1050. aif_val = 0;
  1051. break;
  1052. case SND_SOC_DAIFMT_CBS_CFM:
  1053. aif_val = LM49453_AUDIO_PORT1_BASIC_SYNC_MS;
  1054. break;
  1055. case SND_SOC_DAIFMT_CBM_CFS:
  1056. aif_val = LM49453_AUDIO_PORT1_BASIC_CLK_MS;
  1057. break;
  1058. case SND_SOC_DAIFMT_CBM_CFM:
  1059. aif_val = LM49453_AUDIO_PORT1_BASIC_CLK_MS |
  1060. LM49453_AUDIO_PORT1_BASIC_SYNC_MS;
  1061. break;
  1062. default:
  1063. return -EINVAL;
  1064. }
  1065. switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
  1066. case SND_SOC_DAIFMT_I2S:
  1067. break;
  1068. case SND_SOC_DAIFMT_DSP_A:
  1069. mode = 1;
  1070. clk_phase = (1 << 5);
  1071. clk_shift = 1;
  1072. break;
  1073. case SND_SOC_DAIFMT_DSP_B:
  1074. mode = 1;
  1075. clk_phase = (1 << 5);
  1076. clk_shift = 0;
  1077. break;
  1078. default:
  1079. return -EINVAL;
  1080. }
  1081. snd_soc_update_bits(codec, LM49453_P0_AUDIO_PORT1_BASIC_REG,
  1082. LM49453_AUDIO_PORT1_BASIC_FMT_MASK|BIT(1)|BIT(5),
  1083. (aif_val | mode | clk_phase));
  1084. snd_soc_write(codec, LM49453_P0_AUDIO_PORT1_RX_MSB_REG, clk_shift);
  1085. return 0;
  1086. }
  1087. static int lm49453_set_dai_sysclk(struct snd_soc_dai *dai, int clk_id,
  1088. unsigned int freq, int dir)
  1089. {
  1090. struct snd_soc_codec *codec = dai->codec;
  1091. u16 pll_clk = 0;
  1092. switch (freq) {
  1093. case 12288000:
  1094. case 26000000:
  1095. case 19200000:
  1096. /* pll clk slection */
  1097. pll_clk = 0;
  1098. break;
  1099. case 48000:
  1100. case 32576:
  1101. /* fll clk slection */
  1102. pll_clk = BIT(4);
  1103. return 0;
  1104. default:
  1105. return -EINVAL;
  1106. }
  1107. snd_soc_update_bits(codec, LM49453_P0_PMC_SETUP_REG, BIT(4), pll_clk);
  1108. return 0;
  1109. }
  1110. static int lm49453_hp_mute(struct snd_soc_dai *dai, int mute)
  1111. {
  1112. snd_soc_update_bits(dai->codec, LM49453_P0_DAC_DSP_REG, BIT(1)|BIT(0),
  1113. (mute ? (BIT(1)|BIT(0)) : 0));
  1114. return 0;
  1115. }
  1116. static int lm49453_lo_mute(struct snd_soc_dai *dai, int mute)
  1117. {
  1118. snd_soc_update_bits(dai->codec, LM49453_P0_DAC_DSP_REG, BIT(3)|BIT(2),
  1119. (mute ? (BIT(3)|BIT(2)) : 0));
  1120. return 0;
  1121. }
  1122. static int lm49453_ls_mute(struct snd_soc_dai *dai, int mute)
  1123. {
  1124. snd_soc_update_bits(dai->codec, LM49453_P0_DAC_DSP_REG, BIT(5)|BIT(4),
  1125. (mute ? (BIT(5)|BIT(4)) : 0));
  1126. return 0;
  1127. }
  1128. static int lm49453_ep_mute(struct snd_soc_dai *dai, int mute)
  1129. {
  1130. snd_soc_update_bits(dai->codec, LM49453_P0_DAC_DSP_REG, BIT(4),
  1131. (mute ? BIT(4) : 0));
  1132. return 0;
  1133. }
  1134. static int lm49453_ha_mute(struct snd_soc_dai *dai, int mute)
  1135. {
  1136. snd_soc_update_bits(dai->codec, LM49453_P0_DAC_DSP_REG, BIT(7)|BIT(6),
  1137. (mute ? (BIT(7)|BIT(6)) : 0));
  1138. return 0;
  1139. }
  1140. static int lm49453_set_bias_level(struct snd_soc_codec *codec,
  1141. enum snd_soc_bias_level level)
  1142. {
  1143. struct lm49453_priv *lm49453 = snd_soc_codec_get_drvdata(codec);
  1144. switch (level) {
  1145. case SND_SOC_BIAS_ON:
  1146. case SND_SOC_BIAS_PREPARE:
  1147. break;
  1148. case SND_SOC_BIAS_STANDBY:
  1149. if (codec->dapm.bias_level == SND_SOC_BIAS_OFF)
  1150. regcache_sync(lm49453->regmap);
  1151. snd_soc_update_bits(codec, LM49453_P0_PMC_SETUP_REG,
  1152. LM49453_PMC_SETUP_CHIP_EN, LM49453_CHIP_EN);
  1153. break;
  1154. case SND_SOC_BIAS_OFF:
  1155. snd_soc_update_bits(codec, LM49453_P0_PMC_SETUP_REG,
  1156. LM49453_PMC_SETUP_CHIP_EN, 0);
  1157. break;
  1158. }
  1159. codec->dapm.bias_level = level;
  1160. return 0;
  1161. }
  1162. /* Formates supported by LM49453 driver. */
  1163. #define LM49453_FORMATS (SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S20_3LE |\
  1164. SNDRV_PCM_FMTBIT_S24_LE | SNDRV_PCM_FMTBIT_S32_LE)
  1165. static struct snd_soc_dai_ops lm49453_headset_dai_ops = {
  1166. .hw_params = lm49453_hw_params,
  1167. .set_sysclk = lm49453_set_dai_sysclk,
  1168. .set_fmt = lm49453_set_dai_fmt,
  1169. .digital_mute = lm49453_hp_mute,
  1170. };
  1171. static struct snd_soc_dai_ops lm49453_speaker_dai_ops = {
  1172. .hw_params = lm49453_hw_params,
  1173. .set_sysclk = lm49453_set_dai_sysclk,
  1174. .set_fmt = lm49453_set_dai_fmt,
  1175. .digital_mute = lm49453_ls_mute,
  1176. };
  1177. static struct snd_soc_dai_ops lm49453_haptic_dai_ops = {
  1178. .hw_params = lm49453_hw_params,
  1179. .set_sysclk = lm49453_set_dai_sysclk,
  1180. .set_fmt = lm49453_set_dai_fmt,
  1181. .digital_mute = lm49453_ha_mute,
  1182. };
  1183. static struct snd_soc_dai_ops lm49453_ep_dai_ops = {
  1184. .hw_params = lm49453_hw_params,
  1185. .set_sysclk = lm49453_set_dai_sysclk,
  1186. .set_fmt = lm49453_set_dai_fmt,
  1187. .digital_mute = lm49453_ep_mute,
  1188. };
  1189. static struct snd_soc_dai_ops lm49453_lineout_dai_ops = {
  1190. .hw_params = lm49453_hw_params,
  1191. .set_sysclk = lm49453_set_dai_sysclk,
  1192. .set_fmt = lm49453_set_dai_fmt,
  1193. .digital_mute = lm49453_lo_mute,
  1194. };
  1195. /* LM49453 dai structure. */
  1196. static const struct snd_soc_dai_driver lm49453_dai[] = {
  1197. {
  1198. .name = "LM49453 Headset",
  1199. .playback = {
  1200. .stream_name = "Headset",
  1201. .channels_min = 2,
  1202. .channels_max = 2,
  1203. .rates = SNDRV_PCM_RATE_8000_192000,
  1204. .formats = LM49453_FORMATS,
  1205. },
  1206. .capture = {
  1207. .stream_name = "Capture",
  1208. .channels_min = 1,
  1209. .channels_max = 5,
  1210. .rates = SNDRV_PCM_RATE_8000_192000,
  1211. .formats = LM49453_FORMATS,
  1212. },
  1213. .ops = &lm49453_headset_dai_ops,
  1214. .symmetric_rates = 1,
  1215. },
  1216. {
  1217. .name = "LM49453 Speaker",
  1218. .playback = {
  1219. .stream_name = "Speaker",
  1220. .channels_min = 2,
  1221. .channels_max = 2,
  1222. .rates = SNDRV_PCM_RATE_8000_192000,
  1223. .formats = LM49453_FORMATS,
  1224. },
  1225. .ops = &lm49453_speaker_dai_ops,
  1226. },
  1227. {
  1228. .name = "LM49453 Haptic",
  1229. .playback = {
  1230. .stream_name = "Haptic",
  1231. .channels_min = 2,
  1232. .channels_max = 2,
  1233. .rates = SNDRV_PCM_RATE_8000_192000,
  1234. .formats = LM49453_FORMATS,
  1235. },
  1236. .ops = &lm49453_haptic_dai_ops,
  1237. },
  1238. {
  1239. .name = "LM49453 Earpiece",
  1240. .playback = {
  1241. .stream_name = "Earpiece",
  1242. .channels_min = 1,
  1243. .channels_max = 1,
  1244. .rates = SNDRV_PCM_RATE_8000_192000,
  1245. .formats = LM49453_FORMATS,
  1246. },
  1247. .ops = &lm49453_ep_dai_ops,
  1248. },
  1249. {
  1250. .name = "LM49453 line out",
  1251. .playback = {
  1252. .stream_name = "Lineout",
  1253. .channels_min = 2,
  1254. .channels_max = 2,
  1255. .rates = SNDRV_PCM_RATE_8000_192000,
  1256. .formats = LM49453_FORMATS,
  1257. },
  1258. .ops = &lm49453_lineout_dai_ops,
  1259. },
  1260. };
  1261. static int lm49453_suspend(struct snd_soc_codec *codec)
  1262. {
  1263. lm49453_set_bias_level(codec, SND_SOC_BIAS_OFF);
  1264. return 0;
  1265. }
  1266. static int lm49453_resume(struct snd_soc_codec *codec)
  1267. {
  1268. lm49453_set_bias_level(codec, SND_SOC_BIAS_STANDBY);
  1269. return 0;
  1270. }
  1271. static int lm49453_probe(struct snd_soc_codec *codec)
  1272. {
  1273. struct lm49453_priv *lm49453 = snd_soc_codec_get_drvdata(codec);
  1274. int ret = 0;
  1275. codec->control_data = lm49453->regmap;
  1276. ret = snd_soc_codec_set_cache_io(codec, 8, 8, SND_SOC_REGMAP);
  1277. if (ret < 0) {
  1278. dev_err(codec->dev, "Failed to set cache I/O: %d\n", ret);
  1279. return ret;
  1280. }
  1281. return 0;
  1282. }
  1283. /* power down chip */
  1284. static int lm49453_remove(struct snd_soc_codec *codec)
  1285. {
  1286. lm49453_set_bias_level(codec, SND_SOC_BIAS_OFF);
  1287. return 0;
  1288. }
  1289. static struct snd_soc_codec_driver soc_codec_dev_lm49453 = {
  1290. .probe = lm49453_probe,
  1291. .remove = lm49453_remove,
  1292. .suspend = lm49453_suspend,
  1293. .resume = lm49453_resume,
  1294. .set_bias_level = lm49453_set_bias_level,
  1295. .controls = lm49453_snd_controls,
  1296. .num_controls = ARRAY_SIZE(lm49453_snd_controls),
  1297. .dapm_widgets = lm49453_dapm_widgets,
  1298. .num_dapm_widgets = ARRAY_SIZE(lm49453_dapm_widgets),
  1299. .dapm_routes = lm49453_audio_map,
  1300. .num_dapm_routes = ARRAY_SIZE(lm49453_audio_map),
  1301. .idle_bias_off = true,
  1302. };
  1303. static const struct regmap_config lm49453_regmap_config = {
  1304. .reg_bits = 8,
  1305. .val_bits = 8,
  1306. .max_register = LM49453_MAX_REGISTER,
  1307. .reg_defaults = lm49453_reg_defs,
  1308. .num_reg_defaults = ARRAY_SIZE(lm49453_reg_defs),
  1309. .cache_type = REGCACHE_RBTREE,
  1310. };
  1311. static __devinit int lm49453_i2c_probe(struct i2c_client *i2c,
  1312. const struct i2c_device_id *id)
  1313. {
  1314. struct lm49453_priv *lm49453;
  1315. int ret = 0;
  1316. lm49453 = devm_kzalloc(&i2c->dev, sizeof(struct lm49453_priv),
  1317. GFP_KERNEL);
  1318. if (lm49453 == NULL)
  1319. return -ENOMEM;
  1320. i2c_set_clientdata(i2c, lm49453);
  1321. lm49453->regmap = regmap_init_i2c(i2c, &lm49453_regmap_config);
  1322. if (IS_ERR(lm49453->regmap)) {
  1323. ret = PTR_ERR(lm49453->regmap);
  1324. dev_err(&i2c->dev, "Failed to allocate register map: %d\n",
  1325. ret);
  1326. return ret;
  1327. }
  1328. ret = snd_soc_register_codec(&i2c->dev,
  1329. &soc_codec_dev_lm49453,
  1330. lm49453_dai, ARRAY_SIZE(lm49453_dai));
  1331. if (ret < 0) {
  1332. dev_err(&i2c->dev, "Failed to register codec: %d\n", ret);
  1333. regmap_exit(lm49453->regmap);
  1334. return ret;
  1335. }
  1336. return ret;
  1337. }
  1338. static int __devexit lm49453_i2c_remove(struct i2c_client *client)
  1339. {
  1340. struct lm49453_priv *lm49453 = i2c_get_clientdata(client);
  1341. snd_soc_unregister_codec(&client->dev);
  1342. regmap_exit(lm49453->regmap);
  1343. return 0;
  1344. }
  1345. static const struct i2c_device_id lm49453_i2c_id[] = {
  1346. { "lm49453", 0 },
  1347. { }
  1348. };
  1349. MODULE_DEVICE_TABLE(i2c, lm49453_i2c_id);
  1350. static struct i2c_driver lm49453_i2c_driver = {
  1351. .driver = {
  1352. .name = "lm49453",
  1353. .owner = THIS_MODULE,
  1354. },
  1355. .probe = lm49453_i2c_probe,
  1356. .remove = __devexit_p(lm49453_i2c_remove),
  1357. .id_table = lm49453_i2c_id,
  1358. };
  1359. module_i2c_driver(lm49453_i2c_driver);
  1360. MODULE_DESCRIPTION("ASoC LM49453 driver");
  1361. MODULE_AUTHOR("M R Swami Reddy <MR.Swami.Reddy@ti.com>");
  1362. MODULE_LICENSE("GPL v2");