vme_ca91cx42.c 48 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959
  1. /*
  2. * Support for the Tundra Universe I/II VME-PCI Bridge Chips
  3. *
  4. * Author: Martyn Welch <martyn.welch@ge.com>
  5. * Copyright 2008 GE Intelligent Platforms Embedded Systems, Inc.
  6. *
  7. * Based on work by Tom Armistead and Ajit Prem
  8. * Copyright 2004 Motorola Inc.
  9. *
  10. * Derived from ca91c042.c by Michael Wyrick
  11. *
  12. * This program is free software; you can redistribute it and/or modify it
  13. * under the terms of the GNU General Public License as published by the
  14. * Free Software Foundation; either version 2 of the License, or (at your
  15. * option) any later version.
  16. */
  17. #include <linux/module.h>
  18. #include <linux/mm.h>
  19. #include <linux/types.h>
  20. #include <linux/errno.h>
  21. #include <linux/pci.h>
  22. #include <linux/dma-mapping.h>
  23. #include <linux/poll.h>
  24. #include <linux/interrupt.h>
  25. #include <linux/spinlock.h>
  26. #include <linux/sched.h>
  27. #include <linux/slab.h>
  28. #include <linux/time.h>
  29. #include <linux/io.h>
  30. #include <linux/uaccess.h>
  31. #include <linux/vme.h>
  32. #include "../vme_bridge.h"
  33. #include "vme_ca91cx42.h"
  34. static int __init ca91cx42_init(void);
  35. static int ca91cx42_probe(struct pci_dev *, const struct pci_device_id *);
  36. static void ca91cx42_remove(struct pci_dev *);
  37. static void __exit ca91cx42_exit(void);
  38. /* Module parameters */
  39. static int geoid;
  40. static const char driver_name[] = "vme_ca91cx42";
  41. static DEFINE_PCI_DEVICE_TABLE(ca91cx42_ids) = {
  42. { PCI_DEVICE(PCI_VENDOR_ID_TUNDRA, PCI_DEVICE_ID_TUNDRA_CA91C142) },
  43. { },
  44. };
  45. static struct pci_driver ca91cx42_driver = {
  46. .name = driver_name,
  47. .id_table = ca91cx42_ids,
  48. .probe = ca91cx42_probe,
  49. .remove = ca91cx42_remove,
  50. };
  51. static u32 ca91cx42_DMA_irqhandler(struct ca91cx42_driver *bridge)
  52. {
  53. wake_up(&bridge->dma_queue);
  54. return CA91CX42_LINT_DMA;
  55. }
  56. static u32 ca91cx42_LM_irqhandler(struct ca91cx42_driver *bridge, u32 stat)
  57. {
  58. int i;
  59. u32 serviced = 0;
  60. for (i = 0; i < 4; i++) {
  61. if (stat & CA91CX42_LINT_LM[i]) {
  62. /* We only enable interrupts if the callback is set */
  63. bridge->lm_callback[i](i);
  64. serviced |= CA91CX42_LINT_LM[i];
  65. }
  66. }
  67. return serviced;
  68. }
  69. /* XXX This needs to be split into 4 queues */
  70. static u32 ca91cx42_MB_irqhandler(struct ca91cx42_driver *bridge, int mbox_mask)
  71. {
  72. wake_up(&bridge->mbox_queue);
  73. return CA91CX42_LINT_MBOX;
  74. }
  75. static u32 ca91cx42_IACK_irqhandler(struct ca91cx42_driver *bridge)
  76. {
  77. wake_up(&bridge->iack_queue);
  78. return CA91CX42_LINT_SW_IACK;
  79. }
  80. static u32 ca91cx42_VERR_irqhandler(struct vme_bridge *ca91cx42_bridge)
  81. {
  82. int val;
  83. struct ca91cx42_driver *bridge;
  84. bridge = ca91cx42_bridge->driver_priv;
  85. val = ioread32(bridge->base + DGCS);
  86. if (!(val & 0x00000800)) {
  87. dev_err(ca91cx42_bridge->parent, "ca91cx42_VERR_irqhandler DMA "
  88. "Read Error DGCS=%08X\n", val);
  89. }
  90. return CA91CX42_LINT_VERR;
  91. }
  92. static u32 ca91cx42_LERR_irqhandler(struct vme_bridge *ca91cx42_bridge)
  93. {
  94. int val;
  95. struct ca91cx42_driver *bridge;
  96. bridge = ca91cx42_bridge->driver_priv;
  97. val = ioread32(bridge->base + DGCS);
  98. if (!(val & 0x00000800))
  99. dev_err(ca91cx42_bridge->parent, "ca91cx42_LERR_irqhandler DMA "
  100. "Read Error DGCS=%08X\n", val);
  101. return CA91CX42_LINT_LERR;
  102. }
  103. static u32 ca91cx42_VIRQ_irqhandler(struct vme_bridge *ca91cx42_bridge,
  104. int stat)
  105. {
  106. int vec, i, serviced = 0;
  107. struct ca91cx42_driver *bridge;
  108. bridge = ca91cx42_bridge->driver_priv;
  109. for (i = 7; i > 0; i--) {
  110. if (stat & (1 << i)) {
  111. vec = ioread32(bridge->base +
  112. CA91CX42_V_STATID[i]) & 0xff;
  113. vme_irq_handler(ca91cx42_bridge, i, vec);
  114. serviced |= (1 << i);
  115. }
  116. }
  117. return serviced;
  118. }
  119. static irqreturn_t ca91cx42_irqhandler(int irq, void *ptr)
  120. {
  121. u32 stat, enable, serviced = 0;
  122. struct vme_bridge *ca91cx42_bridge;
  123. struct ca91cx42_driver *bridge;
  124. ca91cx42_bridge = ptr;
  125. bridge = ca91cx42_bridge->driver_priv;
  126. enable = ioread32(bridge->base + LINT_EN);
  127. stat = ioread32(bridge->base + LINT_STAT);
  128. /* Only look at unmasked interrupts */
  129. stat &= enable;
  130. if (unlikely(!stat))
  131. return IRQ_NONE;
  132. if (stat & CA91CX42_LINT_DMA)
  133. serviced |= ca91cx42_DMA_irqhandler(bridge);
  134. if (stat & (CA91CX42_LINT_LM0 | CA91CX42_LINT_LM1 | CA91CX42_LINT_LM2 |
  135. CA91CX42_LINT_LM3))
  136. serviced |= ca91cx42_LM_irqhandler(bridge, stat);
  137. if (stat & CA91CX42_LINT_MBOX)
  138. serviced |= ca91cx42_MB_irqhandler(bridge, stat);
  139. if (stat & CA91CX42_LINT_SW_IACK)
  140. serviced |= ca91cx42_IACK_irqhandler(bridge);
  141. if (stat & CA91CX42_LINT_VERR)
  142. serviced |= ca91cx42_VERR_irqhandler(ca91cx42_bridge);
  143. if (stat & CA91CX42_LINT_LERR)
  144. serviced |= ca91cx42_LERR_irqhandler(ca91cx42_bridge);
  145. if (stat & (CA91CX42_LINT_VIRQ1 | CA91CX42_LINT_VIRQ2 |
  146. CA91CX42_LINT_VIRQ3 | CA91CX42_LINT_VIRQ4 |
  147. CA91CX42_LINT_VIRQ5 | CA91CX42_LINT_VIRQ6 |
  148. CA91CX42_LINT_VIRQ7))
  149. serviced |= ca91cx42_VIRQ_irqhandler(ca91cx42_bridge, stat);
  150. /* Clear serviced interrupts */
  151. iowrite32(serviced, bridge->base + LINT_STAT);
  152. return IRQ_HANDLED;
  153. }
  154. static int ca91cx42_irq_init(struct vme_bridge *ca91cx42_bridge)
  155. {
  156. int result, tmp;
  157. struct pci_dev *pdev;
  158. struct ca91cx42_driver *bridge;
  159. bridge = ca91cx42_bridge->driver_priv;
  160. /* Need pdev */
  161. pdev = container_of(ca91cx42_bridge->parent, struct pci_dev, dev);
  162. /* Initialise list for VME bus errors */
  163. INIT_LIST_HEAD(&ca91cx42_bridge->vme_errors);
  164. mutex_init(&ca91cx42_bridge->irq_mtx);
  165. /* Disable interrupts from PCI to VME */
  166. iowrite32(0, bridge->base + VINT_EN);
  167. /* Disable PCI interrupts */
  168. iowrite32(0, bridge->base + LINT_EN);
  169. /* Clear Any Pending PCI Interrupts */
  170. iowrite32(0x00FFFFFF, bridge->base + LINT_STAT);
  171. result = request_irq(pdev->irq, ca91cx42_irqhandler, IRQF_SHARED,
  172. driver_name, ca91cx42_bridge);
  173. if (result) {
  174. dev_err(&pdev->dev, "Can't get assigned pci irq vector %02X\n",
  175. pdev->irq);
  176. return result;
  177. }
  178. /* Ensure all interrupts are mapped to PCI Interrupt 0 */
  179. iowrite32(0, bridge->base + LINT_MAP0);
  180. iowrite32(0, bridge->base + LINT_MAP1);
  181. iowrite32(0, bridge->base + LINT_MAP2);
  182. /* Enable DMA, mailbox & LM Interrupts */
  183. tmp = CA91CX42_LINT_MBOX3 | CA91CX42_LINT_MBOX2 | CA91CX42_LINT_MBOX1 |
  184. CA91CX42_LINT_MBOX0 | CA91CX42_LINT_SW_IACK |
  185. CA91CX42_LINT_VERR | CA91CX42_LINT_LERR | CA91CX42_LINT_DMA;
  186. iowrite32(tmp, bridge->base + LINT_EN);
  187. return 0;
  188. }
  189. static void ca91cx42_irq_exit(struct ca91cx42_driver *bridge,
  190. struct pci_dev *pdev)
  191. {
  192. /* Disable interrupts from PCI to VME */
  193. iowrite32(0, bridge->base + VINT_EN);
  194. /* Disable PCI interrupts */
  195. iowrite32(0, bridge->base + LINT_EN);
  196. /* Clear Any Pending PCI Interrupts */
  197. iowrite32(0x00FFFFFF, bridge->base + LINT_STAT);
  198. free_irq(pdev->irq, pdev);
  199. }
  200. static int ca91cx42_iack_received(struct ca91cx42_driver *bridge, int level)
  201. {
  202. u32 tmp;
  203. tmp = ioread32(bridge->base + LINT_STAT);
  204. if (tmp & (1 << level))
  205. return 0;
  206. else
  207. return 1;
  208. }
  209. /*
  210. * Set up an VME interrupt
  211. */
  212. static void ca91cx42_irq_set(struct vme_bridge *ca91cx42_bridge, int level,
  213. int state, int sync)
  214. {
  215. struct pci_dev *pdev;
  216. u32 tmp;
  217. struct ca91cx42_driver *bridge;
  218. bridge = ca91cx42_bridge->driver_priv;
  219. /* Enable IRQ level */
  220. tmp = ioread32(bridge->base + LINT_EN);
  221. if (state == 0)
  222. tmp &= ~CA91CX42_LINT_VIRQ[level];
  223. else
  224. tmp |= CA91CX42_LINT_VIRQ[level];
  225. iowrite32(tmp, bridge->base + LINT_EN);
  226. if ((state == 0) && (sync != 0)) {
  227. pdev = container_of(ca91cx42_bridge->parent, struct pci_dev,
  228. dev);
  229. synchronize_irq(pdev->irq);
  230. }
  231. }
  232. static int ca91cx42_irq_generate(struct vme_bridge *ca91cx42_bridge, int level,
  233. int statid)
  234. {
  235. u32 tmp;
  236. struct ca91cx42_driver *bridge;
  237. bridge = ca91cx42_bridge->driver_priv;
  238. /* Universe can only generate even vectors */
  239. if (statid & 1)
  240. return -EINVAL;
  241. mutex_lock(&bridge->vme_int);
  242. tmp = ioread32(bridge->base + VINT_EN);
  243. /* Set Status/ID */
  244. iowrite32(statid << 24, bridge->base + STATID);
  245. /* Assert VMEbus IRQ */
  246. tmp = tmp | (1 << (level + 24));
  247. iowrite32(tmp, bridge->base + VINT_EN);
  248. /* Wait for IACK */
  249. wait_event_interruptible(bridge->iack_queue,
  250. ca91cx42_iack_received(bridge, level));
  251. /* Return interrupt to low state */
  252. tmp = ioread32(bridge->base + VINT_EN);
  253. tmp = tmp & ~(1 << (level + 24));
  254. iowrite32(tmp, bridge->base + VINT_EN);
  255. mutex_unlock(&bridge->vme_int);
  256. return 0;
  257. }
  258. static int ca91cx42_slave_set(struct vme_slave_resource *image, int enabled,
  259. unsigned long long vme_base, unsigned long long size,
  260. dma_addr_t pci_base, u32 aspace, u32 cycle)
  261. {
  262. unsigned int i, addr = 0, granularity;
  263. unsigned int temp_ctl = 0;
  264. unsigned int vme_bound, pci_offset;
  265. struct vme_bridge *ca91cx42_bridge;
  266. struct ca91cx42_driver *bridge;
  267. ca91cx42_bridge = image->parent;
  268. bridge = ca91cx42_bridge->driver_priv;
  269. i = image->number;
  270. switch (aspace) {
  271. case VME_A16:
  272. addr |= CA91CX42_VSI_CTL_VAS_A16;
  273. break;
  274. case VME_A24:
  275. addr |= CA91CX42_VSI_CTL_VAS_A24;
  276. break;
  277. case VME_A32:
  278. addr |= CA91CX42_VSI_CTL_VAS_A32;
  279. break;
  280. case VME_USER1:
  281. addr |= CA91CX42_VSI_CTL_VAS_USER1;
  282. break;
  283. case VME_USER2:
  284. addr |= CA91CX42_VSI_CTL_VAS_USER2;
  285. break;
  286. case VME_A64:
  287. case VME_CRCSR:
  288. case VME_USER3:
  289. case VME_USER4:
  290. default:
  291. dev_err(ca91cx42_bridge->parent, "Invalid address space\n");
  292. return -EINVAL;
  293. break;
  294. }
  295. /*
  296. * Bound address is a valid address for the window, adjust
  297. * accordingly
  298. */
  299. vme_bound = vme_base + size;
  300. pci_offset = pci_base - vme_base;
  301. if ((i == 0) || (i == 4))
  302. granularity = 0x1000;
  303. else
  304. granularity = 0x10000;
  305. if (vme_base & (granularity - 1)) {
  306. dev_err(ca91cx42_bridge->parent, "Invalid VME base "
  307. "alignment\n");
  308. return -EINVAL;
  309. }
  310. if (vme_bound & (granularity - 1)) {
  311. dev_err(ca91cx42_bridge->parent, "Invalid VME bound "
  312. "alignment\n");
  313. return -EINVAL;
  314. }
  315. if (pci_offset & (granularity - 1)) {
  316. dev_err(ca91cx42_bridge->parent, "Invalid PCI Offset "
  317. "alignment\n");
  318. return -EINVAL;
  319. }
  320. /* Disable while we are mucking around */
  321. temp_ctl = ioread32(bridge->base + CA91CX42_VSI_CTL[i]);
  322. temp_ctl &= ~CA91CX42_VSI_CTL_EN;
  323. iowrite32(temp_ctl, bridge->base + CA91CX42_VSI_CTL[i]);
  324. /* Setup mapping */
  325. iowrite32(vme_base, bridge->base + CA91CX42_VSI_BS[i]);
  326. iowrite32(vme_bound, bridge->base + CA91CX42_VSI_BD[i]);
  327. iowrite32(pci_offset, bridge->base + CA91CX42_VSI_TO[i]);
  328. /* Setup address space */
  329. temp_ctl &= ~CA91CX42_VSI_CTL_VAS_M;
  330. temp_ctl |= addr;
  331. /* Setup cycle types */
  332. temp_ctl &= ~(CA91CX42_VSI_CTL_PGM_M | CA91CX42_VSI_CTL_SUPER_M);
  333. if (cycle & VME_SUPER)
  334. temp_ctl |= CA91CX42_VSI_CTL_SUPER_SUPR;
  335. if (cycle & VME_USER)
  336. temp_ctl |= CA91CX42_VSI_CTL_SUPER_NPRIV;
  337. if (cycle & VME_PROG)
  338. temp_ctl |= CA91CX42_VSI_CTL_PGM_PGM;
  339. if (cycle & VME_DATA)
  340. temp_ctl |= CA91CX42_VSI_CTL_PGM_DATA;
  341. /* Write ctl reg without enable */
  342. iowrite32(temp_ctl, bridge->base + CA91CX42_VSI_CTL[i]);
  343. if (enabled)
  344. temp_ctl |= CA91CX42_VSI_CTL_EN;
  345. iowrite32(temp_ctl, bridge->base + CA91CX42_VSI_CTL[i]);
  346. return 0;
  347. }
  348. static int ca91cx42_slave_get(struct vme_slave_resource *image, int *enabled,
  349. unsigned long long *vme_base, unsigned long long *size,
  350. dma_addr_t *pci_base, u32 *aspace, u32 *cycle)
  351. {
  352. unsigned int i, granularity = 0, ctl = 0;
  353. unsigned long long vme_bound, pci_offset;
  354. struct ca91cx42_driver *bridge;
  355. bridge = image->parent->driver_priv;
  356. i = image->number;
  357. if ((i == 0) || (i == 4))
  358. granularity = 0x1000;
  359. else
  360. granularity = 0x10000;
  361. /* Read Registers */
  362. ctl = ioread32(bridge->base + CA91CX42_VSI_CTL[i]);
  363. *vme_base = ioread32(bridge->base + CA91CX42_VSI_BS[i]);
  364. vme_bound = ioread32(bridge->base + CA91CX42_VSI_BD[i]);
  365. pci_offset = ioread32(bridge->base + CA91CX42_VSI_TO[i]);
  366. *pci_base = (dma_addr_t)vme_base + pci_offset;
  367. *size = (unsigned long long)((vme_bound - *vme_base) + granularity);
  368. *enabled = 0;
  369. *aspace = 0;
  370. *cycle = 0;
  371. if (ctl & CA91CX42_VSI_CTL_EN)
  372. *enabled = 1;
  373. if ((ctl & CA91CX42_VSI_CTL_VAS_M) == CA91CX42_VSI_CTL_VAS_A16)
  374. *aspace = VME_A16;
  375. if ((ctl & CA91CX42_VSI_CTL_VAS_M) == CA91CX42_VSI_CTL_VAS_A24)
  376. *aspace = VME_A24;
  377. if ((ctl & CA91CX42_VSI_CTL_VAS_M) == CA91CX42_VSI_CTL_VAS_A32)
  378. *aspace = VME_A32;
  379. if ((ctl & CA91CX42_VSI_CTL_VAS_M) == CA91CX42_VSI_CTL_VAS_USER1)
  380. *aspace = VME_USER1;
  381. if ((ctl & CA91CX42_VSI_CTL_VAS_M) == CA91CX42_VSI_CTL_VAS_USER2)
  382. *aspace = VME_USER2;
  383. if (ctl & CA91CX42_VSI_CTL_SUPER_SUPR)
  384. *cycle |= VME_SUPER;
  385. if (ctl & CA91CX42_VSI_CTL_SUPER_NPRIV)
  386. *cycle |= VME_USER;
  387. if (ctl & CA91CX42_VSI_CTL_PGM_PGM)
  388. *cycle |= VME_PROG;
  389. if (ctl & CA91CX42_VSI_CTL_PGM_DATA)
  390. *cycle |= VME_DATA;
  391. return 0;
  392. }
  393. /*
  394. * Allocate and map PCI Resource
  395. */
  396. static int ca91cx42_alloc_resource(struct vme_master_resource *image,
  397. unsigned long long size)
  398. {
  399. unsigned long long existing_size;
  400. int retval = 0;
  401. struct pci_dev *pdev;
  402. struct vme_bridge *ca91cx42_bridge;
  403. ca91cx42_bridge = image->parent;
  404. /* Find pci_dev container of dev */
  405. if (ca91cx42_bridge->parent == NULL) {
  406. dev_err(ca91cx42_bridge->parent, "Dev entry NULL\n");
  407. return -EINVAL;
  408. }
  409. pdev = container_of(ca91cx42_bridge->parent, struct pci_dev, dev);
  410. existing_size = (unsigned long long)(image->bus_resource.end -
  411. image->bus_resource.start);
  412. /* If the existing size is OK, return */
  413. if (existing_size == (size - 1))
  414. return 0;
  415. if (existing_size != 0) {
  416. iounmap(image->kern_base);
  417. image->kern_base = NULL;
  418. kfree(image->bus_resource.name);
  419. release_resource(&image->bus_resource);
  420. memset(&image->bus_resource, 0, sizeof(struct resource));
  421. }
  422. if (image->bus_resource.name == NULL) {
  423. image->bus_resource.name = kmalloc(VMENAMSIZ+3, GFP_ATOMIC);
  424. if (image->bus_resource.name == NULL) {
  425. dev_err(ca91cx42_bridge->parent, "Unable to allocate "
  426. "memory for resource name\n");
  427. retval = -ENOMEM;
  428. goto err_name;
  429. }
  430. }
  431. sprintf((char *)image->bus_resource.name, "%s.%d",
  432. ca91cx42_bridge->name, image->number);
  433. image->bus_resource.start = 0;
  434. image->bus_resource.end = (unsigned long)size;
  435. image->bus_resource.flags = IORESOURCE_MEM;
  436. retval = pci_bus_alloc_resource(pdev->bus,
  437. &image->bus_resource, size, size, PCIBIOS_MIN_MEM,
  438. 0, NULL, NULL);
  439. if (retval) {
  440. dev_err(ca91cx42_bridge->parent, "Failed to allocate mem "
  441. "resource for window %d size 0x%lx start 0x%lx\n",
  442. image->number, (unsigned long)size,
  443. (unsigned long)image->bus_resource.start);
  444. goto err_resource;
  445. }
  446. image->kern_base = ioremap_nocache(
  447. image->bus_resource.start, size);
  448. if (image->kern_base == NULL) {
  449. dev_err(ca91cx42_bridge->parent, "Failed to remap resource\n");
  450. retval = -ENOMEM;
  451. goto err_remap;
  452. }
  453. return 0;
  454. err_remap:
  455. release_resource(&image->bus_resource);
  456. err_resource:
  457. kfree(image->bus_resource.name);
  458. memset(&image->bus_resource, 0, sizeof(struct resource));
  459. err_name:
  460. return retval;
  461. }
  462. /*
  463. * Free and unmap PCI Resource
  464. */
  465. static void ca91cx42_free_resource(struct vme_master_resource *image)
  466. {
  467. iounmap(image->kern_base);
  468. image->kern_base = NULL;
  469. release_resource(&image->bus_resource);
  470. kfree(image->bus_resource.name);
  471. memset(&image->bus_resource, 0, sizeof(struct resource));
  472. }
  473. static int ca91cx42_master_set(struct vme_master_resource *image, int enabled,
  474. unsigned long long vme_base, unsigned long long size, u32 aspace,
  475. u32 cycle, u32 dwidth)
  476. {
  477. int retval = 0;
  478. unsigned int i, granularity = 0;
  479. unsigned int temp_ctl = 0;
  480. unsigned long long pci_bound, vme_offset, pci_base;
  481. struct vme_bridge *ca91cx42_bridge;
  482. struct ca91cx42_driver *bridge;
  483. ca91cx42_bridge = image->parent;
  484. bridge = ca91cx42_bridge->driver_priv;
  485. i = image->number;
  486. if ((i == 0) || (i == 4))
  487. granularity = 0x1000;
  488. else
  489. granularity = 0x10000;
  490. /* Verify input data */
  491. if (vme_base & (granularity - 1)) {
  492. dev_err(ca91cx42_bridge->parent, "Invalid VME Window "
  493. "alignment\n");
  494. retval = -EINVAL;
  495. goto err_window;
  496. }
  497. if (size & (granularity - 1)) {
  498. dev_err(ca91cx42_bridge->parent, "Invalid VME Window "
  499. "alignment\n");
  500. retval = -EINVAL;
  501. goto err_window;
  502. }
  503. spin_lock(&image->lock);
  504. /*
  505. * Let's allocate the resource here rather than further up the stack as
  506. * it avoids pushing loads of bus dependent stuff up the stack
  507. */
  508. retval = ca91cx42_alloc_resource(image, size);
  509. if (retval) {
  510. spin_unlock(&image->lock);
  511. dev_err(ca91cx42_bridge->parent, "Unable to allocate memory "
  512. "for resource name\n");
  513. retval = -ENOMEM;
  514. goto err_res;
  515. }
  516. pci_base = (unsigned long long)image->bus_resource.start;
  517. /*
  518. * Bound address is a valid address for the window, adjust
  519. * according to window granularity.
  520. */
  521. pci_bound = pci_base + size;
  522. vme_offset = vme_base - pci_base;
  523. /* Disable while we are mucking around */
  524. temp_ctl = ioread32(bridge->base + CA91CX42_LSI_CTL[i]);
  525. temp_ctl &= ~CA91CX42_LSI_CTL_EN;
  526. iowrite32(temp_ctl, bridge->base + CA91CX42_LSI_CTL[i]);
  527. /* Setup cycle types */
  528. temp_ctl &= ~CA91CX42_LSI_CTL_VCT_M;
  529. if (cycle & VME_BLT)
  530. temp_ctl |= CA91CX42_LSI_CTL_VCT_BLT;
  531. if (cycle & VME_MBLT)
  532. temp_ctl |= CA91CX42_LSI_CTL_VCT_MBLT;
  533. /* Setup data width */
  534. temp_ctl &= ~CA91CX42_LSI_CTL_VDW_M;
  535. switch (dwidth) {
  536. case VME_D8:
  537. temp_ctl |= CA91CX42_LSI_CTL_VDW_D8;
  538. break;
  539. case VME_D16:
  540. temp_ctl |= CA91CX42_LSI_CTL_VDW_D16;
  541. break;
  542. case VME_D32:
  543. temp_ctl |= CA91CX42_LSI_CTL_VDW_D32;
  544. break;
  545. case VME_D64:
  546. temp_ctl |= CA91CX42_LSI_CTL_VDW_D64;
  547. break;
  548. default:
  549. spin_unlock(&image->lock);
  550. dev_err(ca91cx42_bridge->parent, "Invalid data width\n");
  551. retval = -EINVAL;
  552. goto err_dwidth;
  553. break;
  554. }
  555. /* Setup address space */
  556. temp_ctl &= ~CA91CX42_LSI_CTL_VAS_M;
  557. switch (aspace) {
  558. case VME_A16:
  559. temp_ctl |= CA91CX42_LSI_CTL_VAS_A16;
  560. break;
  561. case VME_A24:
  562. temp_ctl |= CA91CX42_LSI_CTL_VAS_A24;
  563. break;
  564. case VME_A32:
  565. temp_ctl |= CA91CX42_LSI_CTL_VAS_A32;
  566. break;
  567. case VME_CRCSR:
  568. temp_ctl |= CA91CX42_LSI_CTL_VAS_CRCSR;
  569. break;
  570. case VME_USER1:
  571. temp_ctl |= CA91CX42_LSI_CTL_VAS_USER1;
  572. break;
  573. case VME_USER2:
  574. temp_ctl |= CA91CX42_LSI_CTL_VAS_USER2;
  575. break;
  576. case VME_A64:
  577. case VME_USER3:
  578. case VME_USER4:
  579. default:
  580. spin_unlock(&image->lock);
  581. dev_err(ca91cx42_bridge->parent, "Invalid address space\n");
  582. retval = -EINVAL;
  583. goto err_aspace;
  584. break;
  585. }
  586. temp_ctl &= ~(CA91CX42_LSI_CTL_PGM_M | CA91CX42_LSI_CTL_SUPER_M);
  587. if (cycle & VME_SUPER)
  588. temp_ctl |= CA91CX42_LSI_CTL_SUPER_SUPR;
  589. if (cycle & VME_PROG)
  590. temp_ctl |= CA91CX42_LSI_CTL_PGM_PGM;
  591. /* Setup mapping */
  592. iowrite32(pci_base, bridge->base + CA91CX42_LSI_BS[i]);
  593. iowrite32(pci_bound, bridge->base + CA91CX42_LSI_BD[i]);
  594. iowrite32(vme_offset, bridge->base + CA91CX42_LSI_TO[i]);
  595. /* Write ctl reg without enable */
  596. iowrite32(temp_ctl, bridge->base + CA91CX42_LSI_CTL[i]);
  597. if (enabled)
  598. temp_ctl |= CA91CX42_LSI_CTL_EN;
  599. iowrite32(temp_ctl, bridge->base + CA91CX42_LSI_CTL[i]);
  600. spin_unlock(&image->lock);
  601. return 0;
  602. err_aspace:
  603. err_dwidth:
  604. ca91cx42_free_resource(image);
  605. err_res:
  606. err_window:
  607. return retval;
  608. }
  609. static int __ca91cx42_master_get(struct vme_master_resource *image,
  610. int *enabled, unsigned long long *vme_base, unsigned long long *size,
  611. u32 *aspace, u32 *cycle, u32 *dwidth)
  612. {
  613. unsigned int i, ctl;
  614. unsigned long long pci_base, pci_bound, vme_offset;
  615. struct ca91cx42_driver *bridge;
  616. bridge = image->parent->driver_priv;
  617. i = image->number;
  618. ctl = ioread32(bridge->base + CA91CX42_LSI_CTL[i]);
  619. pci_base = ioread32(bridge->base + CA91CX42_LSI_BS[i]);
  620. vme_offset = ioread32(bridge->base + CA91CX42_LSI_TO[i]);
  621. pci_bound = ioread32(bridge->base + CA91CX42_LSI_BD[i]);
  622. *vme_base = pci_base + vme_offset;
  623. *size = (unsigned long long)(pci_bound - pci_base);
  624. *enabled = 0;
  625. *aspace = 0;
  626. *cycle = 0;
  627. *dwidth = 0;
  628. if (ctl & CA91CX42_LSI_CTL_EN)
  629. *enabled = 1;
  630. /* Setup address space */
  631. switch (ctl & CA91CX42_LSI_CTL_VAS_M) {
  632. case CA91CX42_LSI_CTL_VAS_A16:
  633. *aspace = VME_A16;
  634. break;
  635. case CA91CX42_LSI_CTL_VAS_A24:
  636. *aspace = VME_A24;
  637. break;
  638. case CA91CX42_LSI_CTL_VAS_A32:
  639. *aspace = VME_A32;
  640. break;
  641. case CA91CX42_LSI_CTL_VAS_CRCSR:
  642. *aspace = VME_CRCSR;
  643. break;
  644. case CA91CX42_LSI_CTL_VAS_USER1:
  645. *aspace = VME_USER1;
  646. break;
  647. case CA91CX42_LSI_CTL_VAS_USER2:
  648. *aspace = VME_USER2;
  649. break;
  650. }
  651. /* XXX Not sure howto check for MBLT */
  652. /* Setup cycle types */
  653. if (ctl & CA91CX42_LSI_CTL_VCT_BLT)
  654. *cycle |= VME_BLT;
  655. else
  656. *cycle |= VME_SCT;
  657. if (ctl & CA91CX42_LSI_CTL_SUPER_SUPR)
  658. *cycle |= VME_SUPER;
  659. else
  660. *cycle |= VME_USER;
  661. if (ctl & CA91CX42_LSI_CTL_PGM_PGM)
  662. *cycle = VME_PROG;
  663. else
  664. *cycle = VME_DATA;
  665. /* Setup data width */
  666. switch (ctl & CA91CX42_LSI_CTL_VDW_M) {
  667. case CA91CX42_LSI_CTL_VDW_D8:
  668. *dwidth = VME_D8;
  669. break;
  670. case CA91CX42_LSI_CTL_VDW_D16:
  671. *dwidth = VME_D16;
  672. break;
  673. case CA91CX42_LSI_CTL_VDW_D32:
  674. *dwidth = VME_D32;
  675. break;
  676. case CA91CX42_LSI_CTL_VDW_D64:
  677. *dwidth = VME_D64;
  678. break;
  679. }
  680. return 0;
  681. }
  682. static int ca91cx42_master_get(struct vme_master_resource *image, int *enabled,
  683. unsigned long long *vme_base, unsigned long long *size, u32 *aspace,
  684. u32 *cycle, u32 *dwidth)
  685. {
  686. int retval;
  687. spin_lock(&image->lock);
  688. retval = __ca91cx42_master_get(image, enabled, vme_base, size, aspace,
  689. cycle, dwidth);
  690. spin_unlock(&image->lock);
  691. return retval;
  692. }
  693. static ssize_t ca91cx42_master_read(struct vme_master_resource *image,
  694. void *buf, size_t count, loff_t offset)
  695. {
  696. ssize_t retval;
  697. void *addr = image->kern_base + offset;
  698. unsigned int done = 0;
  699. unsigned int count32;
  700. if (count == 0)
  701. return 0;
  702. spin_lock(&image->lock);
  703. /* The following code handles VME address alignment problem
  704. * in order to assure the maximal data width cycle.
  705. * We cannot use memcpy_xxx directly here because it
  706. * may cut data transfer in 8-bits cycles, thus making
  707. * D16 cycle impossible.
  708. * From the other hand, the bridge itself assures that
  709. * maximal configured data cycle is used and splits it
  710. * automatically for non-aligned addresses.
  711. */
  712. if ((uintptr_t)addr & 0x1) {
  713. *(u8 *)buf = ioread8(addr);
  714. done += 1;
  715. if (done == count)
  716. goto out;
  717. }
  718. if ((uintptr_t)addr & 0x2) {
  719. if ((count - done) < 2) {
  720. *(u8 *)(buf + done) = ioread8(addr + done);
  721. done += 1;
  722. goto out;
  723. } else {
  724. *(u16 *)(buf + done) = ioread16(addr + done);
  725. done += 2;
  726. }
  727. }
  728. count32 = (count - done) & ~0x3;
  729. if (count32 > 0) {
  730. memcpy_fromio(buf + done, addr + done, (unsigned int)count);
  731. done += count32;
  732. }
  733. if ((count - done) & 0x2) {
  734. *(u16 *)(buf + done) = ioread16(addr + done);
  735. done += 2;
  736. }
  737. if ((count - done) & 0x1) {
  738. *(u8 *)(buf + done) = ioread8(addr + done);
  739. done += 1;
  740. }
  741. out:
  742. retval = count;
  743. spin_unlock(&image->lock);
  744. return retval;
  745. }
  746. static ssize_t ca91cx42_master_write(struct vme_master_resource *image,
  747. void *buf, size_t count, loff_t offset)
  748. {
  749. ssize_t retval;
  750. void *addr = image->kern_base + offset;
  751. unsigned int done = 0;
  752. unsigned int count32;
  753. if (count == 0)
  754. return 0;
  755. spin_lock(&image->lock);
  756. /* Here we apply for the same strategy we do in master_read
  757. * function in order to assure D16 cycle when required.
  758. */
  759. if ((uintptr_t)addr & 0x1) {
  760. iowrite8(*(u8 *)buf, addr);
  761. done += 1;
  762. if (done == count)
  763. goto out;
  764. }
  765. if ((uintptr_t)addr & 0x2) {
  766. if ((count - done) < 2) {
  767. iowrite8(*(u8 *)(buf + done), addr + done);
  768. done += 1;
  769. goto out;
  770. } else {
  771. iowrite16(*(u16 *)(buf + done), addr + done);
  772. done += 2;
  773. }
  774. }
  775. count32 = (count - done) & ~0x3;
  776. if (count32 > 0) {
  777. memcpy_toio(addr + done, buf + done, count32);
  778. done += count32;
  779. }
  780. if ((count - done) & 0x2) {
  781. iowrite16(*(u16 *)(buf + done), addr + done);
  782. done += 2;
  783. }
  784. if ((count - done) & 0x1) {
  785. iowrite8(*(u8 *)(buf + done), addr + done);
  786. done += 1;
  787. }
  788. out:
  789. retval = count;
  790. spin_unlock(&image->lock);
  791. return retval;
  792. }
  793. static unsigned int ca91cx42_master_rmw(struct vme_master_resource *image,
  794. unsigned int mask, unsigned int compare, unsigned int swap,
  795. loff_t offset)
  796. {
  797. u32 result;
  798. uintptr_t pci_addr;
  799. int i;
  800. struct ca91cx42_driver *bridge;
  801. struct device *dev;
  802. bridge = image->parent->driver_priv;
  803. dev = image->parent->parent;
  804. /* Find the PCI address that maps to the desired VME address */
  805. i = image->number;
  806. /* Locking as we can only do one of these at a time */
  807. mutex_lock(&bridge->vme_rmw);
  808. /* Lock image */
  809. spin_lock(&image->lock);
  810. pci_addr = (uintptr_t)image->kern_base + offset;
  811. /* Address must be 4-byte aligned */
  812. if (pci_addr & 0x3) {
  813. dev_err(dev, "RMW Address not 4-byte aligned\n");
  814. result = -EINVAL;
  815. goto out;
  816. }
  817. /* Ensure RMW Disabled whilst configuring */
  818. iowrite32(0, bridge->base + SCYC_CTL);
  819. /* Configure registers */
  820. iowrite32(mask, bridge->base + SCYC_EN);
  821. iowrite32(compare, bridge->base + SCYC_CMP);
  822. iowrite32(swap, bridge->base + SCYC_SWP);
  823. iowrite32(pci_addr, bridge->base + SCYC_ADDR);
  824. /* Enable RMW */
  825. iowrite32(CA91CX42_SCYC_CTL_CYC_RMW, bridge->base + SCYC_CTL);
  826. /* Kick process off with a read to the required address. */
  827. result = ioread32(image->kern_base + offset);
  828. /* Disable RMW */
  829. iowrite32(0, bridge->base + SCYC_CTL);
  830. out:
  831. spin_unlock(&image->lock);
  832. mutex_unlock(&bridge->vme_rmw);
  833. return result;
  834. }
  835. static int ca91cx42_dma_list_add(struct vme_dma_list *list,
  836. struct vme_dma_attr *src, struct vme_dma_attr *dest, size_t count)
  837. {
  838. struct ca91cx42_dma_entry *entry, *prev;
  839. struct vme_dma_pci *pci_attr;
  840. struct vme_dma_vme *vme_attr;
  841. dma_addr_t desc_ptr;
  842. int retval = 0;
  843. struct device *dev;
  844. dev = list->parent->parent->parent;
  845. /* XXX descriptor must be aligned on 64-bit boundaries */
  846. entry = kmalloc(sizeof(struct ca91cx42_dma_entry), GFP_KERNEL);
  847. if (entry == NULL) {
  848. dev_err(dev, "Failed to allocate memory for dma resource "
  849. "structure\n");
  850. retval = -ENOMEM;
  851. goto err_mem;
  852. }
  853. /* Test descriptor alignment */
  854. if ((unsigned long)&entry->descriptor & CA91CX42_DCPP_M) {
  855. dev_err(dev, "Descriptor not aligned to 16 byte boundary as "
  856. "required: %p\n", &entry->descriptor);
  857. retval = -EINVAL;
  858. goto err_align;
  859. }
  860. memset(&entry->descriptor, 0, sizeof(struct ca91cx42_dma_descriptor));
  861. if (dest->type == VME_DMA_VME) {
  862. entry->descriptor.dctl |= CA91CX42_DCTL_L2V;
  863. vme_attr = dest->private;
  864. pci_attr = src->private;
  865. } else {
  866. vme_attr = src->private;
  867. pci_attr = dest->private;
  868. }
  869. /* Check we can do fulfill required attributes */
  870. if ((vme_attr->aspace & ~(VME_A16 | VME_A24 | VME_A32 | VME_USER1 |
  871. VME_USER2)) != 0) {
  872. dev_err(dev, "Unsupported cycle type\n");
  873. retval = -EINVAL;
  874. goto err_aspace;
  875. }
  876. if ((vme_attr->cycle & ~(VME_SCT | VME_BLT | VME_SUPER | VME_USER |
  877. VME_PROG | VME_DATA)) != 0) {
  878. dev_err(dev, "Unsupported cycle type\n");
  879. retval = -EINVAL;
  880. goto err_cycle;
  881. }
  882. /* Check to see if we can fulfill source and destination */
  883. if (!(((src->type == VME_DMA_PCI) && (dest->type == VME_DMA_VME)) ||
  884. ((src->type == VME_DMA_VME) && (dest->type == VME_DMA_PCI)))) {
  885. dev_err(dev, "Cannot perform transfer with this "
  886. "source-destination combination\n");
  887. retval = -EINVAL;
  888. goto err_direct;
  889. }
  890. /* Setup cycle types */
  891. if (vme_attr->cycle & VME_BLT)
  892. entry->descriptor.dctl |= CA91CX42_DCTL_VCT_BLT;
  893. /* Setup data width */
  894. switch (vme_attr->dwidth) {
  895. case VME_D8:
  896. entry->descriptor.dctl |= CA91CX42_DCTL_VDW_D8;
  897. break;
  898. case VME_D16:
  899. entry->descriptor.dctl |= CA91CX42_DCTL_VDW_D16;
  900. break;
  901. case VME_D32:
  902. entry->descriptor.dctl |= CA91CX42_DCTL_VDW_D32;
  903. break;
  904. case VME_D64:
  905. entry->descriptor.dctl |= CA91CX42_DCTL_VDW_D64;
  906. break;
  907. default:
  908. dev_err(dev, "Invalid data width\n");
  909. return -EINVAL;
  910. }
  911. /* Setup address space */
  912. switch (vme_attr->aspace) {
  913. case VME_A16:
  914. entry->descriptor.dctl |= CA91CX42_DCTL_VAS_A16;
  915. break;
  916. case VME_A24:
  917. entry->descriptor.dctl |= CA91CX42_DCTL_VAS_A24;
  918. break;
  919. case VME_A32:
  920. entry->descriptor.dctl |= CA91CX42_DCTL_VAS_A32;
  921. break;
  922. case VME_USER1:
  923. entry->descriptor.dctl |= CA91CX42_DCTL_VAS_USER1;
  924. break;
  925. case VME_USER2:
  926. entry->descriptor.dctl |= CA91CX42_DCTL_VAS_USER2;
  927. break;
  928. default:
  929. dev_err(dev, "Invalid address space\n");
  930. return -EINVAL;
  931. break;
  932. }
  933. if (vme_attr->cycle & VME_SUPER)
  934. entry->descriptor.dctl |= CA91CX42_DCTL_SUPER_SUPR;
  935. if (vme_attr->cycle & VME_PROG)
  936. entry->descriptor.dctl |= CA91CX42_DCTL_PGM_PGM;
  937. entry->descriptor.dtbc = count;
  938. entry->descriptor.dla = pci_attr->address;
  939. entry->descriptor.dva = vme_attr->address;
  940. entry->descriptor.dcpp = CA91CX42_DCPP_NULL;
  941. /* Add to list */
  942. list_add_tail(&entry->list, &list->entries);
  943. /* Fill out previous descriptors "Next Address" */
  944. if (entry->list.prev != &list->entries) {
  945. prev = list_entry(entry->list.prev, struct ca91cx42_dma_entry,
  946. list);
  947. /* We need the bus address for the pointer */
  948. desc_ptr = virt_to_bus(&entry->descriptor);
  949. prev->descriptor.dcpp = desc_ptr & ~CA91CX42_DCPP_M;
  950. }
  951. return 0;
  952. err_cycle:
  953. err_aspace:
  954. err_direct:
  955. err_align:
  956. kfree(entry);
  957. err_mem:
  958. return retval;
  959. }
  960. static int ca91cx42_dma_busy(struct vme_bridge *ca91cx42_bridge)
  961. {
  962. u32 tmp;
  963. struct ca91cx42_driver *bridge;
  964. bridge = ca91cx42_bridge->driver_priv;
  965. tmp = ioread32(bridge->base + DGCS);
  966. if (tmp & CA91CX42_DGCS_ACT)
  967. return 0;
  968. else
  969. return 1;
  970. }
  971. static int ca91cx42_dma_list_exec(struct vme_dma_list *list)
  972. {
  973. struct vme_dma_resource *ctrlr;
  974. struct ca91cx42_dma_entry *entry;
  975. int retval = 0;
  976. dma_addr_t bus_addr;
  977. u32 val;
  978. struct device *dev;
  979. struct ca91cx42_driver *bridge;
  980. ctrlr = list->parent;
  981. bridge = ctrlr->parent->driver_priv;
  982. dev = ctrlr->parent->parent;
  983. mutex_lock(&ctrlr->mtx);
  984. if (!(list_empty(&ctrlr->running))) {
  985. /*
  986. * XXX We have an active DMA transfer and currently haven't
  987. * sorted out the mechanism for "pending" DMA transfers.
  988. * Return busy.
  989. */
  990. /* Need to add to pending here */
  991. mutex_unlock(&ctrlr->mtx);
  992. return -EBUSY;
  993. } else {
  994. list_add(&list->list, &ctrlr->running);
  995. }
  996. /* Get first bus address and write into registers */
  997. entry = list_first_entry(&list->entries, struct ca91cx42_dma_entry,
  998. list);
  999. bus_addr = virt_to_bus(&entry->descriptor);
  1000. mutex_unlock(&ctrlr->mtx);
  1001. iowrite32(0, bridge->base + DTBC);
  1002. iowrite32(bus_addr & ~CA91CX42_DCPP_M, bridge->base + DCPP);
  1003. /* Start the operation */
  1004. val = ioread32(bridge->base + DGCS);
  1005. /* XXX Could set VMEbus On and Off Counters here */
  1006. val &= (CA91CX42_DGCS_VON_M | CA91CX42_DGCS_VOFF_M);
  1007. val |= (CA91CX42_DGCS_CHAIN | CA91CX42_DGCS_STOP | CA91CX42_DGCS_HALT |
  1008. CA91CX42_DGCS_DONE | CA91CX42_DGCS_LERR | CA91CX42_DGCS_VERR |
  1009. CA91CX42_DGCS_PERR);
  1010. iowrite32(val, bridge->base + DGCS);
  1011. val |= CA91CX42_DGCS_GO;
  1012. iowrite32(val, bridge->base + DGCS);
  1013. wait_event_interruptible(bridge->dma_queue,
  1014. ca91cx42_dma_busy(ctrlr->parent));
  1015. /*
  1016. * Read status register, this register is valid until we kick off a
  1017. * new transfer.
  1018. */
  1019. val = ioread32(bridge->base + DGCS);
  1020. if (val & (CA91CX42_DGCS_LERR | CA91CX42_DGCS_VERR |
  1021. CA91CX42_DGCS_PERR)) {
  1022. dev_err(dev, "ca91c042: DMA Error. DGCS=%08X\n", val);
  1023. val = ioread32(bridge->base + DCTL);
  1024. }
  1025. /* Remove list from running list */
  1026. mutex_lock(&ctrlr->mtx);
  1027. list_del(&list->list);
  1028. mutex_unlock(&ctrlr->mtx);
  1029. return retval;
  1030. }
  1031. static int ca91cx42_dma_list_empty(struct vme_dma_list *list)
  1032. {
  1033. struct list_head *pos, *temp;
  1034. struct ca91cx42_dma_entry *entry;
  1035. /* detach and free each entry */
  1036. list_for_each_safe(pos, temp, &list->entries) {
  1037. list_del(pos);
  1038. entry = list_entry(pos, struct ca91cx42_dma_entry, list);
  1039. kfree(entry);
  1040. }
  1041. return 0;
  1042. }
  1043. /*
  1044. * All 4 location monitors reside at the same base - this is therefore a
  1045. * system wide configuration.
  1046. *
  1047. * This does not enable the LM monitor - that should be done when the first
  1048. * callback is attached and disabled when the last callback is removed.
  1049. */
  1050. static int ca91cx42_lm_set(struct vme_lm_resource *lm,
  1051. unsigned long long lm_base, u32 aspace, u32 cycle)
  1052. {
  1053. u32 temp_base, lm_ctl = 0;
  1054. int i;
  1055. struct ca91cx42_driver *bridge;
  1056. struct device *dev;
  1057. bridge = lm->parent->driver_priv;
  1058. dev = lm->parent->parent;
  1059. /* Check the alignment of the location monitor */
  1060. temp_base = (u32)lm_base;
  1061. if (temp_base & 0xffff) {
  1062. dev_err(dev, "Location monitor must be aligned to 64KB "
  1063. "boundary");
  1064. return -EINVAL;
  1065. }
  1066. mutex_lock(&lm->mtx);
  1067. /* If we already have a callback attached, we can't move it! */
  1068. for (i = 0; i < lm->monitors; i++) {
  1069. if (bridge->lm_callback[i] != NULL) {
  1070. mutex_unlock(&lm->mtx);
  1071. dev_err(dev, "Location monitor callback attached, "
  1072. "can't reset\n");
  1073. return -EBUSY;
  1074. }
  1075. }
  1076. switch (aspace) {
  1077. case VME_A16:
  1078. lm_ctl |= CA91CX42_LM_CTL_AS_A16;
  1079. break;
  1080. case VME_A24:
  1081. lm_ctl |= CA91CX42_LM_CTL_AS_A24;
  1082. break;
  1083. case VME_A32:
  1084. lm_ctl |= CA91CX42_LM_CTL_AS_A32;
  1085. break;
  1086. default:
  1087. mutex_unlock(&lm->mtx);
  1088. dev_err(dev, "Invalid address space\n");
  1089. return -EINVAL;
  1090. break;
  1091. }
  1092. if (cycle & VME_SUPER)
  1093. lm_ctl |= CA91CX42_LM_CTL_SUPR;
  1094. if (cycle & VME_USER)
  1095. lm_ctl |= CA91CX42_LM_CTL_NPRIV;
  1096. if (cycle & VME_PROG)
  1097. lm_ctl |= CA91CX42_LM_CTL_PGM;
  1098. if (cycle & VME_DATA)
  1099. lm_ctl |= CA91CX42_LM_CTL_DATA;
  1100. iowrite32(lm_base, bridge->base + LM_BS);
  1101. iowrite32(lm_ctl, bridge->base + LM_CTL);
  1102. mutex_unlock(&lm->mtx);
  1103. return 0;
  1104. }
  1105. /* Get configuration of the callback monitor and return whether it is enabled
  1106. * or disabled.
  1107. */
  1108. static int ca91cx42_lm_get(struct vme_lm_resource *lm,
  1109. unsigned long long *lm_base, u32 *aspace, u32 *cycle)
  1110. {
  1111. u32 lm_ctl, enabled = 0;
  1112. struct ca91cx42_driver *bridge;
  1113. bridge = lm->parent->driver_priv;
  1114. mutex_lock(&lm->mtx);
  1115. *lm_base = (unsigned long long)ioread32(bridge->base + LM_BS);
  1116. lm_ctl = ioread32(bridge->base + LM_CTL);
  1117. if (lm_ctl & CA91CX42_LM_CTL_EN)
  1118. enabled = 1;
  1119. if ((lm_ctl & CA91CX42_LM_CTL_AS_M) == CA91CX42_LM_CTL_AS_A16)
  1120. *aspace = VME_A16;
  1121. if ((lm_ctl & CA91CX42_LM_CTL_AS_M) == CA91CX42_LM_CTL_AS_A24)
  1122. *aspace = VME_A24;
  1123. if ((lm_ctl & CA91CX42_LM_CTL_AS_M) == CA91CX42_LM_CTL_AS_A32)
  1124. *aspace = VME_A32;
  1125. *cycle = 0;
  1126. if (lm_ctl & CA91CX42_LM_CTL_SUPR)
  1127. *cycle |= VME_SUPER;
  1128. if (lm_ctl & CA91CX42_LM_CTL_NPRIV)
  1129. *cycle |= VME_USER;
  1130. if (lm_ctl & CA91CX42_LM_CTL_PGM)
  1131. *cycle |= VME_PROG;
  1132. if (lm_ctl & CA91CX42_LM_CTL_DATA)
  1133. *cycle |= VME_DATA;
  1134. mutex_unlock(&lm->mtx);
  1135. return enabled;
  1136. }
  1137. /*
  1138. * Attach a callback to a specific location monitor.
  1139. *
  1140. * Callback will be passed the monitor triggered.
  1141. */
  1142. static int ca91cx42_lm_attach(struct vme_lm_resource *lm, int monitor,
  1143. void (*callback)(int))
  1144. {
  1145. u32 lm_ctl, tmp;
  1146. struct ca91cx42_driver *bridge;
  1147. struct device *dev;
  1148. bridge = lm->parent->driver_priv;
  1149. dev = lm->parent->parent;
  1150. mutex_lock(&lm->mtx);
  1151. /* Ensure that the location monitor is configured - need PGM or DATA */
  1152. lm_ctl = ioread32(bridge->base + LM_CTL);
  1153. if ((lm_ctl & (CA91CX42_LM_CTL_PGM | CA91CX42_LM_CTL_DATA)) == 0) {
  1154. mutex_unlock(&lm->mtx);
  1155. dev_err(dev, "Location monitor not properly configured\n");
  1156. return -EINVAL;
  1157. }
  1158. /* Check that a callback isn't already attached */
  1159. if (bridge->lm_callback[monitor] != NULL) {
  1160. mutex_unlock(&lm->mtx);
  1161. dev_err(dev, "Existing callback attached\n");
  1162. return -EBUSY;
  1163. }
  1164. /* Attach callback */
  1165. bridge->lm_callback[monitor] = callback;
  1166. /* Enable Location Monitor interrupt */
  1167. tmp = ioread32(bridge->base + LINT_EN);
  1168. tmp |= CA91CX42_LINT_LM[monitor];
  1169. iowrite32(tmp, bridge->base + LINT_EN);
  1170. /* Ensure that global Location Monitor Enable set */
  1171. if ((lm_ctl & CA91CX42_LM_CTL_EN) == 0) {
  1172. lm_ctl |= CA91CX42_LM_CTL_EN;
  1173. iowrite32(lm_ctl, bridge->base + LM_CTL);
  1174. }
  1175. mutex_unlock(&lm->mtx);
  1176. return 0;
  1177. }
  1178. /*
  1179. * Detach a callback function forn a specific location monitor.
  1180. */
  1181. static int ca91cx42_lm_detach(struct vme_lm_resource *lm, int monitor)
  1182. {
  1183. u32 tmp;
  1184. struct ca91cx42_driver *bridge;
  1185. bridge = lm->parent->driver_priv;
  1186. mutex_lock(&lm->mtx);
  1187. /* Disable Location Monitor and ensure previous interrupts are clear */
  1188. tmp = ioread32(bridge->base + LINT_EN);
  1189. tmp &= ~CA91CX42_LINT_LM[monitor];
  1190. iowrite32(tmp, bridge->base + LINT_EN);
  1191. iowrite32(CA91CX42_LINT_LM[monitor],
  1192. bridge->base + LINT_STAT);
  1193. /* Detach callback */
  1194. bridge->lm_callback[monitor] = NULL;
  1195. /* If all location monitors disabled, disable global Location Monitor */
  1196. if ((tmp & (CA91CX42_LINT_LM0 | CA91CX42_LINT_LM1 | CA91CX42_LINT_LM2 |
  1197. CA91CX42_LINT_LM3)) == 0) {
  1198. tmp = ioread32(bridge->base + LM_CTL);
  1199. tmp &= ~CA91CX42_LM_CTL_EN;
  1200. iowrite32(tmp, bridge->base + LM_CTL);
  1201. }
  1202. mutex_unlock(&lm->mtx);
  1203. return 0;
  1204. }
  1205. static int ca91cx42_slot_get(struct vme_bridge *ca91cx42_bridge)
  1206. {
  1207. u32 slot = 0;
  1208. struct ca91cx42_driver *bridge;
  1209. bridge = ca91cx42_bridge->driver_priv;
  1210. if (!geoid) {
  1211. slot = ioread32(bridge->base + VCSR_BS);
  1212. slot = ((slot & CA91CX42_VCSR_BS_SLOT_M) >> 27);
  1213. } else
  1214. slot = geoid;
  1215. return (int)slot;
  1216. }
  1217. static void *ca91cx42_alloc_consistent(struct device *parent, size_t size,
  1218. dma_addr_t *dma)
  1219. {
  1220. struct pci_dev *pdev;
  1221. /* Find pci_dev container of dev */
  1222. pdev = container_of(parent, struct pci_dev, dev);
  1223. return pci_alloc_consistent(pdev, size, dma);
  1224. }
  1225. static void ca91cx42_free_consistent(struct device *parent, size_t size,
  1226. void *vaddr, dma_addr_t dma)
  1227. {
  1228. struct pci_dev *pdev;
  1229. /* Find pci_dev container of dev */
  1230. pdev = container_of(parent, struct pci_dev, dev);
  1231. pci_free_consistent(pdev, size, vaddr, dma);
  1232. }
  1233. static int __init ca91cx42_init(void)
  1234. {
  1235. return pci_register_driver(&ca91cx42_driver);
  1236. }
  1237. /*
  1238. * Configure CR/CSR space
  1239. *
  1240. * Access to the CR/CSR can be configured at power-up. The location of the
  1241. * CR/CSR registers in the CR/CSR address space is determined by the boards
  1242. * Auto-ID or Geographic address. This function ensures that the window is
  1243. * enabled at an offset consistent with the boards geopgraphic address.
  1244. */
  1245. static int ca91cx42_crcsr_init(struct vme_bridge *ca91cx42_bridge,
  1246. struct pci_dev *pdev)
  1247. {
  1248. unsigned int crcsr_addr;
  1249. int tmp, slot;
  1250. struct ca91cx42_driver *bridge;
  1251. bridge = ca91cx42_bridge->driver_priv;
  1252. slot = ca91cx42_slot_get(ca91cx42_bridge);
  1253. /* Write CSR Base Address if slot ID is supplied as a module param */
  1254. if (geoid)
  1255. iowrite32(geoid << 27, bridge->base + VCSR_BS);
  1256. dev_info(&pdev->dev, "CR/CSR Offset: %d\n", slot);
  1257. if (slot == 0) {
  1258. dev_err(&pdev->dev, "Slot number is unset, not configuring "
  1259. "CR/CSR space\n");
  1260. return -EINVAL;
  1261. }
  1262. /* Allocate mem for CR/CSR image */
  1263. bridge->crcsr_kernel = pci_alloc_consistent(pdev, VME_CRCSR_BUF_SIZE,
  1264. &bridge->crcsr_bus);
  1265. if (bridge->crcsr_kernel == NULL) {
  1266. dev_err(&pdev->dev, "Failed to allocate memory for CR/CSR "
  1267. "image\n");
  1268. return -ENOMEM;
  1269. }
  1270. memset(bridge->crcsr_kernel, 0, VME_CRCSR_BUF_SIZE);
  1271. crcsr_addr = slot * (512 * 1024);
  1272. iowrite32(bridge->crcsr_bus - crcsr_addr, bridge->base + VCSR_TO);
  1273. tmp = ioread32(bridge->base + VCSR_CTL);
  1274. tmp |= CA91CX42_VCSR_CTL_EN;
  1275. iowrite32(tmp, bridge->base + VCSR_CTL);
  1276. return 0;
  1277. }
  1278. static void ca91cx42_crcsr_exit(struct vme_bridge *ca91cx42_bridge,
  1279. struct pci_dev *pdev)
  1280. {
  1281. u32 tmp;
  1282. struct ca91cx42_driver *bridge;
  1283. bridge = ca91cx42_bridge->driver_priv;
  1284. /* Turn off CR/CSR space */
  1285. tmp = ioread32(bridge->base + VCSR_CTL);
  1286. tmp &= ~CA91CX42_VCSR_CTL_EN;
  1287. iowrite32(tmp, bridge->base + VCSR_CTL);
  1288. /* Free image */
  1289. iowrite32(0, bridge->base + VCSR_TO);
  1290. pci_free_consistent(pdev, VME_CRCSR_BUF_SIZE, bridge->crcsr_kernel,
  1291. bridge->crcsr_bus);
  1292. }
  1293. static int ca91cx42_probe(struct pci_dev *pdev, const struct pci_device_id *id)
  1294. {
  1295. int retval, i;
  1296. u32 data;
  1297. struct list_head *pos = NULL;
  1298. struct vme_bridge *ca91cx42_bridge;
  1299. struct ca91cx42_driver *ca91cx42_device;
  1300. struct vme_master_resource *master_image;
  1301. struct vme_slave_resource *slave_image;
  1302. struct vme_dma_resource *dma_ctrlr;
  1303. struct vme_lm_resource *lm;
  1304. /* We want to support more than one of each bridge so we need to
  1305. * dynamically allocate the bridge structure
  1306. */
  1307. ca91cx42_bridge = kzalloc(sizeof(struct vme_bridge), GFP_KERNEL);
  1308. if (ca91cx42_bridge == NULL) {
  1309. dev_err(&pdev->dev, "Failed to allocate memory for device "
  1310. "structure\n");
  1311. retval = -ENOMEM;
  1312. goto err_struct;
  1313. }
  1314. ca91cx42_device = kzalloc(sizeof(struct ca91cx42_driver), GFP_KERNEL);
  1315. if (ca91cx42_device == NULL) {
  1316. dev_err(&pdev->dev, "Failed to allocate memory for device "
  1317. "structure\n");
  1318. retval = -ENOMEM;
  1319. goto err_driver;
  1320. }
  1321. ca91cx42_bridge->driver_priv = ca91cx42_device;
  1322. /* Enable the device */
  1323. retval = pci_enable_device(pdev);
  1324. if (retval) {
  1325. dev_err(&pdev->dev, "Unable to enable device\n");
  1326. goto err_enable;
  1327. }
  1328. /* Map Registers */
  1329. retval = pci_request_regions(pdev, driver_name);
  1330. if (retval) {
  1331. dev_err(&pdev->dev, "Unable to reserve resources\n");
  1332. goto err_resource;
  1333. }
  1334. /* map registers in BAR 0 */
  1335. ca91cx42_device->base = ioremap_nocache(pci_resource_start(pdev, 0),
  1336. 4096);
  1337. if (!ca91cx42_device->base) {
  1338. dev_err(&pdev->dev, "Unable to remap CRG region\n");
  1339. retval = -EIO;
  1340. goto err_remap;
  1341. }
  1342. /* Check to see if the mapping worked out */
  1343. data = ioread32(ca91cx42_device->base + CA91CX42_PCI_ID) & 0x0000FFFF;
  1344. if (data != PCI_VENDOR_ID_TUNDRA) {
  1345. dev_err(&pdev->dev, "PCI_ID check failed\n");
  1346. retval = -EIO;
  1347. goto err_test;
  1348. }
  1349. /* Initialize wait queues & mutual exclusion flags */
  1350. init_waitqueue_head(&ca91cx42_device->dma_queue);
  1351. init_waitqueue_head(&ca91cx42_device->iack_queue);
  1352. mutex_init(&ca91cx42_device->vme_int);
  1353. mutex_init(&ca91cx42_device->vme_rmw);
  1354. ca91cx42_bridge->parent = &pdev->dev;
  1355. strcpy(ca91cx42_bridge->name, driver_name);
  1356. /* Setup IRQ */
  1357. retval = ca91cx42_irq_init(ca91cx42_bridge);
  1358. if (retval != 0) {
  1359. dev_err(&pdev->dev, "Chip Initialization failed.\n");
  1360. goto err_irq;
  1361. }
  1362. /* Add master windows to list */
  1363. INIT_LIST_HEAD(&ca91cx42_bridge->master_resources);
  1364. for (i = 0; i < CA91C142_MAX_MASTER; i++) {
  1365. master_image = kmalloc(sizeof(struct vme_master_resource),
  1366. GFP_KERNEL);
  1367. if (master_image == NULL) {
  1368. dev_err(&pdev->dev, "Failed to allocate memory for "
  1369. "master resource structure\n");
  1370. retval = -ENOMEM;
  1371. goto err_master;
  1372. }
  1373. master_image->parent = ca91cx42_bridge;
  1374. spin_lock_init(&master_image->lock);
  1375. master_image->locked = 0;
  1376. master_image->number = i;
  1377. master_image->address_attr = VME_A16 | VME_A24 | VME_A32 |
  1378. VME_CRCSR | VME_USER1 | VME_USER2;
  1379. master_image->cycle_attr = VME_SCT | VME_BLT | VME_MBLT |
  1380. VME_SUPER | VME_USER | VME_PROG | VME_DATA;
  1381. master_image->width_attr = VME_D8 | VME_D16 | VME_D32 | VME_D64;
  1382. memset(&master_image->bus_resource, 0,
  1383. sizeof(struct resource));
  1384. master_image->kern_base = NULL;
  1385. list_add_tail(&master_image->list,
  1386. &ca91cx42_bridge->master_resources);
  1387. }
  1388. /* Add slave windows to list */
  1389. INIT_LIST_HEAD(&ca91cx42_bridge->slave_resources);
  1390. for (i = 0; i < CA91C142_MAX_SLAVE; i++) {
  1391. slave_image = kmalloc(sizeof(struct vme_slave_resource),
  1392. GFP_KERNEL);
  1393. if (slave_image == NULL) {
  1394. dev_err(&pdev->dev, "Failed to allocate memory for "
  1395. "slave resource structure\n");
  1396. retval = -ENOMEM;
  1397. goto err_slave;
  1398. }
  1399. slave_image->parent = ca91cx42_bridge;
  1400. mutex_init(&slave_image->mtx);
  1401. slave_image->locked = 0;
  1402. slave_image->number = i;
  1403. slave_image->address_attr = VME_A24 | VME_A32 | VME_USER1 |
  1404. VME_USER2;
  1405. /* Only windows 0 and 4 support A16 */
  1406. if (i == 0 || i == 4)
  1407. slave_image->address_attr |= VME_A16;
  1408. slave_image->cycle_attr = VME_SCT | VME_BLT | VME_MBLT |
  1409. VME_SUPER | VME_USER | VME_PROG | VME_DATA;
  1410. list_add_tail(&slave_image->list,
  1411. &ca91cx42_bridge->slave_resources);
  1412. }
  1413. /* Add dma engines to list */
  1414. INIT_LIST_HEAD(&ca91cx42_bridge->dma_resources);
  1415. for (i = 0; i < CA91C142_MAX_DMA; i++) {
  1416. dma_ctrlr = kmalloc(sizeof(struct vme_dma_resource),
  1417. GFP_KERNEL);
  1418. if (dma_ctrlr == NULL) {
  1419. dev_err(&pdev->dev, "Failed to allocate memory for "
  1420. "dma resource structure\n");
  1421. retval = -ENOMEM;
  1422. goto err_dma;
  1423. }
  1424. dma_ctrlr->parent = ca91cx42_bridge;
  1425. mutex_init(&dma_ctrlr->mtx);
  1426. dma_ctrlr->locked = 0;
  1427. dma_ctrlr->number = i;
  1428. dma_ctrlr->route_attr = VME_DMA_VME_TO_MEM |
  1429. VME_DMA_MEM_TO_VME;
  1430. INIT_LIST_HEAD(&dma_ctrlr->pending);
  1431. INIT_LIST_HEAD(&dma_ctrlr->running);
  1432. list_add_tail(&dma_ctrlr->list,
  1433. &ca91cx42_bridge->dma_resources);
  1434. }
  1435. /* Add location monitor to list */
  1436. INIT_LIST_HEAD(&ca91cx42_bridge->lm_resources);
  1437. lm = kmalloc(sizeof(struct vme_lm_resource), GFP_KERNEL);
  1438. if (lm == NULL) {
  1439. dev_err(&pdev->dev, "Failed to allocate memory for "
  1440. "location monitor resource structure\n");
  1441. retval = -ENOMEM;
  1442. goto err_lm;
  1443. }
  1444. lm->parent = ca91cx42_bridge;
  1445. mutex_init(&lm->mtx);
  1446. lm->locked = 0;
  1447. lm->number = 1;
  1448. lm->monitors = 4;
  1449. list_add_tail(&lm->list, &ca91cx42_bridge->lm_resources);
  1450. ca91cx42_bridge->slave_get = ca91cx42_slave_get;
  1451. ca91cx42_bridge->slave_set = ca91cx42_slave_set;
  1452. ca91cx42_bridge->master_get = ca91cx42_master_get;
  1453. ca91cx42_bridge->master_set = ca91cx42_master_set;
  1454. ca91cx42_bridge->master_read = ca91cx42_master_read;
  1455. ca91cx42_bridge->master_write = ca91cx42_master_write;
  1456. ca91cx42_bridge->master_rmw = ca91cx42_master_rmw;
  1457. ca91cx42_bridge->dma_list_add = ca91cx42_dma_list_add;
  1458. ca91cx42_bridge->dma_list_exec = ca91cx42_dma_list_exec;
  1459. ca91cx42_bridge->dma_list_empty = ca91cx42_dma_list_empty;
  1460. ca91cx42_bridge->irq_set = ca91cx42_irq_set;
  1461. ca91cx42_bridge->irq_generate = ca91cx42_irq_generate;
  1462. ca91cx42_bridge->lm_set = ca91cx42_lm_set;
  1463. ca91cx42_bridge->lm_get = ca91cx42_lm_get;
  1464. ca91cx42_bridge->lm_attach = ca91cx42_lm_attach;
  1465. ca91cx42_bridge->lm_detach = ca91cx42_lm_detach;
  1466. ca91cx42_bridge->slot_get = ca91cx42_slot_get;
  1467. ca91cx42_bridge->alloc_consistent = ca91cx42_alloc_consistent;
  1468. ca91cx42_bridge->free_consistent = ca91cx42_free_consistent;
  1469. data = ioread32(ca91cx42_device->base + MISC_CTL);
  1470. dev_info(&pdev->dev, "Board is%s the VME system controller\n",
  1471. (data & CA91CX42_MISC_CTL_SYSCON) ? "" : " not");
  1472. dev_info(&pdev->dev, "Slot ID is %d\n",
  1473. ca91cx42_slot_get(ca91cx42_bridge));
  1474. if (ca91cx42_crcsr_init(ca91cx42_bridge, pdev))
  1475. dev_err(&pdev->dev, "CR/CSR configuration failed.\n");
  1476. /* Need to save ca91cx42_bridge pointer locally in link list for use in
  1477. * ca91cx42_remove()
  1478. */
  1479. retval = vme_register_bridge(ca91cx42_bridge);
  1480. if (retval != 0) {
  1481. dev_err(&pdev->dev, "Chip Registration failed.\n");
  1482. goto err_reg;
  1483. }
  1484. pci_set_drvdata(pdev, ca91cx42_bridge);
  1485. return 0;
  1486. err_reg:
  1487. ca91cx42_crcsr_exit(ca91cx42_bridge, pdev);
  1488. err_lm:
  1489. /* resources are stored in link list */
  1490. list_for_each(pos, &ca91cx42_bridge->lm_resources) {
  1491. lm = list_entry(pos, struct vme_lm_resource, list);
  1492. list_del(pos);
  1493. kfree(lm);
  1494. }
  1495. err_dma:
  1496. /* resources are stored in link list */
  1497. list_for_each(pos, &ca91cx42_bridge->dma_resources) {
  1498. dma_ctrlr = list_entry(pos, struct vme_dma_resource, list);
  1499. list_del(pos);
  1500. kfree(dma_ctrlr);
  1501. }
  1502. err_slave:
  1503. /* resources are stored in link list */
  1504. list_for_each(pos, &ca91cx42_bridge->slave_resources) {
  1505. slave_image = list_entry(pos, struct vme_slave_resource, list);
  1506. list_del(pos);
  1507. kfree(slave_image);
  1508. }
  1509. err_master:
  1510. /* resources are stored in link list */
  1511. list_for_each(pos, &ca91cx42_bridge->master_resources) {
  1512. master_image = list_entry(pos, struct vme_master_resource,
  1513. list);
  1514. list_del(pos);
  1515. kfree(master_image);
  1516. }
  1517. ca91cx42_irq_exit(ca91cx42_device, pdev);
  1518. err_irq:
  1519. err_test:
  1520. iounmap(ca91cx42_device->base);
  1521. err_remap:
  1522. pci_release_regions(pdev);
  1523. err_resource:
  1524. pci_disable_device(pdev);
  1525. err_enable:
  1526. kfree(ca91cx42_device);
  1527. err_driver:
  1528. kfree(ca91cx42_bridge);
  1529. err_struct:
  1530. return retval;
  1531. }
  1532. static void ca91cx42_remove(struct pci_dev *pdev)
  1533. {
  1534. struct list_head *pos = NULL;
  1535. struct vme_master_resource *master_image;
  1536. struct vme_slave_resource *slave_image;
  1537. struct vme_dma_resource *dma_ctrlr;
  1538. struct vme_lm_resource *lm;
  1539. struct ca91cx42_driver *bridge;
  1540. struct vme_bridge *ca91cx42_bridge = pci_get_drvdata(pdev);
  1541. bridge = ca91cx42_bridge->driver_priv;
  1542. /* Turn off Ints */
  1543. iowrite32(0, bridge->base + LINT_EN);
  1544. /* Turn off the windows */
  1545. iowrite32(0x00800000, bridge->base + LSI0_CTL);
  1546. iowrite32(0x00800000, bridge->base + LSI1_CTL);
  1547. iowrite32(0x00800000, bridge->base + LSI2_CTL);
  1548. iowrite32(0x00800000, bridge->base + LSI3_CTL);
  1549. iowrite32(0x00800000, bridge->base + LSI4_CTL);
  1550. iowrite32(0x00800000, bridge->base + LSI5_CTL);
  1551. iowrite32(0x00800000, bridge->base + LSI6_CTL);
  1552. iowrite32(0x00800000, bridge->base + LSI7_CTL);
  1553. iowrite32(0x00F00000, bridge->base + VSI0_CTL);
  1554. iowrite32(0x00F00000, bridge->base + VSI1_CTL);
  1555. iowrite32(0x00F00000, bridge->base + VSI2_CTL);
  1556. iowrite32(0x00F00000, bridge->base + VSI3_CTL);
  1557. iowrite32(0x00F00000, bridge->base + VSI4_CTL);
  1558. iowrite32(0x00F00000, bridge->base + VSI5_CTL);
  1559. iowrite32(0x00F00000, bridge->base + VSI6_CTL);
  1560. iowrite32(0x00F00000, bridge->base + VSI7_CTL);
  1561. vme_unregister_bridge(ca91cx42_bridge);
  1562. ca91cx42_crcsr_exit(ca91cx42_bridge, pdev);
  1563. /* resources are stored in link list */
  1564. list_for_each(pos, &ca91cx42_bridge->lm_resources) {
  1565. lm = list_entry(pos, struct vme_lm_resource, list);
  1566. list_del(pos);
  1567. kfree(lm);
  1568. }
  1569. /* resources are stored in link list */
  1570. list_for_each(pos, &ca91cx42_bridge->dma_resources) {
  1571. dma_ctrlr = list_entry(pos, struct vme_dma_resource, list);
  1572. list_del(pos);
  1573. kfree(dma_ctrlr);
  1574. }
  1575. /* resources are stored in link list */
  1576. list_for_each(pos, &ca91cx42_bridge->slave_resources) {
  1577. slave_image = list_entry(pos, struct vme_slave_resource, list);
  1578. list_del(pos);
  1579. kfree(slave_image);
  1580. }
  1581. /* resources are stored in link list */
  1582. list_for_each(pos, &ca91cx42_bridge->master_resources) {
  1583. master_image = list_entry(pos, struct vme_master_resource,
  1584. list);
  1585. list_del(pos);
  1586. kfree(master_image);
  1587. }
  1588. ca91cx42_irq_exit(bridge, pdev);
  1589. iounmap(bridge->base);
  1590. pci_release_regions(pdev);
  1591. pci_disable_device(pdev);
  1592. kfree(ca91cx42_bridge);
  1593. }
  1594. static void __exit ca91cx42_exit(void)
  1595. {
  1596. pci_unregister_driver(&ca91cx42_driver);
  1597. }
  1598. MODULE_PARM_DESC(geoid, "Override geographical addressing");
  1599. module_param(geoid, int, 0);
  1600. MODULE_DESCRIPTION("VME driver for the Tundra Universe II VME bridge");
  1601. MODULE_LICENSE("GPL");
  1602. module_init(ca91cx42_init);
  1603. module_exit(ca91cx42_exit);