ti_hdmi.h 5.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204
  1. /*
  2. * ti_hdmi.h
  3. *
  4. * HDMI driver definition for TI OMAP4, DM81xx, DM38xx Processor.
  5. *
  6. * Copyright (C) 2010-2011 Texas Instruments Incorporated - http://www.ti.com/
  7. *
  8. * This program is free software; you can redistribute it and/or modify it
  9. * under the terms of the GNU General Public License version 2 as published by
  10. * the Free Software Foundation.
  11. *
  12. * This program is distributed in the hope that it will be useful, but WITHOUT
  13. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  14. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  15. * more details.
  16. *
  17. * You should have received a copy of the GNU General Public License along with
  18. * this program. If not, see <http://www.gnu.org/licenses/>.
  19. */
  20. #ifndef _TI_HDMI_H
  21. #define _TI_HDMI_H
  22. struct hdmi_ip_data;
  23. enum hdmi_pll_pwr {
  24. HDMI_PLLPWRCMD_ALLOFF = 0,
  25. HDMI_PLLPWRCMD_PLLONLY = 1,
  26. HDMI_PLLPWRCMD_BOTHON_ALLCLKS = 2,
  27. HDMI_PLLPWRCMD_BOTHON_NOPHYCLK = 3
  28. };
  29. enum hdmi_core_hdmi_dvi {
  30. HDMI_DVI = 0,
  31. HDMI_HDMI = 1
  32. };
  33. enum hdmi_clk_refsel {
  34. HDMI_REFSEL_PCLK = 0,
  35. HDMI_REFSEL_REF1 = 1,
  36. HDMI_REFSEL_REF2 = 2,
  37. HDMI_REFSEL_SYSCLK = 3
  38. };
  39. /* HDMI timing structure */
  40. struct hdmi_video_timings {
  41. u16 x_res;
  42. u16 y_res;
  43. /* Unit: KHz */
  44. u32 pixel_clock;
  45. u16 hsw;
  46. u16 hfp;
  47. u16 hbp;
  48. u16 vsw;
  49. u16 vfp;
  50. u16 vbp;
  51. bool vsync_pol;
  52. bool hsync_pol;
  53. bool interlace;
  54. };
  55. struct hdmi_cm {
  56. int code;
  57. int mode;
  58. };
  59. struct hdmi_config {
  60. struct hdmi_video_timings timings;
  61. struct hdmi_cm cm;
  62. };
  63. /* HDMI PLL structure */
  64. struct hdmi_pll_info {
  65. u16 regn;
  66. u16 regm;
  67. u32 regmf;
  68. u16 regm2;
  69. u16 regsd;
  70. u16 dcofreq;
  71. enum hdmi_clk_refsel refsel;
  72. };
  73. struct ti_hdmi_ip_ops {
  74. void (*video_configure)(struct hdmi_ip_data *ip_data);
  75. int (*phy_enable)(struct hdmi_ip_data *ip_data);
  76. void (*phy_disable)(struct hdmi_ip_data *ip_data);
  77. int (*read_edid)(struct hdmi_ip_data *ip_data, u8 *edid, int len);
  78. bool (*detect)(struct hdmi_ip_data *ip_data);
  79. int (*pll_enable)(struct hdmi_ip_data *ip_data);
  80. void (*pll_disable)(struct hdmi_ip_data *ip_data);
  81. int (*video_enable)(struct hdmi_ip_data *ip_data);
  82. void (*video_disable)(struct hdmi_ip_data *ip_data);
  83. void (*dump_wrapper)(struct hdmi_ip_data *ip_data, struct seq_file *s);
  84. void (*dump_core)(struct hdmi_ip_data *ip_data, struct seq_file *s);
  85. void (*dump_pll)(struct hdmi_ip_data *ip_data, struct seq_file *s);
  86. void (*dump_phy)(struct hdmi_ip_data *ip_data, struct seq_file *s);
  87. #if defined(CONFIG_OMAP4_DSS_HDMI_AUDIO)
  88. int (*audio_enable)(struct hdmi_ip_data *ip_data);
  89. void (*audio_disable)(struct hdmi_ip_data *ip_data);
  90. int (*audio_start)(struct hdmi_ip_data *ip_data);
  91. void (*audio_stop)(struct hdmi_ip_data *ip_data);
  92. int (*audio_config)(struct hdmi_ip_data *ip_data,
  93. struct omap_dss_audio *audio);
  94. #endif
  95. };
  96. /*
  97. * Refer to section 8.2 in HDMI 1.3 specification for
  98. * details about infoframe databytes
  99. */
  100. struct hdmi_core_infoframe_avi {
  101. /* Y0, Y1 rgb,yCbCr */
  102. u8 db1_format;
  103. /* A0 Active information Present */
  104. u8 db1_active_info;
  105. /* B0, B1 Bar info data valid */
  106. u8 db1_bar_info_dv;
  107. /* S0, S1 scan information */
  108. u8 db1_scan_info;
  109. /* C0, C1 colorimetry */
  110. u8 db2_colorimetry;
  111. /* M0, M1 Aspect ratio (4:3, 16:9) */
  112. u8 db2_aspect_ratio;
  113. /* R0...R3 Active format aspect ratio */
  114. u8 db2_active_fmt_ar;
  115. /* ITC IT content. */
  116. u8 db3_itc;
  117. /* EC0, EC1, EC2 Extended colorimetry */
  118. u8 db3_ec;
  119. /* Q1, Q0 Quantization range */
  120. u8 db3_q_range;
  121. /* SC1, SC0 Non-uniform picture scaling */
  122. u8 db3_nup_scaling;
  123. /* VIC0..6 Video format identification */
  124. u8 db4_videocode;
  125. /* PR0..PR3 Pixel repetition factor */
  126. u8 db5_pixel_repeat;
  127. /* Line number end of top bar */
  128. u16 db6_7_line_eoftop;
  129. /* Line number start of bottom bar */
  130. u16 db8_9_line_sofbottom;
  131. /* Pixel number end of left bar */
  132. u16 db10_11_pixel_eofleft;
  133. /* Pixel number start of right bar */
  134. u16 db12_13_pixel_sofright;
  135. };
  136. struct hdmi_ip_data {
  137. void __iomem *base_wp; /* HDMI wrapper */
  138. unsigned long core_sys_offset;
  139. unsigned long core_av_offset;
  140. unsigned long pll_offset;
  141. unsigned long phy_offset;
  142. const struct ti_hdmi_ip_ops *ops;
  143. struct hdmi_config cfg;
  144. struct hdmi_pll_info pll_data;
  145. struct hdmi_core_infoframe_avi avi_cfg;
  146. /* ti_hdmi_4xxx_ip private data. These should be in a separate struct */
  147. int hpd_gpio;
  148. bool phy_tx_enabled;
  149. };
  150. int ti_hdmi_4xxx_phy_enable(struct hdmi_ip_data *ip_data);
  151. void ti_hdmi_4xxx_phy_disable(struct hdmi_ip_data *ip_data);
  152. int ti_hdmi_4xxx_read_edid(struct hdmi_ip_data *ip_data, u8 *edid, int len);
  153. bool ti_hdmi_4xxx_detect(struct hdmi_ip_data *ip_data);
  154. int ti_hdmi_4xxx_wp_video_start(struct hdmi_ip_data *ip_data);
  155. void ti_hdmi_4xxx_wp_video_stop(struct hdmi_ip_data *ip_data);
  156. int ti_hdmi_4xxx_pll_enable(struct hdmi_ip_data *ip_data);
  157. void ti_hdmi_4xxx_pll_disable(struct hdmi_ip_data *ip_data);
  158. void ti_hdmi_4xxx_basic_configure(struct hdmi_ip_data *ip_data);
  159. void ti_hdmi_4xxx_wp_dump(struct hdmi_ip_data *ip_data, struct seq_file *s);
  160. void ti_hdmi_4xxx_pll_dump(struct hdmi_ip_data *ip_data, struct seq_file *s);
  161. void ti_hdmi_4xxx_core_dump(struct hdmi_ip_data *ip_data, struct seq_file *s);
  162. void ti_hdmi_4xxx_phy_dump(struct hdmi_ip_data *ip_data, struct seq_file *s);
  163. #if defined(CONFIG_OMAP4_DSS_HDMI_AUDIO)
  164. int hdmi_compute_acr(u32 sample_freq, u32 *n, u32 *cts);
  165. int ti_hdmi_4xxx_wp_audio_enable(struct hdmi_ip_data *ip_data);
  166. void ti_hdmi_4xxx_wp_audio_disable(struct hdmi_ip_data *ip_data);
  167. int ti_hdmi_4xxx_audio_start(struct hdmi_ip_data *ip_data);
  168. void ti_hdmi_4xxx_audio_stop(struct hdmi_ip_data *ip_data);
  169. int ti_hdmi_4xxx_audio_config(struct hdmi_ip_data *ip_data,
  170. struct omap_dss_audio *audio);
  171. #endif
  172. #endif