dss.h 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493
  1. /*
  2. * linux/drivers/video/omap2/dss/dss.h
  3. *
  4. * Copyright (C) 2009 Nokia Corporation
  5. * Author: Tomi Valkeinen <tomi.valkeinen@nokia.com>
  6. *
  7. * Some code and ideas taken from drivers/video/omap/ driver
  8. * by Imre Deak.
  9. *
  10. * This program is free software; you can redistribute it and/or modify it
  11. * under the terms of the GNU General Public License version 2 as published by
  12. * the Free Software Foundation.
  13. *
  14. * This program is distributed in the hope that it will be useful, but WITHOUT
  15. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  16. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  17. * more details.
  18. *
  19. * You should have received a copy of the GNU General Public License along with
  20. * this program. If not, see <http://www.gnu.org/licenses/>.
  21. */
  22. #ifndef __OMAP2_DSS_H
  23. #define __OMAP2_DSS_H
  24. #ifdef CONFIG_OMAP2_DSS_DEBUG_SUPPORT
  25. #define DEBUG
  26. #endif
  27. #ifdef DEBUG
  28. extern bool dss_debug;
  29. #ifdef DSS_SUBSYS_NAME
  30. #define DSSDBG(format, ...) \
  31. if (dss_debug) \
  32. printk(KERN_DEBUG "omapdss " DSS_SUBSYS_NAME ": " format, \
  33. ## __VA_ARGS__)
  34. #else
  35. #define DSSDBG(format, ...) \
  36. if (dss_debug) \
  37. printk(KERN_DEBUG "omapdss: " format, ## __VA_ARGS__)
  38. #endif
  39. #ifdef DSS_SUBSYS_NAME
  40. #define DSSDBGF(format, ...) \
  41. if (dss_debug) \
  42. printk(KERN_DEBUG "omapdss " DSS_SUBSYS_NAME \
  43. ": %s(" format ")\n", \
  44. __func__, \
  45. ## __VA_ARGS__)
  46. #else
  47. #define DSSDBGF(format, ...) \
  48. if (dss_debug) \
  49. printk(KERN_DEBUG "omapdss: " \
  50. ": %s(" format ")\n", \
  51. __func__, \
  52. ## __VA_ARGS__)
  53. #endif
  54. #else /* DEBUG */
  55. #define DSSDBG(format, ...)
  56. #define DSSDBGF(format, ...)
  57. #endif
  58. #ifdef DSS_SUBSYS_NAME
  59. #define DSSERR(format, ...) \
  60. printk(KERN_ERR "omapdss " DSS_SUBSYS_NAME " error: " format, \
  61. ## __VA_ARGS__)
  62. #else
  63. #define DSSERR(format, ...) \
  64. printk(KERN_ERR "omapdss error: " format, ## __VA_ARGS__)
  65. #endif
  66. #ifdef DSS_SUBSYS_NAME
  67. #define DSSINFO(format, ...) \
  68. printk(KERN_INFO "omapdss " DSS_SUBSYS_NAME ": " format, \
  69. ## __VA_ARGS__)
  70. #else
  71. #define DSSINFO(format, ...) \
  72. printk(KERN_INFO "omapdss: " format, ## __VA_ARGS__)
  73. #endif
  74. #ifdef DSS_SUBSYS_NAME
  75. #define DSSWARN(format, ...) \
  76. printk(KERN_WARNING "omapdss " DSS_SUBSYS_NAME ": " format, \
  77. ## __VA_ARGS__)
  78. #else
  79. #define DSSWARN(format, ...) \
  80. printk(KERN_WARNING "omapdss: " format, ## __VA_ARGS__)
  81. #endif
  82. /* OMAP TRM gives bitfields as start:end, where start is the higher bit
  83. number. For example 7:0 */
  84. #define FLD_MASK(start, end) (((1 << ((start) - (end) + 1)) - 1) << (end))
  85. #define FLD_VAL(val, start, end) (((val) << (end)) & FLD_MASK(start, end))
  86. #define FLD_GET(val, start, end) (((val) & FLD_MASK(start, end)) >> (end))
  87. #define FLD_MOD(orig, val, start, end) \
  88. (((orig) & ~FLD_MASK(start, end)) | FLD_VAL(val, start, end))
  89. enum dss_io_pad_mode {
  90. DSS_IO_PAD_MODE_RESET,
  91. DSS_IO_PAD_MODE_RFBI,
  92. DSS_IO_PAD_MODE_BYPASS,
  93. };
  94. enum dss_hdmi_venc_clk_source_select {
  95. DSS_VENC_TV_CLK = 0,
  96. DSS_HDMI_M_PCLK = 1,
  97. };
  98. enum dss_dsi_content_type {
  99. DSS_DSI_CONTENT_DCS,
  100. DSS_DSI_CONTENT_GENERIC,
  101. };
  102. struct dss_clock_info {
  103. /* rates that we get with dividers below */
  104. unsigned long fck;
  105. /* dividers */
  106. u16 fck_div;
  107. };
  108. struct dispc_clock_info {
  109. /* rates that we get with dividers below */
  110. unsigned long lck;
  111. unsigned long pck;
  112. /* dividers */
  113. u16 lck_div;
  114. u16 pck_div;
  115. };
  116. struct dsi_clock_info {
  117. /* rates that we get with dividers below */
  118. unsigned long fint;
  119. unsigned long clkin4ddr;
  120. unsigned long clkin;
  121. unsigned long dsi_pll_hsdiv_dispc_clk; /* OMAP3: DSI1_PLL_CLK
  122. * OMAP4: PLLx_CLK1 */
  123. unsigned long dsi_pll_hsdiv_dsi_clk; /* OMAP3: DSI2_PLL_CLK
  124. * OMAP4: PLLx_CLK2 */
  125. unsigned long lp_clk;
  126. /* dividers */
  127. u16 regn;
  128. u16 regm;
  129. u16 regm_dispc; /* OMAP3: REGM3
  130. * OMAP4: REGM4 */
  131. u16 regm_dsi; /* OMAP3: REGM4
  132. * OMAP4: REGM5 */
  133. u16 lp_clk_div;
  134. };
  135. struct seq_file;
  136. struct platform_device;
  137. /* core */
  138. struct bus_type *dss_get_bus(void);
  139. struct regulator *dss_get_vdds_dsi(void);
  140. struct regulator *dss_get_vdds_sdi(void);
  141. int dss_get_ctx_loss_count(struct device *dev);
  142. int dss_dsi_enable_pads(int dsi_id, unsigned lane_mask);
  143. void dss_dsi_disable_pads(int dsi_id, unsigned lane_mask);
  144. int dss_set_min_bus_tput(struct device *dev, unsigned long tput);
  145. int dss_debugfs_create_file(const char *name, void (*write)(struct seq_file *));
  146. int omap_dss_register_device(struct omap_dss_device *dssdev,
  147. struct device *parent, int disp_num);
  148. void omap_dss_unregister_device(struct omap_dss_device *dssdev);
  149. void omap_dss_unregister_child_devices(struct device *parent);
  150. /* apply */
  151. void dss_apply_init(void);
  152. int dss_mgr_wait_for_go(struct omap_overlay_manager *mgr);
  153. int dss_mgr_wait_for_go_ovl(struct omap_overlay *ovl);
  154. void dss_mgr_start_update(struct omap_overlay_manager *mgr);
  155. int omap_dss_mgr_apply(struct omap_overlay_manager *mgr);
  156. int dss_mgr_enable(struct omap_overlay_manager *mgr);
  157. void dss_mgr_disable(struct omap_overlay_manager *mgr);
  158. int dss_mgr_set_info(struct omap_overlay_manager *mgr,
  159. struct omap_overlay_manager_info *info);
  160. void dss_mgr_get_info(struct omap_overlay_manager *mgr,
  161. struct omap_overlay_manager_info *info);
  162. int dss_mgr_set_device(struct omap_overlay_manager *mgr,
  163. struct omap_dss_device *dssdev);
  164. int dss_mgr_unset_device(struct omap_overlay_manager *mgr);
  165. void dss_mgr_set_timings(struct omap_overlay_manager *mgr,
  166. struct omap_video_timings *timings);
  167. const struct omap_video_timings *dss_mgr_get_timings(struct omap_overlay_manager *mgr);
  168. bool dss_ovl_is_enabled(struct omap_overlay *ovl);
  169. int dss_ovl_enable(struct omap_overlay *ovl);
  170. int dss_ovl_disable(struct omap_overlay *ovl);
  171. int dss_ovl_set_info(struct omap_overlay *ovl,
  172. struct omap_overlay_info *info);
  173. void dss_ovl_get_info(struct omap_overlay *ovl,
  174. struct omap_overlay_info *info);
  175. int dss_ovl_set_manager(struct omap_overlay *ovl,
  176. struct omap_overlay_manager *mgr);
  177. int dss_ovl_unset_manager(struct omap_overlay *ovl);
  178. /* display */
  179. int dss_suspend_all_devices(void);
  180. int dss_resume_all_devices(void);
  181. void dss_disable_all_devices(void);
  182. void dss_init_device(struct platform_device *pdev,
  183. struct omap_dss_device *dssdev);
  184. void dss_uninit_device(struct platform_device *pdev,
  185. struct omap_dss_device *dssdev);
  186. bool dss_use_replication(struct omap_dss_device *dssdev,
  187. enum omap_color_mode mode);
  188. /* manager */
  189. int dss_init_overlay_managers(struct platform_device *pdev);
  190. void dss_uninit_overlay_managers(struct platform_device *pdev);
  191. int dss_mgr_simple_check(struct omap_overlay_manager *mgr,
  192. const struct omap_overlay_manager_info *info);
  193. int dss_mgr_check_timings(struct omap_overlay_manager *mgr,
  194. const struct omap_video_timings *timings);
  195. int dss_mgr_check(struct omap_overlay_manager *mgr,
  196. struct omap_overlay_manager_info *info,
  197. const struct omap_video_timings *mgr_timings,
  198. struct omap_overlay_info **overlay_infos);
  199. /* overlay */
  200. void dss_init_overlays(struct platform_device *pdev);
  201. void dss_uninit_overlays(struct platform_device *pdev);
  202. void dss_overlay_setup_dispc_manager(struct omap_overlay_manager *mgr);
  203. void dss_recheck_connections(struct omap_dss_device *dssdev, bool force);
  204. int dss_ovl_simple_check(struct omap_overlay *ovl,
  205. const struct omap_overlay_info *info);
  206. int dss_ovl_check(struct omap_overlay *ovl, struct omap_overlay_info *info,
  207. const struct omap_video_timings *mgr_timings);
  208. /* DSS */
  209. int dss_init_platform_driver(void) __init;
  210. void dss_uninit_platform_driver(void);
  211. void dss_select_hdmi_venc_clk_source(enum dss_hdmi_venc_clk_source_select);
  212. enum dss_hdmi_venc_clk_source_select dss_get_hdmi_venc_clk_source(void);
  213. const char *dss_get_generic_clk_source_name(enum omap_dss_clk_source clk_src);
  214. void dss_dump_clocks(struct seq_file *s);
  215. #if defined(CONFIG_DEBUG_FS) && defined(CONFIG_OMAP2_DSS_DEBUG_SUPPORT)
  216. void dss_debug_dump_clocks(struct seq_file *s);
  217. #endif
  218. void dss_sdi_init(u8 datapairs);
  219. int dss_sdi_enable(void);
  220. void dss_sdi_disable(void);
  221. void dss_select_dispc_clk_source(enum omap_dss_clk_source clk_src);
  222. void dss_select_dsi_clk_source(int dsi_module,
  223. enum omap_dss_clk_source clk_src);
  224. void dss_select_lcd_clk_source(enum omap_channel channel,
  225. enum omap_dss_clk_source clk_src);
  226. enum omap_dss_clk_source dss_get_dispc_clk_source(void);
  227. enum omap_dss_clk_source dss_get_dsi_clk_source(int dsi_module);
  228. enum omap_dss_clk_source dss_get_lcd_clk_source(enum omap_channel channel);
  229. void dss_set_venc_output(enum omap_dss_venc_type type);
  230. void dss_set_dac_pwrdn_bgz(bool enable);
  231. unsigned long dss_get_dpll4_rate(void);
  232. int dss_calc_clock_rates(struct dss_clock_info *cinfo);
  233. int dss_set_clock_div(struct dss_clock_info *cinfo);
  234. int dss_get_clock_div(struct dss_clock_info *cinfo);
  235. int dss_calc_clock_div(bool is_tft, unsigned long req_pck,
  236. struct dss_clock_info *dss_cinfo,
  237. struct dispc_clock_info *dispc_cinfo);
  238. /* SDI */
  239. int sdi_init_platform_driver(void) __init;
  240. void sdi_uninit_platform_driver(void) __exit;
  241. /* DSI */
  242. #ifdef CONFIG_OMAP2_DSS_DSI
  243. struct dentry;
  244. struct file_operations;
  245. int dsi_init_platform_driver(void) __init;
  246. void dsi_uninit_platform_driver(void) __exit;
  247. int dsi_runtime_get(struct platform_device *dsidev);
  248. void dsi_runtime_put(struct platform_device *dsidev);
  249. void dsi_dump_clocks(struct seq_file *s);
  250. void dsi_irq_handler(void);
  251. u8 dsi_get_pixel_size(enum omap_dss_dsi_pixel_format fmt);
  252. unsigned long dsi_get_pll_hsdiv_dispc_rate(struct platform_device *dsidev);
  253. int dsi_pll_set_clock_div(struct platform_device *dsidev,
  254. struct dsi_clock_info *cinfo);
  255. int dsi_pll_calc_clock_div_pck(struct platform_device *dsidev, bool is_tft,
  256. unsigned long req_pck, struct dsi_clock_info *cinfo,
  257. struct dispc_clock_info *dispc_cinfo);
  258. int dsi_pll_init(struct platform_device *dsidev, bool enable_hsclk,
  259. bool enable_hsdiv);
  260. void dsi_pll_uninit(struct platform_device *dsidev, bool disconnect_lanes);
  261. void dsi_wait_pll_hsdiv_dispc_active(struct platform_device *dsidev);
  262. void dsi_wait_pll_hsdiv_dsi_active(struct platform_device *dsidev);
  263. struct platform_device *dsi_get_dsidev_from_id(int module);
  264. #else
  265. static inline int dsi_runtime_get(struct platform_device *dsidev)
  266. {
  267. return 0;
  268. }
  269. static inline void dsi_runtime_put(struct platform_device *dsidev)
  270. {
  271. }
  272. static inline u8 dsi_get_pixel_size(enum omap_dss_dsi_pixel_format fmt)
  273. {
  274. WARN("%s: DSI not compiled in, returning pixel_size as 0\n", __func__);
  275. return 0;
  276. }
  277. static inline unsigned long dsi_get_pll_hsdiv_dispc_rate(struct platform_device *dsidev)
  278. {
  279. WARN("%s: DSI not compiled in, returning rate as 0\n", __func__);
  280. return 0;
  281. }
  282. static inline int dsi_pll_set_clock_div(struct platform_device *dsidev,
  283. struct dsi_clock_info *cinfo)
  284. {
  285. WARN("%s: DSI not compiled in\n", __func__);
  286. return -ENODEV;
  287. }
  288. static inline int dsi_pll_calc_clock_div_pck(struct platform_device *dsidev,
  289. bool is_tft, unsigned long req_pck,
  290. struct dsi_clock_info *dsi_cinfo,
  291. struct dispc_clock_info *dispc_cinfo)
  292. {
  293. WARN("%s: DSI not compiled in\n", __func__);
  294. return -ENODEV;
  295. }
  296. static inline int dsi_pll_init(struct platform_device *dsidev,
  297. bool enable_hsclk, bool enable_hsdiv)
  298. {
  299. WARN("%s: DSI not compiled in\n", __func__);
  300. return -ENODEV;
  301. }
  302. static inline void dsi_pll_uninit(struct platform_device *dsidev,
  303. bool disconnect_lanes)
  304. {
  305. }
  306. static inline void dsi_wait_pll_hsdiv_dispc_active(struct platform_device *dsidev)
  307. {
  308. }
  309. static inline void dsi_wait_pll_hsdiv_dsi_active(struct platform_device *dsidev)
  310. {
  311. }
  312. static inline struct platform_device *dsi_get_dsidev_from_id(int module)
  313. {
  314. WARN("%s: DSI not compiled in, returning platform device as NULL\n",
  315. __func__);
  316. return NULL;
  317. }
  318. #endif
  319. /* DPI */
  320. int dpi_init_platform_driver(void) __init;
  321. void dpi_uninit_platform_driver(void) __exit;
  322. /* DISPC */
  323. int dispc_init_platform_driver(void) __init;
  324. void dispc_uninit_platform_driver(void) __exit;
  325. void dispc_dump_clocks(struct seq_file *s);
  326. void dispc_irq_handler(void);
  327. int dispc_runtime_get(void);
  328. void dispc_runtime_put(void);
  329. void dispc_enable_sidle(void);
  330. void dispc_disable_sidle(void);
  331. void dispc_lcd_enable_signal_polarity(bool act_high);
  332. void dispc_lcd_enable_signal(bool enable);
  333. void dispc_pck_free_enable(bool enable);
  334. void dispc_enable_fifomerge(bool enable);
  335. void dispc_enable_gamma_table(bool enable);
  336. void dispc_set_loadmode(enum omap_dss_load_mode mode);
  337. bool dispc_mgr_timings_ok(enum omap_channel channel,
  338. const struct omap_video_timings *timings);
  339. unsigned long dispc_fclk_rate(void);
  340. void dispc_find_clk_divs(bool is_tft, unsigned long req_pck, unsigned long fck,
  341. struct dispc_clock_info *cinfo);
  342. int dispc_calc_clock_rates(unsigned long dispc_fclk_rate,
  343. struct dispc_clock_info *cinfo);
  344. void dispc_ovl_set_fifo_threshold(enum omap_plane plane, u32 low, u32 high);
  345. void dispc_ovl_compute_fifo_thresholds(enum omap_plane plane,
  346. u32 *fifo_low, u32 *fifo_high, bool use_fifomerge,
  347. bool manual_update);
  348. int dispc_ovl_setup(enum omap_plane plane, struct omap_overlay_info *oi,
  349. bool ilace, bool replication,
  350. const struct omap_video_timings *mgr_timings);
  351. int dispc_ovl_enable(enum omap_plane plane, bool enable);
  352. void dispc_ovl_set_channel_out(enum omap_plane plane,
  353. enum omap_channel channel);
  354. void dispc_mgr_enable_fifohandcheck(enum omap_channel channel, bool enable);
  355. u32 dispc_mgr_get_vsync_irq(enum omap_channel channel);
  356. u32 dispc_mgr_get_framedone_irq(enum omap_channel channel);
  357. bool dispc_mgr_go_busy(enum omap_channel channel);
  358. void dispc_mgr_go(enum omap_channel channel);
  359. bool dispc_mgr_is_enabled(enum omap_channel channel);
  360. void dispc_mgr_enable(enum omap_channel channel, bool enable);
  361. bool dispc_mgr_is_channel_enabled(enum omap_channel channel);
  362. void dispc_mgr_set_io_pad_mode(enum dss_io_pad_mode mode);
  363. void dispc_mgr_enable_stallmode(enum omap_channel channel, bool enable);
  364. void dispc_mgr_set_tft_data_lines(enum omap_channel channel, u8 data_lines);
  365. void dispc_mgr_set_lcd_display_type(enum omap_channel channel,
  366. enum omap_lcd_display_type type);
  367. void dispc_mgr_set_timings(enum omap_channel channel,
  368. struct omap_video_timings *timings);
  369. void dispc_mgr_set_pol_freq(enum omap_channel channel,
  370. enum omap_panel_config config, u8 acbi, u8 acb);
  371. unsigned long dispc_mgr_lclk_rate(enum omap_channel channel);
  372. unsigned long dispc_mgr_pclk_rate(enum omap_channel channel);
  373. unsigned long dispc_core_clk_rate(void);
  374. int dispc_mgr_set_clock_div(enum omap_channel channel,
  375. struct dispc_clock_info *cinfo);
  376. int dispc_mgr_get_clock_div(enum omap_channel channel,
  377. struct dispc_clock_info *cinfo);
  378. void dispc_mgr_setup(enum omap_channel channel,
  379. struct omap_overlay_manager_info *info);
  380. /* VENC */
  381. #ifdef CONFIG_OMAP2_DSS_VENC
  382. int venc_init_platform_driver(void) __init;
  383. void venc_uninit_platform_driver(void) __exit;
  384. unsigned long venc_get_pixel_clock(void);
  385. #else
  386. static inline unsigned long venc_get_pixel_clock(void)
  387. {
  388. WARN("%s: VENC not compiled in, returning pclk as 0\n", __func__);
  389. return 0;
  390. }
  391. #endif
  392. /* HDMI */
  393. #ifdef CONFIG_OMAP4_DSS_HDMI
  394. int hdmi_init_platform_driver(void) __init;
  395. void hdmi_uninit_platform_driver(void) __exit;
  396. unsigned long hdmi_get_pixel_clock(void);
  397. #else
  398. static inline unsigned long hdmi_get_pixel_clock(void)
  399. {
  400. WARN("%s: HDMI not compiled in, returning pclk as 0\n", __func__);
  401. return 0;
  402. }
  403. #endif
  404. int omapdss_hdmi_display_enable(struct omap_dss_device *dssdev);
  405. void omapdss_hdmi_display_disable(struct omap_dss_device *dssdev);
  406. void omapdss_hdmi_display_set_timing(struct omap_dss_device *dssdev);
  407. int omapdss_hdmi_display_check_timing(struct omap_dss_device *dssdev,
  408. struct omap_video_timings *timings);
  409. int omapdss_hdmi_read_edid(u8 *buf, int len);
  410. bool omapdss_hdmi_detect(void);
  411. int hdmi_panel_init(void);
  412. void hdmi_panel_exit(void);
  413. #ifdef CONFIG_OMAP4_DSS_HDMI_AUDIO
  414. int hdmi_audio_enable(void);
  415. void hdmi_audio_disable(void);
  416. int hdmi_audio_start(void);
  417. void hdmi_audio_stop(void);
  418. bool hdmi_mode_has_audio(void);
  419. int hdmi_audio_config(struct omap_dss_audio *audio);
  420. #endif
  421. /* RFBI */
  422. int rfbi_init_platform_driver(void) __init;
  423. void rfbi_uninit_platform_driver(void) __exit;
  424. #ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
  425. static inline void dss_collect_irq_stats(u32 irqstatus, unsigned *irq_arr)
  426. {
  427. int b;
  428. for (b = 0; b < 32; ++b) {
  429. if (irqstatus & (1 << b))
  430. irq_arr[b]++;
  431. }
  432. }
  433. #endif
  434. #endif